blob: db4dd098f90ae9e53a8d357289a76c2085efadca [file] [log] [blame]
buzbee67bf8852011-08-17 17:51:35 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/*
18 * This file contains codegen for the Thumb2 ISA and is intended to be
19 * includes by:
20 *
21 * Codegen-$(TARGET_ARCH_VARIANT).c
22 *
23 */
24
buzbee34cd9e52011-09-08 14:31:52 -070025#define SLOW_FIELD_PATH 0
26#define SLOW_INVOKE_PATH 0
buzbee34cd9e52011-09-08 14:31:52 -070027//#define EXERCISE_SLOWEST_FIELD_PATH
28
29std::string fieldNameFromIndex(const Method* method, uint32_t fieldIdx)
30{
31 art::ClassLinker* class_linker = art::Runtime::Current()->GetClassLinker();
32 const art::DexFile& dex_file = class_linker->FindDexFile(
33 method->GetDeclaringClass()->GetDexCache());
34 const art::DexFile::FieldId& field_id = dex_file.GetFieldId(fieldIdx);
Elliott Hughes2bb97f92011-09-11 15:43:37 -070035 std::string class_name = dex_file.dexStringByTypeIdx(field_id.class_idx_);
buzbee34cd9e52011-09-08 14:31:52 -070036 std::string field_name = dex_file.dexStringById(field_id.name_idx_);
37 return class_name + "." + field_name;
38}
39
buzbee67bf8852011-08-17 17:51:35 -070040/*
41 * Construct an s4 from two consecutive half-words of switch data.
42 * This needs to check endianness because the DEX optimizer only swaps
43 * half-words in instruction stream.
44 *
45 * "switchData" must be 32-bit aligned.
46 */
47#if __BYTE_ORDER == __LITTLE_ENDIAN
48static inline s4 s4FromSwitchData(const void* switchData) {
49 return *(s4*) switchData;
50}
51#else
52static inline s4 s4FromSwitchData(const void* switchData) {
53 u2* data = switchData;
54 return data[0] | (((s4) data[1]) << 16);
55}
56#endif
57
buzbeeec5adf32011-09-11 15:25:43 -070058/*
59 * If a helper routine might need to unwind, let it know the top
60 * of the managed stack.
61 */
62static ArmLIR* callUnwindableHelper(CompilationUnit* cUnit, int reg)
63{
64 // Starting point for managed traceback if we throw
65 storeWordDisp(cUnit, rSELF,
66 art::Thread::TopOfManagedStackOffset().Int32Value(), rSP);
67 return opReg(cUnit, kOpBlx, reg);
68}
69
70static ArmLIR* callNoUnwindHelper(CompilationUnit* cUnit, int reg)
71{
72 return opReg(cUnit, kOpBlx, reg);
73}
74
buzbee1b4c8592011-08-31 10:43:51 -070075/* Generate unconditional branch instructions */
76static ArmLIR* genUnconditionalBranch(CompilationUnit* cUnit, ArmLIR* target)
77{
78 ArmLIR* branch = opNone(cUnit, kOpUncondBr);
79 branch->generic.target = (LIR*) target;
80 return branch;
81}
82
buzbee67bf8852011-08-17 17:51:35 -070083/*
84 * Generate a Thumb2 IT instruction, which can nullify up to
85 * four subsequent instructions based on a condition and its
86 * inverse. The condition applies to the first instruction, which
87 * is executed if the condition is met. The string "guide" consists
88 * of 0 to 3 chars, and applies to the 2nd through 4th instruction.
89 * A "T" means the instruction is executed if the condition is
90 * met, and an "E" means the instruction is executed if the condition
91 * is not met.
92 */
93static ArmLIR* genIT(CompilationUnit* cUnit, ArmConditionCode code,
94 const char* guide)
95{
96 int mask;
97 int condBit = code & 1;
98 int altBit = condBit ^ 1;
99 int mask3 = 0;
100 int mask2 = 0;
101 int mask1 = 0;
102
103 //Note: case fallthroughs intentional
104 switch(strlen(guide)) {
105 case 3:
106 mask1 = (guide[2] == 'T') ? condBit : altBit;
107 case 2:
108 mask2 = (guide[1] == 'T') ? condBit : altBit;
109 case 1:
110 mask3 = (guide[0] == 'T') ? condBit : altBit;
111 break;
112 case 0:
113 break;
114 default:
115 LOG(FATAL) << "OAT: bad case in genIT";
116 }
117 mask = (mask3 << 3) | (mask2 << 2) | (mask1 << 1) |
118 (1 << (3 - strlen(guide)));
119 return newLIR2(cUnit, kThumb2It, code, mask);
120}
121
122/*
123 * Insert a kArmPseudoCaseLabel at the beginning of the Dalvik
124 * offset vaddr. This label will be used to fix up the case
125 * branch table during the assembly phase. Be sure to set
126 * all resource flags on this to prevent code motion across
127 * target boundaries. KeyVal is just there for debugging.
128 */
129static ArmLIR* insertCaseLabel(CompilationUnit* cUnit, int vaddr, int keyVal)
130{
131 ArmLIR* lir;
132 for (lir = (ArmLIR*)cUnit->firstLIRInsn; lir; lir = NEXT_LIR(lir)) {
133 if ((lir->opcode == kArmPseudoDalvikByteCodeBoundary) &&
134 (lir->generic.dalvikOffset == vaddr)) {
135 ArmLIR* newLabel = (ArmLIR*)oatNew(sizeof(ArmLIR), true);
136 newLabel->generic.dalvikOffset = vaddr;
137 newLabel->opcode = kArmPseudoCaseLabel;
138 newLabel->operands[0] = keyVal;
139 oatInsertLIRAfter((LIR*)lir, (LIR*)newLabel);
140 return newLabel;
141 }
142 }
143 oatCodegenDump(cUnit);
144 LOG(FATAL) << "Error: didn't find vaddr 0x" << std::hex << vaddr;
145 return NULL; // Quiet gcc
146}
147
148static void markPackedCaseLabels(CompilationUnit* cUnit, SwitchTable *tabRec)
149{
150 const u2* table = tabRec->table;
151 int baseVaddr = tabRec->vaddr;
152 int *targets = (int*)&table[4];
153 int entries = table[1];
154 int lowKey = s4FromSwitchData(&table[2]);
155 for (int i = 0; i < entries; i++) {
156 tabRec->targets[i] = insertCaseLabel(cUnit, baseVaddr + targets[i],
157 i + lowKey);
158 }
159}
160
161static void markSparseCaseLabels(CompilationUnit* cUnit, SwitchTable *tabRec)
162{
163 const u2* table = tabRec->table;
164 int baseVaddr = tabRec->vaddr;
165 int entries = table[1];
166 int* keys = (int*)&table[2];
167 int* targets = &keys[entries];
168 for (int i = 0; i < entries; i++) {
169 tabRec->targets[i] = insertCaseLabel(cUnit, baseVaddr + targets[i],
170 keys[i]);
171 }
172}
173
174void oatProcessSwitchTables(CompilationUnit* cUnit)
175{
176 GrowableListIterator iterator;
177 oatGrowableListIteratorInit(&cUnit->switchTables, &iterator);
178 while (true) {
179 SwitchTable *tabRec = (SwitchTable *) oatGrowableListIteratorNext(
180 &iterator);
181 if (tabRec == NULL) break;
182 if (tabRec->table[0] == kPackedSwitchSignature)
183 markPackedCaseLabels(cUnit, tabRec);
184 else if (tabRec->table[0] == kSparseSwitchSignature)
185 markSparseCaseLabels(cUnit, tabRec);
186 else {
187 LOG(FATAL) << "Invalid switch table";
188 }
189 }
190}
191
192static void dumpSparseSwitchTable(const u2* table)
193 /*
194 * Sparse switch data format:
195 * ushort ident = 0x0200 magic value
196 * ushort size number of entries in the table; > 0
197 * int keys[size] keys, sorted low-to-high; 32-bit aligned
198 * int targets[size] branch targets, relative to switch opcode
199 *
200 * Total size is (2+size*4) 16-bit code units.
201 */
202{
203 u2 ident = table[0];
204 int entries = table[1];
205 int* keys = (int*)&table[2];
206 int* targets = &keys[entries];
207 LOG(INFO) << "Sparse switch table - ident:0x" << std::hex << ident <<
208 ", entries: " << std::dec << entries;
209 for (int i = 0; i < entries; i++) {
210 LOG(INFO) << " Key[" << keys[i] << "] -> 0x" << std::hex <<
211 targets[i];
212 }
213}
214
215static void dumpPackedSwitchTable(const u2* table)
216 /*
217 * Packed switch data format:
218 * ushort ident = 0x0100 magic value
219 * ushort size number of entries in the table
220 * int first_key first (and lowest) switch case value
221 * int targets[size] branch targets, relative to switch opcode
222 *
223 * Total size is (4+size*2) 16-bit code units.
224 */
225{
226 u2 ident = table[0];
227 int* targets = (int*)&table[4];
228 int entries = table[1];
229 int lowKey = s4FromSwitchData(&table[2]);
230 LOG(INFO) << "Packed switch table - ident:0x" << std::hex << ident <<
231 ", entries: " << std::dec << entries << ", lowKey: " << lowKey;
232 for (int i = 0; i < entries; i++) {
233 LOG(INFO) << " Key[" << (i + lowKey) << "] -> 0x" << std::hex <<
234 targets[i];
235 }
236}
237
238/*
239 * The sparse table in the literal pool is an array of <key,displacement>
240 * pairs. For each set, we'll load them as a pair using ldmia.
241 * This means that the register number of the temp we use for the key
242 * must be lower than the reg for the displacement.
243 *
244 * The test loop will look something like:
245 *
246 * adr rBase, <table>
247 * ldr rVal, [rSP, vRegOff]
248 * mov rIdx, #tableSize
249 * lp:
250 * ldmia rBase!, {rKey, rDisp}
251 * sub rIdx, #1
252 * cmp rVal, rKey
253 * ifeq
254 * add rPC, rDisp ; This is the branch from which we compute displacement
255 * cbnz rIdx, lp
256 */
257static void genSparseSwitch(CompilationUnit* cUnit, MIR* mir,
258 RegLocation rlSrc)
259{
260 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
261 if (cUnit->printMe) {
262 dumpSparseSwitchTable(table);
263 }
264 // Add the table to the list - we'll process it later
265 SwitchTable *tabRec = (SwitchTable *)oatNew(sizeof(SwitchTable),
266 true);
267 tabRec->table = table;
268 tabRec->vaddr = mir->offset;
269 int size = table[1];
270 tabRec->targets = (ArmLIR* *)oatNew(size * sizeof(ArmLIR*), true);
271 oatInsertGrowableList(&cUnit->switchTables, (intptr_t)tabRec);
272
273 // Get the switch value
274 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
275 int rBase = oatAllocTemp(cUnit);
276 /* Allocate key and disp temps */
277 int rKey = oatAllocTemp(cUnit);
278 int rDisp = oatAllocTemp(cUnit);
279 // Make sure rKey's register number is less than rDisp's number for ldmia
280 if (rKey > rDisp) {
281 int tmp = rDisp;
282 rDisp = rKey;
283 rKey = tmp;
284 }
285 // Materialize a pointer to the switch table
286 newLIR3(cUnit, kThumb2AdrST, rBase, 0, (intptr_t)tabRec);
287 // Set up rIdx
288 int rIdx = oatAllocTemp(cUnit);
289 loadConstant(cUnit, rIdx, size);
290 // Establish loop branch target
291 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
292 target->defMask = ENCODE_ALL;
293 // Load next key/disp
294 newLIR2(cUnit, kThumb2LdmiaWB, rBase, (1 << rKey) | (1 << rDisp));
295 opRegReg(cUnit, kOpCmp, rKey, rlSrc.lowReg);
296 // Go if match. NOTE: No instruction set switch here - must stay Thumb2
297 genIT(cUnit, kArmCondEq, "");
298 ArmLIR* switchBranch = newLIR1(cUnit, kThumb2AddPCR, rDisp);
299 tabRec->bxInst = switchBranch;
300 // Needs to use setflags encoding here
301 newLIR3(cUnit, kThumb2SubsRRI12, rIdx, rIdx, 1);
302 ArmLIR* branch = opCondBranch(cUnit, kArmCondNe);
303 branch->generic.target = (LIR*)target;
304}
305
306
307static void genPackedSwitch(CompilationUnit* cUnit, MIR* mir,
308 RegLocation rlSrc)
309{
310 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
311 if (cUnit->printMe) {
312 dumpPackedSwitchTable(table);
313 }
314 // Add the table to the list - we'll process it later
315 SwitchTable *tabRec = (SwitchTable *)oatNew(sizeof(SwitchTable),
316 true);
317 tabRec->table = table;
318 tabRec->vaddr = mir->offset;
319 int size = table[1];
320 tabRec->targets = (ArmLIR* *)oatNew(size * sizeof(ArmLIR*), true);
321 oatInsertGrowableList(&cUnit->switchTables, (intptr_t)tabRec);
322
323 // Get the switch value
324 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
325 int tableBase = oatAllocTemp(cUnit);
326 // Materialize a pointer to the switch table
327 newLIR3(cUnit, kThumb2AdrST, tableBase, 0, (intptr_t)tabRec);
328 int lowKey = s4FromSwitchData(&table[2]);
329 int keyReg;
330 // Remove the bias, if necessary
331 if (lowKey == 0) {
332 keyReg = rlSrc.lowReg;
333 } else {
334 keyReg = oatAllocTemp(cUnit);
335 opRegRegImm(cUnit, kOpSub, keyReg, rlSrc.lowReg, lowKey);
336 }
337 // Bounds check - if < 0 or >= size continue following switch
338 opRegImm(cUnit, kOpCmp, keyReg, size-1);
339 ArmLIR* branchOver = opCondBranch(cUnit, kArmCondHi);
340
341 // Load the displacement from the switch table
342 int dispReg = oatAllocTemp(cUnit);
343 loadBaseIndexed(cUnit, tableBase, keyReg, dispReg, 2, kWord);
344
345 // ..and go! NOTE: No instruction set switch here - must stay Thumb2
346 ArmLIR* switchBranch = newLIR1(cUnit, kThumb2AddPCR, dispReg);
347 tabRec->bxInst = switchBranch;
348
349 /* branchOver target here */
350 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
351 target->defMask = ENCODE_ALL;
352 branchOver->generic.target = (LIR*)target;
353}
354
355/*
356 * Array data table format:
357 * ushort ident = 0x0300 magic value
358 * ushort width width of each element in the table
359 * uint size number of elements in the table
360 * ubyte data[size*width] table of data values (may contain a single-byte
361 * padding at the end)
362 *
363 * Total size is 4+(width * size + 1)/2 16-bit code units.
364 */
365static void genFillArrayData(CompilationUnit* cUnit, MIR* mir,
366 RegLocation rlSrc)
367{
368 const u2* table = cUnit->insns + mir->offset + mir->dalvikInsn.vB;
369 // Add the table to the list - we'll process it later
370 FillArrayData *tabRec = (FillArrayData *)
371 oatNew(sizeof(FillArrayData), true);
372 tabRec->table = table;
373 tabRec->vaddr = mir->offset;
374 u2 width = tabRec->table[1];
375 u4 size = tabRec->table[2] | (((u4)tabRec->table[3]) << 16);
376 tabRec->size = (size * width) + 8;
377
378 oatInsertGrowableList(&cUnit->fillArrayData, (intptr_t)tabRec);
379
380 // Making a call - use explicit registers
381 oatFlushAllRegs(cUnit); /* Everything to home location */
382 loadValueDirectFixed(cUnit, rlSrc, r0);
383 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -0700384 OFFSETOF_MEMBER(Thread, pHandleFillArrayDataFromCode), rLR);
buzbeee6d61962011-08-27 11:58:19 -0700385 // Materialize a pointer to the fill data image
buzbee67bf8852011-08-17 17:51:35 -0700386 newLIR3(cUnit, kThumb2AdrST, r1, 0, (intptr_t)tabRec);
buzbeeec5adf32011-09-11 15:25:43 -0700387 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700388 oatClobberCallRegs(cUnit);
389}
390
391/*
392 * Mark garbage collection card. Skip if the value we're storing is null.
393 */
394static void markGCCard(CompilationUnit* cUnit, int valReg, int tgtAddrReg)
395{
buzbee0d966cf2011-09-08 17:34:58 -0700396#if 0
397 // TODO: re-enable when concurrent collector is active
buzbee67bf8852011-08-17 17:51:35 -0700398 int regCardBase = oatAllocTemp(cUnit);
399 int regCardNo = oatAllocTemp(cUnit);
400 ArmLIR* branchOver = genCmpImmBranch(cUnit, kArmCondEq, valReg, 0);
buzbeec143c552011-08-20 17:38:58 -0700401 loadWordDisp(cUnit, rSELF, Thread::CardTableOffset().Int32Value(),
buzbee67bf8852011-08-17 17:51:35 -0700402 regCardBase);
403 opRegRegImm(cUnit, kOpLsr, regCardNo, tgtAddrReg, GC_CARD_SHIFT);
404 storeBaseIndexed(cUnit, regCardBase, regCardNo, regCardBase, 0,
405 kUnsignedByte);
406 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
407 target->defMask = ENCODE_ALL;
408 branchOver->generic.target = (LIR*)target;
409 oatFreeTemp(cUnit, regCardBase);
410 oatFreeTemp(cUnit, regCardNo);
Elliott Hughes0f4c41d2011-09-04 14:58:03 -0700411#endif
buzbee67bf8852011-08-17 17:51:35 -0700412}
413
buzbee34cd9e52011-09-08 14:31:52 -0700414/*
415 * Helper function for Iget/put when field not resolved at compile time.
416 * Will trash call temps and return with the field offset in r0.
417 */
418static void getFieldOffset(CompilationUnit* cUnit, MIR* mir)
419{
420 int fieldIdx = mir->dalvikInsn.vC;
421 LOG(INFO) << "Field " << fieldNameFromIndex(cUnit->method, fieldIdx)
422 << " unresolved at compile time";
423 oatLockCallTemps(cUnit); // Explicit register usage
424 loadCurrMethodDirect(cUnit, r1); // arg1 <= Method*
425 loadWordDisp(cUnit, r1,
426 Method::DexCacheResolvedFieldsOffset().Int32Value(), r0);
427 loadWordDisp(cUnit, r0, art::Array::DataOffset().Int32Value() +
428 sizeof(int32_t*)* fieldIdx, r0);
429 /*
430 * For testing, omit the test for run-time resolution. This will
431 * force all accesses to go through the runtime resolution path.
432 */
433#ifndef EXERCISE_SLOWEST_FIELD_PATH
434 ArmLIR* branchOver = genCmpImmBranch(cUnit, kArmCondNe, r0, 0);
435#endif
436 // Resolve
437 loadWordDisp(cUnit, rSELF,
438 OFFSETOF_MEMBER(Thread, pFindFieldFromCode), rLR);
439 loadConstant(cUnit, r0, fieldIdx);
buzbeeec5adf32011-09-11 15:25:43 -0700440 callUnwindableHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee34cd9e52011-09-08 14:31:52 -0700441 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
442 target->defMask = ENCODE_ALL;
443#ifndef EXERCISE_SLOWEST_FIELD_PATH
444 branchOver->generic.target = (LIR*)target;
445#endif
446 // Free temps (except for r0)
447 oatFreeTemp(cUnit, r1);
448 oatFreeTemp(cUnit, r2);
449 oatFreeTemp(cUnit, r3);
450 loadWordDisp(cUnit, r0, art::Field::OffsetOffset().Int32Value(), r0);
451}
452
buzbee67bf8852011-08-17 17:51:35 -0700453static void genIGetX(CompilationUnit* cUnit, MIR* mir, OpSize size,
454 RegLocation rlDest, RegLocation rlObj)
455{
buzbeec143c552011-08-20 17:38:58 -0700456 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
457 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700458 RegLocation rlResult;
459 RegisterClass regClass = oatRegClassBySize(size);
buzbee34cd9e52011-09-08 14:31:52 -0700460 if (SLOW_FIELD_PATH || fieldPtr == NULL) {
461 getFieldOffset(cUnit, mir);
462 // Field offset in r0
463 rlObj = loadValue(cUnit, rlObj, kCoreReg);
464 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
buzbee5ade1d22011-09-09 14:44:52 -0700465 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee34cd9e52011-09-08 14:31:52 -0700466 loadBaseIndexed(cUnit, rlObj.lowReg, r0, rlResult.lowReg, 0, size);
buzbee67bf8852011-08-17 17:51:35 -0700467 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700468 storeValue(cUnit, rlDest, rlResult);
469 } else {
470#if ANDROID_SMP != 0
471 bool isVolatile = dvmIsVolatileField(fieldPtr);
472#else
473 bool isVolatile = false;
474#endif
475 int fieldOffset = fieldPtr->GetOffset().Int32Value();
476 rlObj = loadValue(cUnit, rlObj, kCoreReg);
477 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
buzbee5ade1d22011-09-09 14:44:52 -0700478 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee34cd9e52011-09-08 14:31:52 -0700479 loadBaseDisp(cUnit, mir, rlObj.lowReg, fieldOffset, rlResult.lowReg,
480 size, rlObj.sRegLow);
481 if (isVolatile) {
482 oatGenMemBarrier(cUnit, kSY);
483 }
484 storeValue(cUnit, rlDest, rlResult);
buzbee67bf8852011-08-17 17:51:35 -0700485 }
buzbee67bf8852011-08-17 17:51:35 -0700486}
487
488static void genIPutX(CompilationUnit* cUnit, MIR* mir, OpSize size,
489 RegLocation rlSrc, RegLocation rlObj, bool isObject)
490{
buzbeec143c552011-08-20 17:38:58 -0700491 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
492 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700493 RegisterClass regClass = oatRegClassBySize(size);
buzbee34cd9e52011-09-08 14:31:52 -0700494 if (SLOW_FIELD_PATH || fieldPtr == NULL) {
495 getFieldOffset(cUnit, mir);
496 // Field offset in r0
497 rlObj = loadValue(cUnit, rlObj, kCoreReg);
498 rlSrc = loadValue(cUnit, rlSrc, regClass);
buzbee5ade1d22011-09-09 14:44:52 -0700499 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null object? */
buzbee67bf8852011-08-17 17:51:35 -0700500 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700501 storeBaseIndexed(cUnit, rlObj.lowReg, r0, rlSrc.lowReg, 0, size);
502 } else {
503#if ANDROID_SMP != 0
504 bool isVolatile = dvmIsVolatileField(fieldPtr);
505#else
506 bool isVolatile = false;
507#endif
508 int fieldOffset = fieldPtr->GetOffset().Int32Value();
509 rlObj = loadValue(cUnit, rlObj, kCoreReg);
510 rlSrc = loadValue(cUnit, rlSrc, regClass);
buzbee5ade1d22011-09-09 14:44:52 -0700511 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700512
513 if (isVolatile) {
514 oatGenMemBarrier(cUnit, kSY);
515 }
516 storeBaseDisp(cUnit, rlObj.lowReg, fieldOffset, rlSrc.lowReg, size);
buzbee67bf8852011-08-17 17:51:35 -0700517 }
buzbee67bf8852011-08-17 17:51:35 -0700518 if (isObject) {
519 /* NOTE: marking card based on object head */
520 markGCCard(cUnit, rlSrc.lowReg, rlObj.lowReg);
521 }
522}
523
524static void genIGetWideX(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
525 RegLocation rlObj)
526{
buzbeec143c552011-08-20 17:38:58 -0700527 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
528 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700529 RegLocation rlResult;
buzbee34cd9e52011-09-08 14:31:52 -0700530 if (fieldPtr == NULL) {
531 getFieldOffset(cUnit, mir);
532 // Field offset in r0
533 rlObj = loadValue(cUnit, rlObj, kCoreReg);
534 rlResult = oatEvalLoc(cUnit, rlDest, kAnyReg, true);
buzbee5ade1d22011-09-09 14:44:52 -0700535 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700536 opRegReg(cUnit, kOpAdd, r0, rlObj.lowReg);
537 loadPair(cUnit, r0, rlResult.lowReg, rlResult.highReg);
buzbee67bf8852011-08-17 17:51:35 -0700538 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700539 storeValue(cUnit, rlDest, rlResult);
540 } else {
541#if ANDROID_SMP != 0
542 bool isVolatile = dvmIsVolatileField(fieldPtr);
543#else
544 bool isVolatile = false;
545#endif
546 int fieldOffset = fieldPtr->GetOffset().Int32Value();
547 rlObj = loadValue(cUnit, rlObj, kCoreReg);
548 int regPtr = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700549
buzbee34cd9e52011-09-08 14:31:52 -0700550 assert(rlDest.wide);
551
buzbee5ade1d22011-09-09 14:44:52 -0700552 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700553 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
554 rlResult = oatEvalLoc(cUnit, rlDest, kAnyReg, true);
555
556 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
557
558 if (isVolatile) {
559 oatGenMemBarrier(cUnit, kSY);
560 }
561
562 oatFreeTemp(cUnit, regPtr);
563 storeValueWide(cUnit, rlDest, rlResult);
564 }
buzbee67bf8852011-08-17 17:51:35 -0700565}
566
567static void genIPutWideX(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc,
568 RegLocation rlObj)
569{
buzbeec143c552011-08-20 17:38:58 -0700570 Field* fieldPtr = cUnit->method->GetDeclaringClass()->GetDexCache()->
571 GetResolvedField(mir->dalvikInsn.vC);
buzbee67bf8852011-08-17 17:51:35 -0700572 if (fieldPtr == NULL) {
buzbee34cd9e52011-09-08 14:31:52 -0700573 getFieldOffset(cUnit, mir);
574 // Field offset in r0
575 rlObj = loadValue(cUnit, rlObj, kCoreReg);
576 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
buzbee5ade1d22011-09-09 14:44:52 -0700577 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700578 opRegReg(cUnit, kOpAdd, r0, rlObj.lowReg);
buzbee67bf8852011-08-17 17:51:35 -0700579 oatGenMemBarrier(cUnit, kSY);
buzbee34cd9e52011-09-08 14:31:52 -0700580 storePair(cUnit, r0, rlSrc.lowReg, rlSrc.highReg);
581 } else {
582#if ANDROID_SMP != 0
583 bool isVolatile = dvmIsVolatileField(fieldPtr);
584#else
585 bool isVolatile = false;
586#endif
587 int fieldOffset = fieldPtr->GetOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -0700588
buzbee34cd9e52011-09-08 14:31:52 -0700589 rlObj = loadValue(cUnit, rlObj, kCoreReg);
590 int regPtr;
591 rlSrc = loadValueWide(cUnit, rlSrc, kAnyReg);
buzbee5ade1d22011-09-09 14:44:52 -0700592 genNullCheck(cUnit, rlObj.sRegLow, rlObj.lowReg, mir);/* null obj? */
buzbee34cd9e52011-09-08 14:31:52 -0700593 regPtr = oatAllocTemp(cUnit);
594 opRegRegImm(cUnit, kOpAdd, regPtr, rlObj.lowReg, fieldOffset);
595
596 if (isVolatile) {
597 oatGenMemBarrier(cUnit, kSY);
598 }
599 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
600
601 oatFreeTemp(cUnit, regPtr);
602 }
buzbee67bf8852011-08-17 17:51:35 -0700603}
604
605static void genConstClass(CompilationUnit* cUnit, MIR* mir,
606 RegLocation rlDest, RegLocation rlSrc)
607{
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700608 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
buzbee1b4c8592011-08-31 10:43:51 -0700609 Get(mir->dalvikInsn.vB);
610 int mReg = loadCurrMethod(cUnit);
611 int resReg = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700612 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
buzbee2a475e72011-09-07 17:19:17 -0700613 loadWordDisp(cUnit, mReg, Method::DexCacheResolvedTypesOffset().Int32Value(),
buzbee1b4c8592011-08-31 10:43:51 -0700614 resReg);
615 loadWordDisp(cUnit, resReg, Array::DataOffset().Int32Value() +
616 (sizeof(String*) * mir->dalvikInsn.vB), rlResult.lowReg);
617 if (classPtr != NULL) {
618 // Fast path, we're done - just store result
619 storeValue(cUnit, rlDest, rlResult);
620 } else {
621 // Slow path. Must test at runtime
622 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, rlResult.lowReg,
623 0);
624 // Resolved, store and hop over following code
625 storeValue(cUnit, rlDest, rlResult);
626 ArmLIR* branch2 = genUnconditionalBranch(cUnit,0);
627 // TUNING: move slow path to end & remove unconditional branch
628 ArmLIR* target1 = newLIR0(cUnit, kArmPseudoTargetLabel);
629 target1->defMask = ENCODE_ALL;
630 // Call out to helper, which will return resolved type in r0
631 loadWordDisp(cUnit, rSELF,
632 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
633 genRegCopy(cUnit, r1, mReg);
634 loadConstant(cUnit, r0, mir->dalvikInsn.vB);
buzbeeec5adf32011-09-11 15:25:43 -0700635 callUnwindableHelper(cUnit, rLR);
buzbee1b4c8592011-08-31 10:43:51 -0700636 oatClobberCallRegs(cUnit);
637 RegLocation rlResult = oatGetReturn(cUnit);
638 storeValue(cUnit, rlDest, rlResult);
639 // Rejoin code paths
640 ArmLIR* target2 = newLIR0(cUnit, kArmPseudoTargetLabel);
641 target2->defMask = ENCODE_ALL;
642 branch1->generic.target = (LIR*)target1;
643 branch2->generic.target = (LIR*)target2;
644 }
buzbee67bf8852011-08-17 17:51:35 -0700645}
646
647static void genConstString(CompilationUnit* cUnit, MIR* mir,
648 RegLocation rlDest, RegLocation rlSrc)
649{
buzbee1b4c8592011-08-31 10:43:51 -0700650 /* All strings should be available at compile time */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700651 const art::String* str = cUnit->method->GetDexCacheStrings()->
buzbee1b4c8592011-08-31 10:43:51 -0700652 Get(mir->dalvikInsn.vB);
653 DCHECK(str != NULL);
buzbee67bf8852011-08-17 17:51:35 -0700654
buzbee1b4c8592011-08-31 10:43:51 -0700655 int mReg = loadCurrMethod(cUnit);
656 int resReg = oatAllocTemp(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700657 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700658 loadWordDisp(cUnit, mReg, Method::DexCacheStringsOffset().Int32Value(),
buzbee1b4c8592011-08-31 10:43:51 -0700659 resReg);
660 loadWordDisp(cUnit, resReg, Array::DataOffset().Int32Value() +
661 (sizeof(String*) * mir->dalvikInsn.vB), rlResult.lowReg);
buzbee67bf8852011-08-17 17:51:35 -0700662 storeValue(cUnit, rlDest, rlResult);
663}
664
buzbeedfd3d702011-08-28 12:56:51 -0700665/*
666 * Let helper function take care of everything. Will
667 * call Class::NewInstanceFromCode(type_idx, method);
668 */
buzbee67bf8852011-08-17 17:51:35 -0700669static void genNewInstance(CompilationUnit* cUnit, MIR* mir,
670 RegLocation rlDest)
671{
buzbeedfd3d702011-08-28 12:56:51 -0700672 oatFlushAllRegs(cUnit); /* Everything to home location */
buzbee67bf8852011-08-17 17:51:35 -0700673 loadWordDisp(cUnit, rSELF,
Brian Carlstrom1f870082011-08-23 16:02:11 -0700674 OFFSETOF_MEMBER(Thread, pAllocObjectFromCode), rLR);
buzbeedfd3d702011-08-28 12:56:51 -0700675 loadCurrMethodDirect(cUnit, r1); // arg1 <= Method*
676 loadConstant(cUnit, r0, mir->dalvikInsn.vB); // arg0 <- type_id
buzbeeec5adf32011-09-11 15:25:43 -0700677 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700678 oatClobberCallRegs(cUnit);
679 RegLocation rlResult = oatGetReturn(cUnit);
680 storeValue(cUnit, rlDest, rlResult);
681}
682
683void genThrow(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc)
684{
685 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -0700686 OFFSETOF_MEMBER(Thread, pThrowException), rLR);
687 loadValueDirectFixed(cUnit, rlSrc, r1); // Get exception object
buzbee67bf8852011-08-17 17:51:35 -0700688 genRegCopy(cUnit, r0, rSELF);
buzbeeec5adf32011-09-11 15:25:43 -0700689 callUnwindableHelper(cUnit, rLR); // artThrowException(thread, exception);
buzbee67bf8852011-08-17 17:51:35 -0700690}
691
692static void genInstanceof(CompilationUnit* cUnit, MIR* mir, RegLocation rlDest,
693 RegLocation rlSrc)
694{
buzbee2a475e72011-09-07 17:19:17 -0700695 // May generate a call - use explicit registers
696 oatLockCallTemps(cUnit);
697 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
698 Get(mir->dalvikInsn.vC);
699 int classReg = r2; // Fixed usage
700 loadCurrMethodDirect(cUnit, r1); // r1 <= current Method*
701 loadWordDisp(cUnit, r1, Method::DexCacheResolvedTypesOffset().Int32Value(),
702 classReg);
703 loadWordDisp(cUnit, classReg, Array::DataOffset().Int32Value() +
704 (sizeof(String*) * mir->dalvikInsn.vC), classReg);
buzbee67bf8852011-08-17 17:51:35 -0700705 if (classPtr == NULL) {
buzbee2a475e72011-09-07 17:19:17 -0700706 // Generate a runtime test
707 ArmLIR* hopBranch = genCmpImmBranch(cUnit, kArmCondNe, classReg, 0);
708 // Not resolved
709 // Call out to helper, which will return resolved type in r0
710 loadWordDisp(cUnit, rSELF,
711 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
712 loadConstant(cUnit, r0, mir->dalvikInsn.vC);
buzbeeec5adf32011-09-11 15:25:43 -0700713 callUnwindableHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee2a475e72011-09-07 17:19:17 -0700714 genRegCopy(cUnit, r2, r0); // Align usage with fast path
715 // Rejoin code paths
716 ArmLIR* hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
717 hopTarget->defMask = ENCODE_ALL;
718 hopBranch->generic.target = (LIR*)hopTarget;
buzbee67bf8852011-08-17 17:51:35 -0700719 }
buzbee2a475e72011-09-07 17:19:17 -0700720 // At this point, r2 has class
721 loadValueDirectFixed(cUnit, rlSrc, r3); /* Ref */
buzbee67bf8852011-08-17 17:51:35 -0700722 /* When taken r0 has NULL which can be used for store directly */
buzbee2a475e72011-09-07 17:19:17 -0700723 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, r3, 0);
724 /* load object->clazz */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700725 assert(Object::ClassOffset().Int32Value() == 0);
buzbee2a475e72011-09-07 17:19:17 -0700726 loadWordDisp(cUnit, r3, Object::ClassOffset().Int32Value(), r1);
buzbee67bf8852011-08-17 17:51:35 -0700727 /* r1 now contains object->clazz */
728 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -0700729 OFFSETOF_MEMBER(Thread, pInstanceofNonTrivialFromCode), rLR);
buzbee67bf8852011-08-17 17:51:35 -0700730 loadConstant(cUnit, r0, 1); /* Assume true */
731 opRegReg(cUnit, kOpCmp, r1, r2);
732 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondEq);
buzbee2a475e72011-09-07 17:19:17 -0700733 genRegCopy(cUnit, r0, r3);
buzbee67bf8852011-08-17 17:51:35 -0700734 genRegCopy(cUnit, r1, r2);
buzbeeec5adf32011-09-11 15:25:43 -0700735 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700736 oatClobberCallRegs(cUnit);
737 /* branch target here */
738 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
739 target->defMask = ENCODE_ALL;
buzbee2a475e72011-09-07 17:19:17 -0700740 RegLocation rlResult = oatGetReturn(cUnit);
buzbee67bf8852011-08-17 17:51:35 -0700741 storeValue(cUnit, rlDest, rlResult);
742 branch1->generic.target = (LIR*)target;
743 branch2->generic.target = (LIR*)target;
744}
745
746static void genCheckCast(CompilationUnit* cUnit, MIR* mir, RegLocation rlSrc)
747{
buzbee2a475e72011-09-07 17:19:17 -0700748 // May generate a call - use explicit registers
749 oatLockCallTemps(cUnit);
750 art::Class* classPtr = cUnit->method->GetDexCacheResolvedTypes()->
751 Get(mir->dalvikInsn.vB);
752 int classReg = r2; // Fixed usage
753 loadCurrMethodDirect(cUnit, r1); // r1 <= current Method*
754 loadWordDisp(cUnit, r1, Method::DexCacheResolvedTypesOffset().Int32Value(),
755 classReg);
756 loadWordDisp(cUnit, classReg, Array::DataOffset().Int32Value() +
757 (sizeof(String*) * mir->dalvikInsn.vB), classReg);
buzbee67bf8852011-08-17 17:51:35 -0700758 if (classPtr == NULL) {
buzbee2a475e72011-09-07 17:19:17 -0700759 // Generate a runtime test
760 ArmLIR* hopBranch = genCmpImmBranch(cUnit, kArmCondNe, classReg, 0);
761 // Not resolved
762 // Call out to helper, which will return resolved type in r0
763 loadWordDisp(cUnit, rSELF,
764 OFFSETOF_MEMBER(Thread, pInitializeTypeFromCode), rLR);
765 loadConstant(cUnit, r0, mir->dalvikInsn.vB);
buzbeeec5adf32011-09-11 15:25:43 -0700766 callUnwindableHelper(cUnit, rLR); // resolveTypeFromCode(idx, method)
buzbee2a475e72011-09-07 17:19:17 -0700767 genRegCopy(cUnit, r2, r0); // Align usage with fast path
768 // Rejoin code paths
769 ArmLIR* hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
770 hopTarget->defMask = ENCODE_ALL;
771 hopBranch->generic.target = (LIR*)hopTarget;
buzbee67bf8852011-08-17 17:51:35 -0700772 }
buzbee2a475e72011-09-07 17:19:17 -0700773 // At this point, r2 has class
774 loadValueDirectFixed(cUnit, rlSrc, r0); /* Ref */
775 /* Null is OK - continue */
776 ArmLIR* branch1 = genCmpImmBranch(cUnit, kArmCondEq, r0, 0);
777 /* load object->clazz */
778 assert(Object::ClassOffset().Int32Value() == 0);
779 loadWordDisp(cUnit, r0, Object::ClassOffset().Int32Value(), r1);
780 /* r1 now contains object->clazz */
buzbee67bf8852011-08-17 17:51:35 -0700781 loadWordDisp(cUnit, rSELF,
buzbee2a475e72011-09-07 17:19:17 -0700782 OFFSETOF_MEMBER(Thread, pCheckCastFromCode), rLR);
783 opRegReg(cUnit, kOpCmp, r1, r2);
784 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondEq); /* If equal, trivial yes */
785 genRegCopy(cUnit, r0, r1);
786 genRegCopy(cUnit, r1, r2);
buzbeeec5adf32011-09-11 15:25:43 -0700787 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700788 oatClobberCallRegs(cUnit);
buzbee2a475e72011-09-07 17:19:17 -0700789 /* branch target here */
buzbee67bf8852011-08-17 17:51:35 -0700790 ArmLIR* target = newLIR0(cUnit, kArmPseudoTargetLabel);
791 target->defMask = ENCODE_ALL;
792 branch1->generic.target = (LIR*)target;
793 branch2->generic.target = (LIR*)target;
794}
795
796static void genNegFloat(CompilationUnit* cUnit, RegLocation rlDest,
797 RegLocation rlSrc)
798{
799 RegLocation rlResult;
800 rlSrc = loadValue(cUnit, rlSrc, kFPReg);
801 rlResult = oatEvalLoc(cUnit, rlDest, kFPReg, true);
802 newLIR2(cUnit, kThumb2Vnegs, rlResult.lowReg, rlSrc.lowReg);
803 storeValue(cUnit, rlDest, rlResult);
804}
805
806static void genNegDouble(CompilationUnit* cUnit, RegLocation rlDest,
807 RegLocation rlSrc)
808{
809 RegLocation rlResult;
810 rlSrc = loadValueWide(cUnit, rlSrc, kFPReg);
811 rlResult = oatEvalLoc(cUnit, rlDest, kFPReg, true);
812 newLIR2(cUnit, kThumb2Vnegd, S2D(rlResult.lowReg, rlResult.highReg),
813 S2D(rlSrc.lowReg, rlSrc.highReg));
814 storeValueWide(cUnit, rlDest, rlResult);
815}
816
buzbee439c4fa2011-08-27 15:59:07 -0700817static void freeRegLocTemps(CompilationUnit* cUnit, RegLocation rlKeep,
818 RegLocation rlFree)
buzbee67bf8852011-08-17 17:51:35 -0700819{
buzbee439c4fa2011-08-27 15:59:07 -0700820 if ((rlFree.lowReg != rlKeep.lowReg) && (rlFree.lowReg != rlKeep.highReg))
821 oatFreeTemp(cUnit, rlFree.lowReg);
822 if ((rlFree.highReg != rlKeep.lowReg) && (rlFree.highReg != rlKeep.highReg))
823 oatFreeTemp(cUnit, rlFree.lowReg);
buzbee67bf8852011-08-17 17:51:35 -0700824}
825
826static void genLong3Addr(CompilationUnit* cUnit, MIR* mir, OpKind firstOp,
827 OpKind secondOp, RegLocation rlDest,
828 RegLocation rlSrc1, RegLocation rlSrc2)
829{
buzbee9e0f9b02011-08-24 15:32:46 -0700830 /*
831 * NOTE: This is the one place in the code in which we might have
832 * as many as six live temporary registers. There are 5 in the normal
833 * set for Arm. Until we have spill capabilities, temporarily add
834 * lr to the temp set. It is safe to do this locally, but note that
835 * lr is used explicitly elsewhere in the code generator and cannot
836 * normally be used as a general temp register.
837 */
buzbee67bf8852011-08-17 17:51:35 -0700838 RegLocation rlResult;
buzbee9e0f9b02011-08-24 15:32:46 -0700839 oatMarkTemp(cUnit, rLR); // Add lr to the temp pool
840 oatFreeTemp(cUnit, rLR); // and make it available
buzbee67bf8852011-08-17 17:51:35 -0700841 rlSrc1 = loadValueWide(cUnit, rlSrc1, kCoreReg);
842 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
843 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
844 opRegRegReg(cUnit, firstOp, rlResult.lowReg, rlSrc1.lowReg, rlSrc2.lowReg);
845 opRegRegReg(cUnit, secondOp, rlResult.highReg, rlSrc1.highReg,
846 rlSrc2.highReg);
buzbee439c4fa2011-08-27 15:59:07 -0700847 /*
848 * NOTE: If rlDest refers to a frame variable in a large frame, the
849 * following storeValueWide might need to allocate a temp register.
850 * To further work around the lack of a spill capability, explicitly
851 * free any temps from rlSrc1 & rlSrc2 that aren't still live in rlResult.
852 * Remove when spill is functional.
853 */
854 freeRegLocTemps(cUnit, rlResult, rlSrc1);
855 freeRegLocTemps(cUnit, rlResult, rlSrc2);
buzbee67bf8852011-08-17 17:51:35 -0700856 storeValueWide(cUnit, rlDest, rlResult);
buzbee9e0f9b02011-08-24 15:32:46 -0700857 oatClobber(cUnit, rLR);
858 oatUnmarkTemp(cUnit, rLR); // Remove lr from the temp pool
buzbee67bf8852011-08-17 17:51:35 -0700859}
860
861void oatInitializeRegAlloc(CompilationUnit* cUnit)
862{
863 int numRegs = sizeof(coreRegs)/sizeof(*coreRegs);
864 int numReserved = sizeof(reservedRegs)/sizeof(*reservedRegs);
865 int numTemps = sizeof(coreTemps)/sizeof(*coreTemps);
866 int numFPRegs = sizeof(fpRegs)/sizeof(*fpRegs);
867 int numFPTemps = sizeof(fpTemps)/sizeof(*fpTemps);
868 RegisterPool *pool = (RegisterPool *)oatNew(sizeof(*pool), true);
869 cUnit->regPool = pool;
870 pool->numCoreRegs = numRegs;
871 pool->coreRegs = (RegisterInfo *)
872 oatNew(numRegs * sizeof(*cUnit->regPool->coreRegs), true);
873 pool->numFPRegs = numFPRegs;
874 pool->FPRegs = (RegisterInfo *)
875 oatNew(numFPRegs * sizeof(*cUnit->regPool->FPRegs), true);
876 oatInitPool(pool->coreRegs, coreRegs, pool->numCoreRegs);
877 oatInitPool(pool->FPRegs, fpRegs, pool->numFPRegs);
878 // Keep special registers from being allocated
879 for (int i = 0; i < numReserved; i++) {
880 oatMarkInUse(cUnit, reservedRegs[i]);
881 }
882 // Mark temp regs - all others not in use can be used for promotion
883 for (int i = 0; i < numTemps; i++) {
884 oatMarkTemp(cUnit, coreTemps[i]);
885 }
886 for (int i = 0; i < numFPTemps; i++) {
887 oatMarkTemp(cUnit, fpTemps[i]);
888 }
889 pool->nullCheckedRegs =
890 oatAllocBitVector(cUnit->numSSARegs, false);
891}
892
893/*
894 * Handle simple case (thin lock) inline. If it's complicated, bail
895 * out to the heavyweight lock/unlock routines. We'll use dedicated
896 * registers here in order to be in the right position in case we
897 * to bail to dvm[Lock/Unlock]Object(self, object)
898 *
899 * r0 -> self pointer [arg0 for dvm[Lock/Unlock]Object
900 * r1 -> object [arg1 for dvm[Lock/Unlock]Object
901 * r2 -> intial contents of object->lock, later result of strex
902 * r3 -> self->threadId
903 * r12 -> allow to be used by utilities as general temp
904 *
905 * The result of the strex is 0 if we acquire the lock.
906 *
907 * See comments in Sync.c for the layout of the lock word.
908 * Of particular interest to this code is the test for the
909 * simple case - which we handle inline. For monitor enter, the
910 * simple case is thin lock, held by no-one. For monitor exit,
911 * the simple case is thin lock, held by the unlocking thread with
912 * a recurse count of 0.
913 *
914 * A minor complication is that there is a field in the lock word
915 * unrelated to locking: the hash state. This field must be ignored, but
916 * preserved.
917 *
918 */
919static void genMonitorEnter(CompilationUnit* cUnit, MIR* mir,
920 RegLocation rlSrc)
921{
922 ArmLIR* target;
923 ArmLIR* hopTarget;
924 ArmLIR* branch;
925 ArmLIR* hopBranch;
926
927 oatFlushAllRegs(cUnit);
buzbeec143c552011-08-20 17:38:58 -0700928 assert(art::Monitor::kLwShapeThin == 0);
buzbee67bf8852011-08-17 17:51:35 -0700929 loadValueDirectFixed(cUnit, rlSrc, r1); // Get obj
buzbee2e748f32011-08-29 21:02:19 -0700930 oatLockCallTemps(cUnit); // Prepare for explicit register usage
buzbee5ade1d22011-09-09 14:44:52 -0700931 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir);
buzbeec143c552011-08-20 17:38:58 -0700932 loadWordDisp(cUnit, rSELF, Thread::IdOffset().Int32Value(), r3);
buzbee67bf8852011-08-17 17:51:35 -0700933 newLIR3(cUnit, kThumb2Ldrex, r2, r1,
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700934 Object::MonitorOffset().Int32Value() >> 2); // Get object->lock
buzbeec143c552011-08-20 17:38:58 -0700935 // Align owner
936 opRegImm(cUnit, kOpLsl, r3, art::Monitor::kLwLockOwnerShift);
buzbee67bf8852011-08-17 17:51:35 -0700937 // Is lock unheld on lock or held by us (==threadId) on unlock?
buzbeec143c552011-08-20 17:38:58 -0700938 newLIR4(cUnit, kThumb2Bfi, r3, r2, 0, art::Monitor::kLwLockOwnerShift
939 - 1);
940 newLIR3(cUnit, kThumb2Bfc, r2, art::Monitor::kLwHashStateShift,
941 art::Monitor::kLwLockOwnerShift - 1);
buzbee67bf8852011-08-17 17:51:35 -0700942 hopBranch = newLIR2(cUnit, kThumb2Cbnz, r2, 0);
buzbeec143c552011-08-20 17:38:58 -0700943 newLIR4(cUnit, kThumb2Strex, r2, r3, r1,
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700944 Object::MonitorOffset().Int32Value() >> 2);
buzbee67bf8852011-08-17 17:51:35 -0700945 oatGenMemBarrier(cUnit, kSY);
946 branch = newLIR2(cUnit, kThumb2Cbz, r2, 0);
947
948 hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
949 hopTarget->defMask = ENCODE_ALL;
950 hopBranch->generic.target = (LIR*)hopTarget;
951
buzbee1b4c8592011-08-31 10:43:51 -0700952 // Go expensive route - artLockObjectFromCode(self, obj);
953 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pLockObjectFromCode),
buzbee67bf8852011-08-17 17:51:35 -0700954 rLR);
955 genRegCopy(cUnit, r0, rSELF);
buzbeeec5adf32011-09-11 15:25:43 -0700956 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -0700957
958 // Resume here
959 target = newLIR0(cUnit, kArmPseudoTargetLabel);
960 target->defMask = ENCODE_ALL;
961 branch->generic.target = (LIR*)target;
962}
963
964/*
965 * For monitor unlock, we don't have to use ldrex/strex. Once
966 * we've determined that the lock is thin and that we own it with
967 * a zero recursion count, it's safe to punch it back to the
968 * initial, unlock thin state with a store word.
969 */
970static void genMonitorExit(CompilationUnit* cUnit, MIR* mir,
971 RegLocation rlSrc)
972{
973 ArmLIR* target;
974 ArmLIR* branch;
975 ArmLIR* hopTarget;
976 ArmLIR* hopBranch;
977
buzbeec143c552011-08-20 17:38:58 -0700978 assert(art::Monitor::kLwShapeThin == 0);
buzbee67bf8852011-08-17 17:51:35 -0700979 oatFlushAllRegs(cUnit);
980 loadValueDirectFixed(cUnit, rlSrc, r1); // Get obj
buzbee2e748f32011-08-29 21:02:19 -0700981 oatLockCallTemps(cUnit); // Prepare for explicit register usage
buzbee5ade1d22011-09-09 14:44:52 -0700982 genNullCheck(cUnit, rlSrc.sRegLow, r1, mir);
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700983 loadWordDisp(cUnit, r1, Object::MonitorOffset().Int32Value(), r2); // Get lock
buzbeec143c552011-08-20 17:38:58 -0700984 loadWordDisp(cUnit, rSELF, Thread::IdOffset().Int32Value(), r3);
buzbee67bf8852011-08-17 17:51:35 -0700985 // Is lock unheld on lock or held by us (==threadId) on unlock?
buzbeec143c552011-08-20 17:38:58 -0700986 opRegRegImm(cUnit, kOpAnd, r12, r2, (art::Monitor::kLwHashStateMask <<
987 art::Monitor::kLwHashStateShift));
988 // Align owner
989 opRegImm(cUnit, kOpLsl, r3, art::Monitor::kLwLockOwnerShift);
990 newLIR3(cUnit, kThumb2Bfc, r2, art::Monitor::kLwHashStateShift,
991 art::Monitor::kLwLockOwnerShift - 1);
buzbee67bf8852011-08-17 17:51:35 -0700992 opRegReg(cUnit, kOpSub, r2, r3);
993 hopBranch = opCondBranch(cUnit, kArmCondNe);
994 oatGenMemBarrier(cUnit, kSY);
Ian Rogers0cfe1fb2011-08-26 03:29:44 -0700995 storeWordDisp(cUnit, r1, Object::MonitorOffset().Int32Value(), r12);
buzbee67bf8852011-08-17 17:51:35 -0700996 branch = opNone(cUnit, kOpUncondBr);
997
998 hopTarget = newLIR0(cUnit, kArmPseudoTargetLabel);
999 hopTarget->defMask = ENCODE_ALL;
1000 hopBranch->generic.target = (LIR*)hopTarget;
1001
buzbee1b4c8592011-08-31 10:43:51 -07001002 // Go expensive route - UnlockObjectFromCode(self, obj);
1003 loadWordDisp(cUnit, rSELF, OFFSETOF_MEMBER(Thread, pUnlockObjectFromCode),
buzbee67bf8852011-08-17 17:51:35 -07001004 rLR);
1005 genRegCopy(cUnit, r0, rSELF);
buzbeeec5adf32011-09-11 15:25:43 -07001006 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001007
1008 // Resume here
1009 target = newLIR0(cUnit, kArmPseudoTargetLabel);
1010 target->defMask = ENCODE_ALL;
1011 branch->generic.target = (LIR*)target;
1012}
1013
1014/*
1015 * 64-bit 3way compare function.
1016 * mov rX, #-1
1017 * cmp op1hi, op2hi
1018 * blt done
1019 * bgt flip
1020 * sub rX, op1lo, op2lo (treat as unsigned)
1021 * beq done
1022 * ite hi
1023 * mov(hi) rX, #-1
1024 * mov(!hi) rX, #1
1025 * flip:
1026 * neg rX
1027 * done:
1028 */
1029static void genCmpLong(CompilationUnit* cUnit, MIR* mir,
1030 RegLocation rlDest, RegLocation rlSrc1,
1031 RegLocation rlSrc2)
1032{
1033 RegLocation rlTemp = LOC_C_RETURN; // Just using as template, will change
1034 ArmLIR* target1;
1035 ArmLIR* target2;
1036 rlSrc1 = loadValueWide(cUnit, rlSrc1, kCoreReg);
1037 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1038 rlTemp.lowReg = oatAllocTemp(cUnit);
1039 loadConstant(cUnit, rlTemp.lowReg, -1);
1040 opRegReg(cUnit, kOpCmp, rlSrc1.highReg, rlSrc2.highReg);
1041 ArmLIR* branch1 = opCondBranch(cUnit, kArmCondLt);
1042 ArmLIR* branch2 = opCondBranch(cUnit, kArmCondGt);
1043 opRegRegReg(cUnit, kOpSub, rlTemp.lowReg, rlSrc1.lowReg, rlSrc2.lowReg);
1044 ArmLIR* branch3 = opCondBranch(cUnit, kArmCondEq);
1045
1046 genIT(cUnit, kArmCondHi, "E");
1047 newLIR2(cUnit, kThumb2MovImmShift, rlTemp.lowReg, modifiedImmediate(-1));
1048 loadConstant(cUnit, rlTemp.lowReg, 1);
1049 genBarrier(cUnit);
1050
1051 target2 = newLIR0(cUnit, kArmPseudoTargetLabel);
1052 target2->defMask = -1;
1053 opRegReg(cUnit, kOpNeg, rlTemp.lowReg, rlTemp.lowReg);
1054
1055 target1 = newLIR0(cUnit, kArmPseudoTargetLabel);
1056 target1->defMask = -1;
1057
1058 storeValue(cUnit, rlDest, rlTemp);
1059
1060 branch1->generic.target = (LIR*)target1;
1061 branch2->generic.target = (LIR*)target2;
1062 branch3->generic.target = branch1->generic.target;
1063}
1064
1065static void genMultiplyByTwoBitMultiplier(CompilationUnit* cUnit,
1066 RegLocation rlSrc, RegLocation rlResult, int lit,
1067 int firstBit, int secondBit)
1068{
1069 opRegRegRegShift(cUnit, kOpAdd, rlResult.lowReg, rlSrc.lowReg, rlSrc.lowReg,
1070 encodeShift(kArmLsl, secondBit - firstBit));
1071 if (firstBit != 0) {
1072 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlResult.lowReg, firstBit);
1073 }
1074}
1075
1076static bool genConversionCall(CompilationUnit* cUnit, MIR* mir, int funcOffset,
1077 int srcSize, int tgtSize)
1078{
1079 /*
1080 * Don't optimize the register usage since it calls out to support
1081 * functions
1082 */
1083 RegLocation rlSrc;
1084 RegLocation rlDest;
1085 oatFlushAllRegs(cUnit); /* Send everything to home location */
1086 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1087 if (srcSize == 1) {
1088 rlSrc = oatGetSrc(cUnit, mir, 0);
1089 loadValueDirectFixed(cUnit, rlSrc, r0);
1090 } else {
1091 rlSrc = oatGetSrcWide(cUnit, mir, 0, 1);
1092 loadValueDirectWideFixed(cUnit, rlSrc, r0, r1);
1093 }
buzbeeec5adf32011-09-11 15:25:43 -07001094 callNoUnwindHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001095 oatClobberCallRegs(cUnit);
1096 if (tgtSize == 1) {
1097 RegLocation rlResult;
1098 rlDest = oatGetDest(cUnit, mir, 0);
1099 rlResult = oatGetReturn(cUnit);
1100 storeValue(cUnit, rlDest, rlResult);
1101 } else {
1102 RegLocation rlResult;
1103 rlDest = oatGetDestWide(cUnit, mir, 0, 1);
1104 rlResult = oatGetReturnWide(cUnit);
1105 storeValueWide(cUnit, rlDest, rlResult);
1106 }
1107 return false;
1108}
1109
1110static bool genArithOpFloatPortable(CompilationUnit* cUnit, MIR* mir,
1111 RegLocation rlDest, RegLocation rlSrc1,
1112 RegLocation rlSrc2)
1113{
1114 RegLocation rlResult;
1115 int funcOffset;
1116
1117 switch (mir->dalvikInsn.opcode) {
1118 case OP_ADD_FLOAT_2ADDR:
1119 case OP_ADD_FLOAT:
1120 funcOffset = OFFSETOF_MEMBER(Thread, pFadd);
1121 break;
1122 case OP_SUB_FLOAT_2ADDR:
1123 case OP_SUB_FLOAT:
1124 funcOffset = OFFSETOF_MEMBER(Thread, pFsub);
1125 break;
1126 case OP_DIV_FLOAT_2ADDR:
1127 case OP_DIV_FLOAT:
1128 funcOffset = OFFSETOF_MEMBER(Thread, pFdiv);
1129 break;
1130 case OP_MUL_FLOAT_2ADDR:
1131 case OP_MUL_FLOAT:
1132 funcOffset = OFFSETOF_MEMBER(Thread, pFmul);
1133 break;
1134 case OP_REM_FLOAT_2ADDR:
1135 case OP_REM_FLOAT:
1136 funcOffset = OFFSETOF_MEMBER(Thread, pFmodf);
1137 break;
1138 case OP_NEG_FLOAT: {
1139 genNegFloat(cUnit, rlDest, rlSrc1);
1140 return false;
1141 }
1142 default:
1143 return true;
1144 }
1145 oatFlushAllRegs(cUnit); /* Send everything to home location */
1146 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1147 loadValueDirectFixed(cUnit, rlSrc1, r0);
1148 loadValueDirectFixed(cUnit, rlSrc2, r1);
buzbeeec5adf32011-09-11 15:25:43 -07001149 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001150 oatClobberCallRegs(cUnit);
1151 rlResult = oatGetReturn(cUnit);
1152 storeValue(cUnit, rlDest, rlResult);
1153 return false;
1154}
1155
1156static bool genArithOpDoublePortable(CompilationUnit* cUnit, MIR* mir,
1157 RegLocation rlDest, RegLocation rlSrc1,
1158 RegLocation rlSrc2)
1159{
1160 RegLocation rlResult;
1161 int funcOffset;
1162
1163 switch (mir->dalvikInsn.opcode) {
1164 case OP_ADD_DOUBLE_2ADDR:
1165 case OP_ADD_DOUBLE:
1166 funcOffset = OFFSETOF_MEMBER(Thread, pDadd);
1167 break;
1168 case OP_SUB_DOUBLE_2ADDR:
1169 case OP_SUB_DOUBLE:
1170 funcOffset = OFFSETOF_MEMBER(Thread, pDsub);
1171 break;
1172 case OP_DIV_DOUBLE_2ADDR:
1173 case OP_DIV_DOUBLE:
1174 funcOffset = OFFSETOF_MEMBER(Thread, pDdiv);
1175 break;
1176 case OP_MUL_DOUBLE_2ADDR:
1177 case OP_MUL_DOUBLE:
1178 funcOffset = OFFSETOF_MEMBER(Thread, pDmul);
1179 break;
1180 case OP_REM_DOUBLE_2ADDR:
1181 case OP_REM_DOUBLE:
1182 funcOffset = OFFSETOF_MEMBER(Thread, pFmod);
1183 break;
1184 case OP_NEG_DOUBLE: {
1185 genNegDouble(cUnit, rlDest, rlSrc1);
1186 return false;
1187 }
1188 default:
1189 return true;
1190 }
1191 oatFlushAllRegs(cUnit); /* Send everything to home location */
1192 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1193 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1194 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
buzbeeec5adf32011-09-11 15:25:43 -07001195 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001196 oatClobberCallRegs(cUnit);
1197 rlResult = oatGetReturnWide(cUnit);
1198 storeValueWide(cUnit, rlDest, rlResult);
1199 return false;
1200}
1201
1202static bool genConversionPortable(CompilationUnit* cUnit, MIR* mir)
1203{
1204 Opcode opcode = mir->dalvikInsn.opcode;
1205
1206 switch (opcode) {
1207 case OP_INT_TO_FLOAT:
1208 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pI2f),
1209 1, 1);
1210 case OP_FLOAT_TO_INT:
1211 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pF2iz),
1212 1, 1);
1213 case OP_DOUBLE_TO_FLOAT:
1214 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pD2f),
1215 2, 1);
1216 case OP_FLOAT_TO_DOUBLE:
1217 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pF2d),
1218 1, 2);
1219 case OP_INT_TO_DOUBLE:
1220 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pI2d),
1221 1, 2);
1222 case OP_DOUBLE_TO_INT:
1223 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pD2iz),
1224 2, 1);
1225 case OP_FLOAT_TO_LONG:
1226 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread,
buzbee1b4c8592011-08-31 10:43:51 -07001227 pF2l), 1, 2);
buzbee67bf8852011-08-17 17:51:35 -07001228 case OP_LONG_TO_FLOAT:
1229 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pL2f),
1230 2, 1);
1231 case OP_DOUBLE_TO_LONG:
1232 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread,
buzbee1b4c8592011-08-31 10:43:51 -07001233 pD2l), 2, 2);
buzbee67bf8852011-08-17 17:51:35 -07001234 case OP_LONG_TO_DOUBLE:
1235 return genConversionCall(cUnit, mir, OFFSETOF_MEMBER(Thread, pL2d),
1236 2, 2);
1237 default:
1238 return true;
1239 }
1240 return false;
1241}
1242
1243/* Generate conditional branch instructions */
1244static ArmLIR* genConditionalBranch(CompilationUnit* cUnit,
1245 ArmConditionCode cond,
1246 ArmLIR* target)
1247{
1248 ArmLIR* branch = opCondBranch(cUnit, cond);
1249 branch->generic.target = (LIR*) target;
1250 return branch;
1251}
1252
buzbee67bf8852011-08-17 17:51:35 -07001253/*
1254 * Generate array store
1255 *
1256 */
buzbee1b4c8592011-08-31 10:43:51 -07001257static void genArrayObjPut(CompilationUnit* cUnit, MIR* mir,
1258 RegLocation rlArray, RegLocation rlIndex,
1259 RegLocation rlSrc, int scale)
buzbee67bf8852011-08-17 17:51:35 -07001260{
1261 RegisterClass regClass = oatRegClassBySize(kWord);
buzbeec143c552011-08-20 17:38:58 -07001262 int lenOffset = Array::LengthOffset().Int32Value();
1263 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001264
1265 /* Make sure it's a legal object Put. Use direct regs at first */
1266 loadValueDirectFixed(cUnit, rlArray, r1);
1267 loadValueDirectFixed(cUnit, rlSrc, r0);
1268
1269 /* null array object? */
1270 ArmLIR* pcrLabel = NULL;
1271
1272 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
buzbee5ade1d22011-09-09 14:44:52 -07001273 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, r1, mir);
buzbee67bf8852011-08-17 17:51:35 -07001274 }
1275 loadWordDisp(cUnit, rSELF,
buzbee1b4c8592011-08-31 10:43:51 -07001276 OFFSETOF_MEMBER(Thread, pCanPutArrayElementFromCode), rLR);
buzbee67bf8852011-08-17 17:51:35 -07001277 /* Get the array's clazz */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -07001278 loadWordDisp(cUnit, r1, Object::ClassOffset().Int32Value(), r1);
buzbee67bf8852011-08-17 17:51:35 -07001279 /* Get the object's clazz */
Ian Rogers0cfe1fb2011-08-26 03:29:44 -07001280 loadWordDisp(cUnit, r0, Object::ClassOffset().Int32Value(), r0);
buzbeeec5adf32011-09-11 15:25:43 -07001281 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001282 oatClobberCallRegs(cUnit);
1283
1284 // Now, redo loadValues in case they didn't survive the call
1285
1286 int regPtr;
1287 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1288 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1289
1290 if (oatIsTemp(cUnit, rlArray.lowReg)) {
1291 oatClobber(cUnit, rlArray.lowReg);
1292 regPtr = rlArray.lowReg;
1293 } else {
1294 regPtr = oatAllocTemp(cUnit);
1295 genRegCopy(cUnit, regPtr, rlArray.lowReg);
1296 }
1297
1298 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
1299 int regLen = oatAllocTemp(cUnit);
1300 //NOTE: max live temps(4) here.
1301 /* Get len */
1302 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1303 /* regPtr -> array data */
1304 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001305 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001306 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001307 oatFreeTemp(cUnit, regLen);
1308 } else {
1309 /* regPtr -> array data */
1310 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
1311 }
1312 /* at this point, regPtr points to array, 2 live temps */
1313 rlSrc = loadValue(cUnit, rlSrc, regClass);
1314 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
1315 scale, kWord);
1316}
1317
1318/*
1319 * Generate array load
1320 */
1321static void genArrayGet(CompilationUnit* cUnit, MIR* mir, OpSize size,
1322 RegLocation rlArray, RegLocation rlIndex,
1323 RegLocation rlDest, int scale)
1324{
1325 RegisterClass regClass = oatRegClassBySize(size);
buzbeec143c552011-08-20 17:38:58 -07001326 int lenOffset = Array::LengthOffset().Int32Value();
1327 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001328 RegLocation rlResult;
1329 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1330 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1331 int regPtr;
1332
1333 /* null object? */
1334 ArmLIR* pcrLabel = NULL;
1335
1336 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
buzbee5ade1d22011-09-09 14:44:52 -07001337 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, mir);
buzbee67bf8852011-08-17 17:51:35 -07001338 }
1339
1340 regPtr = oatAllocTemp(cUnit);
1341
1342 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
1343 int regLen = oatAllocTemp(cUnit);
1344 /* Get len */
1345 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1346 /* regPtr -> array data */
1347 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001348 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001349 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001350 oatFreeTemp(cUnit, regLen);
1351 } else {
1352 /* regPtr -> array data */
1353 opRegRegImm(cUnit, kOpAdd, regPtr, rlArray.lowReg, dataOffset);
1354 }
buzbeee9a72f62011-09-04 17:59:07 -07001355 oatFreeTemp(cUnit, rlArray.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001356 if ((size == kLong) || (size == kDouble)) {
1357 if (scale) {
1358 int rNewIndex = oatAllocTemp(cUnit);
1359 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
1360 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
1361 oatFreeTemp(cUnit, rNewIndex);
1362 } else {
1363 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
1364 }
buzbeee9a72f62011-09-04 17:59:07 -07001365 oatFreeTemp(cUnit, rlIndex.lowReg);
buzbee67bf8852011-08-17 17:51:35 -07001366 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
1367
1368 loadPair(cUnit, regPtr, rlResult.lowReg, rlResult.highReg);
1369
1370 oatFreeTemp(cUnit, regPtr);
1371 storeValueWide(cUnit, rlDest, rlResult);
1372 } else {
1373 rlResult = oatEvalLoc(cUnit, rlDest, regClass, true);
1374
1375 loadBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlResult.lowReg,
1376 scale, size);
1377
1378 oatFreeTemp(cUnit, regPtr);
1379 storeValue(cUnit, rlDest, rlResult);
1380 }
1381}
1382
1383/*
1384 * Generate array store
1385 *
1386 */
1387static void genArrayPut(CompilationUnit* cUnit, MIR* mir, OpSize size,
1388 RegLocation rlArray, RegLocation rlIndex,
1389 RegLocation rlSrc, int scale)
1390{
1391 RegisterClass regClass = oatRegClassBySize(size);
buzbeec143c552011-08-20 17:38:58 -07001392 int lenOffset = Array::LengthOffset().Int32Value();
1393 int dataOffset = Array::DataOffset().Int32Value();
buzbee67bf8852011-08-17 17:51:35 -07001394
1395 int regPtr;
1396 rlArray = loadValue(cUnit, rlArray, kCoreReg);
1397 rlIndex = loadValue(cUnit, rlIndex, kCoreReg);
1398
1399 if (oatIsTemp(cUnit, rlArray.lowReg)) {
1400 oatClobber(cUnit, rlArray.lowReg);
1401 regPtr = rlArray.lowReg;
1402 } else {
1403 regPtr = oatAllocTemp(cUnit);
1404 genRegCopy(cUnit, regPtr, rlArray.lowReg);
1405 }
1406
1407 /* null object? */
1408 ArmLIR* pcrLabel = NULL;
1409
1410 if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) {
buzbee5ade1d22011-09-09 14:44:52 -07001411 pcrLabel = genNullCheck(cUnit, rlArray.sRegLow, rlArray.lowReg, mir);
buzbee67bf8852011-08-17 17:51:35 -07001412 }
1413
1414 if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) {
1415 int regLen = oatAllocTemp(cUnit);
1416 //NOTE: max live temps(4) here.
1417 /* Get len */
1418 loadWordDisp(cUnit, rlArray.lowReg, lenOffset, regLen);
1419 /* regPtr -> array data */
1420 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
buzbeeec5adf32011-09-11 15:25:43 -07001421 genRegRegCheck(cUnit, kArmCondCs, rlIndex.lowReg, regLen, mir,
buzbee5ade1d22011-09-09 14:44:52 -07001422 kArmThrowArrayBounds);
buzbee67bf8852011-08-17 17:51:35 -07001423 oatFreeTemp(cUnit, regLen);
1424 } else {
1425 /* regPtr -> array data */
1426 opRegImm(cUnit, kOpAdd, regPtr, dataOffset);
1427 }
1428 /* at this point, regPtr points to array, 2 live temps */
1429 if ((size == kLong) || (size == kDouble)) {
buzbee5ade1d22011-09-09 14:44:52 -07001430 //TUNING: specific wide routine that can handle fp regs
buzbee67bf8852011-08-17 17:51:35 -07001431 if (scale) {
1432 int rNewIndex = oatAllocTemp(cUnit);
1433 opRegRegImm(cUnit, kOpLsl, rNewIndex, rlIndex.lowReg, scale);
1434 opRegReg(cUnit, kOpAdd, regPtr, rNewIndex);
1435 oatFreeTemp(cUnit, rNewIndex);
1436 } else {
1437 opRegReg(cUnit, kOpAdd, regPtr, rlIndex.lowReg);
1438 }
1439 rlSrc = loadValueWide(cUnit, rlSrc, regClass);
1440
1441 storePair(cUnit, regPtr, rlSrc.lowReg, rlSrc.highReg);
1442
1443 oatFreeTemp(cUnit, regPtr);
1444 } else {
1445 rlSrc = loadValue(cUnit, rlSrc, regClass);
1446
1447 storeBaseIndexed(cUnit, regPtr, rlIndex.lowReg, rlSrc.lowReg,
1448 scale, size);
1449 }
1450}
1451
1452static bool genShiftOpLong(CompilationUnit* cUnit, MIR* mir,
1453 RegLocation rlDest, RegLocation rlSrc1,
1454 RegLocation rlShift)
1455{
buzbee54330722011-08-23 16:46:55 -07001456 int funcOffset;
buzbee67bf8852011-08-17 17:51:35 -07001457
buzbee67bf8852011-08-17 17:51:35 -07001458 switch( mir->dalvikInsn.opcode) {
1459 case OP_SHL_LONG:
1460 case OP_SHL_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001461 funcOffset = OFFSETOF_MEMBER(Thread, pShlLong);
buzbee67bf8852011-08-17 17:51:35 -07001462 break;
1463 case OP_SHR_LONG:
1464 case OP_SHR_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001465 funcOffset = OFFSETOF_MEMBER(Thread, pShrLong);
buzbee67bf8852011-08-17 17:51:35 -07001466 break;
1467 case OP_USHR_LONG:
1468 case OP_USHR_LONG_2ADDR:
buzbee54330722011-08-23 16:46:55 -07001469 funcOffset = OFFSETOF_MEMBER(Thread, pUshrLong);
buzbee67bf8852011-08-17 17:51:35 -07001470 break;
1471 default:
buzbee54330722011-08-23 16:46:55 -07001472 LOG(FATAL) << "Unexpected case";
buzbee67bf8852011-08-17 17:51:35 -07001473 return true;
1474 }
buzbee54330722011-08-23 16:46:55 -07001475 oatFlushAllRegs(cUnit); /* Send everything to home location */
1476 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1477 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1478 loadValueDirect(cUnit, rlShift, r2);
buzbeeec5adf32011-09-11 15:25:43 -07001479 callNoUnwindHelper(cUnit, rLR);
buzbee54330722011-08-23 16:46:55 -07001480 oatClobberCallRegs(cUnit);
1481 RegLocation rlResult = oatGetReturnWide(cUnit);
buzbee67bf8852011-08-17 17:51:35 -07001482 storeValueWide(cUnit, rlDest, rlResult);
1483 return false;
1484}
1485
1486static bool genArithOpLong(CompilationUnit* cUnit, MIR* mir,
1487 RegLocation rlDest, RegLocation rlSrc1,
1488 RegLocation rlSrc2)
1489{
1490 RegLocation rlResult;
1491 OpKind firstOp = kOpBkpt;
1492 OpKind secondOp = kOpBkpt;
1493 bool callOut = false;
1494 int funcOffset;
1495 int retReg = r0;
1496
1497 switch (mir->dalvikInsn.opcode) {
1498 case OP_NOT_LONG:
1499 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1500 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1501 opRegReg(cUnit, kOpMvn, rlResult.lowReg, rlSrc2.lowReg);
1502 opRegReg(cUnit, kOpMvn, rlResult.highReg, rlSrc2.highReg);
1503 storeValueWide(cUnit, rlDest, rlResult);
1504 return false;
1505 break;
1506 case OP_ADD_LONG:
1507 case OP_ADD_LONG_2ADDR:
1508 firstOp = kOpAdd;
1509 secondOp = kOpAdc;
1510 break;
1511 case OP_SUB_LONG:
1512 case OP_SUB_LONG_2ADDR:
1513 firstOp = kOpSub;
1514 secondOp = kOpSbc;
1515 break;
1516 case OP_MUL_LONG:
1517 case OP_MUL_LONG_2ADDR:
buzbee439c4fa2011-08-27 15:59:07 -07001518 callOut = true;
1519 retReg = r0;
1520 funcOffset = OFFSETOF_MEMBER(Thread, pLmul);
1521 break;
buzbee67bf8852011-08-17 17:51:35 -07001522 case OP_DIV_LONG:
1523 case OP_DIV_LONG_2ADDR:
1524 callOut = true;
1525 retReg = r0;
1526 funcOffset = OFFSETOF_MEMBER(Thread, pLdivmod);
1527 break;
1528 /* NOTE - result is in r2/r3 instead of r0/r1 */
1529 case OP_REM_LONG:
1530 case OP_REM_LONG_2ADDR:
1531 callOut = true;
1532 funcOffset = OFFSETOF_MEMBER(Thread, pLdivmod);
1533 retReg = r2;
1534 break;
1535 case OP_AND_LONG_2ADDR:
1536 case OP_AND_LONG:
1537 firstOp = kOpAnd;
1538 secondOp = kOpAnd;
1539 break;
1540 case OP_OR_LONG:
1541 case OP_OR_LONG_2ADDR:
1542 firstOp = kOpOr;
1543 secondOp = kOpOr;
1544 break;
1545 case OP_XOR_LONG:
1546 case OP_XOR_LONG_2ADDR:
1547 firstOp = kOpXor;
1548 secondOp = kOpXor;
1549 break;
1550 case OP_NEG_LONG: {
1551 //TUNING: can improve this using Thumb2 code
1552 int tReg = oatAllocTemp(cUnit);
1553 rlSrc2 = loadValueWide(cUnit, rlSrc2, kCoreReg);
1554 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1555 loadConstantNoClobber(cUnit, tReg, 0);
1556 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1557 tReg, rlSrc2.lowReg);
1558 opRegReg(cUnit, kOpSbc, tReg, rlSrc2.highReg);
1559 genRegCopy(cUnit, rlResult.highReg, tReg);
1560 storeValueWide(cUnit, rlDest, rlResult);
1561 return false;
1562 }
1563 default:
1564 LOG(FATAL) << "Invalid long arith op";
1565 }
1566 if (!callOut) {
1567 genLong3Addr(cUnit, mir, firstOp, secondOp, rlDest, rlSrc1, rlSrc2);
1568 } else {
1569 // Adjust return regs in to handle case of rem returning r2/r3
1570 oatFlushAllRegs(cUnit); /* Send everything to home location */
1571 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1572 loadValueDirectWideFixed(cUnit, rlSrc1, r0, r1);
1573 loadValueDirectWideFixed(cUnit, rlSrc2, r2, r3);
buzbeeec5adf32011-09-11 15:25:43 -07001574 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001575 oatClobberCallRegs(cUnit);
1576 if (retReg == r0)
1577 rlResult = oatGetReturnWide(cUnit);
1578 else
1579 rlResult = oatGetReturnWideAlt(cUnit);
1580 storeValueWide(cUnit, rlDest, rlResult);
1581 }
1582 return false;
1583}
1584
1585static bool genArithOpInt(CompilationUnit* cUnit, MIR* mir,
1586 RegLocation rlDest, RegLocation rlSrc1,
1587 RegLocation rlSrc2)
1588{
1589 OpKind op = kOpBkpt;
1590 bool callOut = false;
1591 bool checkZero = false;
1592 bool unary = false;
1593 int retReg = r0;
1594 int funcOffset;
1595 RegLocation rlResult;
1596 bool shiftOp = false;
1597
1598 switch (mir->dalvikInsn.opcode) {
1599 case OP_NEG_INT:
1600 op = kOpNeg;
1601 unary = true;
1602 break;
1603 case OP_NOT_INT:
1604 op = kOpMvn;
1605 unary = true;
1606 break;
1607 case OP_ADD_INT:
1608 case OP_ADD_INT_2ADDR:
1609 op = kOpAdd;
1610 break;
1611 case OP_SUB_INT:
1612 case OP_SUB_INT_2ADDR:
1613 op = kOpSub;
1614 break;
1615 case OP_MUL_INT:
1616 case OP_MUL_INT_2ADDR:
1617 op = kOpMul;
1618 break;
1619 case OP_DIV_INT:
1620 case OP_DIV_INT_2ADDR:
1621 callOut = true;
1622 checkZero = true;
1623 funcOffset = OFFSETOF_MEMBER(Thread, pIdiv);
1624 retReg = r0;
1625 break;
1626 /* NOTE: returns in r1 */
1627 case OP_REM_INT:
1628 case OP_REM_INT_2ADDR:
1629 callOut = true;
1630 checkZero = true;
1631 funcOffset = OFFSETOF_MEMBER(Thread, pIdivmod);
1632 retReg = r1;
1633 break;
1634 case OP_AND_INT:
1635 case OP_AND_INT_2ADDR:
1636 op = kOpAnd;
1637 break;
1638 case OP_OR_INT:
1639 case OP_OR_INT_2ADDR:
1640 op = kOpOr;
1641 break;
1642 case OP_XOR_INT:
1643 case OP_XOR_INT_2ADDR:
1644 op = kOpXor;
1645 break;
1646 case OP_SHL_INT:
1647 case OP_SHL_INT_2ADDR:
1648 shiftOp = true;
1649 op = kOpLsl;
1650 break;
1651 case OP_SHR_INT:
1652 case OP_SHR_INT_2ADDR:
1653 shiftOp = true;
1654 op = kOpAsr;
1655 break;
1656 case OP_USHR_INT:
1657 case OP_USHR_INT_2ADDR:
1658 shiftOp = true;
1659 op = kOpLsr;
1660 break;
1661 default:
1662 LOG(FATAL) << "Invalid word arith op: " <<
1663 (int)mir->dalvikInsn.opcode;
1664 }
1665 if (!callOut) {
1666 rlSrc1 = loadValue(cUnit, rlSrc1, kCoreReg);
1667 if (unary) {
1668 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1669 opRegReg(cUnit, op, rlResult.lowReg,
1670 rlSrc1.lowReg);
1671 } else {
1672 rlSrc2 = loadValue(cUnit, rlSrc2, kCoreReg);
1673 if (shiftOp) {
1674 int tReg = oatAllocTemp(cUnit);
1675 opRegRegImm(cUnit, kOpAnd, tReg, rlSrc2.lowReg, 31);
1676 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1677 opRegRegReg(cUnit, op, rlResult.lowReg,
1678 rlSrc1.lowReg, tReg);
1679 oatFreeTemp(cUnit, tReg);
1680 } else {
1681 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1682 opRegRegReg(cUnit, op, rlResult.lowReg,
1683 rlSrc1.lowReg, rlSrc2.lowReg);
1684 }
1685 }
1686 storeValue(cUnit, rlDest, rlResult);
1687 } else {
1688 RegLocation rlResult;
1689 oatFlushAllRegs(cUnit); /* Send everything to home location */
1690 loadValueDirectFixed(cUnit, rlSrc2, r1);
1691 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1692 loadValueDirectFixed(cUnit, rlSrc1, r0);
1693 if (checkZero) {
buzbee5ade1d22011-09-09 14:44:52 -07001694 genImmedCheck(cUnit, kArmCondEq, r1, 0, mir, kArmThrowDivZero);
buzbee67bf8852011-08-17 17:51:35 -07001695 }
buzbeeec5adf32011-09-11 15:25:43 -07001696 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001697 oatClobberCallRegs(cUnit);
1698 if (retReg == r0)
1699 rlResult = oatGetReturn(cUnit);
1700 else
1701 rlResult = oatGetReturnAlt(cUnit);
1702 storeValue(cUnit, rlDest, rlResult);
1703 }
1704 return false;
1705}
1706
buzbee0d966cf2011-09-08 17:34:58 -07001707/* Check for pending suspend request. */
buzbee67bf8852011-08-17 17:51:35 -07001708static void genSuspendPoll(CompilationUnit* cUnit, MIR* mir)
1709{
buzbee0d966cf2011-09-08 17:34:58 -07001710 oatLockCallTemps(cUnit); // Explicit register usage
1711 int rSuspendCount = r1;
buzbee67bf8852011-08-17 17:51:35 -07001712 ArmLIR* ld;
buzbee0d966cf2011-09-08 17:34:58 -07001713 ld = loadWordDisp(cUnit, rSELF,
1714 art::Thread::SuspendCountOffset().Int32Value(), rSuspendCount);
buzbee67bf8852011-08-17 17:51:35 -07001715 setMemRefType(ld, true /* isLoad */, kMustNotAlias);
buzbee0d966cf2011-09-08 17:34:58 -07001716 loadWordDisp(cUnit, rSELF,
1717 OFFSETOF_MEMBER(Thread, pCheckSuspendFromCode), rLR);
1718 genRegCopy(cUnit, r0, rSELF);
1719 opRegImm(cUnit, kOpCmp, rSuspendCount, 0);
1720 genIT(cUnit, kArmCondNe, "");
buzbeeec5adf32011-09-11 15:25:43 -07001721 callUnwindableHelper(cUnit, rLR); // CheckSuspendFromCode(self)
buzbee0d966cf2011-09-08 17:34:58 -07001722 oatFreeCallTemps(cUnit);
buzbee67bf8852011-08-17 17:51:35 -07001723}
1724
1725/*
1726 * The following are the first-level codegen routines that analyze the format
1727 * of each bytecode then either dispatch special purpose codegen routines
1728 * or produce corresponding Thumb instructions directly.
1729 */
1730
1731static bool isPowerOfTwo(int x)
1732{
1733 return (x & (x - 1)) == 0;
1734}
1735
1736// Returns true if no more than two bits are set in 'x'.
1737static bool isPopCountLE2(unsigned int x)
1738{
1739 x &= x - 1;
1740 return (x & (x - 1)) == 0;
1741}
1742
1743// Returns the index of the lowest set bit in 'x'.
1744static int lowestSetBit(unsigned int x) {
1745 int bit_posn = 0;
1746 while ((x & 0xf) == 0) {
1747 bit_posn += 4;
1748 x >>= 4;
1749 }
1750 while ((x & 1) == 0) {
1751 bit_posn++;
1752 x >>= 1;
1753 }
1754 return bit_posn;
1755}
1756
1757// Returns true if it added instructions to 'cUnit' to divide 'rlSrc' by 'lit'
1758// and store the result in 'rlDest'.
1759static bool handleEasyDivide(CompilationUnit* cUnit, Opcode dalvikOpcode,
1760 RegLocation rlSrc, RegLocation rlDest, int lit)
1761{
1762 if (lit < 2 || !isPowerOfTwo(lit)) {
1763 return false;
1764 }
1765 int k = lowestSetBit(lit);
1766 if (k >= 30) {
1767 // Avoid special cases.
1768 return false;
1769 }
1770 bool div = (dalvikOpcode == OP_DIV_INT_LIT8 ||
1771 dalvikOpcode == OP_DIV_INT_LIT16);
1772 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1773 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1774 if (div) {
1775 int tReg = oatAllocTemp(cUnit);
1776 if (lit == 2) {
1777 // Division by 2 is by far the most common division by constant.
1778 opRegRegImm(cUnit, kOpLsr, tReg, rlSrc.lowReg, 32 - k);
1779 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1780 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1781 } else {
1782 opRegRegImm(cUnit, kOpAsr, tReg, rlSrc.lowReg, 31);
1783 opRegRegImm(cUnit, kOpLsr, tReg, tReg, 32 - k);
1784 opRegRegReg(cUnit, kOpAdd, tReg, tReg, rlSrc.lowReg);
1785 opRegRegImm(cUnit, kOpAsr, rlResult.lowReg, tReg, k);
1786 }
1787 } else {
1788 int cReg = oatAllocTemp(cUnit);
1789 loadConstant(cUnit, cReg, lit - 1);
1790 int tReg1 = oatAllocTemp(cUnit);
1791 int tReg2 = oatAllocTemp(cUnit);
1792 if (lit == 2) {
1793 opRegRegImm(cUnit, kOpLsr, tReg1, rlSrc.lowReg, 32 - k);
1794 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
1795 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
1796 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
1797 } else {
1798 opRegRegImm(cUnit, kOpAsr, tReg1, rlSrc.lowReg, 31);
1799 opRegRegImm(cUnit, kOpLsr, tReg1, tReg1, 32 - k);
1800 opRegRegReg(cUnit, kOpAdd, tReg2, tReg1, rlSrc.lowReg);
1801 opRegRegReg(cUnit, kOpAnd, tReg2, tReg2, cReg);
1802 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg2, tReg1);
1803 }
1804 }
1805 storeValue(cUnit, rlDest, rlResult);
1806 return true;
1807}
1808
1809// Returns true if it added instructions to 'cUnit' to multiply 'rlSrc' by 'lit'
1810// and store the result in 'rlDest'.
1811static bool handleEasyMultiply(CompilationUnit* cUnit,
1812 RegLocation rlSrc, RegLocation rlDest, int lit)
1813{
1814 // Can we simplify this multiplication?
1815 bool powerOfTwo = false;
1816 bool popCountLE2 = false;
1817 bool powerOfTwoMinusOne = false;
1818 if (lit < 2) {
1819 // Avoid special cases.
1820 return false;
1821 } else if (isPowerOfTwo(lit)) {
1822 powerOfTwo = true;
1823 } else if (isPopCountLE2(lit)) {
1824 popCountLE2 = true;
1825 } else if (isPowerOfTwo(lit + 1)) {
1826 powerOfTwoMinusOne = true;
1827 } else {
1828 return false;
1829 }
1830 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1831 RegLocation rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1832 if (powerOfTwo) {
1833 // Shift.
1834 opRegRegImm(cUnit, kOpLsl, rlResult.lowReg, rlSrc.lowReg,
1835 lowestSetBit(lit));
1836 } else if (popCountLE2) {
1837 // Shift and add and shift.
1838 int firstBit = lowestSetBit(lit);
1839 int secondBit = lowestSetBit(lit ^ (1 << firstBit));
1840 genMultiplyByTwoBitMultiplier(cUnit, rlSrc, rlResult, lit,
1841 firstBit, secondBit);
1842 } else {
1843 // Reverse subtract: (src << (shift + 1)) - src.
1844 assert(powerOfTwoMinusOne);
buzbee5ade1d22011-09-09 14:44:52 -07001845 // TUNING: rsb dst, src, src lsl#lowestSetBit(lit + 1)
buzbee67bf8852011-08-17 17:51:35 -07001846 int tReg = oatAllocTemp(cUnit);
1847 opRegRegImm(cUnit, kOpLsl, tReg, rlSrc.lowReg, lowestSetBit(lit + 1));
1848 opRegRegReg(cUnit, kOpSub, rlResult.lowReg, tReg, rlSrc.lowReg);
1849 }
1850 storeValue(cUnit, rlDest, rlResult);
1851 return true;
1852}
1853
1854static bool genArithOpIntLit(CompilationUnit* cUnit, MIR* mir,
1855 RegLocation rlDest, RegLocation rlSrc,
1856 int lit)
1857{
1858 Opcode dalvikOpcode = mir->dalvikInsn.opcode;
1859 RegLocation rlResult;
1860 OpKind op = (OpKind)0; /* Make gcc happy */
1861 int shiftOp = false;
1862 bool isDiv = false;
1863 int funcOffset;
1864
1865 switch (dalvikOpcode) {
1866 case OP_RSUB_INT_LIT8:
1867 case OP_RSUB_INT: {
1868 int tReg;
1869 //TUNING: add support for use of Arm rsub op
1870 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1871 tReg = oatAllocTemp(cUnit);
1872 loadConstant(cUnit, tReg, lit);
1873 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1874 opRegRegReg(cUnit, kOpSub, rlResult.lowReg,
1875 tReg, rlSrc.lowReg);
1876 storeValue(cUnit, rlDest, rlResult);
1877 return false;
1878 break;
1879 }
1880
1881 case OP_ADD_INT_LIT8:
1882 case OP_ADD_INT_LIT16:
1883 op = kOpAdd;
1884 break;
1885 case OP_MUL_INT_LIT8:
1886 case OP_MUL_INT_LIT16: {
1887 if (handleEasyMultiply(cUnit, rlSrc, rlDest, lit)) {
1888 return false;
1889 }
1890 op = kOpMul;
1891 break;
1892 }
1893 case OP_AND_INT_LIT8:
1894 case OP_AND_INT_LIT16:
1895 op = kOpAnd;
1896 break;
1897 case OP_OR_INT_LIT8:
1898 case OP_OR_INT_LIT16:
1899 op = kOpOr;
1900 break;
1901 case OP_XOR_INT_LIT8:
1902 case OP_XOR_INT_LIT16:
1903 op = kOpXor;
1904 break;
1905 case OP_SHL_INT_LIT8:
1906 lit &= 31;
1907 shiftOp = true;
1908 op = kOpLsl;
1909 break;
1910 case OP_SHR_INT_LIT8:
1911 lit &= 31;
1912 shiftOp = true;
1913 op = kOpAsr;
1914 break;
1915 case OP_USHR_INT_LIT8:
1916 lit &= 31;
1917 shiftOp = true;
1918 op = kOpLsr;
1919 break;
1920
1921 case OP_DIV_INT_LIT8:
1922 case OP_DIV_INT_LIT16:
1923 case OP_REM_INT_LIT8:
1924 case OP_REM_INT_LIT16:
1925 if (lit == 0) {
buzbee5ade1d22011-09-09 14:44:52 -07001926 genImmedCheck(cUnit, kArmCondAl, 0, 0, mir, kArmThrowDivZero);
buzbee67bf8852011-08-17 17:51:35 -07001927 return false;
1928 }
1929 if (handleEasyDivide(cUnit, dalvikOpcode, rlSrc, rlDest, lit)) {
1930 return false;
1931 }
1932 oatFlushAllRegs(cUnit); /* Everything to home location */
1933 loadValueDirectFixed(cUnit, rlSrc, r0);
1934 oatClobber(cUnit, r0);
1935 if ((dalvikOpcode == OP_DIV_INT_LIT8) ||
1936 (dalvikOpcode == OP_DIV_INT_LIT16)) {
1937 funcOffset = OFFSETOF_MEMBER(Thread, pIdiv);
1938 isDiv = true;
1939 } else {
1940 funcOffset = OFFSETOF_MEMBER(Thread, pIdivmod);
1941 isDiv = false;
1942 }
1943 loadWordDisp(cUnit, rSELF, funcOffset, rLR);
1944 loadConstant(cUnit, r1, lit);
buzbeeec5adf32011-09-11 15:25:43 -07001945 callUnwindableHelper(cUnit, rLR);
buzbee67bf8852011-08-17 17:51:35 -07001946 oatClobberCallRegs(cUnit);
1947 if (isDiv)
1948 rlResult = oatGetReturn(cUnit);
1949 else
1950 rlResult = oatGetReturnAlt(cUnit);
1951 storeValue(cUnit, rlDest, rlResult);
1952 return false;
1953 break;
1954 default:
1955 return true;
1956 }
1957 rlSrc = loadValue(cUnit, rlSrc, kCoreReg);
1958 rlResult = oatEvalLoc(cUnit, rlDest, kCoreReg, true);
1959 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
1960 if (shiftOp && (lit == 0)) {
1961 genRegCopy(cUnit, rlResult.lowReg, rlSrc.lowReg);
1962 } else {
1963 opRegRegImm(cUnit, op, rlResult.lowReg, rlSrc.lowReg, lit);
1964 }
1965 storeValue(cUnit, rlDest, rlResult);
1966 return false;
1967}
1968
1969/* Architectural-specific debugging helpers go here */
1970void oatArchDump(void)
1971{
1972 /* Print compiled opcode in this VM instance */
1973 int i, start, streak;
1974 char buf[1024];
1975
1976 streak = i = 0;
1977 buf[0] = 0;
1978 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
1979 i++;
1980 }
1981 if (i == kNumPackedOpcodes) {
1982 return;
1983 }
1984 for (start = i++, streak = 1; i < kNumPackedOpcodes; i++) {
1985 if (opcodeCoverage[i]) {
1986 streak++;
1987 } else {
1988 if (streak == 1) {
1989 sprintf(buf+strlen(buf), "%x,", start);
1990 } else {
1991 sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1);
1992 }
1993 streak = 0;
1994 while (opcodeCoverage[i] == 0 && i < kNumPackedOpcodes) {
1995 i++;
1996 }
1997 if (i < kNumPackedOpcodes) {
1998 streak = 1;
1999 start = i;
2000 }
2001 }
2002 }
2003 if (streak) {
2004 if (streak == 1) {
2005 sprintf(buf+strlen(buf), "%x", start);
2006 } else {
2007 sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1);
2008 }
2009 }
2010 if (strlen(buf)) {
2011 LOG(INFO) << "dalvik.vm.oat.op = " << buf;
2012 }
2013}