blob: 0ef9025cd42945c27e946abbc61690723ece6c0c [file] [log] [blame]
Serban Constantinescue6622be2014-02-27 15:36:47 +00001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_arm64.h"
18
19#include <inttypes.h>
20
Zheng Xua34e7602015-02-03 12:03:15 +080021#include <sstream>
Serban Constantinescue6622be2014-02-27 15:36:47 +000022
23#include "base/logging.h"
24#include "base/stringprintf.h"
25#include "thread.h"
26
Scott Wakeling97c72b72016-06-24 16:19:36 +010027using namespace vixl::aarch64; // NOLINT(build/namespaces)
28
Serban Constantinescue6622be2014-02-27 15:36:47 +000029namespace art {
30namespace arm64 {
31
Zheng Xua34e7602015-02-03 12:03:15 +080032// This enumeration should mirror the declarations in
33// runtime/arch/arm64/registers_arm64.h. We do not include that file to
34// avoid a dependency on libart.
35enum {
Serban Constantinescu9bd88b02015-04-22 16:24:46 +010036 TR = 19,
Zheng Xua34e7602015-02-03 12:03:15 +080037 IP0 = 16,
38 IP1 = 17,
39 FP = 29,
40 LR = 30
41};
42
Scott Wakeling97c72b72016-06-24 16:19:36 +010043void CustomDisassembler::AppendRegisterNameToOutput(const Instruction* instr,
44 const CPURegister& reg) {
Alexandre Ramesa37d9252014-10-27 11:28:14 +000045 USE(instr);
Alexandre Ramesd737ab32015-03-06 09:11:12 +000046 if (reg.IsRegister() && reg.Is64Bits()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +010047 if (reg.GetCode() == TR) {
Alexandre Ramesd737ab32015-03-06 09:11:12 +000048 AppendToOutput("tr");
49 return;
Scott Wakeling97c72b72016-06-24 16:19:36 +010050 } else if (reg.GetCode() == LR) {
Alexandre Ramesd737ab32015-03-06 09:11:12 +000051 AppendToOutput("lr");
52 return;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000053 }
Alexandre Ramesd737ab32015-03-06 09:11:12 +000054 // Fall through.
Alexandre Ramesa37d9252014-10-27 11:28:14 +000055 }
56 // Print other register names as usual.
57 Disassembler::AppendRegisterNameToOutput(instr, reg);
58}
59
Scott Wakeling97c72b72016-06-24 16:19:36 +010060void CustomDisassembler::VisitLoadLiteral(const Instruction* instr) {
Alexandre Ramesa37d9252014-10-27 11:28:14 +000061 Disassembler::VisitLoadLiteral(instr);
62
63 if (!read_literals_) {
64 return;
65 }
66
Aart Bikd3059e72016-05-11 10:30:47 -070067 // Get address of literal. Bail if not within expected buffer range to
68 // avoid trying to fetch invalid literals (we can encounter this when
69 // interpreting raw data as instructions).
Scott Wakeling97c72b72016-06-24 16:19:36 +010070 void* data_address = instr->GetLiteralAddress<void*>();
Aart Bikd3059e72016-05-11 10:30:47 -070071 if (data_address < base_address_ || data_address >= end_address_) {
72 AppendToOutput(" (?)");
73 return;
74 }
Alexandre Ramesa37d9252014-10-27 11:28:14 +000075
Aart Bikd3059e72016-05-11 10:30:47 -070076 // Output information on literal.
Scott Wakeling97c72b72016-06-24 16:19:36 +010077 Instr op = instr->Mask(LoadLiteralMask);
Alexandre Ramesa37d9252014-10-27 11:28:14 +000078 switch (op) {
Scott Wakeling97c72b72016-06-24 16:19:36 +010079 case LDR_w_lit:
80 case LDR_x_lit:
81 case LDRSW_x_lit: {
82 int64_t data = op == LDR_x_lit ? *reinterpret_cast<int64_t*>(data_address)
83 : *reinterpret_cast<int32_t*>(data_address);
Zheng Xua34e7602015-02-03 12:03:15 +080084 AppendToOutput(" (0x%" PRIx64 " / %" PRId64 ")", data, data);
Alexandre Ramesa37d9252014-10-27 11:28:14 +000085 break;
86 }
Scott Wakeling97c72b72016-06-24 16:19:36 +010087 case LDR_s_lit:
88 case LDR_d_lit: {
89 double data = (op == LDR_s_lit) ? *reinterpret_cast<float*>(data_address)
90 : *reinterpret_cast<double*>(data_address);
Zheng Xua34e7602015-02-03 12:03:15 +080091 AppendToOutput(" (%g)", data);
Alexandre Ramesa37d9252014-10-27 11:28:14 +000092 break;
93 }
94 default:
95 break;
96 }
97}
98
Scott Wakeling97c72b72016-06-24 16:19:36 +010099void CustomDisassembler::VisitLoadStoreUnsignedOffset(const Instruction* instr) {
Zheng Xua34e7602015-02-03 12:03:15 +0800100 Disassembler::VisitLoadStoreUnsignedOffset(instr);
101
Scott Wakeling97c72b72016-06-24 16:19:36 +0100102 if (instr->GetRn() == TR) {
103 int64_t offset = instr->GetImmLSUnsigned() << instr->GetSizeLS();
Zheng Xua34e7602015-02-03 12:03:15 +0800104 std::ostringstream tmp_stream;
Andreas Gampe542451c2016-07-26 09:02:02 -0700105 Thread::DumpThreadOffset<kArm64PointerSize>(tmp_stream, static_cast<uint32_t>(offset));
Alexandre Rames5e2c8d32015-08-06 14:49:28 +0100106 AppendToOutput(" ; %s", tmp_stream.str().c_str());
Zheng Xua34e7602015-02-03 12:03:15 +0800107 }
108}
109
Serban Constantinescue6622be2014-02-27 15:36:47 +0000110size_t DisassemblerArm64::Dump(std::ostream& os, const uint8_t* begin) {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100111 const Instruction* instr = reinterpret_cast<const Instruction*>(begin);
Alexandre Ramesfef019c2014-10-10 17:14:18 +0100112 decoder.Decode(instr);
Alexandre Ramesd737ab32015-03-06 09:11:12 +0000113 os << FormatInstructionPointer(begin)
Scott Wakeling97c72b72016-06-24 16:19:36 +0100114 << StringPrintf(": %08x\t%s\n", instr->GetInstructionBits(), disasm.GetOutput());
115 return kInstructionSize;
Serban Constantinescue6622be2014-02-27 15:36:47 +0000116}
117
118void DisassemblerArm64::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100119 for (const uint8_t* cur = begin; cur < end; cur += kInstructionSize) {
Serban Constantinescue6622be2014-02-27 15:36:47 +0000120 Dump(os, cur);
121 }
122}
123
124} // namespace arm64
125} // namespace art