blob: 63a74c72409a4aa86bf769297de6052e7c8909f1 [file] [log] [blame]
Ian Rogers706a10e2012-03-23 17:00:55 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_x86.h"
18
Ian Rogers706a10e2012-03-23 17:00:55 -070019#include <iostream>
20
Elliott Hughes07ed66b2012-12-12 18:34:25 -080021#include "base/logging.h"
Elliott Hughese222ee02012-12-13 14:41:43 -080022#include "base/stringprintf.h"
Elliott Hughes92301d92012-04-10 15:57:52 -070023#include "thread.h"
Yixin Shou5192cbb2014-07-01 13:48:17 -040024#include <inttypes.h>
Elliott Hughes0f3c5532012-03-30 14:51:51 -070025
Ian Rogers706a10e2012-03-23 17:00:55 -070026namespace art {
27namespace x86 {
28
Ian Rogersb23a7722012-10-09 16:54:26 -070029size_t DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin) {
30 return DumpInstruction(os, begin);
31}
32
Ian Rogers706a10e2012-03-23 17:00:55 -070033void DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
34 size_t length = 0;
35 for (const uint8_t* cur = begin; cur < end; cur += length) {
36 length = DumpInstruction(os, cur);
37 }
38}
39
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070040static const char* gReg8Names[] = {
41 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh"
42};
43static const char* gExtReg8Names[] = {
44 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
45 "r8l", "r9l", "r10l", "r11l", "r12l", "r13l", "r14l", "r15l"
46};
47static const char* gReg16Names[] = {
48 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
49 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
50};
51static const char* gReg32Names[] = {
52 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
53 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
54};
Ian Rogers38e12032014-03-14 14:06:14 -070055static const char* gReg64Names[] = {
56 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
57 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
58};
Ian Rogers706a10e2012-03-23 17:00:55 -070059
Mark Mendella33720c2014-06-18 21:02:29 -040060// 64-bit opcode REX modifier.
Andreas Gampec8ccf682014-09-29 20:07:43 -070061constexpr uint8_t REX_W = 8U /* 0b1000 */;
62constexpr uint8_t REX_R = 4U /* 0b0100 */;
63constexpr uint8_t REX_X = 2U /* 0b0010 */;
64constexpr uint8_t REX_B = 1U /* 0b0001 */;
Mark Mendella33720c2014-06-18 21:02:29 -040065
Ian Rogers38e12032014-03-14 14:06:14 -070066static void DumpReg0(std::ostream& os, uint8_t rex, size_t reg,
Ian Rogers706a10e2012-03-23 17:00:55 -070067 bool byte_operand, uint8_t size_override) {
Ian Rogers38e12032014-03-14 14:06:14 -070068 DCHECK_LT(reg, (rex == 0) ? 8u : 16u);
Mark Mendella33720c2014-06-18 21:02:29 -040069 bool rex_w = (rex & REX_W) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070070 if (byte_operand) {
71 os << ((rex == 0) ? gReg8Names[reg] : gExtReg8Names[reg]);
72 } else if (rex_w) {
73 os << gReg64Names[reg];
74 } else if (size_override == 0x66) {
75 os << gReg16Names[reg];
76 } else {
77 os << gReg32Names[reg];
Ian Rogers706a10e2012-03-23 17:00:55 -070078 }
79}
80
Ian Rogersbf989802012-04-16 16:07:49 -070081enum RegFile { GPR, MMX, SSE };
82
Mark Mendell88649c72014-06-04 21:20:00 -040083static void DumpAnyReg(std::ostream& os, uint8_t rex, size_t reg,
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070084 bool byte_operand, uint8_t size_override, RegFile reg_file) {
85 if (reg_file == GPR) {
86 DumpReg0(os, rex, reg, byte_operand, size_override);
87 } else if (reg_file == SSE) {
88 os << "xmm" << reg;
89 } else {
90 os << "mm" << reg;
91 }
92}
93
Ian Rogers706a10e2012-03-23 17:00:55 -070094static void DumpReg(std::ostream& os, uint8_t rex, uint8_t reg,
Ian Rogersbf989802012-04-16 16:07:49 -070095 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -040096 bool rex_r = (rex & REX_R) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -070097 size_t reg_num = rex_r ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070098 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
99}
100
101static void DumpRmReg(std::ostream& os, uint8_t rex, uint8_t reg,
102 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -0400103 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700104 size_t reg_num = rex_b ? (reg + 8) : reg;
105 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
106}
107
108static void DumpAddrReg(std::ostream& os, uint8_t rex, uint8_t reg) {
109 if (rex != 0) {
110 os << gReg64Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700111 } else {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700112 os << gReg32Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700113 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700114}
115
Ian Rogers7caad772012-03-30 01:07:54 -0700116static void DumpBaseReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400117 bool rex_b = (rex & REX_B) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700118 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700119 DumpAddrReg(os, rex, reg_num);
Ian Rogers706a10e2012-03-23 17:00:55 -0700120}
121
Ian Rogers7caad772012-03-30 01:07:54 -0700122static void DumpIndexReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400123 bool rex_x = (rex & REX_X) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700124 uint8_t reg_num = rex_x ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700125 DumpAddrReg(os, rex, reg_num);
126}
127
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +0700128static void DumpOpcodeReg(std::ostream& os, uint8_t rex, uint8_t reg,
129 bool byte_operand, uint8_t size_override) {
Mark Mendella33720c2014-06-18 21:02:29 -0400130 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700131 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +0700132 DumpReg0(os, rex, reg_num, byte_operand, size_override);
Ian Rogers706a10e2012-03-23 17:00:55 -0700133}
134
Elliott Hughes92301d92012-04-10 15:57:52 -0700135enum SegmentPrefix {
136 kCs = 0x2e,
137 kSs = 0x36,
138 kDs = 0x3e,
139 kEs = 0x26,
140 kFs = 0x64,
141 kGs = 0x65,
142};
143
Ian Rogers706a10e2012-03-23 17:00:55 -0700144static void DumpSegmentOverride(std::ostream& os, uint8_t segment_prefix) {
145 switch (segment_prefix) {
Elliott Hughes92301d92012-04-10 15:57:52 -0700146 case kCs: os << "cs:"; break;
147 case kSs: os << "ss:"; break;
148 case kDs: os << "ds:"; break;
149 case kEs: os << "es:"; break;
150 case kFs: os << "fs:"; break;
151 case kGs: os << "gs:"; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700152 default: break;
153 }
154}
155
156size_t DisassemblerX86::DumpInstruction(std::ostream& os, const uint8_t* instr) {
157 const uint8_t* begin_instr = instr;
158 bool have_prefixes = true;
159 uint8_t prefix[4] = {0, 0, 0, 0};
160 const char** modrm_opcodes = NULL;
161 do {
162 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700163 // Group 1 - lock and repeat prefixes:
Ian Rogers706a10e2012-03-23 17:00:55 -0700164 case 0xF0:
165 case 0xF2:
166 case 0xF3:
167 prefix[0] = *instr;
168 break;
169 // Group 2 - segment override prefixes:
Elliott Hughes92301d92012-04-10 15:57:52 -0700170 case kCs:
171 case kSs:
172 case kDs:
173 case kEs:
174 case kFs:
175 case kGs:
Ian Rogers706a10e2012-03-23 17:00:55 -0700176 prefix[1] = *instr;
177 break;
178 // Group 3 - operand size override:
179 case 0x66:
180 prefix[2] = *instr;
181 break;
182 // Group 4 - address size override:
183 case 0x67:
184 prefix[3] = *instr;
185 break;
186 default:
187 have_prefixes = false;
188 break;
189 }
190 if (have_prefixes) {
191 instr++;
192 }
193 } while (have_prefixes);
Ian Rogers38e12032014-03-14 14:06:14 -0700194 uint8_t rex = (supports_rex_ && (*instr >= 0x40) && (*instr <= 0x4F)) ? *instr : 0;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +0700195 if (rex != 0) {
196 instr++;
197 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700198 bool has_modrm = false;
199 bool reg_is_opcode = false;
200 size_t immediate_bytes = 0;
201 size_t branch_bytes = 0;
202 std::ostringstream opcode;
203 bool store = false; // stores to memory (ie rm is on the left)
204 bool load = false; // loads from memory (ie rm is on the right)
Serguei Katkov94f3eb02014-06-24 13:23:17 +0700205 bool byte_operand = false; // true when the opcode is dealing with byte operands
206 bool byte_second_operand = false; // true when the source operand is a byte register but the target register isn't (ie movsxb/movzxb).
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700207 bool target_specific = false; // register name depends on target (64 vs 32 bits).
Ian Rogers706a10e2012-03-23 17:00:55 -0700208 bool ax = false; // implicit use of ax
jeffhaoe2962482012-06-28 11:29:57 -0700209 bool cx = false; // implicit use of cx
Ian Rogers706a10e2012-03-23 17:00:55 -0700210 bool reg_in_opcode = false; // low 3-bits of opcode encode register parameter
jeffhao703f2cd2012-07-13 17:25:52 -0700211 bool no_ops = false;
Ian Rogersbf989802012-04-16 16:07:49 -0700212 RegFile src_reg_file = GPR;
213 RegFile dst_reg_file = GPR;
Ian Rogers706a10e2012-03-23 17:00:55 -0700214 switch (*instr) {
215#define DISASSEMBLER_ENTRY(opname, \
216 rm8_r8, rm32_r32, \
217 r8_rm8, r32_rm32, \
218 ax8_i8, ax32_i32) \
219 case rm8_r8: opcode << #opname; store = true; has_modrm = true; byte_operand = true; break; \
220 case rm32_r32: opcode << #opname; store = true; has_modrm = true; break; \
221 case r8_rm8: opcode << #opname; load = true; has_modrm = true; byte_operand = true; break; \
222 case r32_rm32: opcode << #opname; load = true; has_modrm = true; break; \
223 case ax8_i8: opcode << #opname; ax = true; immediate_bytes = 1; byte_operand = true; break; \
224 case ax32_i32: opcode << #opname; ax = true; immediate_bytes = 4; break;
225
226DISASSEMBLER_ENTRY(add,
227 0x00 /* RegMem8/Reg8 */, 0x01 /* RegMem32/Reg32 */,
228 0x02 /* Reg8/RegMem8 */, 0x03 /* Reg32/RegMem32 */,
229 0x04 /* Rax8/imm8 opcode */, 0x05 /* Rax32/imm32 */)
230DISASSEMBLER_ENTRY(or,
231 0x08 /* RegMem8/Reg8 */, 0x09 /* RegMem32/Reg32 */,
232 0x0A /* Reg8/RegMem8 */, 0x0B /* Reg32/RegMem32 */,
233 0x0C /* Rax8/imm8 opcode */, 0x0D /* Rax32/imm32 */)
234DISASSEMBLER_ENTRY(adc,
235 0x10 /* RegMem8/Reg8 */, 0x11 /* RegMem32/Reg32 */,
236 0x12 /* Reg8/RegMem8 */, 0x13 /* Reg32/RegMem32 */,
237 0x14 /* Rax8/imm8 opcode */, 0x15 /* Rax32/imm32 */)
238DISASSEMBLER_ENTRY(sbb,
239 0x18 /* RegMem8/Reg8 */, 0x19 /* RegMem32/Reg32 */,
240 0x1A /* Reg8/RegMem8 */, 0x1B /* Reg32/RegMem32 */,
241 0x1C /* Rax8/imm8 opcode */, 0x1D /* Rax32/imm32 */)
242DISASSEMBLER_ENTRY(and,
243 0x20 /* RegMem8/Reg8 */, 0x21 /* RegMem32/Reg32 */,
244 0x22 /* Reg8/RegMem8 */, 0x23 /* Reg32/RegMem32 */,
245 0x24 /* Rax8/imm8 opcode */, 0x25 /* Rax32/imm32 */)
246DISASSEMBLER_ENTRY(sub,
247 0x28 /* RegMem8/Reg8 */, 0x29 /* RegMem32/Reg32 */,
248 0x2A /* Reg8/RegMem8 */, 0x2B /* Reg32/RegMem32 */,
249 0x2C /* Rax8/imm8 opcode */, 0x2D /* Rax32/imm32 */)
250DISASSEMBLER_ENTRY(xor,
251 0x30 /* RegMem8/Reg8 */, 0x31 /* RegMem32/Reg32 */,
252 0x32 /* Reg8/RegMem8 */, 0x33 /* Reg32/RegMem32 */,
253 0x34 /* Rax8/imm8 opcode */, 0x35 /* Rax32/imm32 */)
254DISASSEMBLER_ENTRY(cmp,
255 0x38 /* RegMem8/Reg8 */, 0x39 /* RegMem32/Reg32 */,
256 0x3A /* Reg8/RegMem8 */, 0x3B /* Reg32/RegMem32 */,
257 0x3C /* Rax8/imm8 opcode */, 0x3D /* Rax32/imm32 */)
258
259#undef DISASSEMBLER_ENTRY
260 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
261 opcode << "push";
262 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700263 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700264 break;
265 case 0x58: case 0x59: case 0x5A: case 0x5B: case 0x5C: case 0x5D: case 0x5E: case 0x5F:
266 opcode << "pop";
267 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700268 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700269 break;
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400270 case 0x63:
Vladimir Kostyukovec95f722014-07-23 12:10:07 +0700271 if ((rex & REX_W) != 0) {
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400272 opcode << "movsxd";
273 has_modrm = true;
274 load = true;
275 } else {
276 // In 32-bit mode (!supports_rex_) this is ARPL, with no REX prefix the functionality is the
277 // same as 'mov' but the use of the instruction is discouraged.
278 opcode << StringPrintf("unknown opcode '%02X'", *instr);
279 }
280 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700281 case 0x68: opcode << "push"; immediate_bytes = 4; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800282 case 0x69: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700283 case 0x6A: opcode << "push"; immediate_bytes = 1; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800284 case 0x6B: opcode << "imul"; load = true; has_modrm = true; immediate_bytes = 1; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700285 case 0x70: case 0x71: case 0x72: case 0x73: case 0x74: case 0x75: case 0x76: case 0x77:
286 case 0x78: case 0x79: case 0x7A: case 0x7B: case 0x7C: case 0x7D: case 0x7E: case 0x7F:
287 static const char* condition_codes[] =
Elliott Hughesb25c3f62012-03-26 16:35:06 -0700288 {"o", "no", "b/nae/c", "nb/ae/nc", "z/eq", "nz/ne", "be/na", "nbe/a",
289 "s", "ns", "p/pe", "np/po", "l/nge", "nl/ge", "le/ng", "nle/g"
Ian Rogers706a10e2012-03-23 17:00:55 -0700290 };
291 opcode << "j" << condition_codes[*instr & 0xF];
292 branch_bytes = 1;
293 break;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800294 case 0x86: case 0x87:
295 opcode << "xchg";
296 store = true;
297 has_modrm = true;
298 byte_operand = (*instr == 0x86);
299 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700300 case 0x88: opcode << "mov"; store = true; has_modrm = true; byte_operand = true; break;
301 case 0x89: opcode << "mov"; store = true; has_modrm = true; break;
302 case 0x8A: opcode << "mov"; load = true; has_modrm = true; byte_operand = true; break;
303 case 0x8B: opcode << "mov"; load = true; has_modrm = true; break;
304
305 case 0x0F: // 2 byte extended opcode
306 instr++;
307 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700308 case 0x10: case 0x11:
309 if (prefix[0] == 0xF2) {
310 opcode << "movsd";
jeffhaofdffdf82012-07-11 16:08:43 -0700311 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700312 } else if (prefix[0] == 0xF3) {
313 opcode << "movss";
jeffhaofdffdf82012-07-11 16:08:43 -0700314 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700315 } else if (prefix[2] == 0x66) {
316 opcode << "movupd";
jeffhaofdffdf82012-07-11 16:08:43 -0700317 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700318 } else {
319 opcode << "movups";
320 }
321 has_modrm = true;
Ian Rogersbf989802012-04-16 16:07:49 -0700322 src_reg_file = dst_reg_file = SSE;
Ian Rogers7caad772012-03-30 01:07:54 -0700323 load = *instr == 0x10;
324 store = !load;
325 break;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800326 case 0x12: case 0x13:
327 if (prefix[2] == 0x66) {
328 opcode << "movlpd";
329 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
330 } else if (prefix[0] == 0) {
331 opcode << "movlps";
332 }
333 has_modrm = true;
334 src_reg_file = dst_reg_file = SSE;
335 load = *instr == 0x12;
336 store = !load;
337 break;
338 case 0x16: case 0x17:
339 if (prefix[2] == 0x66) {
340 opcode << "movhpd";
341 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
342 } else if (prefix[0] == 0) {
343 opcode << "movhps";
344 }
345 has_modrm = true;
346 src_reg_file = dst_reg_file = SSE;
347 load = *instr == 0x16;
348 store = !load;
349 break;
350 case 0x28: case 0x29:
351 if (prefix[2] == 0x66) {
352 opcode << "movapd";
353 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
354 } else if (prefix[0] == 0) {
355 opcode << "movaps";
356 }
357 has_modrm = true;
358 src_reg_file = dst_reg_file = SSE;
359 load = *instr == 0x28;
360 store = !load;
361 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700362 case 0x2A:
363 if (prefix[2] == 0x66) {
364 opcode << "cvtpi2pd";
365 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
366 } else if (prefix[0] == 0xF2) {
367 opcode << "cvtsi2sd";
368 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
369 } else if (prefix[0] == 0xF3) {
370 opcode << "cvtsi2ss";
371 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
372 } else {
373 opcode << "cvtpi2ps";
374 }
375 load = true;
376 has_modrm = true;
377 dst_reg_file = SSE;
378 break;
379 case 0x2C:
380 if (prefix[2] == 0x66) {
381 opcode << "cvttpd2pi";
382 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
383 } else if (prefix[0] == 0xF2) {
384 opcode << "cvttsd2si";
385 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
386 } else if (prefix[0] == 0xF3) {
387 opcode << "cvttss2si";
388 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
389 } else {
390 opcode << "cvttps2pi";
391 }
392 load = true;
393 has_modrm = true;
394 src_reg_file = SSE;
395 break;
396 case 0x2D:
397 if (prefix[2] == 0x66) {
398 opcode << "cvtpd2pi";
399 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
400 } else if (prefix[0] == 0xF2) {
401 opcode << "cvtsd2si";
402 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
403 } else if (prefix[0] == 0xF3) {
404 opcode << "cvtss2si";
405 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
406 } else {
407 opcode << "cvtps2pi";
408 }
409 load = true;
410 has_modrm = true;
411 src_reg_file = SSE;
412 break;
413 case 0x2E:
414 opcode << "u";
Ian Rogersfc787ec2014-10-09 21:56:44 -0700415 FALLTHROUGH_INTENDED;
jeffhaofdffdf82012-07-11 16:08:43 -0700416 case 0x2F:
417 if (prefix[2] == 0x66) {
418 opcode << "comisd";
419 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
420 } else {
421 opcode << "comiss";
422 }
423 has_modrm = true;
424 load = true;
425 src_reg_file = dst_reg_file = SSE;
426 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700427 case 0x38: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400428 instr++;
429 if (prefix[2] == 0x66) {
430 switch (*instr) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700431 case 0x01:
432 opcode << "phaddw";
433 prefix[2] = 0;
434 has_modrm = true;
435 load = true;
436 src_reg_file = dst_reg_file = SSE;
437 break;
438 case 0x02:
439 opcode << "phaddd";
440 prefix[2] = 0;
441 has_modrm = true;
442 load = true;
443 src_reg_file = dst_reg_file = SSE;
444 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400445 case 0x40:
446 opcode << "pmulld";
447 prefix[2] = 0;
448 has_modrm = true;
449 load = true;
450 src_reg_file = dst_reg_file = SSE;
451 break;
452 default:
453 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
454 }
455 } else {
456 opcode << StringPrintf("unknown opcode '0F 38 %02X'", *instr);
457 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700458 break;
459 case 0x3A: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400460 instr++;
461 if (prefix[2] == 0x66) {
462 switch (*instr) {
463 case 0x14:
464 opcode << "pextrb";
465 prefix[2] = 0;
466 has_modrm = true;
467 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700468 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400469 immediate_bytes = 1;
470 break;
471 case 0x16:
472 opcode << "pextrd";
473 prefix[2] = 0;
474 has_modrm = true;
475 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700476 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400477 immediate_bytes = 1;
478 break;
479 default:
480 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
481 }
482 } else {
483 opcode << StringPrintf("unknown opcode '0F 3A %02X'", *instr);
484 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700485 break;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800486 case 0x40: case 0x41: case 0x42: case 0x43: case 0x44: case 0x45: case 0x46: case 0x47:
487 case 0x48: case 0x49: case 0x4A: case 0x4B: case 0x4C: case 0x4D: case 0x4E: case 0x4F:
488 opcode << "cmov" << condition_codes[*instr & 0xF];
489 has_modrm = true;
490 load = true;
491 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700492 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
493 case 0x58: case 0x59: case 0x5C: case 0x5D: case 0x5E: case 0x5F: {
494 switch (*instr) {
495 case 0x50: opcode << "movmsk"; break;
496 case 0x51: opcode << "sqrt"; break;
497 case 0x52: opcode << "rsqrt"; break;
498 case 0x53: opcode << "rcp"; break;
499 case 0x54: opcode << "and"; break;
500 case 0x55: opcode << "andn"; break;
501 case 0x56: opcode << "or"; break;
502 case 0x57: opcode << "xor"; break;
503 case 0x58: opcode << "add"; break;
504 case 0x59: opcode << "mul"; break;
505 case 0x5C: opcode << "sub"; break;
506 case 0x5D: opcode << "min"; break;
507 case 0x5E: opcode << "div"; break;
508 case 0x5F: opcode << "max"; break;
509 default: LOG(FATAL) << "Unreachable";
510 }
511 if (prefix[2] == 0x66) {
512 opcode << "pd";
jeffhaofdffdf82012-07-11 16:08:43 -0700513 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700514 } else if (prefix[0] == 0xF2) {
515 opcode << "sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700516 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700517 } else if (prefix[0] == 0xF3) {
518 opcode << "ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700519 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700520 } else {
521 opcode << "ps";
522 }
523 load = true;
524 has_modrm = true;
525 src_reg_file = dst_reg_file = SSE;
526 break;
527 }
528 case 0x5A:
529 if (prefix[2] == 0x66) {
530 opcode << "cvtpd2ps";
jeffhaofdffdf82012-07-11 16:08:43 -0700531 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700532 } else if (prefix[0] == 0xF2) {
533 opcode << "cvtsd2ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700534 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700535 } else if (prefix[0] == 0xF3) {
536 opcode << "cvtss2sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700537 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700538 } else {
539 opcode << "cvtps2pd";
540 }
541 load = true;
542 has_modrm = true;
543 src_reg_file = dst_reg_file = SSE;
544 break;
545 case 0x5B:
546 if (prefix[2] == 0x66) {
547 opcode << "cvtps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700548 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700549 } else if (prefix[0] == 0xF2) {
550 opcode << "bad opcode F2 0F 5B";
551 } else if (prefix[0] == 0xF3) {
552 opcode << "cvttps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700553 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700554 } else {
555 opcode << "cvtdq2ps";
556 }
557 load = true;
558 has_modrm = true;
559 src_reg_file = dst_reg_file = SSE;
560 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700561 case 0x60: case 0x61: case 0x62: case 0x6C:
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800562 if (prefix[2] == 0x66) {
563 src_reg_file = dst_reg_file = SSE;
564 prefix[2] = 0; // Clear prefix now. It has served its purpose as part of the opcode.
565 } else {
566 src_reg_file = dst_reg_file = MMX;
567 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700568 switch (*instr) {
569 case 0x60: opcode << "punpcklbw"; break;
570 case 0x61: opcode << "punpcklwd"; break;
571 case 0x62: opcode << "punpckldq"; break;
572 case 0x6c: opcode << "punpcklqdq"; break;
573 }
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800574 load = true;
575 has_modrm = true;
576 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700577 case 0x6E:
578 if (prefix[2] == 0x66) {
579 dst_reg_file = SSE;
jeffhaofdffdf82012-07-11 16:08:43 -0700580 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700581 } else {
582 dst_reg_file = MMX;
Ian Rogersbf989802012-04-16 16:07:49 -0700583 }
jeffhaofdffdf82012-07-11 16:08:43 -0700584 opcode << "movd";
Ian Rogersbf989802012-04-16 16:07:49 -0700585 load = true;
586 has_modrm = true;
587 break;
588 case 0x6F:
589 if (prefix[2] == 0x66) {
Mark Mendellfe945782014-05-22 09:52:36 -0400590 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700591 opcode << "movdqa";
jeffhaofdffdf82012-07-11 16:08:43 -0700592 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700593 } else if (prefix[0] == 0xF3) {
Mark Mendellfe945782014-05-22 09:52:36 -0400594 src_reg_file = dst_reg_file = SSE;
Ian Rogersbf989802012-04-16 16:07:49 -0700595 opcode << "movdqu";
jeffhaofdffdf82012-07-11 16:08:43 -0700596 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700597 } else {
598 dst_reg_file = MMX;
599 opcode << "movq";
600 }
601 load = true;
602 has_modrm = true;
603 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400604 case 0x70:
605 if (prefix[2] == 0x66) {
606 opcode << "pshufd";
607 prefix[2] = 0;
608 has_modrm = true;
609 store = true;
610 src_reg_file = dst_reg_file = SSE;
611 immediate_bytes = 1;
612 } else if (prefix[0] == 0xF2) {
613 opcode << "pshuflw";
614 prefix[0] = 0;
615 has_modrm = true;
616 store = true;
617 src_reg_file = dst_reg_file = SSE;
618 immediate_bytes = 1;
619 } else {
620 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
621 }
622 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700623 case 0x71:
624 if (prefix[2] == 0x66) {
625 dst_reg_file = SSE;
626 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
627 } else {
628 dst_reg_file = MMX;
629 }
630 static const char* x71_opcodes[] = {"unknown-71", "unknown-71", "psrlw", "unknown-71", "psraw", "unknown-71", "psllw", "unknown-71"};
631 modrm_opcodes = x71_opcodes;
632 reg_is_opcode = true;
633 has_modrm = true;
634 store = true;
635 immediate_bytes = 1;
636 break;
637 case 0x72:
638 if (prefix[2] == 0x66) {
639 dst_reg_file = SSE;
640 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
641 } else {
642 dst_reg_file = MMX;
643 }
644 static const char* x72_opcodes[] = {"unknown-72", "unknown-72", "psrld", "unknown-72", "psrad", "unknown-72", "pslld", "unknown-72"};
645 modrm_opcodes = x72_opcodes;
646 reg_is_opcode = true;
647 has_modrm = true;
648 store = true;
649 immediate_bytes = 1;
650 break;
651 case 0x73:
652 if (prefix[2] == 0x66) {
653 dst_reg_file = SSE;
654 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
655 } else {
656 dst_reg_file = MMX;
657 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700658 static const char* x73_opcodes[] = {"unknown-73", "unknown-73", "psrlq", "psrldq", "unknown-73", "unknown-73", "psllq", "unknown-73"};
jeffhaofdffdf82012-07-11 16:08:43 -0700659 modrm_opcodes = x73_opcodes;
660 reg_is_opcode = true;
661 has_modrm = true;
662 store = true;
663 immediate_bytes = 1;
664 break;
Olivier Comefb0fecf2014-06-20 11:46:16 +0200665 case 0x7C:
666 if (prefix[0] == 0xF2) {
667 opcode << "haddps";
668 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
669 } else if (prefix[2] == 0x66) {
670 opcode << "haddpd";
671 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
672 } else {
673 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
674 break;
675 }
676 src_reg_file = dst_reg_file = SSE;
677 has_modrm = true;
678 load = true;
679 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700680 case 0x7E:
681 if (prefix[2] == 0x66) {
682 src_reg_file = SSE;
683 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
684 } else {
685 src_reg_file = MMX;
686 }
687 opcode << "movd";
688 has_modrm = true;
689 store = true;
690 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700691 case 0x80: case 0x81: case 0x82: case 0x83: case 0x84: case 0x85: case 0x86: case 0x87:
692 case 0x88: case 0x89: case 0x8A: case 0x8B: case 0x8C: case 0x8D: case 0x8E: case 0x8F:
693 opcode << "j" << condition_codes[*instr & 0xF];
694 branch_bytes = 4;
695 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700696 case 0x90: case 0x91: case 0x92: case 0x93: case 0x94: case 0x95: case 0x96: case 0x97:
697 case 0x98: case 0x99: case 0x9A: case 0x9B: case 0x9C: case 0x9D: case 0x9E: case 0x9F:
698 opcode << "set" << condition_codes[*instr & 0xF];
699 modrm_opcodes = NULL;
700 reg_is_opcode = true;
701 has_modrm = true;
702 store = true;
703 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -0800704 case 0xA4:
705 opcode << "shld";
706 has_modrm = true;
707 load = true;
708 immediate_bytes = 1;
709 break;
Yixin Shouf40f8902014-08-14 14:10:32 -0400710 case 0xA5:
711 opcode << "shld";
712 has_modrm = true;
713 load = true;
714 cx = true;
715 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -0800716 case 0xAC:
717 opcode << "shrd";
718 has_modrm = true;
719 load = true;
720 immediate_bytes = 1;
721 break;
Yixin Shouf40f8902014-08-14 14:10:32 -0400722 case 0xAD:
723 opcode << "shrd";
724 has_modrm = true;
725 load = true;
726 cx = true;
727 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700728 case 0xAE:
729 if (prefix[0] == 0xF3) {
Ian Rogers5e588b32013-02-21 15:05:09 -0800730 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
jeffhao703f2cd2012-07-13 17:25:52 -0700731 static const char* xAE_opcodes[] = {"rdfsbase", "rdgsbase", "wrfsbase", "wrgsbase", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE"};
732 modrm_opcodes = xAE_opcodes;
733 reg_is_opcode = true;
734 has_modrm = true;
735 uint8_t reg_or_opcode = (instr[1] >> 3) & 7;
736 switch (reg_or_opcode) {
737 case 0:
738 prefix[1] = kFs;
739 load = true;
740 break;
741 case 1:
742 prefix[1] = kGs;
743 load = true;
744 break;
745 case 2:
746 prefix[1] = kFs;
747 store = true;
748 break;
749 case 3:
750 prefix[1] = kGs;
751 store = true;
752 break;
753 default:
754 load = true;
755 break;
756 }
757 } else {
758 static const char* xAE_opcodes[] = {"unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE", "lfence", "mfence", "sfence"};
759 modrm_opcodes = xAE_opcodes;
760 reg_is_opcode = true;
761 has_modrm = true;
762 load = true;
763 no_ops = true;
764 }
765 break;
Mark Mendellf723f0c2013-12-11 17:50:58 -0800766 case 0xAF: opcode << "imul"; has_modrm = true; load = true; break;
jeffhao83025762012-08-02 11:08:56 -0700767 case 0xB1: opcode << "cmpxchg"; has_modrm = true; store = true; break;
Serguei Katkov94f3eb02014-06-24 13:23:17 +0700768 case 0xB6: opcode << "movzxb"; has_modrm = true; load = true; byte_second_operand = true; break;
Ian Rogers7caad772012-03-30 01:07:54 -0700769 case 0xB7: opcode << "movzxw"; has_modrm = true; load = true; break;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700770 case 0xBE: opcode << "movsxb"; has_modrm = true; load = true; byte_second_operand = true; rex |= (rex == 0 ? 0 : REX_W); break;
jeffhao854029c2012-07-23 17:31:30 -0700771 case 0xBF: opcode << "movsxw"; has_modrm = true; load = true; break;
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700772 case 0xC3: opcode << "movnti"; store = true; has_modrm = true; break;
Mark Mendellfe945782014-05-22 09:52:36 -0400773 case 0xC5:
774 if (prefix[2] == 0x66) {
775 opcode << "pextrw";
776 prefix[2] = 0;
777 has_modrm = true;
778 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700779 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400780 immediate_bytes = 1;
781 } else {
782 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
783 }
784 break;
Olivier Comefb0fecf2014-06-20 11:46:16 +0200785 case 0xC6:
786 if (prefix[2] == 0x66) {
787 opcode << "shufpd";
788 prefix[2] = 0;
789 } else {
790 opcode << "shufps";
791 }
792 has_modrm = true;
793 store = true;
794 src_reg_file = dst_reg_file = SSE;
795 immediate_bytes = 1;
796 break;
Vladimir Marko70b797d2013-12-03 15:25:24 +0000797 case 0xC7:
798 static const char* x0FxC7_opcodes[] = { "unknown-0f-c7", "cmpxchg8b", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7" };
799 modrm_opcodes = x0FxC7_opcodes;
800 has_modrm = true;
801 reg_is_opcode = true;
802 store = true;
803 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100804 case 0xC8: case 0xC9: case 0xCA: case 0xCB: case 0xCC: case 0xCD: case 0xCE: case 0xCF:
805 opcode << "bswap";
806 reg_in_opcode = true;
807 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700808 case 0xD4:
809 if (prefix[2] == 0x66) {
810 src_reg_file = dst_reg_file = SSE;
811 prefix[2] = 0;
812 } else {
813 src_reg_file = dst_reg_file = MMX;
814 }
815 opcode << "paddq";
816 prefix[2] = 0;
817 has_modrm = true;
818 load = true;
819 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400820 case 0xDB:
821 if (prefix[2] == 0x66) {
822 src_reg_file = dst_reg_file = SSE;
823 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
824 } else {
825 src_reg_file = dst_reg_file = MMX;
826 }
827 opcode << "pand";
828 prefix[2] = 0;
829 has_modrm = true;
830 load = true;
831 break;
832 case 0xD5:
833 if (prefix[2] == 0x66) {
834 opcode << "pmullw";
835 prefix[2] = 0;
836 has_modrm = true;
837 load = true;
838 src_reg_file = dst_reg_file = SSE;
839 } else {
840 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
841 }
842 break;
843 case 0xEB:
844 if (prefix[2] == 0x66) {
845 src_reg_file = dst_reg_file = SSE;
846 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
847 } else {
848 src_reg_file = dst_reg_file = MMX;
849 }
850 opcode << "por";
851 prefix[2] = 0;
852 has_modrm = true;
853 load = true;
854 break;
855 case 0xEF:
856 if (prefix[2] == 0x66) {
857 src_reg_file = dst_reg_file = SSE;
858 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
859 } else {
860 src_reg_file = dst_reg_file = MMX;
861 }
862 opcode << "pxor";
863 prefix[2] = 0;
864 has_modrm = true;
865 load = true;
866 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700867 case 0xF4:
868 case 0xF6:
Mark Mendellfe945782014-05-22 09:52:36 -0400869 case 0xF8:
Mark Mendellfe945782014-05-22 09:52:36 -0400870 case 0xF9:
Mark Mendellfe945782014-05-22 09:52:36 -0400871 case 0xFA:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700872 case 0xFB:
Mark Mendellfe945782014-05-22 09:52:36 -0400873 case 0xFC:
Mark Mendellfe945782014-05-22 09:52:36 -0400874 case 0xFD:
Mark Mendellfe945782014-05-22 09:52:36 -0400875 case 0xFE:
876 if (prefix[2] == 0x66) {
877 src_reg_file = dst_reg_file = SSE;
878 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
879 } else {
880 src_reg_file = dst_reg_file = MMX;
881 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700882 switch (*instr) {
883 case 0xF4: opcode << "pmuludq"; break;
884 case 0xF6: opcode << "psadbw"; break;
885 case 0xF8: opcode << "psubb"; break;
886 case 0xF9: opcode << "psubw"; break;
887 case 0xFA: opcode << "psubd"; break;
888 case 0xFB: opcode << "psubq"; break;
889 case 0xFC: opcode << "paddb"; break;
890 case 0xFD: opcode << "paddw"; break;
891 case 0xFE: opcode << "paddd"; break;
892 }
Mark Mendellfe945782014-05-22 09:52:36 -0400893 prefix[2] = 0;
894 has_modrm = true;
895 load = true;
896 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700897 default:
898 opcode << StringPrintf("unknown opcode '0F %02X'", *instr);
899 break;
900 }
901 break;
902 case 0x80: case 0x81: case 0x82: case 0x83:
903 static const char* x80_opcodes[] = {"add", "or", "adc", "sbb", "and", "sub", "xor", "cmp"};
904 modrm_opcodes = x80_opcodes;
905 has_modrm = true;
906 reg_is_opcode = true;
907 store = true;
908 byte_operand = (*instr & 1) == 0;
909 immediate_bytes = *instr == 0x81 ? 4 : 1;
910 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700911 case 0x84: case 0x85:
912 opcode << "test";
913 has_modrm = true;
914 load = true;
915 byte_operand = (*instr & 1) == 0;
916 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700917 case 0x8D:
918 opcode << "lea";
919 has_modrm = true;
920 load = true;
921 break;
jeffhao703f2cd2012-07-13 17:25:52 -0700922 case 0x8F:
923 opcode << "pop";
924 has_modrm = true;
925 reg_is_opcode = true;
926 store = true;
927 break;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800928 case 0x99:
929 opcode << "cdq";
930 break;
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700931 case 0x9B:
932 if (instr[1] == 0xDF && instr[2] == 0xE0) {
933 opcode << "fstsw\tax";
934 instr += 2;
935 } else {
936 opcode << StringPrintf("unknown opcode '%02X'", *instr);
937 }
938 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -0800939 case 0xAF:
940 opcode << (prefix[2] == 0x66 ? "scasw" : "scasl");
941 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700942 case 0xB0: case 0xB1: case 0xB2: case 0xB3: case 0xB4: case 0xB5: case 0xB6: case 0xB7:
943 opcode << "mov";
944 immediate_bytes = 1;
Mark Mendella33720c2014-06-18 21:02:29 -0400945 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700946 reg_in_opcode = true;
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +0700947 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700948 break;
949 case 0xB8: case 0xB9: case 0xBA: case 0xBB: case 0xBC: case 0xBD: case 0xBE: case 0xBF:
Vladimir Kostyukovec95f722014-07-23 12:10:07 +0700950 if ((rex & REX_W) != 0) {
Yixin Shou5192cbb2014-07-01 13:48:17 -0400951 opcode << "movabsq";
952 immediate_bytes = 8;
953 reg_in_opcode = true;
954 break;
955 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700956 opcode << "mov";
957 immediate_bytes = 4;
958 reg_in_opcode = true;
959 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700960 case 0xC0: case 0xC1:
jeffhaoe2962482012-06-28 11:29:57 -0700961 case 0xD0: case 0xD1: case 0xD2: case 0xD3:
Ian Rogers7caad772012-03-30 01:07:54 -0700962 static const char* shift_opcodes[] =
963 {"rol", "ror", "rcl", "rcr", "shl", "shr", "unknown-shift", "sar"};
964 modrm_opcodes = shift_opcodes;
965 has_modrm = true;
966 reg_is_opcode = true;
967 store = true;
Elliott Hughes16b5c292012-04-16 20:37:16 -0700968 immediate_bytes = ((*instr & 0xf0) == 0xc0) ? 1 : 0;
jeffhaoe2962482012-06-28 11:29:57 -0700969 cx = (*instr == 0xD2) || (*instr == 0xD3);
970 byte_operand = (*instr == 0xC0);
Ian Rogers7caad772012-03-30 01:07:54 -0700971 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700972 case 0xC3: opcode << "ret"; break;
Mark Mendella33720c2014-06-18 21:02:29 -0400973 case 0xC6:
974 static const char* c6_opcodes[] = {"mov", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6", "unknown-c6"};
975 modrm_opcodes = c6_opcodes;
976 store = true;
977 immediate_bytes = 1;
978 has_modrm = true;
979 reg_is_opcode = true;
980 byte_operand = true;
981 break;
Elliott Hughes0589ca92012-04-09 18:26:20 -0700982 case 0xC7:
983 static const char* c7_opcodes[] = {"mov", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7", "unknown-c7"};
984 modrm_opcodes = c7_opcodes;
985 store = true;
986 immediate_bytes = 4;
987 has_modrm = true;
988 reg_is_opcode = true;
989 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700990 case 0xCC: opcode << "int 3"; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -0800991 case 0xD9:
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +0700992 if (instr[1] == 0xF8) {
993 opcode << "fprem";
994 instr++;
995 } else {
996 static const char* d9_opcodes[] = {"flds", "unknown-d9", "fsts", "fstps", "fldenv", "fldcw",
997 "fnstenv", "fnstcw"};
998 modrm_opcodes = d9_opcodes;
999 store = true;
1000 has_modrm = true;
1001 reg_is_opcode = true;
1002 }
1003 break;
1004 case 0xDA:
1005 if (instr[1] == 0xE9) {
1006 opcode << "fucompp";
1007 instr++;
1008 } else {
1009 opcode << StringPrintf("unknown opcode '%02X'", *instr);
1010 }
Mark Mendelld19b55a2013-12-12 09:55:34 -08001011 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001012 case 0xDB:
1013 static const char* db_opcodes[] = {"fildl", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db", "unknown-db"};
1014 modrm_opcodes = db_opcodes;
1015 load = true;
1016 has_modrm = true;
1017 reg_is_opcode = true;
1018 break;
Mark Mendelld19b55a2013-12-12 09:55:34 -08001019 case 0xDD:
1020 static const char* dd_opcodes[] = {"fldl", "fisttp", "fstl", "fstpl", "frstor", "unknown-dd", "fnsave", "fnstsw"};
1021 modrm_opcodes = dd_opcodes;
1022 store = true;
1023 has_modrm = true;
1024 reg_is_opcode = true;
1025 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001026 case 0xDF:
1027 static const char* df_opcodes[] = {"fild", "unknown-df", "unknown-df", "unknown-df", "unknown-df", "fildll", "unknown-df", "unknown-df"};
1028 modrm_opcodes = df_opcodes;
1029 load = true;
1030 has_modrm = true;
1031 reg_is_opcode = true;
1032 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -08001033 case 0xE3: opcode << "jecxz"; branch_bytes = 1; break;
Ian Rogers7caad772012-03-30 01:07:54 -07001034 case 0xE8: opcode << "call"; branch_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001035 case 0xE9: opcode << "jmp"; branch_bytes = 4; break;
1036 case 0xEB: opcode << "jmp"; branch_bytes = 1; break;
jeffhao77ae36b2012-08-07 14:18:16 -07001037 case 0xF5: opcode << "cmc"; break;
jeffhao174651d2012-04-19 15:27:22 -07001038 case 0xF6: case 0xF7:
1039 static const char* f7_opcodes[] = {"test", "unknown-f7", "not", "neg", "mul edx:eax, eax *", "imul edx:eax, eax *", "div edx:eax, edx:eax /", "idiv edx:eax, edx:eax /"};
1040 modrm_opcodes = f7_opcodes;
1041 has_modrm = true;
1042 reg_is_opcode = true;
1043 store = true;
1044 immediate_bytes = ((instr[1] & 0x38) == 0) ? 1 : 0;
1045 break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001046 case 0xFF:
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001047 {
1048 static const char* ff_opcodes[] = {"inc", "dec", "call", "call", "jmp", "jmp", "push", "unknown-ff"};
1049 modrm_opcodes = ff_opcodes;
1050 has_modrm = true;
1051 reg_is_opcode = true;
1052 load = true;
1053 const uint8_t opcode_digit = (instr[1] >> 3) & 7;
1054 // 'call', 'jmp' and 'push' are target specific instructions
1055 if (opcode_digit == 2 || opcode_digit == 4 || opcode_digit == 6) {
1056 target_specific = true;
1057 }
1058 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001059 break;
1060 default:
1061 opcode << StringPrintf("unknown opcode '%02X'", *instr);
1062 break;
1063 }
1064 std::ostringstream args;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001065 // We force the REX prefix to be available for 64-bit target
1066 // in order to dump addr (base/index) registers correctly.
1067 uint8_t rex64 = supports_rex_ ? (rex | 0x40) : rex;
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001068 // REX.W should be forced for 64-target and target-specific instructions (i.e., push or pop).
1069 uint8_t rex_w = (supports_rex_ && target_specific) ? (rex | 0x48) : rex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001070 if (reg_in_opcode) {
1071 DCHECK(!has_modrm);
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +07001072 DumpOpcodeReg(args, rex_w, *instr & 0x7, byte_operand, prefix[2]);
Ian Rogers706a10e2012-03-23 17:00:55 -07001073 }
1074 instr++;
Elliott Hughes92301d92012-04-10 15:57:52 -07001075 uint32_t address_bits = 0;
Ian Rogers706a10e2012-03-23 17:00:55 -07001076 if (has_modrm) {
1077 uint8_t modrm = *instr;
1078 instr++;
1079 uint8_t mod = modrm >> 6;
1080 uint8_t reg_or_opcode = (modrm >> 3) & 7;
1081 uint8_t rm = modrm & 7;
1082 std::ostringstream address;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001083 if (mod == 0 && rm == 5) {
1084 if (!supports_rex_) { // Absolute address.
1085 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1086 address << StringPrintf("[0x%x]", address_bits);
1087 } else { // 64-bit RIP relative addressing.
1088 address << StringPrintf("[RIP + 0x%x]", *reinterpret_cast<const uint32_t*>(instr));
1089 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001090 instr += 4;
1091 } else if (rm == 4 && mod != 3) { // SIB
1092 uint8_t sib = *instr;
1093 instr++;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001094 uint8_t scale = (sib >> 6) & 3;
Ian Rogers706a10e2012-03-23 17:00:55 -07001095 uint8_t index = (sib >> 3) & 7;
1096 uint8_t base = sib & 7;
1097 address << "[";
1098 if (base != 5 || mod != 0) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001099 DumpBaseReg(address, rex64, base);
Ian Rogers706a10e2012-03-23 17:00:55 -07001100 if (index != 4) {
1101 address << " + ";
1102 }
1103 }
1104 if (index != 4) {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001105 DumpIndexReg(address, rex64, index);
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001106 if (scale != 0) {
1107 address << StringPrintf(" * %d", 1 << scale);
Ian Rogers706a10e2012-03-23 17:00:55 -07001108 }
1109 }
Vladimir Kostyukove8861b32014-04-18 17:06:15 +07001110 if (mod == 0) {
1111 if (base == 5) {
1112 if (index != 4) {
1113 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1114 } else {
1115 // 64-bit low 32-bit absolute address, redundant absolute address encoding on 32-bit.
1116 address_bits = *reinterpret_cast<const uint32_t*>(instr);
1117 address << StringPrintf("%d", address_bits);
1118 }
1119 instr += 4;
1120 }
1121 } else if (mod == 1) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001122 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1123 instr++;
1124 } else if (mod == 2) {
1125 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1126 instr += 4;
1127 }
1128 address << "]";
1129 } else {
Ian Rogersbf989802012-04-16 16:07:49 -07001130 if (mod == 3) {
jeffhao703f2cd2012-07-13 17:25:52 -07001131 if (!no_ops) {
Serguei Katkov94f3eb02014-06-24 13:23:17 +07001132 DumpRmReg(address, rex_w, rm, byte_operand || byte_second_operand,
1133 prefix[2], load ? src_reg_file : dst_reg_file);
jeffhao703f2cd2012-07-13 17:25:52 -07001134 }
Ian Rogersbf989802012-04-16 16:07:49 -07001135 } else {
Ian Rogers706a10e2012-03-23 17:00:55 -07001136 address << "[";
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001137 DumpBaseReg(address, rex64, rm);
Ian Rogersbf989802012-04-16 16:07:49 -07001138 if (mod == 1) {
1139 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(instr));
1140 instr++;
1141 } else if (mod == 2) {
1142 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(instr));
1143 instr += 4;
1144 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001145 address << "]";
1146 }
1147 }
1148
Ian Rogers7caad772012-03-30 01:07:54 -07001149 if (reg_is_opcode && modrm_opcodes != NULL) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001150 opcode << modrm_opcodes[reg_or_opcode];
1151 }
Mark Mendella33720c2014-06-18 21:02:29 -04001152
1153 // Add opcode suffixes to indicate size.
1154 if (byte_operand) {
1155 opcode << 'b';
1156 } else if ((rex & REX_W) != 0) {
1157 opcode << 'q';
1158 } else if (prefix[2] == 0x66) {
1159 opcode << 'w';
1160 }
1161
Ian Rogers706a10e2012-03-23 17:00:55 -07001162 if (load) {
1163 if (!reg_is_opcode) {
Ian Rogersbf989802012-04-16 16:07:49 -07001164 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], dst_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001165 args << ", ";
1166 }
1167 DumpSegmentOverride(args, prefix[1]);
1168 args << address.str();
1169 } else {
1170 DCHECK(store);
1171 DumpSegmentOverride(args, prefix[1]);
1172 args << address.str();
1173 if (!reg_is_opcode) {
1174 args << ", ";
Ian Rogersbf989802012-04-16 16:07:49 -07001175 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], src_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001176 }
1177 }
1178 }
1179 if (ax) {
jeffhaofdffdf82012-07-11 16:08:43 -07001180 // If this opcode implicitly uses ax, ax is always the first arg.
Ian Rogersbf989802012-04-16 16:07:49 -07001181 DumpReg(args, rex, 0 /* EAX */, byte_operand, prefix[2], GPR);
Ian Rogers706a10e2012-03-23 17:00:55 -07001182 }
jeffhaoe2962482012-06-28 11:29:57 -07001183 if (cx) {
1184 args << ", ";
1185 DumpReg(args, rex, 1 /* ECX */, true, prefix[2], GPR);
1186 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001187 if (immediate_bytes > 0) {
jeffhaoe2962482012-06-28 11:29:57 -07001188 if (has_modrm || reg_in_opcode || ax || cx) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001189 args << ", ";
1190 }
1191 if (immediate_bytes == 1) {
1192 args << StringPrintf("%d", *reinterpret_cast<const int8_t*>(instr));
1193 instr++;
Yixin Shou5192cbb2014-07-01 13:48:17 -04001194 } else if (immediate_bytes == 4) {
Mark Mendell67d18be2014-05-30 15:05:09 -04001195 if (prefix[2] == 0x66) { // Operand size override from 32-bit to 16-bit.
1196 args << StringPrintf("%d", *reinterpret_cast<const int16_t*>(instr));
1197 instr += 2;
1198 } else {
1199 args << StringPrintf("%d", *reinterpret_cast<const int32_t*>(instr));
1200 instr += 4;
1201 }
Yixin Shou5192cbb2014-07-01 13:48:17 -04001202 } else {
1203 CHECK_EQ(immediate_bytes, 8u);
1204 args << StringPrintf("%" PRId64, *reinterpret_cast<const int64_t*>(instr));
1205 instr += 8;
Ian Rogers706a10e2012-03-23 17:00:55 -07001206 }
1207 } else if (branch_bytes > 0) {
1208 DCHECK(!has_modrm);
1209 int32_t displacement;
1210 if (branch_bytes == 1) {
1211 displacement = *reinterpret_cast<const int8_t*>(instr);
1212 instr++;
1213 } else {
1214 CHECK_EQ(branch_bytes, 4u);
1215 displacement = *reinterpret_cast<const int32_t*>(instr);
1216 instr += 4;
1217 }
Brian Carlstrom2cbaccb2014-09-14 20:34:17 -07001218 args << StringPrintf("%+d (", displacement)
1219 << FormatInstructionPointer(instr + displacement)
1220 << ")";
Ian Rogers706a10e2012-03-23 17:00:55 -07001221 }
Ian Rogersdd7624d2014-03-14 17:43:00 -07001222 if (prefix[1] == kFs && !supports_rex_) {
Elliott Hughes92301d92012-04-10 15:57:52 -07001223 args << " ; ";
Ian Rogersdd7624d2014-03-14 17:43:00 -07001224 Thread::DumpThreadOffset<4>(args, address_bits);
1225 }
1226 if (prefix[1] == kGs && supports_rex_) {
1227 args << " ; ";
1228 Thread::DumpThreadOffset<8>(args, address_bits);
Elliott Hughes92301d92012-04-10 15:57:52 -07001229 }
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001230 std::stringstream hex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001231 for (size_t i = 0; begin_instr + i < instr; ++i) {
Elliott Hughes28fa76d2012-04-09 17:31:46 -07001232 hex << StringPrintf("%02X", begin_instr[i]);
Ian Rogers706a10e2012-03-23 17:00:55 -07001233 }
Ian Rogers5e588b32013-02-21 15:05:09 -08001234 std::stringstream prefixed_opcode;
1235 switch (prefix[0]) {
1236 case 0xF0: prefixed_opcode << "lock "; break;
1237 case 0xF2: prefixed_opcode << "repne "; break;
1238 case 0xF3: prefixed_opcode << "repe "; break;
1239 case 0: break;
1240 default: LOG(FATAL) << "Unreachable";
1241 }
1242 prefixed_opcode << opcode.str();
Brian Carlstrom2cbaccb2014-09-14 20:34:17 -07001243 os << FormatInstructionPointer(begin_instr)
1244 << StringPrintf(": %22s \t%-7s ", hex.str().c_str(), prefixed_opcode.str().c_str())
Ian Rogers5e588b32013-02-21 15:05:09 -08001245 << args.str() << '\n';
Ian Rogers706a10e2012-03-23 17:00:55 -07001246 return instr - begin_instr;
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001247} // NOLINT(readability/fn_size)
Ian Rogers706a10e2012-03-23 17:00:55 -07001248
1249} // namespace x86
1250} // namespace art