blob: 6a9afe5740a73abb0064c8dffb8ae268ffde066d [file] [log] [blame]
Serban Constantinescue6622be2014-02-27 15:36:47 +00001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_arm64.h"
18
19#include <inttypes.h>
20
Zheng Xua34e7602015-02-03 12:03:15 +080021#include <sstream>
Serban Constantinescue6622be2014-02-27 15:36:47 +000022
23#include "base/logging.h"
24#include "base/stringprintf.h"
25#include "thread.h"
26
27namespace art {
28namespace arm64 {
29
Zheng Xua34e7602015-02-03 12:03:15 +080030// This enumeration should mirror the declarations in
31// runtime/arch/arm64/registers_arm64.h. We do not include that file to
32// avoid a dependency on libart.
33enum {
Serban Constantinescu9bd88b02015-04-22 16:24:46 +010034 TR = 19,
Zheng Xua34e7602015-02-03 12:03:15 +080035 IP0 = 16,
36 IP1 = 17,
37 FP = 29,
38 LR = 30
39};
40
Alexandre Ramesa37d9252014-10-27 11:28:14 +000041void CustomDisassembler::AppendRegisterNameToOutput(
42 const vixl::Instruction* instr,
43 const vixl::CPURegister& reg) {
44 USE(instr);
Alexandre Ramesd737ab32015-03-06 09:11:12 +000045 if (reg.IsRegister() && reg.Is64Bits()) {
46 if (reg.code() == TR) {
47 AppendToOutput("tr");
48 return;
49 } else if (reg.code() == LR) {
50 AppendToOutput("lr");
51 return;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000052 }
Alexandre Ramesd737ab32015-03-06 09:11:12 +000053 // Fall through.
Alexandre Ramesa37d9252014-10-27 11:28:14 +000054 }
55 // Print other register names as usual.
56 Disassembler::AppendRegisterNameToOutput(instr, reg);
57}
58
59void CustomDisassembler::VisitLoadLiteral(const vixl::Instruction* instr) {
60 Disassembler::VisitLoadLiteral(instr);
61
62 if (!read_literals_) {
63 return;
64 }
65
Aart Bikd3059e72016-05-11 10:30:47 -070066 // Get address of literal. Bail if not within expected buffer range to
67 // avoid trying to fetch invalid literals (we can encounter this when
68 // interpreting raw data as instructions).
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +000069 void* data_address = instr->LiteralAddress<void*>();
Aart Bikd3059e72016-05-11 10:30:47 -070070 if (data_address < base_address_ || data_address >= end_address_) {
71 AppendToOutput(" (?)");
72 return;
73 }
Alexandre Ramesa37d9252014-10-27 11:28:14 +000074
Aart Bikd3059e72016-05-11 10:30:47 -070075 // Output information on literal.
76 vixl::Instr op = instr->Mask(vixl::LoadLiteralMask);
Alexandre Ramesa37d9252014-10-27 11:28:14 +000077 switch (op) {
78 case vixl::LDR_w_lit:
79 case vixl::LDR_x_lit:
80 case vixl::LDRSW_x_lit: {
81 int64_t data = op == vixl::LDR_x_lit ? *reinterpret_cast<int64_t*>(data_address)
82 : *reinterpret_cast<int32_t*>(data_address);
Zheng Xua34e7602015-02-03 12:03:15 +080083 AppendToOutput(" (0x%" PRIx64 " / %" PRId64 ")", data, data);
Alexandre Ramesa37d9252014-10-27 11:28:14 +000084 break;
85 }
86 case vixl::LDR_s_lit:
87 case vixl::LDR_d_lit: {
88 double data = (op == vixl::LDR_s_lit) ? *reinterpret_cast<float*>(data_address)
89 : *reinterpret_cast<double*>(data_address);
Zheng Xua34e7602015-02-03 12:03:15 +080090 AppendToOutput(" (%g)", data);
Alexandre Ramesa37d9252014-10-27 11:28:14 +000091 break;
92 }
93 default:
94 break;
95 }
96}
97
Zheng Xua34e7602015-02-03 12:03:15 +080098void CustomDisassembler::VisitLoadStoreUnsignedOffset(const vixl::Instruction* instr) {
99 Disassembler::VisitLoadStoreUnsignedOffset(instr);
100
101 if (instr->Rn() == TR) {
102 int64_t offset = instr->ImmLSUnsigned() << instr->SizeLS();
103 std::ostringstream tmp_stream;
104 Thread::DumpThreadOffset<8>(tmp_stream, static_cast<uint32_t>(offset));
Alexandre Rames5e2c8d32015-08-06 14:49:28 +0100105 AppendToOutput(" ; %s", tmp_stream.str().c_str());
Zheng Xua34e7602015-02-03 12:03:15 +0800106 }
107}
108
Serban Constantinescue6622be2014-02-27 15:36:47 +0000109size_t DisassemblerArm64::Dump(std::ostream& os, const uint8_t* begin) {
Alexandre Ramesfef019c2014-10-10 17:14:18 +0100110 const vixl::Instruction* instr = reinterpret_cast<const vixl::Instruction*>(begin);
111 decoder.Decode(instr);
Alexandre Ramesd737ab32015-03-06 09:11:12 +0000112 os << FormatInstructionPointer(begin)
Alexandre Ramesfef019c2014-10-10 17:14:18 +0100113 << StringPrintf(": %08x\t%s\n", instr->InstructionBits(), disasm.GetOutput());
Serban Constantinescue6622be2014-02-27 15:36:47 +0000114 return vixl::kInstructionSize;
115}
116
117void DisassemblerArm64::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
118 for (const uint8_t* cur = begin; cur < end; cur += vixl::kInstructionSize) {
119 Dump(os, cur);
120 }
121}
122
123} // namespace arm64
124} // namespace art