blob: e7735b00df4020645a3a895f7230758860ddaad3 [file] [log] [blame]
Anthony Barbier871448e2017-03-24 14:54:29 +00001/*
Jenkins36ccc902020-02-21 11:10:48 +00002 * Copyright (c) 2017-2020 ARM Limited.
Anthony Barbier871448e2017-03-24 14:54:29 +00003 *
4 * SPDX-License-Identifier: MIT
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to
8 * deal in the Software without restriction, including without limitation the
9 * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or
10 * sell copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in all
14 * copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
19 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 */
24#include "arm_compute/runtime/CL/functions/CLPoolingLayer.h"
25
Anthony Barbier8140e1e2017-12-14 23:48:46 +000026#include "arm_compute/core/CL/ICLTensor.h"
Anthony Barbier871448e2017-03-24 14:54:29 +000027#include "arm_compute/core/CL/kernels/CLPoolingLayerKernel.h"
Anthony Barbier8140e1e2017-12-14 23:48:46 +000028#include "arm_compute/runtime/CL/CLScheduler.h"
Jenkins6a7771e2020-05-28 11:28:36 +010029#include "support/MemorySupport.h"
Anthony Barbier871448e2017-03-24 14:54:29 +000030
Jenkins36ccc902020-02-21 11:10:48 +000031namespace arm_compute
32{
Jenkins6a7771e2020-05-28 11:28:36 +010033void CLPoolingLayer::configure(ICLTensor *input, ICLTensor *output, const PoolingLayerInfo &pool_info, ICLTensor *indices)
34{
35 configure(CLKernelLibrary::get().get_compile_context(), input, output, pool_info, indices);
36}
37
38void CLPoolingLayer::configure(const CLCompileContext &compile_context, ICLTensor *input, ICLTensor *output, const PoolingLayerInfo &pool_info, ICLTensor *indices)
Anthony Barbier871448e2017-03-24 14:54:29 +000039{
Anthony Barbier8140e1e2017-12-14 23:48:46 +000040 ARM_COMPUTE_ERROR_ON_NULLPTR(input);
Anthony Barbier871448e2017-03-24 14:54:29 +000041 // Configure pooling kernel
Kaizen8938bd32017-09-28 14:38:23 +010042 auto k = arm_compute::support::cpp14::make_unique<CLPoolingLayerKernel>();
Anthony Barbier8140e1e2017-12-14 23:48:46 +000043 k->set_target(CLScheduler::get().target());
Jenkins6a7771e2020-05-28 11:28:36 +010044 k->configure(compile_context, input, output, pool_info, indices);
Anthony Barbier871448e2017-03-24 14:54:29 +000045 _kernel = std::move(k);
46
Jenkins36ccc902020-02-21 11:10:48 +000047 const DataType data_type = input->info()->data_type();
48
Anthony Barbierf45d5a92018-01-24 16:23:15 +000049 // Configure border depending on operation required (quantize border in case of asymmetric data_type)
Jenkinsb3a371b2018-05-23 11:36:53 +010050 BorderMode border_mode{};
51 PixelValue pixel_value(0.f);
Jenkins36ccc902020-02-21 11:10:48 +000052 if(is_data_type_quantized_asymmetric(data_type) && !pool_info.exclude_padding)
Anthony Barbier8140e1e2017-12-14 23:48:46 +000053 {
Jenkins36ccc902020-02-21 11:10:48 +000054 pixel_value = PixelValue(0, data_type, input->info()->quantization_info());
Anthony Barbier8140e1e2017-12-14 23:48:46 +000055 }
Jenkins36ccc902020-02-21 11:10:48 +000056
57 // Data layout
58 const auto data_layout = pool_info.data_layout == DataLayout::UNKNOWN ? input->info()->data_layout() : pool_info.data_layout;
59
60 switch(data_layout)
Jenkinsb3a371b2018-05-23 11:36:53 +010061 {
62 case DataLayout::NCHW:
Jenkins36ccc902020-02-21 11:10:48 +000063 border_mode = (PoolingType::MAX == pool_info.pool_type) ? BorderMode::REPLICATE : BorderMode::CONSTANT;
Jenkinsb3a371b2018-05-23 11:36:53 +010064 break;
65 case DataLayout::NHWC:
66 border_mode = BorderMode::CONSTANT;
Jenkins36ccc902020-02-21 11:10:48 +000067 if(PoolingType::MAX == pool_info.pool_type)
Jenkinsb3a371b2018-05-23 11:36:53 +010068 {
Jenkins36ccc902020-02-21 11:10:48 +000069 if(is_data_type_quantized(data_type))
70 {
71 std::tie(pixel_value, std::ignore) = get_min_max(data_type);
72 }
73 else
74 {
75 pixel_value = PixelValue(std::numeric_limits<float>::lowest());
76 }
Jenkinsb3a371b2018-05-23 11:36:53 +010077 }
78 break;
79 default:
80 ARM_COMPUTE_ERROR("Data layout not supported");
81 }
Jenkins6a7771e2020-05-28 11:28:36 +010082 _border_handler.configure(compile_context, input, _kernel->border_size(), border_mode, pixel_value);
Jenkins52ba29e2018-08-29 15:32:11 +000083
84 // Tune kernels
85 CLScheduler::get().tune_kernel_static(*_kernel);
Anthony Barbier871448e2017-03-24 14:54:29 +000086}
Anthony Barbier8140e1e2017-12-14 23:48:46 +000087
Jenkins6a7771e2020-05-28 11:28:36 +010088Status CLPoolingLayer::validate(const ITensorInfo *input, const ITensorInfo *output, const PoolingLayerInfo &pool_info, const ITensorInfo *indices)
Anthony Barbier8140e1e2017-12-14 23:48:46 +000089{
Jenkins6a7771e2020-05-28 11:28:36 +010090 return CLPoolingLayerKernel::validate(input, output, pool_info, indices);
Jenkins36ccc902020-02-21 11:10:48 +000091}
92} // namespace arm_compute