blob: 4c99dacbc384085876deee041b18e304c3bdf55b [file] [log] [blame]
# Copyright 2020 Google LLC
#
# This source code is licensed under the BSD-style license found in the
# LICENSE file in the root directory of this source tree.
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__neon_mul16
init: xnn_init_qs8_gemm_neon_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__neon_mul16
init: xnn_init_qs8_gemm_neon_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__neon_mul16
init: xnn_init_qs8_gemm_neon_params
- name: xnn_qs8_dwconv_minmax_ukernel_up32x9__neon_mul16
init: xnn_init_qs8_gemm_neon_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__sse2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__sse2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__sse2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__ssse3_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__ssse3_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__ssse3_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__sse41_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__sse41_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__sse41_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__avx_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__avx_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__avx_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__avx2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up32x9__avx2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__sse41_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__sse41_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__sse41_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__avx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__avx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__avx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__xop_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__xop_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__xop_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__avx2_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__avx2_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__avx2_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up32x9__avx2_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__avx512skx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up32x9__avx512skx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x9__wasmsimd_mul16
init: xnn_init_qs8_gemm_wasmsimd_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x9__wasmsimd_mul16
init: xnn_init_qs8_gemm_wasmsimd_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x9__wasmsimd_mul16
init: xnn_init_qs8_gemm_wasmsimd_params
- name: xnn_qs8_dwconv_minmax_ukernel_up1x9__scalar
init: xnn_init_qs8_gemm_scalar_params
- name: xnn_qs8_dwconv_minmax_ukernel_up2x9__scalar
init: xnn_init_qs8_gemm_scalar_params
- name: xnn_qs8_dwconv_minmax_ukernel_up4x9__scalar
init: xnn_init_qs8_gemm_scalar_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__neon_mul16
init: xnn_init_qs8_gemm_neon_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__neon_mul16
init: xnn_init_qs8_gemm_neon_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__neon_mul16
init: xnn_init_qs8_gemm_neon_params
- name: xnn_qs8_dwconv_minmax_ukernel_up32x25__neon_mul16
init: xnn_init_qs8_gemm_neon_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__sse2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__sse2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__sse2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__ssse3_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__ssse3_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__ssse3_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__sse41_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__sse41_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__sse41_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__avx_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__avx_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__avx_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__avx2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up32x25__avx2_mul16
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__sse41_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__sse41_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__sse41_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__avx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__avx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__avx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__xop_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__xop_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__xop_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__avx2_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__avx2_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__avx2_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up32x25__avx2_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__avx512skx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up32x25__avx512skx_mul32
init: xnn_init_qs8_gemm_sse2_params
- name: xnn_qs8_dwconv_minmax_ukernel_up8x25__wasmsimd_mul16
init: xnn_init_qs8_gemm_wasmsimd_params
- name: xnn_qs8_dwconv_minmax_ukernel_up16x25__wasmsimd_mul16
init: xnn_init_qs8_gemm_wasmsimd_params
- name: xnn_qs8_dwconv_minmax_ukernel_up24x25__wasmsimd_mul16
init: xnn_init_qs8_gemm_wasmsimd_params
- name: xnn_qs8_dwconv_minmax_ukernel_up1x25__scalar
init: xnn_init_qs8_gemm_scalar_params
- name: xnn_qs8_dwconv_minmax_ukernel_up2x25__scalar
init: xnn_init_qs8_gemm_scalar_params
- name: xnn_qs8_dwconv_minmax_ukernel_up4x25__scalar
init: xnn_init_qs8_gemm_scalar_params