blob: b5795af66c8e76496d4960da45a03b219bddfe2b [file] [log] [blame]
XNNPACK Teamb455b122019-09-27 18:10:33 -07001// Copyright (c) Facebook, Inc. and its affiliates.
2// All rights reserved.
3//
4// Copyright 2019 Google LLC
5//
6// This source code is licensed under the BSD-style license found in the
7// LICENSE file in the root directory of this source tree.
8
9#include <stdbool.h>
10#include <stddef.h>
11#include <stdint.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080012#include <string.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070013
14#include <pthread.h>
15
Marat Dukhand343c222019-10-07 09:22:14 -070016#ifndef __EMSCRIPTEN__
17 #include <cpuinfo.h>
18#endif
XNNPACK Teamb455b122019-09-27 18:10:33 -070019
20#include <xnnpack.h>
21#include <xnnpack/argmaxpool.h>
22#include <xnnpack/avgpool.h>
Marat Dukhan69722492019-11-11 19:55:50 -080023#include <xnnpack/bilinear.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070024#include <xnnpack/clamp.h>
Marat Dukhan1dadbf72019-10-01 10:46:20 -070025#include <xnnpack/common.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070026#include <xnnpack/conv.h>
27#include <xnnpack/dwconv.h>
28#include <xnnpack/gavgpool.h>
29#include <xnnpack/gemm.h>
30#include <xnnpack/hswish.h>
31#include <xnnpack/igemm.h>
32#include <xnnpack/log.h>
33#include <xnnpack/lut.h>
34#include <xnnpack/maxpool.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080035#include <xnnpack/memory.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070036#include <xnnpack/pad.h>
37#include <xnnpack/params.h>
38#include <xnnpack/pavgpool.h>
39#include <xnnpack/prelu.h>
40#include <xnnpack/rmax.h>
41#include <xnnpack/spmm.h>
42#include <xnnpack/unpool.h>
43#include <xnnpack/vadd.h>
Marat Dukhan1e782c42019-11-21 17:02:40 -080044#include <xnnpack/vbinary.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070045#include <xnnpack/vmulcaddc.h>
Marat Dukhan1e782c42019-11-21 17:02:40 -080046#include <xnnpack/vunary.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070047#include <xnnpack/zip.h>
48
49#ifndef XNN_ENABLE_ASSEMBLY
50 #define XNN_ENABLE_ASSEMBLY 1
51#endif
52
53static pthread_once_t init_guard = PTHREAD_ONCE_INIT;
54
55struct xnn_parameters xnn_params = {
56 .initialized = false
57};
58
Marat Dukhan1dadbf72019-10-01 10:46:20 -070059#if XNN_ARCH_PNACL || XNN_ARCH_ASMJS || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070060 extern uint32_t xnn_stub_wasm_f32_sub(uint32_t a, uint32_t b);
61#endif
Marat Dukhan1dadbf72019-10-01 10:46:20 -070062#if XNN_ARCH_PNACL || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070063 extern uint32_t xnn_stub_wasm_f32_min(uint32_t a, uint32_t b);
64#endif
65
66static void init(void) {
Marat Dukhan1dadbf72019-10-01 10:46:20 -070067#if XNN_ARCH_ARM
XNNPACK Teamb455b122019-09-27 18:10:33 -070068 if (!cpuinfo_has_arm_neon()) {
69 xnn_log_error("XNNPACK initialization failed: NEON is not supported");
70 return;
71 }
72
73 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -070074 #ifndef XNN_NO_Q8_OPERATORS
75 xnn_params.q8.gemm = (struct gemm_parameters) {
76 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x8__neon,
77 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x8__neon,
78 .mr = 4,
79 .nr = 8,
80 };
XNNPACK Teamb455b122019-09-27 18:10:33 -070081
Marat Dukhan8fe54e42019-10-10 14:12:59 -070082 #if XNN_ENABLE_ASSEMBLY
83 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
84 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__aarch32_neon,
85 .cr = 8,
86 .mr = 9,
87 };
88 #else
89 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
90 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
91 .cr = 8,
92 .mr = 9,
93 };
94 #endif
95 xnn_params.q8.avgpool = (struct avgpool_parameters) {
96 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
97 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
98 .mr = 9,
99 .qr = 8,
100 };
101 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
102 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
103 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
104 .mr = 7,
105 };
106 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
107 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700108
109 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700110 #ifndef XNN_NO_U8_OPERATORS
111 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800112 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700113 .mr = 9,
114 .qr = 8,
115 };
116 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
117 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
118 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
119 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700120
121 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700122 #ifndef XNN_NO_X8_OPERATORS
123 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
124 xnn_params.x8.zip = (struct zip_parameters) {
125 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
126 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
127 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
128 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
129 };
130 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700131
132 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700133 #ifndef XNN_NO_F32_OPERATORS
134 xnn_params.f32.gemm = (struct gemm_parameters) {
135 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__neon_ld128,
136 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__neon_ld128,
137 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neon_ld64,
138 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neon_ld64,
139 .mr = 4,
140 .nr = 8,
141 };
142 xnn_params.f32.gemm2 = (struct gemm_parameters) {
143 .gemm = NULL,
144 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neon_ld64,
145 .mr = 4,
146 .nr = 2,
147 };
148 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
149 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
150 .cr = 4,
151 .mr = 4,
152 };
153 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
154 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neon,
155 .cr = 4,
156 .mr = 9,
157 };
158 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
159 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
160 .cr = 4,
161 .mr = 25,
162 };
163 xnn_params.f32.avgpool = (struct avgpool_parameters) {
164 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
165 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
166 .mr = 9,
167 .qr = 8,
168 };
169 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
170 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
171 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
172 .mr = 9,
173 .qr = 8,
174 };
175 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
176 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
177 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
178 .mr = 7,
179 };
180 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800181 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700182 .mr = 9,
183 .qr = 8,
184 };
185 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800186 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700187 .mr = 4,
188 };
189 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800190 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700191 .mr = 9,
192 };
193 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800194 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700195 .mr = 9,
196 .qr = 8,
197 };
Marat Dukhan69722492019-11-11 19:55:50 -0800198 xnn_params.f32.bilinear = (struct bilinear_parameters) {
199 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neon_c8,
200 .pixel_tile = 1,
201 .channel_tile = 8,
202 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700203 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
204 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neon;
205 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800206 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
207 .row_tile = 2,
208 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700209 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800210 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__neon_x8;
Marat Dukhan1e782c42019-11-21 17:02:40 -0800211 xnn_params.f32.vmul = (struct vbinary_parameters) {
212 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
213 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
214 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800215 .element_tile = 8,
216 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700217 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800218 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neon_2x,
219 .channel_tile = 4,
220 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700221 };
222 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700223
224 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700225 #ifndef XNN_NO_X32_OPERATORS
226 xnn_params.x32.pad = (struct pad_parameters) {
227 .ukernel = xnn_x32_pad_x2__neon,
228 .mr = 2,
229 };
230 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
231 xnn_params.x32.zip = (struct zip_parameters) {
232 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
233 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
234 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
235 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
236 };
237 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700238
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700239#elif XNN_ARCH_ARM64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700240
241 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700242 #ifndef XNN_NO_Q8_OPERATORS
243 xnn_params.q8.gemm = (struct gemm_parameters) {
244 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_8x8__neon,
245 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_8x8__neon,
246 .mr = 8,
247 .nr = 8,
248 };
249 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
250 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
251 .cr = 8,
252 .mr = 9,
253 };
254 xnn_params.q8.avgpool = (struct avgpool_parameters) {
255 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
256 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
257 .mr = 9,
258 .qr = 8,
259 };
260 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
261 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
262 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
263 .mr = 7,
264 };
265 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
266 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700267
268 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700269 #ifndef XNN_NO_U8_OPERATORS
270 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800271 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700272 .mr = 9,
273 .qr = 8,
274 };
275 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
276 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
277 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
278 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700279
280 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700281 #ifndef XNN_NO_X8_OPERATORS
282 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
283 xnn_params.x8.zip = (struct zip_parameters) {
284 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
285 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
286 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
287 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
288 };
289 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700290
291 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700292 #ifndef XNN_NO_F32_OPERATORS
293 #if XNN_ENABLE_ASSEMBLY
294 switch (cpuinfo_get_core(0)->uarch) {
295 case cpuinfo_uarch_kryo:
296 xnn_params.f32.gemm = (struct gemm_parameters) {
297 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a57,
298 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
299 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
300 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
301 .mr = 4,
302 .nr = 8,
303 };
304 break;
305 case cpuinfo_uarch_cortex_a57:
306 xnn_params.f32.gemm = (struct gemm_parameters) {
307 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
308 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
309 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
310 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
311 .mr = 6,
312 .nr = 8,
313 };
314 break;
315 case cpuinfo_uarch_cortex_a72:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700316 xnn_params.f32.gemm = (struct gemm_parameters) {
317 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
318 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
319 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
320 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
321 .mr = 4,
322 .nr = 8,
323 };
324 break;
325 case cpuinfo_uarch_cortex_a75:
Frank Barchard263bb092019-10-28 15:28:46 -0700326 case cpuinfo_uarch_cortex_a76:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700327 case cpuinfo_uarch_meerkat_m3:
328 case (cpuinfo_uarch_meerkat_m3 + 1):
329 xnn_params.f32.gemm = (struct gemm_parameters) {
330 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
331 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
332 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
333 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
334 .mr = 6,
335 .nr = 8,
336 };
337 break;
Frank Barcharddf06d802019-11-20 15:53:46 -0800338
339 case cpuinfo_uarch_mongoose_m1:
340 case cpuinfo_uarch_mongoose_m2:
341 xnn_params.f32.gemm = (struct gemm_parameters) {
342 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__neonfma,
343 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__neonfma,
344 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8s4__neonfma,
345 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__neonfma,
346 .mr = 6,
347 .nr = 8,
348 .log2_sr = 2,
349 };
350 break;
351
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700352 case cpuinfo_uarch_cortex_a53:
353 case cpuinfo_uarch_cortex_a55:
354 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchardbd1d5d92019-10-30 15:53:30 -0700355 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
356 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
357 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
358 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
359 .mr = 6,
360 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700361 };
362 break;
363 case cpuinfo_uarch_cortex_a73:
364 xnn_params.f32.gemm = (struct gemm_parameters) {
365 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
366 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
367 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
368 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
369 .mr = 6,
370 .nr = 8,
371 };
372 break;
373 default:
374 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard2af471b2019-10-16 19:10:32 -0700375 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_ld64,
376 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700377 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
378 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
Frank Barchard2af471b2019-10-16 19:10:32 -0700379 .mr = 6,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700380 .nr = 8,
381 };
382 break;
383 }
384 #else // XNN_ENABLE_ASSEMBLY
XNNPACK Teamb455b122019-09-27 18:10:33 -0700385 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard2af471b2019-10-16 19:10:32 -0700386 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_ld64,
387 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700388 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neonfma_ld64,
389 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neonfma_ld64,
Frank Barchard2af471b2019-10-16 19:10:32 -0700390 .mr = 6,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700391 .nr = 8,
392 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700393 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -0700394
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700395 xnn_params.f32.gemm2 = (struct gemm_parameters) {
396 .gemm = NULL,
397 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neonfma_ld64,
398 .mr = 4,
399 .nr = 2,
400 };
401 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
402 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
403 .cr = 4,
404 .mr = 4,
405 };
406 switch (cpuinfo_get_core(0)->uarch) {
407 case cpuinfo_uarch_kryo:
408 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
409 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neonfma,
410 .cr = 4,
411 .mr = 9,
412 };
413 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700414#if XNN_ENABLE_ASSEMBLY
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700415 case cpuinfo_uarch_cortex_a53:
416 case cpuinfo_uarch_cortex_a55:
417 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
418 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__aarch64_neonfma_cortex_a55,
419 .cr = 4,
420 .mr = 9,
421 };
422 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700423#endif
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700424 default:
425 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
426 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__neonfma,
427 .cr = 8,
428 .mr = 9,
429 };
430 break;
431 }
432 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
433 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
434 .cr = 4,
435 .mr = 25,
436 };
437 xnn_params.f32.avgpool = (struct avgpool_parameters) {
438 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
439 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
440 .mr = 9,
441 .qr = 8,
442 };
443 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
444 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
445 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
446 .mr = 9,
447 .qr = 8,
448 };
449 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
450 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
451 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
452 .mr = 7,
453 };
454 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800455 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700456 .mr = 9,
457 .qr = 8,
458 };
459 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800460 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700461 .mr = 4,
462 };
463 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800464 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700465 .mr = 9,
466 };
467 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800468 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700469 .mr = 9,
470 .qr = 8,
471 };
Marat Dukhan69722492019-11-11 19:55:50 -0800472 xnn_params.f32.bilinear = (struct bilinear_parameters) {
473 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neonfma_c8,
474 .pixel_tile = 1,
475 .channel_tile = 8,
476 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700477 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
478 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neonfma;
Marat Dukhan14bec502019-11-18 11:35:31 -0800479 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__neon_frac_p9_p10_nr1recps_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700480 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800481 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
482 .row_tile = 2,
483 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700484 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800485 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__neon_x8;
Marat Dukhan1e782c42019-11-21 17:02:40 -0800486 xnn_params.f32.vmul = (struct vbinary_parameters) {
487 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
488 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
489 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800490 .element_tile = 8,
491 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700492 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800493 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neonfma_2x,
494 .channel_tile = 4,
495 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700496 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800497 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700498 xnn_params.f32.spmm = (struct spmm_parameters) {
Erich Elsen9cdade32019-10-16 05:26:59 -0700499 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x1__neonfma_pipelined,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700500 .mr = 16,
501 .nr = 1,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700502 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700503 xnn_params.f32.spmm2 = (struct spmm_parameters) {
504 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x2__neonfma,
505 .mr = 16,
506 .nr = 2,
507 };
508 xnn_params.f32.spmm4 = (struct spmm_parameters) {
509 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x4__neonfma,
510 .mr = 16,
511 .nr = 4,
512 };
513 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
514 .ukernel_with_symm_padding =
515 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__neonfma_2x2,
516 .output_channel_tile = 4,
517 .output_height_tile = 2,
518 .output_width_tile = 2,
519 };
520 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
521 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__neonfma,
522 .input_width_tile = 4,
523 .output_width_tile = 4,
524 .output_height_tile = 3,
525 };
526 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
527 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__neonfma,
528 .input_width_tile = 4,
529 .output_width_tile = 4,
530 .output_height_tile = 1,
531 };
Marat Dukhana99918a2019-11-15 14:40:12 -0800532 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
533 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__neonfma,
534 .input_width_tile = 4,
535 .output_width_tile = 4,
Erich Elsen4ad51152019-11-19 13:11:53 -0800536 .output_height_tile = 3,
Marat Dukhana99918a2019-11-15 14:40:12 -0800537 };
538 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
539 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__neonfma,
540 .input_width_tile = 4,
541 .output_width_tile = 4,
542 .output_height_tile = 1,
543 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700544 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
545 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__neon_x4,
546 .channel_tile = 4,
547 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800548 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700549 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700550
551 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700552 #ifndef XNN_NO_X32_OPERATORS
553 xnn_params.x32.pad = (struct pad_parameters) {
554 .ukernel = xnn_x32_pad_x2__neon,
555 .mr = 2,
556 };
557 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
558 xnn_params.x32.zip = (struct zip_parameters) {
559 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
560 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
561 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
562 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
563 };
564 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700565
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700566#elif XNN_ARCH_X86 || XNN_ARCH_X86_64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700567 if (!cpuinfo_has_x86_sse2()) {
568 xnn_log_error("XNNPACK initialization failed: SSE2 is not supported");
569 return;
570 }
571
572 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700573 #ifndef XNN_NO_Q8_OPERATORS
574 xnn_params.q8.gemm = (struct gemm_parameters) {
575 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x4c2__sse2,
576 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x4c2__sse2,
577 .mr = 4,
578 .nr = 4,
579 .log2_kr = 1,
580 };
581 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
582 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__sse2,
583 .cr = 8,
584 .mr = 9,
585 };
586 xnn_params.q8.avgpool = (struct avgpool_parameters) {
587 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__sse2,
588 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__sse2,
589 .mr = 9,
590 .qr = 8,
591 };
592 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
593 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__sse2,
594 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__sse2,
595 .mr = 7,
596 };
597 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__sse2;
598 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700599
600 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700601 #ifndef XNN_NO_U8_OPERATORS
602 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800603 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__sse2_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700604 .mr = 9,
605 .qr = 8,
606 };
607 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__sse2;
608 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
609 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__sse2;
610 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700611
612 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700613 #ifndef XNN_NO_X8_OPERATORS
614 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
615 xnn_params.x8.zip = (struct zip_parameters) {
616 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__sse2,
617 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__sse2,
618 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__sse2,
619 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__sse2,
620 };
621 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700622
623 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700624 #ifndef XNN_NO_F32_OPERATORS
Marat Dukhan1025ea32019-11-21 16:01:08 -0800625 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_fma3()) {
626 xnn_params.f32.gemm = (struct gemm_parameters) {
627 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x8__fma3_broadcast,
628 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x8__fma3_broadcast,
629 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__fma3_broadcast,
630 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__fma3_broadcast,
631 .mr = 7,
632 .nr = 8,
633 };
634 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
635 xnn_params.f32.gemm = (struct gemm_parameters) {
636 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x8__avx_broadcast,
637 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x8__avx_broadcast,
638 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__avx_broadcast,
639 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__avx_broadcast,
640 .mr = 7,
641 .nr = 8,
642 };
643 } else {
644 xnn_params.f32.gemm = (struct gemm_parameters) {
645 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__sse_load1,
646 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__sse_load1,
647 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__sse_load1,
648 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__sse_load1,
649 .mr = 4,
650 .nr = 8,
651 };
652 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700653 xnn_params.f32.gemm2 = (struct gemm_parameters) {
654 .gemm = NULL,
655 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__sse,
656 .mr = 4,
657 .nr = 2,
658 .log2_kr = 2,
659 };
660 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800661 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x4__sse,
662 .cr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700663 .mr = 4,
664 };
665 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800666 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__sse,
667 .cr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700668 .mr = 9,
669 };
670 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800671 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__sse,
672 .cr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700673 .mr = 25,
674 };
675 xnn_params.f32.avgpool = (struct avgpool_parameters) {
676 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__sse,
677 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__sse,
678 .mr = 9,
679 .qr = 8,
680 };
681 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
682 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__sse,
683 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__sse,
684 .mr = 9,
685 .qr = 8,
686 };
687 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
688 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__sse,
689 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__sse,
690 .mr = 7,
691 };
692 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800693 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__sse_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700694 .mr = 9,
695 .qr = 8,
696 };
697 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800698 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700699 .mr = 4,
700 };
701 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800702 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700703 .mr = 9,
704 };
705 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800706 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700707 .mr = 9,
708 .qr = 8,
709 };
Marat Dukhan69722492019-11-11 19:55:50 -0800710 xnn_params.f32.bilinear = (struct bilinear_parameters) {
711 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__sse_c8,
712 .pixel_tile = 1,
713 .channel_tile = 8,
714 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700715 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__sse;
716 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__sse;
Marat Dukhan7bee7512019-11-18 15:15:48 -0800717 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__sse2_p5_div_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700718 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800719 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__sse2_2x8,
720 .row_tile = 2,
721 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700722 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800723 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__sse_x8;
Marat Dukhan1e782c42019-11-21 17:02:40 -0800724 xnn_params.f32.vmul = (struct vbinary_parameters) {
725 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__sse_x8,
726 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
727 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800728 .element_tile = 8,
729 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700730 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800731 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__sse_2x,
732 .channel_tile = 4,
733 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700734 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800735 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700736 xnn_params.f32.spmm = (struct spmm_parameters) {
737 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_4x1__sse,
738 .mr = 4,
739 .nr = 1,
740 };
741 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
742 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__sse,
743 .input_width_tile = 4,
744 .output_width_tile = 4,
745 .output_height_tile = 1,
746 };
747 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
748 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__sse,
749 .input_width_tile = 4,
750 .output_width_tile = 4,
751 .output_height_tile = 1,
752 };
753 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
754 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__sse_x4,
755 .channel_tile = 4,
756 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800757 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700758 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700759
760 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700761 #ifndef XNN_NO_X32_OPERATORS
762 xnn_params.x32.pad = (struct pad_parameters) {
763 .ukernel = xnn_x32_pad_x2__sse2,
764 .mr = 2,
765 };
766 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
767 xnn_params.x32.zip = (struct zip_parameters) {
768 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__sse2,
769 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__sse2,
770 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__sse2,
771 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__sse2,
772 };
773 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700774
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700775#elif XNN_ARCH_PNACL || XNN_ARCH_WASMSIMD
Marat Dukhan466b5232019-10-09 11:22:20 -0700776 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
777 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
778 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
779 // of two infinities (must produce NaN per IEEE 754 standard).
780 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
781 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
782
XNNPACK Teamb455b122019-09-27 18:10:33 -0700783 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700784 #ifndef XNN_NO_Q8_OPERATORS
785 xnn_params.q8.gemm = (struct gemm_parameters) {
786 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
787 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
788 .mr = 2,
789 .nr = 2,
790 };
791 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
792 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
793 .cr = 1,
794 .mr = 9,
795 };
796 xnn_params.q8.avgpool = (struct avgpool_parameters) {
797 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
798 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
799 .mr = 9,
800 .qr = 8,
801 };
802 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
803 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
804 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
805 .mr = 7,
806 };
807 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
808 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700809
810 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700811 #ifndef XNN_NO_U8_OPERATORS
812 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800813 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700814 .mr = 9,
815 .qr = 8,
816 };
817 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
818 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
819 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
820 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700821
822 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700823 #ifndef XNN_NO_X8_OPERATORS
824 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
825 xnn_params.x8.zip = (struct zip_parameters) {
826 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
827 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
828 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
829 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
830 };
831 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700832
833 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700834 #ifndef XNN_NO_F32_OPERATORS
835 if (is_wasm_x86) {
836 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancb801972019-10-23 02:10:33 -0700837 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__psimd_splat,
838 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__psimd_splat,
839 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__psimd_splat,
840 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__psimd_splat,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700841 .mr = 4,
842 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700843 };
844 } else {
845 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancd945c62019-10-25 11:59:50 -0700846 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__psimd,
847 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__psimd,
848 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
849 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700850 .mr = 6,
851 .nr = 8,
Marat Dukhancd945c62019-10-25 11:59:50 -0700852 .log2_sr = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700853 };
854 }
855 xnn_params.f32.gemm2 = (struct gemm_parameters) {
856 .gemm = NULL,
857 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__psimd,
Marat Dukhan466b5232019-10-09 11:22:20 -0700858 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700859 .nr = 2,
860 .log2_kr = 2,
Marat Dukhan466b5232019-10-09 11:22:20 -0700861 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700862 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800863 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700864 .cr = 4,
865 .mr = 4,
Marat Dukhan466b5232019-10-09 11:22:20 -0700866 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700867 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800868 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700869 .cr = 4,
870 .mr = 9,
871 };
872 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800873 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700874 .cr = 4,
875 .mr = 25,
876 };
877 xnn_params.f32.avgpool = (struct avgpool_parameters) {
878 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__psimd,
879 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__psimd,
880 .mr = 9,
881 .qr = 8,
882 };
883 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
884 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__psimd,
885 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__psimd,
886 .mr = 9,
887 .qr = 8,
888 };
889 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
890 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__psimd,
891 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__psimd,
892 .mr = 7,
893 };
894 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800895 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700896 .mr = 9,
897 .qr = 8,
898 };
899 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800900 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700901 .mr = 4,
902 };
903 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800904 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700905 .mr = 9,
906 };
907 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800908 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700909 .mr = 9,
910 .qr = 8,
911 };
Marat Dukhan69722492019-11-11 19:55:50 -0800912 xnn_params.f32.bilinear = (struct bilinear_parameters) {
913 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__psimd_c8,
914 .pixel_tile = 1,
915 .channel_tile = 8,
916 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700917 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__psimd;
918 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__psimd;
919 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800920 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__psimd_2x8,
921 .row_tile = 2,
922 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700923 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800924 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__psimd_x8;
Marat Dukhan1e782c42019-11-21 17:02:40 -0800925 xnn_params.f32.vmul = (struct vbinary_parameters) {
926 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__psimd_x8,
927 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
928 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800929 .element_tile = 8,
930 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700931 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800932 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__psimd_2x,
933 .channel_tile = 4,
934 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700935 };
936 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700937
938 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700939 #ifndef XNN_NO_X32_OPERATORS
940 xnn_params.x32.pad = (struct pad_parameters) {
941 .ukernel = xnn_x32_pad_x2__psimd,
942 .mr = 2,
943 };
944 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
945 xnn_params.x32.zip = (struct zip_parameters) {
946 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__psimd,
947 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__psimd,
948 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__psimd,
949 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__psimd,
950 };
951 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700952
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700953#elif XNN_ARCH_WASM || XNN_ARCH_ASMJS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700954 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
955 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
956 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
957 // of two infinities (must produce NaN per IEEE 754 standard).
958 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
959 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
960
961 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700962 #ifndef XNN_NO_Q8_OPERATORS
963 xnn_params.q8.gemm = (struct gemm_parameters) {
964 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
965 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
966 .mr = 2,
967 .nr = 2,
968 };
969 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
970 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
971 .cr = 1,
972 .mr = 9,
973 };
974 xnn_params.q8.avgpool = (struct avgpool_parameters) {
975 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
976 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
977 .mr = 9,
978 .qr = 8,
979 };
980 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
981 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
982 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
983 .mr = 7,
984 };
985 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
986 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700987
988 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700989 #ifndef XNN_NO_U8_OPERATORS
990 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800991 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700992 .mr = 9,
993 .qr = 8,
994 };
995 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
996 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
997 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
998 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700999
1000 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001001 #ifndef XNN_NO_X8_OPERATORS
1002 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
1003 xnn_params.x8.zip = (struct zip_parameters) {
1004 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
1005 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
1006 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
1007 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
1008 };
1009 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001010
1011 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001012 #ifndef XNN_NO_F32_OPERATORS
1013 if (is_wasm_x86) {
1014 xnn_params.f32.gemm = (struct gemm_parameters) {
1015 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_2x4__scalar,
1016 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_2x4__scalar,
1017 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__scalar,
1018 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__scalar,
1019 .mr = 2,
1020 .nr = 4,
1021 };
1022 } else {
1023 xnn_params.f32.gemm = (struct gemm_parameters) {
1024 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x4__scalar,
1025 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x4__scalar,
1026 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__scalar,
1027 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__scalar,
1028 .mr = 4,
1029 .nr = 4,
1030 };
1031 }
1032 xnn_params.f32.gemm2 = (struct gemm_parameters) {
1033 .gemm = NULL,
1034 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__scalar,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001035 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001036 .nr = 2,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001037 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001038 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001039 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x4__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001040 .cr = 1,
1041 .mr = 4,
1042 };
1043 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001044 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x9__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001045 .cr = 1,
1046 .mr = 9,
1047 };
1048 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001049 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x25__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001050 .cr = 1,
1051 .mr = 25,
1052 };
1053 xnn_params.f32.avgpool = (struct avgpool_parameters) {
1054 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__scalar,
1055 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__scalar,
1056 .mr = 9,
1057 .qr = 8,
1058 };
1059 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
1060 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__scalar,
1061 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__scalar,
1062 .mr = 9,
1063 .qr = 8,
1064 };
1065 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
1066 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__scalar,
1067 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__scalar,
1068 .mr = 7,
1069 };
1070 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001071 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001072 .mr = 9,
1073 .qr = 8,
1074 };
1075 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001076 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001077 .mr = 4,
1078 };
1079 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001080 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001081 .mr = 9,
1082 };
1083 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001084 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001085 .mr = 9,
1086 .qr = 8,
1087 };
Marat Dukhan69722492019-11-11 19:55:50 -08001088 xnn_params.f32.bilinear = (struct bilinear_parameters) {
1089 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__scalar_c2,
1090 .pixel_tile = 1,
1091 .channel_tile = 2,
1092 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001093 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__scalar;
1094 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__scalar;
1095 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -08001096 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__scalar_2x4,
1097 .row_tile = 4,
1098 .channel_tile = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001099 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -08001100 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__scalar_x4;
Marat Dukhan1e782c42019-11-21 17:02:40 -08001101 xnn_params.f32.vmul = (struct vbinary_parameters) {
1102 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__scalar_x4,
1103 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__scalar_x4,
1104 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__scalar_x4,
Marat Dukhanca2733c2019-11-15 23:21:17 -08001105 .element_tile = 8,
1106 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001107 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -08001108 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c1__scalar_2x,
1109 .channel_tile = 1,
1110 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001111 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001112 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001113 xnn_params.f32.spmm = (struct spmm_parameters) {
Marat Dukhanbff791e2019-10-24 11:05:37 -07001114 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x1__scalar,
1115 .mr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001116 .nr = 1,
1117 };
Erich Elsenc6afd9b2019-10-24 16:10:53 -07001118 xnn_params.f32.spmm2 = (struct spmm_parameters) {
1119 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x2__scalar,
1120 .mr = 8,
1121 .nr = 2,
1122 };
1123 xnn_params.f32.spmm4 = (struct spmm_parameters) {
1124 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x4__scalar,
1125 .mr = 8,
1126 .nr = 4,
1127 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001128 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
1129 .ukernel_with_symm_padding =
1130 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__scalar_1x1,
1131 .output_channel_tile = 4,
1132 .output_height_tile = 1,
1133 .output_width_tile = 1,
1134 };
1135 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
1136 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__scalar,
1137 .input_width_tile = 1,
1138 .output_width_tile = 1,
1139 .output_height_tile = 1,
1140 };
1141 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
1142 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__scalar,
1143 .input_width_tile = 1,
1144 .output_width_tile = 1,
1145 .output_height_tile = 1,
1146 };
Marat Dukhana99918a2019-11-15 14:40:12 -08001147 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
1148 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__scalar,
1149 .input_width_tile = 1,
1150 .output_width_tile = 1,
1151 .output_height_tile = 1,
1152 };
1153 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
1154 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__scalar,
1155 .input_width_tile = 1,
1156 .output_width_tile = 1,
1157 .output_height_tile = 1,
1158 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001159 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
1160 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__scalar_x1,
1161 .channel_tile = 1,
1162 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001163 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001164 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001165
1166 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001167 #ifndef XNN_NO_X32_OPERATORS
1168 xnn_params.x32.pad = (struct pad_parameters) {
1169 .ukernel = xnn_x32_pad_x2__scalar,
1170 .mr = 2,
1171 };
1172 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__scalar;
1173 xnn_params.x32.zip = (struct zip_parameters) {
1174 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__scalar,
1175 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__scalar,
1176 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__scalar,
1177 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__scalar,
1178 };
1179 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001180
1181#else
1182 #error "Unsupported architecture"
1183#endif
1184 xnn_params.initialized = true;
1185}
1186
Marat Dukhan04f03be2019-11-19 12:36:47 -08001187enum xnn_status xnn_initialize(const struct xnn_allocator* allocator) {
Marat Dukhand343c222019-10-07 09:22:14 -07001188 #ifndef __EMSCRIPTEN__
1189 if (!cpuinfo_initialize()) {
1190 return xnn_status_out_of_memory;
1191 }
1192 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001193 pthread_once(&init_guard, &init);
1194 if (xnn_params.initialized) {
Marat Dukhan04f03be2019-11-19 12:36:47 -08001195 if (allocator != NULL) {
1196 memcpy(&xnn_params.allocator, allocator, sizeof(struct xnn_allocator));
1197 } else {
1198 xnn_params.allocator.allocate = &xnn_allocate;
1199 xnn_params.allocator.reallocate = &xnn_reallocate;
1200 xnn_params.allocator.deallocate = &xnn_deallocate;
1201 xnn_params.allocator.aligned_allocate = &xnn_aligned_allocate;
1202 xnn_params.allocator.aligned_deallocate = &xnn_aligned_deallocate;
1203 }
XNNPACK Teamb455b122019-09-27 18:10:33 -07001204 return xnn_status_success;
1205 } else {
1206 return xnn_status_unsupported_hardware;
1207 }
1208}
1209
1210enum xnn_status xnn_deinitialize(void) {
Marat Dukhand343c222019-10-07 09:22:14 -07001211 #ifndef __EMSCRIPTEN__
1212 cpuinfo_deinitialize();
1213 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001214 return xnn_status_success;
1215}