blob: eb8220bdb92d87f951931b93cc25e73add19805d [file] [log] [blame]
XNNPACK Teamb455b122019-09-27 18:10:33 -07001// Copyright (c) Facebook, Inc. and its affiliates.
2// All rights reserved.
3//
4// Copyright 2019 Google LLC
5//
6// This source code is licensed under the BSD-style license found in the
7// LICENSE file in the root directory of this source tree.
8
9#include <stdbool.h>
10#include <stddef.h>
11#include <stdint.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080012#include <string.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070013
14#include <pthread.h>
15
Marat Dukhand343c222019-10-07 09:22:14 -070016#ifndef __EMSCRIPTEN__
17 #include <cpuinfo.h>
18#endif
XNNPACK Teamb455b122019-09-27 18:10:33 -070019
20#include <xnnpack.h>
21#include <xnnpack/argmaxpool.h>
22#include <xnnpack/avgpool.h>
Marat Dukhan69722492019-11-11 19:55:50 -080023#include <xnnpack/bilinear.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070024#include <xnnpack/clamp.h>
Marat Dukhan1dadbf72019-10-01 10:46:20 -070025#include <xnnpack/common.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070026#include <xnnpack/conv.h>
27#include <xnnpack/dwconv.h>
28#include <xnnpack/gavgpool.h>
29#include <xnnpack/gemm.h>
30#include <xnnpack/hswish.h>
31#include <xnnpack/igemm.h>
32#include <xnnpack/log.h>
33#include <xnnpack/lut.h>
34#include <xnnpack/maxpool.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080035#include <xnnpack/memory.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070036#include <xnnpack/pad.h>
37#include <xnnpack/params.h>
38#include <xnnpack/pavgpool.h>
39#include <xnnpack/prelu.h>
40#include <xnnpack/rmax.h>
41#include <xnnpack/spmm.h>
42#include <xnnpack/unpool.h>
43#include <xnnpack/vadd.h>
Marat Dukhanc07cb7f2019-11-14 15:32:05 -080044#include <xnnpack/vbinop.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070045#include <xnnpack/vmulcaddc.h>
Marat Dukhan346a9e52019-11-15 09:06:30 -080046#include <xnnpack/vunop.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070047#include <xnnpack/zip.h>
48
49#ifndef XNN_ENABLE_ASSEMBLY
50 #define XNN_ENABLE_ASSEMBLY 1
51#endif
52
53static pthread_once_t init_guard = PTHREAD_ONCE_INIT;
54
55struct xnn_parameters xnn_params = {
56 .initialized = false
57};
58
Marat Dukhan1dadbf72019-10-01 10:46:20 -070059#if XNN_ARCH_PNACL || XNN_ARCH_ASMJS || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070060 extern uint32_t xnn_stub_wasm_f32_sub(uint32_t a, uint32_t b);
61#endif
Marat Dukhan1dadbf72019-10-01 10:46:20 -070062#if XNN_ARCH_PNACL || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070063 extern uint32_t xnn_stub_wasm_f32_min(uint32_t a, uint32_t b);
64#endif
65
66static void init(void) {
Marat Dukhan1dadbf72019-10-01 10:46:20 -070067#if XNN_ARCH_ARM
XNNPACK Teamb455b122019-09-27 18:10:33 -070068 if (!cpuinfo_has_arm_neon()) {
69 xnn_log_error("XNNPACK initialization failed: NEON is not supported");
70 return;
71 }
72
73 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -070074 #ifndef XNN_NO_Q8_OPERATORS
75 xnn_params.q8.gemm = (struct gemm_parameters) {
76 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x8__neon,
77 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x8__neon,
78 .mr = 4,
79 .nr = 8,
80 };
XNNPACK Teamb455b122019-09-27 18:10:33 -070081
Marat Dukhan8fe54e42019-10-10 14:12:59 -070082 #if XNN_ENABLE_ASSEMBLY
83 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
84 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__aarch32_neon,
85 .cr = 8,
86 .mr = 9,
87 };
88 #else
89 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
90 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
91 .cr = 8,
92 .mr = 9,
93 };
94 #endif
95 xnn_params.q8.avgpool = (struct avgpool_parameters) {
96 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
97 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
98 .mr = 9,
99 .qr = 8,
100 };
101 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
102 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
103 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
104 .mr = 7,
105 };
106 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
107 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700108
109 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700110 #ifndef XNN_NO_U8_OPERATORS
111 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800112 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700113 .mr = 9,
114 .qr = 8,
115 };
116 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
117 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
118 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
119 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700120
121 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700122 #ifndef XNN_NO_X8_OPERATORS
123 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
124 xnn_params.x8.zip = (struct zip_parameters) {
125 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
126 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
127 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
128 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
129 };
130 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700131
132 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700133 #ifndef XNN_NO_F32_OPERATORS
134 xnn_params.f32.gemm = (struct gemm_parameters) {
135 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__neon_ld128,
136 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__neon_ld128,
137 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neon_ld64,
138 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neon_ld64,
139 .mr = 4,
140 .nr = 8,
141 };
142 xnn_params.f32.gemm2 = (struct gemm_parameters) {
143 .gemm = NULL,
144 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neon_ld64,
145 .mr = 4,
146 .nr = 2,
147 };
148 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
149 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
150 .cr = 4,
151 .mr = 4,
152 };
153 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
154 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neon,
155 .cr = 4,
156 .mr = 9,
157 };
158 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
159 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
160 .cr = 4,
161 .mr = 25,
162 };
163 xnn_params.f32.avgpool = (struct avgpool_parameters) {
164 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
165 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
166 .mr = 9,
167 .qr = 8,
168 };
169 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
170 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
171 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
172 .mr = 9,
173 .qr = 8,
174 };
175 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
176 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
177 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
178 .mr = 7,
179 };
180 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800181 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700182 .mr = 9,
183 .qr = 8,
184 };
185 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800186 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700187 .mr = 4,
188 };
189 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800190 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700191 .mr = 9,
192 };
193 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800194 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700195 .mr = 9,
196 .qr = 8,
197 };
Marat Dukhan69722492019-11-11 19:55:50 -0800198 xnn_params.f32.bilinear = (struct bilinear_parameters) {
199 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neon_c8,
200 .pixel_tile = 1,
201 .channel_tile = 8,
202 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700203 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
204 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neon;
205 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800206 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
207 .row_tile = 2,
208 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700209 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800210 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__neon_x8;
Marat Dukhanca2733c2019-11-15 23:21:17 -0800211 xnn_params.f32.vmul = (struct vbinop_parameters) {
212 .op_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
213 .opc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
214 .ropc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
215 .element_tile = 8,
216 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700217 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800218 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neon_2x,
219 .channel_tile = 4,
220 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700221 };
222 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700223
224 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700225 #ifndef XNN_NO_X32_OPERATORS
226 xnn_params.x32.pad = (struct pad_parameters) {
227 .ukernel = xnn_x32_pad_x2__neon,
228 .mr = 2,
229 };
230 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
231 xnn_params.x32.zip = (struct zip_parameters) {
232 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
233 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
234 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
235 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
236 };
237 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700238
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700239#elif XNN_ARCH_ARM64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700240
241 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700242 #ifndef XNN_NO_Q8_OPERATORS
243 xnn_params.q8.gemm = (struct gemm_parameters) {
244 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_8x8__neon,
245 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_8x8__neon,
246 .mr = 8,
247 .nr = 8,
248 };
249 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
250 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
251 .cr = 8,
252 .mr = 9,
253 };
254 xnn_params.q8.avgpool = (struct avgpool_parameters) {
255 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
256 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
257 .mr = 9,
258 .qr = 8,
259 };
260 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
261 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
262 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
263 .mr = 7,
264 };
265 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
266 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700267
268 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700269 #ifndef XNN_NO_U8_OPERATORS
270 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800271 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700272 .mr = 9,
273 .qr = 8,
274 };
275 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
276 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
277 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
278 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700279
280 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700281 #ifndef XNN_NO_X8_OPERATORS
282 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
283 xnn_params.x8.zip = (struct zip_parameters) {
284 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
285 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
286 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
287 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
288 };
289 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700290
291 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700292 #ifndef XNN_NO_F32_OPERATORS
293 #if XNN_ENABLE_ASSEMBLY
294 switch (cpuinfo_get_core(0)->uarch) {
295 case cpuinfo_uarch_kryo:
296 xnn_params.f32.gemm = (struct gemm_parameters) {
297 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a57,
298 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
299 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
300 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
301 .mr = 4,
302 .nr = 8,
303 };
304 break;
305 case cpuinfo_uarch_cortex_a57:
306 xnn_params.f32.gemm = (struct gemm_parameters) {
307 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
308 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
309 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
310 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
311 .mr = 6,
312 .nr = 8,
313 };
314 break;
315 case cpuinfo_uarch_cortex_a72:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700316 xnn_params.f32.gemm = (struct gemm_parameters) {
317 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
318 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
319 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
320 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
321 .mr = 4,
322 .nr = 8,
323 };
324 break;
325 case cpuinfo_uarch_cortex_a75:
Frank Barchard263bb092019-10-28 15:28:46 -0700326 case cpuinfo_uarch_cortex_a76:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700327 case cpuinfo_uarch_meerkat_m3:
328 case (cpuinfo_uarch_meerkat_m3 + 1):
329 xnn_params.f32.gemm = (struct gemm_parameters) {
330 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
331 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
332 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
333 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
334 .mr = 6,
335 .nr = 8,
336 };
337 break;
Frank Barcharddf06d802019-11-20 15:53:46 -0800338
339 case cpuinfo_uarch_mongoose_m1:
340 case cpuinfo_uarch_mongoose_m2:
341 xnn_params.f32.gemm = (struct gemm_parameters) {
342 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__neonfma,
343 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__neonfma,
344 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8s4__neonfma,
345 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__neonfma,
346 .mr = 6,
347 .nr = 8,
348 .log2_sr = 2,
349 };
350 break;
351
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700352 case cpuinfo_uarch_cortex_a53:
353 case cpuinfo_uarch_cortex_a55:
354 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchardbd1d5d92019-10-30 15:53:30 -0700355 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
356 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
357 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
358 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
359 .mr = 6,
360 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700361 };
362 break;
363 case cpuinfo_uarch_cortex_a73:
364 xnn_params.f32.gemm = (struct gemm_parameters) {
365 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
366 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
367 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
368 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
369 .mr = 6,
370 .nr = 8,
371 };
372 break;
373 default:
374 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard2af471b2019-10-16 19:10:32 -0700375 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_ld64,
376 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700377 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
378 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
Frank Barchard2af471b2019-10-16 19:10:32 -0700379 .mr = 6,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700380 .nr = 8,
381 };
382 break;
383 }
384 #else // XNN_ENABLE_ASSEMBLY
XNNPACK Teamb455b122019-09-27 18:10:33 -0700385 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard2af471b2019-10-16 19:10:32 -0700386 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_ld64,
387 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700388 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neonfma_ld64,
389 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neonfma_ld64,
Frank Barchard2af471b2019-10-16 19:10:32 -0700390 .mr = 6,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700391 .nr = 8,
392 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700393 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -0700394
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700395 xnn_params.f32.gemm2 = (struct gemm_parameters) {
396 .gemm = NULL,
397 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neonfma_ld64,
398 .mr = 4,
399 .nr = 2,
400 };
401 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
402 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
403 .cr = 4,
404 .mr = 4,
405 };
406 switch (cpuinfo_get_core(0)->uarch) {
407 case cpuinfo_uarch_kryo:
408 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
409 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neonfma,
410 .cr = 4,
411 .mr = 9,
412 };
413 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700414#if XNN_ENABLE_ASSEMBLY
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700415 case cpuinfo_uarch_cortex_a53:
416 case cpuinfo_uarch_cortex_a55:
417 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
418 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__aarch64_neonfma_cortex_a55,
419 .cr = 4,
420 .mr = 9,
421 };
422 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700423#endif
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700424 default:
425 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
426 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__neonfma,
427 .cr = 8,
428 .mr = 9,
429 };
430 break;
431 }
432 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
433 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
434 .cr = 4,
435 .mr = 25,
436 };
437 xnn_params.f32.avgpool = (struct avgpool_parameters) {
438 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
439 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
440 .mr = 9,
441 .qr = 8,
442 };
443 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
444 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
445 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
446 .mr = 9,
447 .qr = 8,
448 };
449 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
450 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
451 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
452 .mr = 7,
453 };
454 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800455 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700456 .mr = 9,
457 .qr = 8,
458 };
459 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800460 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700461 .mr = 4,
462 };
463 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800464 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700465 .mr = 9,
466 };
467 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800468 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700469 .mr = 9,
470 .qr = 8,
471 };
Marat Dukhan69722492019-11-11 19:55:50 -0800472 xnn_params.f32.bilinear = (struct bilinear_parameters) {
473 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neonfma_c8,
474 .pixel_tile = 1,
475 .channel_tile = 8,
476 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700477 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
478 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neonfma;
Marat Dukhan14bec502019-11-18 11:35:31 -0800479 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__neon_frac_p9_p10_nr1recps_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700480 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800481 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
482 .row_tile = 2,
483 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700484 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800485 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__neon_x8;
Marat Dukhanca2733c2019-11-15 23:21:17 -0800486 xnn_params.f32.vmul = (struct vbinop_parameters) {
487 .op_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
488 .opc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
489 .ropc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
490 .element_tile = 8,
491 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700492 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800493 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neonfma_2x,
494 .channel_tile = 4,
495 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700496 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800497 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700498 xnn_params.f32.spmm = (struct spmm_parameters) {
Erich Elsen9cdade32019-10-16 05:26:59 -0700499 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x1__neonfma_pipelined,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700500 .mr = 16,
501 .nr = 1,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700502 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700503 xnn_params.f32.spmm2 = (struct spmm_parameters) {
504 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x2__neonfma,
505 .mr = 16,
506 .nr = 2,
507 };
508 xnn_params.f32.spmm4 = (struct spmm_parameters) {
509 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x4__neonfma,
510 .mr = 16,
511 .nr = 4,
512 };
513 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
514 .ukernel_with_symm_padding =
515 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__neonfma_2x2,
516 .output_channel_tile = 4,
517 .output_height_tile = 2,
518 .output_width_tile = 2,
519 };
520 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
521 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__neonfma,
522 .input_width_tile = 4,
523 .output_width_tile = 4,
524 .output_height_tile = 3,
525 };
526 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
527 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__neonfma,
528 .input_width_tile = 4,
529 .output_width_tile = 4,
530 .output_height_tile = 1,
531 };
Marat Dukhana99918a2019-11-15 14:40:12 -0800532 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
533 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__neonfma,
534 .input_width_tile = 4,
535 .output_width_tile = 4,
Erich Elsen4ad51152019-11-19 13:11:53 -0800536 .output_height_tile = 3,
Marat Dukhana99918a2019-11-15 14:40:12 -0800537 };
538 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
539 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__neonfma,
540 .input_width_tile = 4,
541 .output_width_tile = 4,
542 .output_height_tile = 1,
543 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700544 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
545 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__neon_x4,
546 .channel_tile = 4,
547 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800548 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700549 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700550
551 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700552 #ifndef XNN_NO_X32_OPERATORS
553 xnn_params.x32.pad = (struct pad_parameters) {
554 .ukernel = xnn_x32_pad_x2__neon,
555 .mr = 2,
556 };
557 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
558 xnn_params.x32.zip = (struct zip_parameters) {
559 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
560 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
561 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
562 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
563 };
564 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700565
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700566#elif XNN_ARCH_X86 || XNN_ARCH_X86_64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700567 if (!cpuinfo_has_x86_sse2()) {
568 xnn_log_error("XNNPACK initialization failed: SSE2 is not supported");
569 return;
570 }
571
572 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700573 #ifndef XNN_NO_Q8_OPERATORS
574 xnn_params.q8.gemm = (struct gemm_parameters) {
575 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x4c2__sse2,
576 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x4c2__sse2,
577 .mr = 4,
578 .nr = 4,
579 .log2_kr = 1,
580 };
581 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
582 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__sse2,
583 .cr = 8,
584 .mr = 9,
585 };
586 xnn_params.q8.avgpool = (struct avgpool_parameters) {
587 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__sse2,
588 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__sse2,
589 .mr = 9,
590 .qr = 8,
591 };
592 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
593 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__sse2,
594 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__sse2,
595 .mr = 7,
596 };
597 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__sse2;
598 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700599
600 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700601 #ifndef XNN_NO_U8_OPERATORS
602 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800603 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__sse2_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700604 .mr = 9,
605 .qr = 8,
606 };
607 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__sse2;
608 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
609 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__sse2;
610 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700611
612 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700613 #ifndef XNN_NO_X8_OPERATORS
614 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
615 xnn_params.x8.zip = (struct zip_parameters) {
616 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__sse2,
617 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__sse2,
618 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__sse2,
619 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__sse2,
620 };
621 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700622
623 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700624 #ifndef XNN_NO_F32_OPERATORS
625 xnn_params.f32.gemm = (struct gemm_parameters) {
626 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__sse_load1,
627 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__sse_load1,
628 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__sse_load1,
629 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__sse_load1,
630 .mr = 4,
631 .nr = 8,
632 };
633 xnn_params.f32.gemm2 = (struct gemm_parameters) {
634 .gemm = NULL,
635 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__sse,
636 .mr = 4,
637 .nr = 2,
638 .log2_kr = 2,
639 };
640 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800641 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x4__sse,
642 .cr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700643 .mr = 4,
644 };
645 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800646 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__sse,
647 .cr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700648 .mr = 9,
649 };
650 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800651 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__sse,
652 .cr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700653 .mr = 25,
654 };
655 xnn_params.f32.avgpool = (struct avgpool_parameters) {
656 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__sse,
657 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__sse,
658 .mr = 9,
659 .qr = 8,
660 };
661 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
662 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__sse,
663 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__sse,
664 .mr = 9,
665 .qr = 8,
666 };
667 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
668 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__sse,
669 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__sse,
670 .mr = 7,
671 };
672 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800673 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__sse_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700674 .mr = 9,
675 .qr = 8,
676 };
677 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800678 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700679 .mr = 4,
680 };
681 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800682 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700683 .mr = 9,
684 };
685 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800686 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700687 .mr = 9,
688 .qr = 8,
689 };
Marat Dukhan69722492019-11-11 19:55:50 -0800690 xnn_params.f32.bilinear = (struct bilinear_parameters) {
691 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__sse_c8,
692 .pixel_tile = 1,
693 .channel_tile = 8,
694 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700695 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__sse;
696 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__sse;
Marat Dukhan7bee7512019-11-18 15:15:48 -0800697 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__sse2_p5_div_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700698 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800699 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__sse2_2x8,
700 .row_tile = 2,
701 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700702 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800703 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__sse_x8;
Marat Dukhanca2733c2019-11-15 23:21:17 -0800704 xnn_params.f32.vmul = (struct vbinop_parameters) {
705 .op_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmul_ukernel__sse_x8,
706 .opc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
707 .ropc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
708 .element_tile = 8,
709 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700710 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800711 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__sse_2x,
712 .channel_tile = 4,
713 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700714 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800715 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700716 xnn_params.f32.spmm = (struct spmm_parameters) {
717 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_4x1__sse,
718 .mr = 4,
719 .nr = 1,
720 };
721 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
722 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__sse,
723 .input_width_tile = 4,
724 .output_width_tile = 4,
725 .output_height_tile = 1,
726 };
727 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
728 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__sse,
729 .input_width_tile = 4,
730 .output_width_tile = 4,
731 .output_height_tile = 1,
732 };
733 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
734 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__sse_x4,
735 .channel_tile = 4,
736 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800737 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700738 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700739
740 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700741 #ifndef XNN_NO_X32_OPERATORS
742 xnn_params.x32.pad = (struct pad_parameters) {
743 .ukernel = xnn_x32_pad_x2__sse2,
744 .mr = 2,
745 };
746 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
747 xnn_params.x32.zip = (struct zip_parameters) {
748 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__sse2,
749 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__sse2,
750 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__sse2,
751 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__sse2,
752 };
753 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700754
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700755#elif XNN_ARCH_PNACL || XNN_ARCH_WASMSIMD
Marat Dukhan466b5232019-10-09 11:22:20 -0700756 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
757 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
758 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
759 // of two infinities (must produce NaN per IEEE 754 standard).
760 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
761 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
762
XNNPACK Teamb455b122019-09-27 18:10:33 -0700763 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700764 #ifndef XNN_NO_Q8_OPERATORS
765 xnn_params.q8.gemm = (struct gemm_parameters) {
766 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
767 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
768 .mr = 2,
769 .nr = 2,
770 };
771 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
772 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
773 .cr = 1,
774 .mr = 9,
775 };
776 xnn_params.q8.avgpool = (struct avgpool_parameters) {
777 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
778 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
779 .mr = 9,
780 .qr = 8,
781 };
782 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
783 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
784 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
785 .mr = 7,
786 };
787 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
788 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700789
790 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700791 #ifndef XNN_NO_U8_OPERATORS
792 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800793 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700794 .mr = 9,
795 .qr = 8,
796 };
797 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
798 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
799 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
800 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700801
802 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700803 #ifndef XNN_NO_X8_OPERATORS
804 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
805 xnn_params.x8.zip = (struct zip_parameters) {
806 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
807 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
808 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
809 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
810 };
811 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700812
813 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700814 #ifndef XNN_NO_F32_OPERATORS
815 if (is_wasm_x86) {
816 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancb801972019-10-23 02:10:33 -0700817 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__psimd_splat,
818 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__psimd_splat,
819 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__psimd_splat,
820 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__psimd_splat,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700821 .mr = 4,
822 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700823 };
824 } else {
825 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancd945c62019-10-25 11:59:50 -0700826 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__psimd,
827 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__psimd,
828 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
829 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700830 .mr = 6,
831 .nr = 8,
Marat Dukhancd945c62019-10-25 11:59:50 -0700832 .log2_sr = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700833 };
834 }
835 xnn_params.f32.gemm2 = (struct gemm_parameters) {
836 .gemm = NULL,
837 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__psimd,
Marat Dukhan466b5232019-10-09 11:22:20 -0700838 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700839 .nr = 2,
840 .log2_kr = 2,
Marat Dukhan466b5232019-10-09 11:22:20 -0700841 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700842 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800843 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700844 .cr = 4,
845 .mr = 4,
Marat Dukhan466b5232019-10-09 11:22:20 -0700846 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700847 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800848 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700849 .cr = 4,
850 .mr = 9,
851 };
852 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -0800853 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700854 .cr = 4,
855 .mr = 25,
856 };
857 xnn_params.f32.avgpool = (struct avgpool_parameters) {
858 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__psimd,
859 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__psimd,
860 .mr = 9,
861 .qr = 8,
862 };
863 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
864 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__psimd,
865 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__psimd,
866 .mr = 9,
867 .qr = 8,
868 };
869 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
870 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__psimd,
871 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__psimd,
872 .mr = 7,
873 };
874 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800875 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700876 .mr = 9,
877 .qr = 8,
878 };
879 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800880 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700881 .mr = 4,
882 };
883 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800884 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700885 .mr = 9,
886 };
887 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800888 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700889 .mr = 9,
890 .qr = 8,
891 };
Marat Dukhan69722492019-11-11 19:55:50 -0800892 xnn_params.f32.bilinear = (struct bilinear_parameters) {
893 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__psimd_c8,
894 .pixel_tile = 1,
895 .channel_tile = 8,
896 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700897 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__psimd;
898 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__psimd;
899 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800900 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__psimd_2x8,
901 .row_tile = 2,
902 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700903 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -0800904 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__psimd_x8;
Marat Dukhanca2733c2019-11-15 23:21:17 -0800905 xnn_params.f32.vmul = (struct vbinop_parameters) {
906 .op_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmul_ukernel__psimd_x8,
907 .opc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
908 .ropc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
909 .element_tile = 8,
910 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700911 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800912 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__psimd_2x,
913 .channel_tile = 4,
914 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700915 };
916 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700917
918 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700919 #ifndef XNN_NO_X32_OPERATORS
920 xnn_params.x32.pad = (struct pad_parameters) {
921 .ukernel = xnn_x32_pad_x2__psimd,
922 .mr = 2,
923 };
924 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
925 xnn_params.x32.zip = (struct zip_parameters) {
926 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__psimd,
927 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__psimd,
928 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__psimd,
929 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__psimd,
930 };
931 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700932
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700933#elif XNN_ARCH_WASM || XNN_ARCH_ASMJS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700934 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
935 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
936 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
937 // of two infinities (must produce NaN per IEEE 754 standard).
938 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
939 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
940
941 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700942 #ifndef XNN_NO_Q8_OPERATORS
943 xnn_params.q8.gemm = (struct gemm_parameters) {
944 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
945 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
946 .mr = 2,
947 .nr = 2,
948 };
949 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
950 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
951 .cr = 1,
952 .mr = 9,
953 };
954 xnn_params.q8.avgpool = (struct avgpool_parameters) {
955 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
956 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
957 .mr = 9,
958 .qr = 8,
959 };
960 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
961 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
962 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
963 .mr = 7,
964 };
965 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
966 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700967
968 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700969 #ifndef XNN_NO_U8_OPERATORS
970 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800971 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700972 .mr = 9,
973 .qr = 8,
974 };
975 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
976 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
977 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
978 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700979
980 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700981 #ifndef XNN_NO_X8_OPERATORS
982 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
983 xnn_params.x8.zip = (struct zip_parameters) {
984 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
985 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
986 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
987 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
988 };
989 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700990
991 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700992 #ifndef XNN_NO_F32_OPERATORS
993 if (is_wasm_x86) {
994 xnn_params.f32.gemm = (struct gemm_parameters) {
995 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_2x4__scalar,
996 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_2x4__scalar,
997 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__scalar,
998 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__scalar,
999 .mr = 2,
1000 .nr = 4,
1001 };
1002 } else {
1003 xnn_params.f32.gemm = (struct gemm_parameters) {
1004 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x4__scalar,
1005 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x4__scalar,
1006 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__scalar,
1007 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__scalar,
1008 .mr = 4,
1009 .nr = 4,
1010 };
1011 }
1012 xnn_params.f32.gemm2 = (struct gemm_parameters) {
1013 .gemm = NULL,
1014 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__scalar,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001015 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001016 .nr = 2,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001017 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001018 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001019 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x4__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001020 .cr = 1,
1021 .mr = 4,
1022 };
1023 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001024 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x9__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001025 .cr = 1,
1026 .mr = 9,
1027 };
1028 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001029 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x25__scalar_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001030 .cr = 1,
1031 .mr = 25,
1032 };
1033 xnn_params.f32.avgpool = (struct avgpool_parameters) {
1034 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__scalar,
1035 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__scalar,
1036 .mr = 9,
1037 .qr = 8,
1038 };
1039 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
1040 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__scalar,
1041 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__scalar,
1042 .mr = 9,
1043 .qr = 8,
1044 };
1045 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
1046 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__scalar,
1047 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__scalar,
1048 .mr = 7,
1049 };
1050 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001051 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001052 .mr = 9,
1053 .qr = 8,
1054 };
1055 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001056 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001057 .mr = 4,
1058 };
1059 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001060 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001061 .mr = 9,
1062 };
1063 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001064 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001065 .mr = 9,
1066 .qr = 8,
1067 };
Marat Dukhan69722492019-11-11 19:55:50 -08001068 xnn_params.f32.bilinear = (struct bilinear_parameters) {
1069 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__scalar_c2,
1070 .pixel_tile = 1,
1071 .channel_tile = 2,
1072 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001073 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__scalar;
1074 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__scalar;
1075 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -08001076 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__scalar_2x4,
1077 .row_tile = 4,
1078 .channel_tile = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001079 };
Marat Dukhanc07cb7f2019-11-14 15:32:05 -08001080 xnn_params.f32.vadd = (xnn_vadd_ukernel_function) xnn_f32_vadd_ukernel__scalar_x4;
Marat Dukhanca2733c2019-11-15 23:21:17 -08001081 xnn_params.f32.vmul = (struct vbinop_parameters) {
1082 .op_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmul_ukernel__scalar_x4,
1083 .opc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__scalar_x4,
1084 .ropc_ukernel = (xnn_vbinop_ukernel_function) xnn_f32_vmulc_ukernel__scalar_x4,
1085 .element_tile = 8,
1086 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001087 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -08001088 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c1__scalar_2x,
1089 .channel_tile = 1,
1090 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001091 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001092 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001093 xnn_params.f32.spmm = (struct spmm_parameters) {
Marat Dukhanbff791e2019-10-24 11:05:37 -07001094 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x1__scalar,
1095 .mr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001096 .nr = 1,
1097 };
Erich Elsenc6afd9b2019-10-24 16:10:53 -07001098 xnn_params.f32.spmm2 = (struct spmm_parameters) {
1099 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x2__scalar,
1100 .mr = 8,
1101 .nr = 2,
1102 };
1103 xnn_params.f32.spmm4 = (struct spmm_parameters) {
1104 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x4__scalar,
1105 .mr = 8,
1106 .nr = 4,
1107 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001108 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
1109 .ukernel_with_symm_padding =
1110 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__scalar_1x1,
1111 .output_channel_tile = 4,
1112 .output_height_tile = 1,
1113 .output_width_tile = 1,
1114 };
1115 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
1116 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__scalar,
1117 .input_width_tile = 1,
1118 .output_width_tile = 1,
1119 .output_height_tile = 1,
1120 };
1121 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
1122 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__scalar,
1123 .input_width_tile = 1,
1124 .output_width_tile = 1,
1125 .output_height_tile = 1,
1126 };
Marat Dukhana99918a2019-11-15 14:40:12 -08001127 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
1128 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__scalar,
1129 .input_width_tile = 1,
1130 .output_width_tile = 1,
1131 .output_height_tile = 1,
1132 };
1133 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
1134 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__scalar,
1135 .input_width_tile = 1,
1136 .output_width_tile = 1,
1137 .output_height_tile = 1,
1138 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001139 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
1140 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__scalar_x1,
1141 .channel_tile = 1,
1142 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001143 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001144 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001145
1146 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001147 #ifndef XNN_NO_X32_OPERATORS
1148 xnn_params.x32.pad = (struct pad_parameters) {
1149 .ukernel = xnn_x32_pad_x2__scalar,
1150 .mr = 2,
1151 };
1152 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__scalar;
1153 xnn_params.x32.zip = (struct zip_parameters) {
1154 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__scalar,
1155 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__scalar,
1156 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__scalar,
1157 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__scalar,
1158 };
1159 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001160
1161#else
1162 #error "Unsupported architecture"
1163#endif
1164 xnn_params.initialized = true;
1165}
1166
Marat Dukhan04f03be2019-11-19 12:36:47 -08001167enum xnn_status xnn_initialize(const struct xnn_allocator* allocator) {
Marat Dukhand343c222019-10-07 09:22:14 -07001168 #ifndef __EMSCRIPTEN__
1169 if (!cpuinfo_initialize()) {
1170 return xnn_status_out_of_memory;
1171 }
1172 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001173 pthread_once(&init_guard, &init);
1174 if (xnn_params.initialized) {
Marat Dukhan04f03be2019-11-19 12:36:47 -08001175 if (allocator != NULL) {
1176 memcpy(&xnn_params.allocator, allocator, sizeof(struct xnn_allocator));
1177 } else {
1178 xnn_params.allocator.allocate = &xnn_allocate;
1179 xnn_params.allocator.reallocate = &xnn_reallocate;
1180 xnn_params.allocator.deallocate = &xnn_deallocate;
1181 xnn_params.allocator.aligned_allocate = &xnn_aligned_allocate;
1182 xnn_params.allocator.aligned_deallocate = &xnn_aligned_deallocate;
1183 }
XNNPACK Teamb455b122019-09-27 18:10:33 -07001184 return xnn_status_success;
1185 } else {
1186 return xnn_status_unsupported_hardware;
1187 }
1188}
1189
1190enum xnn_status xnn_deinitialize(void) {
Marat Dukhand343c222019-10-07 09:22:14 -07001191 #ifndef __EMSCRIPTEN__
1192 cpuinfo_deinitialize();
1193 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001194 return xnn_status_success;
1195}