Frank Barchard | 1a95305 | 2020-11-16 18:44:58 -0800 | [diff] [blame] | 1 | # Copyright 2020 Google LLC |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2 | # |
| 3 | # This source code is licensed under the BSD-style license found in the |
| 4 | # LICENSE file in the root directory of this source tree. |
| 5 | # |
| 6 | # Description: |
| 7 | # XNNPACK - optimized floating-point neural network operators library |
| 8 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9 | load(":build_defs.bzl", "xnnpack_aggregate_library", "xnnpack_benchmark", "xnnpack_binary", "xnnpack_cc_library", "xnnpack_gcc_std_copts", "xnnpack_min_size_copts", "xnnpack_msvc_std_copts", "xnnpack_optional_armcl_copts", "xnnpack_optional_armcl_deps", "xnnpack_optional_dnnl_copts", "xnnpack_optional_dnnl_deps", "xnnpack_optional_gemmlowp_copts", "xnnpack_optional_gemmlowp_deps", "xnnpack_optional_ruy_copts", "xnnpack_optional_ruy_deps", "xnnpack_optional_tflite_copts", "xnnpack_optional_tflite_deps", "xnnpack_std_cxxopts", "xnnpack_unit_test", "xnnpack_visibility") |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 10 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11 | licenses(["notice"]) |
| 12 | |
| 13 | exports_files(["LICENSE"]) |
| 14 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 15 | OPERATOR_BENCHMARK_DEPS = [ |
| 16 | ":XNNPACK", |
| 17 | ":bench_utils", |
| 18 | "@cpuinfo", |
Frank Barchard | 0c84973 | 2020-06-12 13:31:32 -0700 | [diff] [blame] | 19 | "@FP16", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 20 | "@pthreadpool", |
| 21 | ] |
| 22 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 23 | MICROKERNEL_BENCHMARK_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 24 | ":bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 25 | ":bench_utils", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 26 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 27 | "@cpuinfo", |
| 28 | "@FP16", |
| 29 | "@pthreadpool", |
| 30 | ] |
| 31 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 32 | ACCURACY_EVAL_DEPS = [ |
| 33 | ":XNNPACK", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 34 | ":bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 35 | "@FP16", |
| 36 | "@pthreadpool", |
| 37 | ] |
| 38 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 39 | MICROKERNEL_TEST_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 40 | ":test_microkernels", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 41 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 42 | "@cpuinfo", |
| 43 | "@FP16", |
| 44 | "@pthreadpool", |
| 45 | ] |
| 46 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 47 | OPERATOR_TEST_DEPS = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 48 | ":XNNPACK_test_mode", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 49 | "@pthreadpool", |
| 50 | "@FP16", |
| 51 | ] |
| 52 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 53 | OPERATOR_SRCS = [ |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 54 | "src/operators/argmax-pooling-nhwc.c", |
| 55 | "src/operators/average-pooling-nhwc.c", |
| 56 | "src/operators/binary-elementwise-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 57 | "src/operators/channel-shuffle-nc.c", |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 58 | "src/operators/constant-pad-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 59 | "src/operators/convolution-nchw.c", |
| 60 | "src/operators/convolution-nhwc.c", |
| 61 | "src/operators/deconvolution-nhwc.c", |
Marat Dukhan | 13b68f2 | 2020-11-12 11:55:19 -0800 | [diff] [blame] | 62 | "src/operators/depth-to-space-nchw2nhwc.c", |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 63 | "src/operators/depth-to-space-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 64 | "src/operators/fully-connected-nc.c", |
| 65 | "src/operators/global-average-pooling-ncw.c", |
| 66 | "src/operators/global-average-pooling-nwc.c", |
Marat Dukhan | f6c991e | 2021-09-09 01:10:40 -0700 | [diff] [blame] | 67 | "src/operators/lut-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 68 | "src/operators/max-pooling-nhwc.c", |
| 69 | "src/operators/prelu-nc.c", |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 70 | "src/operators/resize-bilinear-nchw.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 71 | "src/operators/resize-bilinear-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 72 | "src/operators/softmax-nc.c", |
Marat Dukhan | c3065f5 | 2020-06-04 13:33:32 -0700 | [diff] [blame] | 73 | "src/operators/unary-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 74 | "src/operators/unpooling-nhwc.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 75 | ] |
| 76 | |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 77 | SUBGRAPH_SRCS = [ |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 78 | "src/subgraph/abs.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 79 | "src/subgraph/add2.c", |
| 80 | "src/subgraph/argmax-pooling-2d.c", |
| 81 | "src/subgraph/average-pooling-2d.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 82 | "src/subgraph/bankers-rounding.c", |
| 83 | "src/subgraph/ceiling.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 84 | "src/subgraph/clamp.c", |
| 85 | "src/subgraph/convolution-2d.c", |
| 86 | "src/subgraph/deconvolution-2d.c", |
Artsiom Ablavatski | bbe8506 | 2020-11-05 14:07:37 -0800 | [diff] [blame] | 87 | "src/subgraph/depth-to-space.c", |
Frank Barchard | 9cef5ea | 2020-11-18 14:52:08 -0800 | [diff] [blame] | 88 | "src/subgraph/depthwise-convolution-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 89 | "src/subgraph/divide.c", |
Marat Dukhan | a160020 | 2020-12-01 22:17:16 -0800 | [diff] [blame] | 90 | "src/subgraph/elu.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 91 | "src/subgraph/floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 92 | "src/subgraph/fully-connected.c", |
Marat Dukhan | a059b7d | 2020-06-11 11:41:27 -0700 | [diff] [blame] | 93 | "src/subgraph/global-average-pooling-2d.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 94 | "src/subgraph/hardswish.c", |
Marat Dukhan | 5bbebac | 2020-06-10 19:42:15 -0700 | [diff] [blame] | 95 | "src/subgraph/leaky-relu.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 96 | "src/subgraph/max-pooling-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 97 | "src/subgraph/maximum2.c", |
| 98 | "src/subgraph/minimum2.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 99 | "src/subgraph/multiply2.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 100 | "src/subgraph/negate.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 101 | "src/subgraph/prelu.c", |
| 102 | "src/subgraph/sigmoid.c", |
| 103 | "src/subgraph/softmax.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 104 | "src/subgraph/square-root.c", |
| 105 | "src/subgraph/square.c", |
| 106 | "src/subgraph/squared-difference.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 107 | "src/subgraph/static-constant-pad.c", |
Marat Dukhan | d27202d | 2020-07-09 23:43:40 -0700 | [diff] [blame] | 108 | "src/subgraph/static-reshape.c", |
Marat Dukhan | aff24e2 | 2020-07-23 01:43:58 -0700 | [diff] [blame] | 109 | "src/subgraph/static-resize-bilinear-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 110 | "src/subgraph/subtract.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 111 | "src/subgraph/unpooling-2d.c", |
| 112 | ] |
| 113 | |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 114 | TABLE_SRCS = [ |
| 115 | "src/tables/exp2-k-over-64.c", |
| 116 | "src/tables/exp2-k-over-2048.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 117 | "src/tables/exp2minus-k-over-4.c", |
| 118 | "src/tables/exp2minus-k-over-8.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 119 | "src/tables/exp2minus-k-over-16.c", |
Marat Dukhan | 1f256fc | 2020-09-24 21:27:14 -0700 | [diff] [blame] | 120 | "src/tables/exp2minus-k-over-64.c", |
| 121 | "src/tables/exp2minus-k-over-2048.c", |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 122 | ] |
| 123 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 124 | PROD_SCALAR_MICROKERNEL_SRCS = [ |
| 125 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 126 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 127 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 128 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 129 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 130 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 131 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 132 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
| 133 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
| 134 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 135 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 136 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 137 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 138 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 139 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
| 140 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 141 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 142 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
| 143 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
| 144 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 145 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 146 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 147 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 148 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 149 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 150 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 151 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 152 | "src/f32-gemm/gen/1x4-scalar.c", |
| 153 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 154 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 155 | "src/f32-gemm/gen/2x4-scalar.c", |
| 156 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 157 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 158 | "src/f32-gemm/gen/4x2-scalar.c", |
| 159 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 160 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 161 | "src/f32-gemm/gen/4x4-scalar.c", |
| 162 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 163 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 164 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
| 165 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 166 | "src/f32-igemm/gen/1x4-scalar.c", |
| 167 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
| 168 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 169 | "src/f32-igemm/gen/2x4-scalar.c", |
| 170 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
| 171 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 172 | "src/f32-igemm/gen/4x2-scalar.c", |
| 173 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
| 174 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 175 | "src/f32-igemm/gen/4x4-scalar.c", |
| 176 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 177 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 178 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 179 | "src/f32-prelu/gen/scalar-2x4.c", |
| 180 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc2.c", |
| 181 | "src/f32-rmax/scalar.c", |
| 182 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 183 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 184 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 185 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 186 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 187 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 188 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
| 189 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 190 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
| 191 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 192 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 193 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 194 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 195 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 196 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
| 197 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 198 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
| 199 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 200 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 201 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 202 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 203 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 204 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 205 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 206 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 207 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 208 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 209 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 210 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
| 211 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 212 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
| 213 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 214 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 215 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 216 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 217 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 218 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
| 219 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x2.c", |
| 220 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 221 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 222 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 223 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
| 224 | "src/params-init.c", |
| 225 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 226 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 227 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 228 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 229 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 230 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 231 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 232 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 233 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 234 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 235 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 236 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 237 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 238 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 239 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 240 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 241 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 242 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
| 243 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 244 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 245 | "src/qs8-gemm/gen/1x4-minmax-rndnu-scalar.c", |
| 246 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 247 | "src/qs8-gemm/gen/3x4-minmax-rndnu-scalar.c", |
| 248 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 249 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 250 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 251 | "src/qs8-igemm/gen/1x4-minmax-rndnu-scalar.c", |
| 252 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 253 | "src/qs8-igemm/gen/3x4-minmax-rndnu-scalar.c", |
| 254 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 255 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 256 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 257 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 258 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 259 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 260 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 261 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 262 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 263 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 264 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 265 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 266 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 267 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 268 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
| 269 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 270 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 271 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 272 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 273 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 274 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 275 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 276 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 277 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 278 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 279 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 280 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 281 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 282 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 283 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 284 | "src/s8-vclamp/scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 285 | "src/u8-lut32norm/scalar.c", |
| 286 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 287 | "src/u8-rmax/scalar.c", |
| 288 | "src/u8-vclamp/scalar-x4.c", |
Marat Dukhan | d67539d | 2021-09-08 23:06:03 -0700 | [diff] [blame] | 289 | "src/x8-lut/gen/lut-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 290 | "src/x8-zip/x2-scalar.c", |
| 291 | "src/x8-zip/x3-scalar.c", |
| 292 | "src/x8-zip/x4-scalar.c", |
| 293 | "src/x8-zip/xm-scalar.c", |
| 294 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 295 | "src/x32-packx/x2-scalar.c", |
| 296 | "src/x32-packx/x3-scalar.c", |
| 297 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 298 | "src/x32-unpool/scalar.c", |
| 299 | "src/x32-zip/x2-scalar.c", |
| 300 | "src/x32-zip/x3-scalar.c", |
| 301 | "src/x32-zip/x4-scalar.c", |
| 302 | "src/x32-zip/xm-scalar.c", |
| 303 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 304 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 305 | "src/xx-pad/scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 306 | ] |
| 307 | |
| 308 | ALL_SCALAR_MICROKERNEL_SRCS = [ |
Marat Dukhan | e2c0001 | 2021-10-17 22:02:35 -0700 | [diff] [blame^] | 309 | "src/f16-f32-vcvt/gen/vcvt-scalar-float-x1.c", |
| 310 | "src/f16-f32-vcvt/gen/vcvt-scalar-float-x2.c", |
| 311 | "src/f16-f32-vcvt/gen/vcvt-scalar-float-x3.c", |
| 312 | "src/f16-f32-vcvt/gen/vcvt-scalar-float-x4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 313 | "src/f32-argmaxpool/4x-scalar-c1.c", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 314 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 315 | "src/f32-argmaxpool/9x-scalar-c1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 316 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 317 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 318 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 319 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 320 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 321 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 322 | "src/f32-dwconv/gen/up1x4-minmax-scalar.c", |
| 323 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 324 | "src/f32-dwconv/gen/up1x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 325 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 326 | "src/f32-dwconv/gen/up1x9-minmax-scalar.c", |
| 327 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 328 | "src/f32-dwconv/gen/up1x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 329 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 330 | "src/f32-dwconv/gen/up1x25-minmax-scalar.c", |
| 331 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 332 | "src/f32-dwconv/gen/up1x25-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 333 | "src/f32-dwconv/gen/up2x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 334 | "src/f32-dwconv/gen/up2x4-minmax-scalar.c", |
| 335 | "src/f32-dwconv/gen/up2x4-scalar-acc2.c", |
| 336 | "src/f32-dwconv/gen/up2x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 337 | "src/f32-dwconv/gen/up2x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 338 | "src/f32-dwconv/gen/up2x9-minmax-scalar.c", |
| 339 | "src/f32-dwconv/gen/up2x9-scalar-acc2.c", |
| 340 | "src/f32-dwconv/gen/up2x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 341 | "src/f32-dwconv/gen/up2x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 342 | "src/f32-dwconv/gen/up2x25-minmax-scalar.c", |
| 343 | "src/f32-dwconv/gen/up2x25-scalar-acc2.c", |
| 344 | "src/f32-dwconv/gen/up2x25-scalar.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 345 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc2.c", |
| 346 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc3.c", |
| 347 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc4.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 348 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 349 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 350 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1.c", |
| 351 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-3x1.c", |
| 352 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 353 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-5x1.c", |
| 354 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-6x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 355 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 356 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc3.c", |
| 357 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 358 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 359 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 360 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1.c", |
| 361 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-3x1.c", |
| 362 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-4x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 363 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc2.c", |
| 364 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc3.c", |
| 365 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc4.c", |
| 366 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 367 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 368 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 369 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 370 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 371 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 372 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1.c", |
Marat Dukhan | 29c0c33 | 2020-10-28 22:11:00 -0700 | [diff] [blame] | 373 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc2.c", |
| 374 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc3.c", |
| 375 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc4.c", |
| 376 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 377 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1.c", |
| 378 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 379 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc3.c", |
| 380 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1.c", |
| 381 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1-acc2.c", |
| 382 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 383 | "src/f32-gavgpool-cw/scalar-x1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 384 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 385 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 386 | "src/f32-gemm/gen-inc/1x4inc-minmax-scalar.c", |
| 387 | "src/f32-gemm/gen-inc/2x4inc-minmax-scalar.c", |
| 388 | "src/f32-gemm/gen-inc/4x4inc-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 389 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 390 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 391 | "src/f32-gemm/gen/1x4-scalar.c", |
| 392 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 393 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 394 | "src/f32-gemm/gen/2x4-scalar.c", |
| 395 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 396 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 397 | "src/f32-gemm/gen/4x2-scalar.c", |
| 398 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 399 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 400 | "src/f32-gemm/gen/4x4-scalar.c", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 401 | "src/f32-ibilinear-chw/gen/scalar-p1.c", |
| 402 | "src/f32-ibilinear-chw/gen/scalar-p2.c", |
| 403 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 404 | "src/f32-ibilinear/gen/scalar-c1.c", |
| 405 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 406 | "src/f32-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 407 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 408 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 409 | "src/f32-igemm/gen/1x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 410 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 411 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 412 | "src/f32-igemm/gen/2x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 413 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 414 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 415 | "src/f32-igemm/gen/4x2-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 416 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 417 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 418 | "src/f32-igemm/gen/4x4-scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 419 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 420 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 421 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 422 | "src/f32-ppmm/gen/2x4-minmax-scalar.c", |
| 423 | "src/f32-ppmm/gen/3x3-minmax-scalar.c", |
| 424 | "src/f32-ppmm/gen/4x2-minmax-scalar.c", |
| 425 | "src/f32-ppmm/gen/4x4-minmax-scalar.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 426 | "src/f32-prelu/gen/scalar-2x1.c", |
| 427 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 428 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x1.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 429 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x2-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 430 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x2.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 431 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4-acc2.c", |
| 432 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 433 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 434 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x1.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 435 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x2-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 436 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x2.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 437 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc2.c", |
| 438 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 439 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 440 | "src/f32-rmax/scalar.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 441 | "src/f32-spmm/gen/1x1-minmax-scalar-pipelined.c", |
| 442 | "src/f32-spmm/gen/1x1-minmax-scalar.c", |
| 443 | "src/f32-spmm/gen/2x1-minmax-scalar-pipelined.c", |
| 444 | "src/f32-spmm/gen/2x1-minmax-scalar.c", |
| 445 | "src/f32-spmm/gen/4x1-minmax-scalar-pipelined.c", |
| 446 | "src/f32-spmm/gen/4x1-minmax-scalar.c", |
| 447 | "src/f32-spmm/gen/8x1-minmax-scalar-pipelined.c", |
| 448 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 449 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 450 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 451 | "src/f32-vbinary/gen/vadd-minmax-scalar-x1.c", |
| 452 | "src/f32-vbinary/gen/vadd-minmax-scalar-x2.c", |
| 453 | "src/f32-vbinary/gen/vadd-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 454 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 455 | "src/f32-vbinary/gen/vadd-relu-scalar-x1.c", |
| 456 | "src/f32-vbinary/gen/vadd-relu-scalar-x2.c", |
| 457 | "src/f32-vbinary/gen/vadd-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 458 | "src/f32-vbinary/gen/vadd-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 459 | "src/f32-vbinary/gen/vadd-scalar-x1.c", |
| 460 | "src/f32-vbinary/gen/vadd-scalar-x2.c", |
| 461 | "src/f32-vbinary/gen/vadd-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 462 | "src/f32-vbinary/gen/vadd-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 463 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x1.c", |
| 464 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x2.c", |
| 465 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 466 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 467 | "src/f32-vbinary/gen/vaddc-relu-scalar-x1.c", |
| 468 | "src/f32-vbinary/gen/vaddc-relu-scalar-x2.c", |
| 469 | "src/f32-vbinary/gen/vaddc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 470 | "src/f32-vbinary/gen/vaddc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 471 | "src/f32-vbinary/gen/vaddc-scalar-x1.c", |
| 472 | "src/f32-vbinary/gen/vaddc-scalar-x2.c", |
| 473 | "src/f32-vbinary/gen/vaddc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 474 | "src/f32-vbinary/gen/vaddc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 475 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x1.c", |
| 476 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 477 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 478 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 479 | "src/f32-vbinary/gen/vdiv-relu-scalar-x1.c", |
| 480 | "src/f32-vbinary/gen/vdiv-relu-scalar-x2.c", |
| 481 | "src/f32-vbinary/gen/vdiv-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 482 | "src/f32-vbinary/gen/vdiv-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 483 | "src/f32-vbinary/gen/vdiv-scalar-x1.c", |
| 484 | "src/f32-vbinary/gen/vdiv-scalar-x2.c", |
| 485 | "src/f32-vbinary/gen/vdiv-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 486 | "src/f32-vbinary/gen/vdiv-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 487 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x1.c", |
| 488 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 489 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 490 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 491 | "src/f32-vbinary/gen/vdivc-relu-scalar-x1.c", |
| 492 | "src/f32-vbinary/gen/vdivc-relu-scalar-x2.c", |
| 493 | "src/f32-vbinary/gen/vdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 494 | "src/f32-vbinary/gen/vdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 495 | "src/f32-vbinary/gen/vdivc-scalar-x1.c", |
| 496 | "src/f32-vbinary/gen/vdivc-scalar-x2.c", |
| 497 | "src/f32-vbinary/gen/vdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 498 | "src/f32-vbinary/gen/vdivc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 499 | "src/f32-vbinary/gen/vmax-scalar-x1.c", |
| 500 | "src/f32-vbinary/gen/vmax-scalar-x2.c", |
| 501 | "src/f32-vbinary/gen/vmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 502 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 503 | "src/f32-vbinary/gen/vmaxc-scalar-x1.c", |
| 504 | "src/f32-vbinary/gen/vmaxc-scalar-x2.c", |
| 505 | "src/f32-vbinary/gen/vmaxc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 506 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 507 | "src/f32-vbinary/gen/vmin-scalar-x1.c", |
| 508 | "src/f32-vbinary/gen/vmin-scalar-x2.c", |
| 509 | "src/f32-vbinary/gen/vmin-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 510 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 511 | "src/f32-vbinary/gen/vminc-scalar-x1.c", |
| 512 | "src/f32-vbinary/gen/vminc-scalar-x2.c", |
| 513 | "src/f32-vbinary/gen/vminc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 514 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 515 | "src/f32-vbinary/gen/vmul-minmax-scalar-x1.c", |
| 516 | "src/f32-vbinary/gen/vmul-minmax-scalar-x2.c", |
| 517 | "src/f32-vbinary/gen/vmul-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 518 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 519 | "src/f32-vbinary/gen/vmul-relu-scalar-x1.c", |
| 520 | "src/f32-vbinary/gen/vmul-relu-scalar-x2.c", |
| 521 | "src/f32-vbinary/gen/vmul-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 522 | "src/f32-vbinary/gen/vmul-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 523 | "src/f32-vbinary/gen/vmul-scalar-x1.c", |
| 524 | "src/f32-vbinary/gen/vmul-scalar-x2.c", |
| 525 | "src/f32-vbinary/gen/vmul-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 526 | "src/f32-vbinary/gen/vmul-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 527 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x1.c", |
| 528 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x2.c", |
| 529 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 530 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 531 | "src/f32-vbinary/gen/vmulc-relu-scalar-x1.c", |
| 532 | "src/f32-vbinary/gen/vmulc-relu-scalar-x2.c", |
| 533 | "src/f32-vbinary/gen/vmulc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 534 | "src/f32-vbinary/gen/vmulc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 535 | "src/f32-vbinary/gen/vmulc-scalar-x1.c", |
| 536 | "src/f32-vbinary/gen/vmulc-scalar-x2.c", |
| 537 | "src/f32-vbinary/gen/vmulc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 538 | "src/f32-vbinary/gen/vmulc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 539 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x1.c", |
| 540 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 541 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 542 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 543 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x1.c", |
| 544 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x2.c", |
| 545 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 546 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 547 | "src/f32-vbinary/gen/vrdivc-scalar-x1.c", |
| 548 | "src/f32-vbinary/gen/vrdivc-scalar-x2.c", |
| 549 | "src/f32-vbinary/gen/vrdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 550 | "src/f32-vbinary/gen/vrdivc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 551 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x1.c", |
| 552 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x2.c", |
| 553 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 554 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 555 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x1.c", |
| 556 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x2.c", |
| 557 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 558 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 559 | "src/f32-vbinary/gen/vrsubc-scalar-x1.c", |
| 560 | "src/f32-vbinary/gen/vrsubc-scalar-x2.c", |
| 561 | "src/f32-vbinary/gen/vrsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 562 | "src/f32-vbinary/gen/vrsubc-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 563 | "src/f32-vbinary/gen/vsqrdiff-scalar-x1.c", |
| 564 | "src/f32-vbinary/gen/vsqrdiff-scalar-x2.c", |
| 565 | "src/f32-vbinary/gen/vsqrdiff-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 566 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 567 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x1.c", |
| 568 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x2.c", |
| 569 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 570 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 571 | "src/f32-vbinary/gen/vsub-minmax-scalar-x1.c", |
| 572 | "src/f32-vbinary/gen/vsub-minmax-scalar-x2.c", |
| 573 | "src/f32-vbinary/gen/vsub-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 574 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 575 | "src/f32-vbinary/gen/vsub-relu-scalar-x1.c", |
| 576 | "src/f32-vbinary/gen/vsub-relu-scalar-x2.c", |
| 577 | "src/f32-vbinary/gen/vsub-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 578 | "src/f32-vbinary/gen/vsub-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 579 | "src/f32-vbinary/gen/vsub-scalar-x1.c", |
| 580 | "src/f32-vbinary/gen/vsub-scalar-x2.c", |
| 581 | "src/f32-vbinary/gen/vsub-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 582 | "src/f32-vbinary/gen/vsub-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 583 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x1.c", |
| 584 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x2.c", |
| 585 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 586 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 587 | "src/f32-vbinary/gen/vsubc-relu-scalar-x1.c", |
| 588 | "src/f32-vbinary/gen/vsubc-relu-scalar-x2.c", |
| 589 | "src/f32-vbinary/gen/vsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 590 | "src/f32-vbinary/gen/vsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 591 | "src/f32-vbinary/gen/vsubc-scalar-x1.c", |
| 592 | "src/f32-vbinary/gen/vsubc-scalar-x2.c", |
| 593 | "src/f32-vbinary/gen/vsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 594 | "src/f32-vbinary/gen/vsubc-scalar-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 595 | "src/f32-vclamp/gen/vclamp-scalar-x1.c", |
| 596 | "src/f32-vclamp/gen/vclamp-scalar-x2.c", |
| 597 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 598 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x1.c", |
| 599 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 600 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x3.c", |
| 601 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 602 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x5.c", |
| 603 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x6.c", |
| 604 | "src/f32-velu/gen/velu-scalar-rr2-p6-x1.c", |
| 605 | "src/f32-velu/gen/velu-scalar-rr2-p6-x2.c", |
| 606 | "src/f32-velu/gen/velu-scalar-rr2-p6-x3.c", |
| 607 | "src/f32-velu/gen/velu-scalar-rr2-p6-x4.c", |
| 608 | "src/f32-velu/gen/velu-scalar-rr2-p6-x5.c", |
| 609 | "src/f32-velu/gen/velu-scalar-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 610 | "src/f32-vhswish/gen/vhswish-scalar-x1.c", |
| 611 | "src/f32-vhswish/gen/vhswish-scalar-x2.c", |
| 612 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 613 | "src/f32-vlrelu/gen/vlrelu-scalar-x1.c", |
| 614 | "src/f32-vlrelu/gen/vlrelu-scalar-x2.c", |
| 615 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 616 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 617 | "src/f32-vmulcaddc/gen/c2-minmax-scalar-2x.c", |
| 618 | "src/f32-vmulcaddc/gen/c4-minmax-scalar-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 619 | "src/f32-vrelu/gen/vrelu-scalar-x1.c", |
| 620 | "src/f32-vrelu/gen/vrelu-scalar-x2.c", |
| 621 | "src/f32-vrelu/gen/vrelu-scalar-x4.c", |
| 622 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 623 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 624 | "src/f32-vrnd/gen/vrndd-scalar-libm-x2.c", |
| 625 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 626 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 627 | "src/f32-vrnd/gen/vrndne-scalar-libm-x2.c", |
| 628 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 629 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 630 | "src/f32-vrnd/gen/vrndu-scalar-libm-x2.c", |
| 631 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 632 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 633 | "src/f32-vrnd/gen/vrndz-scalar-libm-x2.c", |
| 634 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 635 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x1.c", |
| 636 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x2.c", |
| 637 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x4.c", |
| 638 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x1.c", |
| 639 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x2.c", |
| 640 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x4.c", |
| 641 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x1.c", |
| 642 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x2.c", |
| 643 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x4.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 644 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 645 | "src/f32-vsqrt/gen/scalar-sqrt-x2.c", |
| 646 | "src/f32-vsqrt/gen/scalar-sqrt-x4.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 647 | "src/f32-vunary/gen/vabs-scalar-x1.c", |
| 648 | "src/f32-vunary/gen/vabs-scalar-x2.c", |
| 649 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 650 | "src/f32-vunary/gen/vneg-scalar-x1.c", |
| 651 | "src/f32-vunary/gen/vneg-scalar-x2.c", |
| 652 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 653 | "src/f32-vunary/gen/vsqr-scalar-x1.c", |
| 654 | "src/f32-vunary/gen/vsqr-scalar-x2.c", |
| 655 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 656 | "src/math/expm1minus-scalar-rr2-lut4-p4.c", |
| 657 | "src/math/expm1minus-scalar-rr2-lut8-p3.c", |
| 658 | "src/math/expm1minus-scalar-rr2-lut8-p4.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 659 | "src/math/expm1minus-scalar-rr2-lut16-p3.c", |
| 660 | "src/math/expm1minus-scalar-rr2-lut16-p4.c", |
| 661 | "src/math/expm1minus-scalar-rr2-p5.c", |
| 662 | "src/math/expm1minus-scalar-rr2-p6.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 663 | "src/math/expminus-scalar-rr2-lut64-p2.c", |
| 664 | "src/math/expminus-scalar-rr2-lut2048-p1.c", |
| 665 | "src/math/expminus-scalar-rr2-p5.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 666 | "src/math/roundd-scalar-addsub.c", |
| 667 | "src/math/roundd-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 668 | "src/math/roundd-scalar-floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 669 | "src/math/roundne-scalar-addsub.c", |
| 670 | "src/math/roundne-scalar-nearbyint.c", |
| 671 | "src/math/roundne-scalar-rint.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 672 | "src/math/roundu-scalar-addsub.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 673 | "src/math/roundu-scalar-ceil.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 674 | "src/math/roundu-scalar-cvt.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 675 | "src/math/roundz-scalar-addsub.c", |
| 676 | "src/math/roundz-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 677 | "src/math/roundz-scalar-trunc.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 678 | "src/math/sigmoid-scalar-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 679 | "src/math/sigmoid-scalar-rr2-lut2048-p1-div.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 680 | "src/math/sigmoid-scalar-rr2-p5-div.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 681 | "src/params-init.c", |
Marat Dukhan | 5754706 | 2021-06-30 16:53:29 -0700 | [diff] [blame] | 682 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 683 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 684 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 685 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 686 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 687 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 688 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 689 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 690 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 691 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 692 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 693 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d602154 | 2021-06-30 09:04:20 -0700 | [diff] [blame] | 694 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 695 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 696 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 697 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 698 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 699 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 700 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 701 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 702 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 703 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 704 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 705 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 706 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 707 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 708 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 709 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 710 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 711 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 712 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 713 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 714 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 715 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 716 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 717 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 718 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 719 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 720 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 721 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 722 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 723 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 724 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 725 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 726 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 727 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 728 | "src/qs8-dwconv/gen/up1x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 729 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 730 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 731 | "src/qs8-dwconv/gen/up1x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 732 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 733 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 734 | "src/qs8-dwconv/gen/up2x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 735 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 736 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 737 | "src/qs8-dwconv/gen/up2x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 738 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 739 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 740 | "src/qs8-dwconv/gen/up4x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 741 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 742 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
| 743 | "src/qs8-dwconv/gen/up4x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 047b620 | 2021-05-11 20:32:25 -0700 | [diff] [blame] | 744 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 745 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c2.c", |
| 746 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 747 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 748 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c2.c", |
| 749 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 750 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 751 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 752 | "src/qs8-gemm/gen/1x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 753 | "src/qs8-gemm/gen/1x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 754 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 755 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 756 | "src/qs8-gemm/gen/1x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 757 | "src/qs8-gemm/gen/1x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 758 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 759 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 760 | "src/qs8-gemm/gen/2x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 761 | "src/qs8-gemm/gen/2x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 762 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 763 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 764 | "src/qs8-gemm/gen/2x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 765 | "src/qs8-gemm/gen/2x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 766 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 767 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 768 | "src/qs8-gemm/gen/3x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 769 | "src/qs8-gemm/gen/3x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 770 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 771 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 772 | "src/qs8-gemm/gen/3x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 773 | "src/qs8-gemm/gen/3x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 774 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 775 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 776 | "src/qs8-gemm/gen/4x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 777 | "src/qs8-gemm/gen/4x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 778 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 779 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 780 | "src/qs8-gemm/gen/4x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 781 | "src/qs8-gemm/gen/4x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 782 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 783 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 784 | "src/qs8-igemm/gen/1x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 785 | "src/qs8-igemm/gen/1x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 786 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 787 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 788 | "src/qs8-igemm/gen/1x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 789 | "src/qs8-igemm/gen/1x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 790 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 791 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 792 | "src/qs8-igemm/gen/2x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 793 | "src/qs8-igemm/gen/2x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 794 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 795 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 796 | "src/qs8-igemm/gen/2x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 797 | "src/qs8-igemm/gen/2x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 798 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 799 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 800 | "src/qs8-igemm/gen/3x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 801 | "src/qs8-igemm/gen/3x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 802 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 803 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 804 | "src/qs8-igemm/gen/3x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 805 | "src/qs8-igemm/gen/3x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 806 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 807 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 808 | "src/qs8-igemm/gen/4x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 809 | "src/qs8-igemm/gen/4x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 810 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 811 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 812 | "src/qs8-igemm/gen/4x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 813 | "src/qs8-igemm/gen/4x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 814 | "src/qs8-requantization/fp32-scalar-lrintf.c", |
| 815 | "src/qs8-requantization/fp32-scalar-magic.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 816 | "src/qs8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 817 | "src/qs8-requantization/rndna-scalar-signed64.c", |
| 818 | "src/qs8-requantization/rndna-scalar-unsigned32.c", |
| 819 | "src/qs8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 062bee3 | 2021-05-27 20:31:07 -0700 | [diff] [blame] | 820 | "src/qs8-requantization/rndnu-scalar.c", |
Marat Dukhan | d481c28 | 2021-05-11 23:48:31 -0700 | [diff] [blame] | 821 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
| 822 | "src/qs8-vadd/gen/minmax-scalar-x2.c", |
| 823 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 824 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
| 825 | "src/qs8-vaddc/gen/minmax-scalar-x2.c", |
| 826 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 827 | "src/qs8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 828 | "src/qs8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 829 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 830 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 831 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 832 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 833 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 834 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1f71428 | 2021-07-15 15:41:32 -0700 | [diff] [blame] | 835 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 836 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 837 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 838 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 839 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 840 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 841 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 842 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 843 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 844 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 845 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 846 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 847 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 848 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
Marat Dukhan | 927d474 | 2021-07-15 13:42:49 -0700 | [diff] [blame] | 849 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 850 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 851 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 852 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 853 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 854 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 855 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 856 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 857 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 858 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 859 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 860 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 861 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 862 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 863 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 864 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 927d474 | 2021-07-15 13:42:49 -0700 | [diff] [blame] | 865 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 866 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 867 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 868 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 869 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 870 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 871 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 872 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 873 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 874 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 875 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 876 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 877 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 878 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 879 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 880 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 881 | "src/qu8-requantization/fp32-scalar-lrintf.c", |
| 882 | "src/qu8-requantization/fp32-scalar-magic.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 883 | "src/qu8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 884 | "src/qu8-requantization/rndna-scalar-signed64.c", |
| 885 | "src/qu8-requantization/rndna-scalar-unsigned32.c", |
| 886 | "src/qu8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 887 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 888 | "src/qu8-vadd/gen/minmax-scalar-x2.c", |
| 889 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 890 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 891 | "src/qu8-vaddc/gen/minmax-scalar-x2.c", |
| 892 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 893 | "src/qu8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 894 | "src/qu8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 895 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 896 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 897 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 898 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 899 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 900 | "src/s8-vclamp/scalar-x4.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 901 | "src/u8-lut32norm/scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 902 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 903 | "src/u8-rmax/scalar.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 904 | "src/u8-vclamp/scalar-x4.c", |
Marat Dukhan | d67539d | 2021-09-08 23:06:03 -0700 | [diff] [blame] | 905 | "src/x8-lut/gen/lut-scalar-x1.c", |
| 906 | "src/x8-lut/gen/lut-scalar-x2.c", |
| 907 | "src/x8-lut/gen/lut-scalar-x4.c", |
| 908 | "src/x8-lut/gen/lut-scalar-x8.c", |
| 909 | "src/x8-lut/gen/lut-scalar-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 910 | "src/x8-zip/x2-scalar.c", |
| 911 | "src/x8-zip/x3-scalar.c", |
| 912 | "src/x8-zip/x4-scalar.c", |
| 913 | "src/x8-zip/xm-scalar.c", |
Marat Dukhan | ad71b9a | 2020-11-20 00:01:51 -0800 | [diff] [blame] | 914 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 915 | "src/x32-packx/x2-scalar.c", |
| 916 | "src/x32-packx/x3-scalar.c", |
| 917 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 918 | "src/x32-unpool/scalar.c", |
| 919 | "src/x32-zip/x2-scalar.c", |
| 920 | "src/x32-zip/x3-scalar.c", |
| 921 | "src/x32-zip/x4-scalar.c", |
| 922 | "src/x32-zip/xm-scalar.c", |
Marat Dukhan | 048931b | 2020-11-24 20:53:54 -0800 | [diff] [blame] | 923 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 924 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 925 | "src/xx-pad/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 926 | ] |
| 927 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 928 | ALL_WASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 929 | "src/f32-avgpool/9p8x-minmax-wasm-c1.c", |
| 930 | "src/f32-avgpool/9x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 931 | "src/f32-dwconv/gen/up1x4-minmax-wasm-acc2.c", |
| 932 | "src/f32-dwconv/gen/up1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 933 | "src/f32-dwconv/gen/up1x4-wasm-acc2.c", |
| 934 | "src/f32-dwconv/gen/up1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 935 | "src/f32-dwconv/gen/up1x9-minmax-wasm-acc2.c", |
| 936 | "src/f32-dwconv/gen/up1x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 937 | "src/f32-dwconv/gen/up1x9-wasm-acc2.c", |
| 938 | "src/f32-dwconv/gen/up1x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 939 | "src/f32-dwconv/gen/up1x25-minmax-wasm-acc2.c", |
| 940 | "src/f32-dwconv/gen/up1x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 941 | "src/f32-dwconv/gen/up1x25-wasm-acc2.c", |
| 942 | "src/f32-dwconv/gen/up1x25-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 943 | "src/f32-dwconv/gen/up2x4-minmax-wasm-acc2.c", |
| 944 | "src/f32-dwconv/gen/up2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 945 | "src/f32-dwconv/gen/up2x4-wasm-acc2.c", |
| 946 | "src/f32-dwconv/gen/up2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 947 | "src/f32-dwconv/gen/up2x9-minmax-wasm-acc2.c", |
| 948 | "src/f32-dwconv/gen/up2x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 949 | "src/f32-dwconv/gen/up2x9-wasm-acc2.c", |
| 950 | "src/f32-dwconv/gen/up2x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 951 | "src/f32-dwconv/gen/up2x25-minmax-wasm-acc2.c", |
| 952 | "src/f32-dwconv/gen/up2x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 953 | "src/f32-dwconv/gen/up2x25-wasm-acc2.c", |
| 954 | "src/f32-dwconv/gen/up2x25-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 955 | "src/f32-gavgpool/7p7x-minmax-wasm-c1.c", |
| 956 | "src/f32-gavgpool/7x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 957 | "src/f32-gemm/gen-inc/1x4inc-minmax-wasm.c", |
| 958 | "src/f32-gemm/gen-inc/2x4inc-minmax-wasm.c", |
| 959 | "src/f32-gemm/gen-inc/4x4inc-minmax-wasm.c", |
| 960 | "src/f32-gemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 961 | "src/f32-gemm/gen/1x4-relu-wasm.c", |
| 962 | "src/f32-gemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 963 | "src/f32-gemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 964 | "src/f32-gemm/gen/2x4-relu-wasm.c", |
| 965 | "src/f32-gemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 966 | "src/f32-gemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 967 | "src/f32-gemm/gen/4x2-relu-wasm.c", |
| 968 | "src/f32-gemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 969 | "src/f32-gemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 970 | "src/f32-gemm/gen/4x4-relu-wasm.c", |
| 971 | "src/f32-gemm/gen/4x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 972 | "src/f32-igemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 973 | "src/f32-igemm/gen/1x4-relu-wasm.c", |
| 974 | "src/f32-igemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 975 | "src/f32-igemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 976 | "src/f32-igemm/gen/2x4-relu-wasm.c", |
| 977 | "src/f32-igemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 978 | "src/f32-igemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 979 | "src/f32-igemm/gen/4x2-relu-wasm.c", |
| 980 | "src/f32-igemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 981 | "src/f32-igemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 982 | "src/f32-igemm/gen/4x4-relu-wasm.c", |
| 983 | "src/f32-igemm/gen/4x4-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 984 | "src/f32-maxpool/9p8x-minmax-wasm-c1.c", |
| 985 | "src/f32-pavgpool/9p8x-minmax-wasm-c1.c", |
| 986 | "src/f32-pavgpool/9x-minmax-wasm-c1.c", |
Marat Dukhan | 7c1f808 | 2020-06-25 13:26:20 -0700 | [diff] [blame] | 987 | "src/f32-prelu/gen/wasm-2x1.c", |
| 988 | "src/f32-prelu/gen/wasm-2x4.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 989 | "src/f32-vbinary/gen/vadd-minmax-wasm-x1.c", |
| 990 | "src/f32-vbinary/gen/vadd-minmax-wasm-x2.c", |
| 991 | "src/f32-vbinary/gen/vadd-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 992 | "src/f32-vbinary/gen/vadd-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 993 | "src/f32-vbinary/gen/vadd-relu-wasm-x1.c", |
| 994 | "src/f32-vbinary/gen/vadd-relu-wasm-x2.c", |
| 995 | "src/f32-vbinary/gen/vadd-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 996 | "src/f32-vbinary/gen/vadd-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 997 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x1.c", |
| 998 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x2.c", |
| 999 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x4.c", |
| 1000 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1001 | "src/f32-vbinary/gen/vaddc-relu-wasm-x1.c", |
| 1002 | "src/f32-vbinary/gen/vaddc-relu-wasm-x2.c", |
| 1003 | "src/f32-vbinary/gen/vaddc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1004 | "src/f32-vbinary/gen/vaddc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1005 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x1.c", |
| 1006 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x2.c", |
| 1007 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x4.c", |
| 1008 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1009 | "src/f32-vbinary/gen/vdiv-relu-wasm-x1.c", |
| 1010 | "src/f32-vbinary/gen/vdiv-relu-wasm-x2.c", |
| 1011 | "src/f32-vbinary/gen/vdiv-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1012 | "src/f32-vbinary/gen/vdiv-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1013 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x1.c", |
| 1014 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x2.c", |
| 1015 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x4.c", |
| 1016 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1017 | "src/f32-vbinary/gen/vdivc-relu-wasm-x1.c", |
| 1018 | "src/f32-vbinary/gen/vdivc-relu-wasm-x2.c", |
| 1019 | "src/f32-vbinary/gen/vdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1020 | "src/f32-vbinary/gen/vdivc-relu-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1021 | "src/f32-vbinary/gen/vmax-wasm-x1.c", |
| 1022 | "src/f32-vbinary/gen/vmax-wasm-x2.c", |
| 1023 | "src/f32-vbinary/gen/vmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1024 | "src/f32-vbinary/gen/vmax-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1025 | "src/f32-vbinary/gen/vmaxc-wasm-x1.c", |
| 1026 | "src/f32-vbinary/gen/vmaxc-wasm-x2.c", |
| 1027 | "src/f32-vbinary/gen/vmaxc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1028 | "src/f32-vbinary/gen/vmaxc-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1029 | "src/f32-vbinary/gen/vmin-wasm-x1.c", |
| 1030 | "src/f32-vbinary/gen/vmin-wasm-x2.c", |
| 1031 | "src/f32-vbinary/gen/vmin-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1032 | "src/f32-vbinary/gen/vmin-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1033 | "src/f32-vbinary/gen/vminc-wasm-x1.c", |
| 1034 | "src/f32-vbinary/gen/vminc-wasm-x2.c", |
| 1035 | "src/f32-vbinary/gen/vminc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1036 | "src/f32-vbinary/gen/vminc-wasm-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 1037 | "src/f32-vbinary/gen/vmul-minmax-wasm-x1.c", |
| 1038 | "src/f32-vbinary/gen/vmul-minmax-wasm-x2.c", |
| 1039 | "src/f32-vbinary/gen/vmul-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1040 | "src/f32-vbinary/gen/vmul-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1041 | "src/f32-vbinary/gen/vmul-relu-wasm-x1.c", |
| 1042 | "src/f32-vbinary/gen/vmul-relu-wasm-x2.c", |
| 1043 | "src/f32-vbinary/gen/vmul-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1044 | "src/f32-vbinary/gen/vmul-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1045 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x1.c", |
| 1046 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x2.c", |
| 1047 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x4.c", |
| 1048 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1049 | "src/f32-vbinary/gen/vmulc-relu-wasm-x1.c", |
| 1050 | "src/f32-vbinary/gen/vmulc-relu-wasm-x2.c", |
| 1051 | "src/f32-vbinary/gen/vmulc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1052 | "src/f32-vbinary/gen/vmulc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1053 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x1.c", |
| 1054 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x2.c", |
| 1055 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x4.c", |
| 1056 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1057 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x1.c", |
| 1058 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x2.c", |
| 1059 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1060 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1061 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x1.c", |
| 1062 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x2.c", |
| 1063 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x4.c", |
| 1064 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1065 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x1.c", |
| 1066 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x2.c", |
| 1067 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1068 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1069 | "src/f32-vbinary/gen/vsub-minmax-wasm-x1.c", |
| 1070 | "src/f32-vbinary/gen/vsub-minmax-wasm-x2.c", |
| 1071 | "src/f32-vbinary/gen/vsub-minmax-wasm-x4.c", |
| 1072 | "src/f32-vbinary/gen/vsub-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1073 | "src/f32-vbinary/gen/vsub-relu-wasm-x1.c", |
| 1074 | "src/f32-vbinary/gen/vsub-relu-wasm-x2.c", |
| 1075 | "src/f32-vbinary/gen/vsub-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1076 | "src/f32-vbinary/gen/vsub-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1077 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x1.c", |
| 1078 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x2.c", |
| 1079 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x4.c", |
| 1080 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1081 | "src/f32-vbinary/gen/vsubc-relu-wasm-x1.c", |
| 1082 | "src/f32-vbinary/gen/vsubc-relu-wasm-x2.c", |
| 1083 | "src/f32-vbinary/gen/vsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1084 | "src/f32-vbinary/gen/vsubc-relu-wasm-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1085 | "src/f32-vclamp/gen/vclamp-wasm-x1.c", |
| 1086 | "src/f32-vclamp/gen/vclamp-wasm-x2.c", |
| 1087 | "src/f32-vclamp/gen/vclamp-wasm-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1088 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x1.c", |
| 1089 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x2.c", |
| 1090 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x3.c", |
| 1091 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x4.c", |
| 1092 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x5.c", |
| 1093 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x6.c", |
| 1094 | "src/f32-velu/gen/velu-wasm-rr2-p6-x1.c", |
| 1095 | "src/f32-velu/gen/velu-wasm-rr2-p6-x2.c", |
| 1096 | "src/f32-velu/gen/velu-wasm-rr2-p6-x3.c", |
| 1097 | "src/f32-velu/gen/velu-wasm-rr2-p6-x4.c", |
| 1098 | "src/f32-velu/gen/velu-wasm-rr2-p6-x5.c", |
| 1099 | "src/f32-velu/gen/velu-wasm-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1100 | "src/f32-vhswish/gen/vhswish-wasm-x1.c", |
| 1101 | "src/f32-vhswish/gen/vhswish-wasm-x2.c", |
| 1102 | "src/f32-vhswish/gen/vhswish-wasm-x4.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1103 | "src/f32-vlrelu/gen/vlrelu-wasm-x1.c", |
| 1104 | "src/f32-vlrelu/gen/vlrelu-wasm-x2.c", |
| 1105 | "src/f32-vlrelu/gen/vlrelu-wasm-x4.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 1106 | "src/f32-vmulcaddc/gen/c1-minmax-wasm-2x.c", |
| 1107 | "src/f32-vmulcaddc/gen/c2-minmax-wasm-2x.c", |
| 1108 | "src/f32-vmulcaddc/gen/c4-minmax-wasm-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1109 | "src/f32-vrelu/gen/vrelu-wasm-x1.c", |
| 1110 | "src/f32-vrelu/gen/vrelu-wasm-x2.c", |
| 1111 | "src/f32-vrelu/gen/vrelu-wasm-x4.c", |
| 1112 | "src/f32-vrelu/gen/vrelu-wasm-x8.c", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 1113 | ] |
| 1114 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1115 | ALL_WASMSIMD_MICROKERNEL_SRCS = [ |
Marat Dukhan | f6507f8 | 2021-10-16 18:13:04 -0700 | [diff] [blame] | 1116 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x8.c", |
| 1117 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x16.c", |
| 1118 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x24.c", |
| 1119 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int16-x32.c", |
| 1120 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x8.c", |
| 1121 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x16.c", |
| 1122 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x24.c", |
| 1123 | "src/f16-f32-vcvt/gen/vcvt-wasmsimd-int32-x32.c", |
Marat Dukhan | 40f0552 | 2020-07-16 22:33:12 -0700 | [diff] [blame] | 1124 | "src/f32-argmaxpool/4x-wasmsimd-c4.c", |
| 1125 | "src/f32-argmaxpool/9p8x-wasmsimd-c4.c", |
| 1126 | "src/f32-argmaxpool/9x-wasmsimd-c4.c", |
Marat Dukhan | 3b7432d | 2020-07-16 17:46:32 -0700 | [diff] [blame] | 1127 | "src/f32-avgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1128 | "src/f32-avgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1129 | "src/f32-avgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1130 | "src/f32-avgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 1131 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-wasmsimd-2x2.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1132 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1133 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1134 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1135 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1136 | "src/f32-dwconv/gen/up4x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1137 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1138 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1139 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1140 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1141 | "src/f32-dwconv/gen/up4x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1142 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1143 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1144 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1145 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86.c", |
| 1146 | "src/f32-dwconv/gen/up4x25-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1147 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1148 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1149 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1150 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1151 | "src/f32-dwconv/gen/up8x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1152 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1153 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1154 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1155 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1156 | "src/f32-dwconv/gen/up8x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1157 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1158 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1159 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1160 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86.c", |
| 1161 | "src/f32-dwconv/gen/up8x25-wasmsimd.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1162 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1163 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1164 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1165 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1166 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1167 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1168 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1169 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1170 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-5x4.c", |
| 1171 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1172 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1173 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1174 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1175 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1176 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1177 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1178 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1179 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-4x4.c", |
| 1180 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-5x4.c", |
| 1181 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-6x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1182 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1183 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1184 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1185 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1186 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1187 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1188 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1189 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1190 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-5x4.c", |
| 1191 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1192 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1193 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1194 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1195 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1196 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1197 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1198 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1199 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-4x4.c", |
| 1200 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-5x4.c", |
| 1201 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-6x4.c", |
Frank Barchard | c5704bf | 2020-12-21 23:09:00 -0800 | [diff] [blame] | 1202 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1203 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1204 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1205 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1206 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1207 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1208 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1209 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1210 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1211 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1212 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1213 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1214 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1215 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1216 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1217 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-4x4.c", |
Frank Barchard | cadd422 | 2021-01-20 16:27:25 -0800 | [diff] [blame] | 1218 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1219 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1220 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1221 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1222 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1223 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1224 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1225 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1226 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1227 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1228 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1229 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1230 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1231 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1232 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1233 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-4x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1234 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1235 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1236 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1237 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1238 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1239 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1240 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1241 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1242 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1243 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1244 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4-acc2.c", |
| 1245 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1246 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1247 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1248 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1249 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1250 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1251 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1252 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1253 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1254 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1255 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1256 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4.c", |
| 1257 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4-acc2.c", |
| 1258 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4.c", |
| 1259 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-5x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1260 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1261 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1262 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1263 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1264 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1265 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1266 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1267 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1268 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1269 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1270 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4-acc2.c", |
| 1271 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1272 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1273 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1274 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1275 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1276 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1277 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1278 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1279 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1280 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1281 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1282 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4.c", |
| 1283 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4-acc2.c", |
| 1284 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4.c", |
| 1285 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-5x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1286 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1287 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1288 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1289 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1290 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1291 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1292 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1293 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1294 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1295 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1296 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1297 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1298 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1299 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1300 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1301 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1302 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1303 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1304 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1305 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1306 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1307 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1308 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1309 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1310 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1311 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1312 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1313 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1314 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1315 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1316 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1317 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1318 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1319 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1320 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1321 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1322 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1323 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1324 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1325 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1326 | "src/f32-gavgpool-cw/wasmsimd-arm-x4.c", |
| 1327 | "src/f32-gavgpool-cw/wasmsimd-x86-x4.c", |
Marat Dukhan | c601680 | 2020-07-16 18:51:28 -0700 | [diff] [blame] | 1328 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-arm-c4.c", |
| 1329 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-x86-c4.c", |
| 1330 | "src/f32-gavgpool/7x-minmax-wasmsimd-arm-c4.c", |
| 1331 | "src/f32-gavgpool/7x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1332 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1333 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-splat.c", |
| 1334 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1335 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1336 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-arm.c", |
| 1337 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1338 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1339 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-splat.c", |
| 1340 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1341 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1342 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-arm.c", |
| 1343 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1344 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1345 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-splat.c", |
| 1346 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1347 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1348 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-arm.c", |
| 1349 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1350 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1351 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-splat.c", |
| 1352 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1353 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1354 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-arm.c", |
| 1355 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1356 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1357 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-splat.c", |
| 1358 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1359 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1360 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-arm.c", |
| 1361 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1362 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1363 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1364 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1365 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1366 | "src/f32-gemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1367 | "src/f32-gemm/gen/1x8-wasmsimd-splat.c", |
| 1368 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1369 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1370 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1371 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1372 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1373 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1374 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1375 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1376 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1377 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1378 | "src/f32-gemm/gen/4x2c4-relu-wasmsimd.c", |
| 1379 | "src/f32-gemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1380 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1381 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1382 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1383 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1384 | "src/f32-gemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1385 | "src/f32-gemm/gen/4x8-wasmsimd-splat.c", |
| 1386 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1387 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1388 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1389 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1390 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1391 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1392 | "src/f32-gemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1393 | "src/f32-gemm/gen/5x8-wasmsimd-splat.c", |
| 1394 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1395 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1396 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1397 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1398 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1399 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1400 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1401 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
XNNPACK Team | 965272b | 2020-10-23 21:10:15 -0700 | [diff] [blame] | 1402 | "src/f32-ibilinear-chw/gen/wasmsimd-p4.c", |
| 1403 | "src/f32-ibilinear-chw/gen/wasmsimd-p8.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1404 | "src/f32-ibilinear/gen/wasmsimd-c4.c", |
| 1405 | "src/f32-ibilinear/gen/wasmsimd-c8.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1406 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1407 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1408 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1409 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1410 | "src/f32-igemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1411 | "src/f32-igemm/gen/1x8-wasmsimd-splat.c", |
| 1412 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1413 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1414 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1415 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1416 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1417 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1418 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1419 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1420 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1421 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1422 | "src/f32-igemm/gen/4x2c4-relu-wasmsimd.c", |
| 1423 | "src/f32-igemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1424 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1425 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1426 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1427 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1428 | "src/f32-igemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1429 | "src/f32-igemm/gen/4x8-wasmsimd-splat.c", |
| 1430 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1431 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1432 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1433 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1434 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1435 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1436 | "src/f32-igemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1437 | "src/f32-igemm/gen/5x8-wasmsimd-splat.c", |
| 1438 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1439 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1440 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1441 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1442 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1443 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1444 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1445 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
Marat Dukhan | f6e2480 | 2020-07-08 22:20:40 -0700 | [diff] [blame] | 1446 | "src/f32-maxpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1447 | "src/f32-maxpool/9p8x-minmax-wasmsimd-x86-c4.c", |
Marat Dukhan | 1483c53 | 2020-07-16 18:08:19 -0700 | [diff] [blame] | 1448 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1449 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1450 | "src/f32-pavgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1451 | "src/f32-pavgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1452 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1453 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1454 | "src/f32-prelu/gen/wasmsimd-bitselect-1x4.c", |
| 1455 | "src/f32-prelu/gen/wasmsimd-bitselect-1x8.c", |
| 1456 | "src/f32-prelu/gen/wasmsimd-bitselect-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1457 | "src/f32-prelu/gen/wasmsimd-bitselect-2x4.c", |
| 1458 | "src/f32-prelu/gen/wasmsimd-bitselect-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1459 | "src/f32-prelu/gen/wasmsimd-bitselect-2x16.c", |
| 1460 | "src/f32-prelu/gen/wasmsimd-bitselect-4x4.c", |
| 1461 | "src/f32-prelu/gen/wasmsimd-bitselect-4x8.c", |
| 1462 | "src/f32-prelu/gen/wasmsimd-bitselect-4x16.c", |
| 1463 | "src/f32-prelu/gen/wasmsimd-minmax-1x4.c", |
| 1464 | "src/f32-prelu/gen/wasmsimd-minmax-1x8.c", |
| 1465 | "src/f32-prelu/gen/wasmsimd-minmax-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1466 | "src/f32-prelu/gen/wasmsimd-minmax-2x4.c", |
| 1467 | "src/f32-prelu/gen/wasmsimd-minmax-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1468 | "src/f32-prelu/gen/wasmsimd-minmax-2x16.c", |
| 1469 | "src/f32-prelu/gen/wasmsimd-minmax-4x4.c", |
| 1470 | "src/f32-prelu/gen/wasmsimd-minmax-4x8.c", |
| 1471 | "src/f32-prelu/gen/wasmsimd-minmax-4x16.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1472 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x4.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1473 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1474 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x8.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1475 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12-acc2.c", |
| 1476 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1477 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1478 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16-acc2.c", |
| 1479 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1480 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1481 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20-acc2.c", |
| 1482 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1483 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20.c", |
Marat Dukhan | 8c41796 | 2020-07-08 12:27:50 -0700 | [diff] [blame] | 1484 | "src/f32-rmax/wasmsimd-arm.c", |
| 1485 | "src/f32-rmax/wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1486 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1487 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1488 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x2.c", |
| 1489 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1490 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1491 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1492 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1493 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x2.c", |
| 1494 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1495 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1496 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1497 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1498 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x2.c", |
| 1499 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1500 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1501 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1502 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1503 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x2.c", |
| 1504 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1505 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1506 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1507 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1508 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x2.c", |
| 1509 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1510 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1511 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1512 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1513 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x2.c", |
| 1514 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1515 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1516 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1517 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1518 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x2.c", |
| 1519 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1520 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1521 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1522 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1523 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x2.c", |
| 1524 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1525 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1526 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x4.c", |
| 1527 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1528 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1529 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x4.c", |
| 1530 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1531 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1532 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x4.c", |
| 1533 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1534 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1535 | "src/f32-vbinary/gen/vadd-wasmsimd-x4.c", |
| 1536 | "src/f32-vbinary/gen/vadd-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1537 | "src/f32-vbinary/gen/vadd-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1538 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x4.c", |
| 1539 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1540 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1541 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x4.c", |
| 1542 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1543 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1544 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x4.c", |
| 1545 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1546 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1547 | "src/f32-vbinary/gen/vaddc-wasmsimd-x4.c", |
| 1548 | "src/f32-vbinary/gen/vaddc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1549 | "src/f32-vbinary/gen/vaddc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1550 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x4.c", |
| 1551 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1552 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1553 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x4.c", |
| 1554 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1555 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1556 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x4.c", |
| 1557 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1558 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1559 | "src/f32-vbinary/gen/vdiv-wasmsimd-x4.c", |
| 1560 | "src/f32-vbinary/gen/vdiv-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1561 | "src/f32-vbinary/gen/vdiv-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1562 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x4.c", |
| 1563 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1564 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1565 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x4.c", |
| 1566 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1567 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1568 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x4.c", |
| 1569 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1570 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1571 | "src/f32-vbinary/gen/vdivc-wasmsimd-x4.c", |
| 1572 | "src/f32-vbinary/gen/vdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1573 | "src/f32-vbinary/gen/vdivc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1574 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x4.c", |
| 1575 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1576 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1577 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x4.c", |
| 1578 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1579 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1580 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x4.c", |
| 1581 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1582 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1583 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x4.c", |
| 1584 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1585 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1586 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x4.c", |
| 1587 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1588 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1589 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x4.c", |
| 1590 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1591 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1592 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x4.c", |
| 1593 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1594 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1595 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x4.c", |
| 1596 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1597 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1598 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x4.c", |
| 1599 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1600 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1601 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x4.c", |
| 1602 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1603 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1604 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x4.c", |
| 1605 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1606 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1607 | "src/f32-vbinary/gen/vmul-wasmsimd-x4.c", |
| 1608 | "src/f32-vbinary/gen/vmul-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1609 | "src/f32-vbinary/gen/vmul-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1610 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x4.c", |
| 1611 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1612 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1613 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x4.c", |
| 1614 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1615 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1616 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x4.c", |
| 1617 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1618 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1619 | "src/f32-vbinary/gen/vmulc-wasmsimd-x4.c", |
| 1620 | "src/f32-vbinary/gen/vmulc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1621 | "src/f32-vbinary/gen/vmulc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1622 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x4.c", |
| 1623 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1624 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1625 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x4.c", |
| 1626 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1627 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1628 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x4.c", |
| 1629 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1630 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1631 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x4.c", |
| 1632 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1633 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1634 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x4.c", |
| 1635 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1636 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1637 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x4.c", |
| 1638 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1639 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1640 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x4.c", |
| 1641 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1642 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1643 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x4.c", |
| 1644 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1645 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1646 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x4.c", |
| 1647 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1648 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1649 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x4.c", |
| 1650 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1651 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1652 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x4.c", |
| 1653 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1654 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1655 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x4.c", |
| 1656 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1657 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1658 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x4.c", |
| 1659 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1660 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1661 | "src/f32-vbinary/gen/vsub-wasmsimd-x4.c", |
| 1662 | "src/f32-vbinary/gen/vsub-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1663 | "src/f32-vbinary/gen/vsub-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1664 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x4.c", |
| 1665 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1666 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1667 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x4.c", |
| 1668 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1669 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1670 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x4.c", |
| 1671 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1672 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1673 | "src/f32-vbinary/gen/vsubc-wasmsimd-x4.c", |
| 1674 | "src/f32-vbinary/gen/vsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1675 | "src/f32-vbinary/gen/vsubc-wasmsimd-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1676 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x4.c", |
| 1677 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x8.c", |
| 1678 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x4.c", |
| 1679 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1680 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x4.c", |
| 1681 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x8.c", |
| 1682 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x12.c", |
| 1683 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x16.c", |
| 1684 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x20.c", |
| 1685 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1686 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x4.c", |
| 1687 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x8.c", |
| 1688 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x12.c", |
| 1689 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x16.c", |
| 1690 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x20.c", |
| 1691 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x24.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 1692 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x4.c", |
| 1693 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x8.c", |
| 1694 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x12.c", |
| 1695 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x16.c", |
| 1696 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x20.c", |
| 1697 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1698 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x4.c", |
| 1699 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x8.c", |
| 1700 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x12.c", |
| 1701 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x16.c", |
| 1702 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x20.c", |
| 1703 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1704 | "src/f32-vhswish/gen/vhswish-wasmsimd-x4.c", |
| 1705 | "src/f32-vhswish/gen/vhswish-wasmsimd-x8.c", |
| 1706 | "src/f32-vhswish/gen/vhswish-wasmsimd-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1707 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x4.c", |
| 1708 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x8.c", |
| 1709 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x4.c", |
| 1710 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x8.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1711 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1712 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-x86-2x.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1713 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1714 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-x86-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1715 | "src/f32-vrelu/gen/vrelu-wasmsimd-x4.c", |
| 1716 | "src/f32-vrelu/gen/vrelu-wasmsimd-x8.c", |
| 1717 | "src/f32-vrelu/gen/vrelu-wasmsimd-x16.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 1718 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x4.c", |
| 1719 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x8.c", |
| 1720 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x4.c", |
| 1721 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 1722 | "src/f32-vrnd/gen/vrndd-wasmsimd-native-x4.c", |
| 1723 | "src/f32-vrnd/gen/vrndd-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 1724 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x4.c", |
| 1725 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 1726 | "src/f32-vrnd/gen/vrndne-wasmsimd-native-x4.c", |
| 1727 | "src/f32-vrnd/gen/vrndne-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 1728 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x4.c", |
| 1729 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x8.c", |
| 1730 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x4.c", |
| 1731 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 1732 | "src/f32-vrnd/gen/vrndu-wasmsimd-native-x4.c", |
| 1733 | "src/f32-vrnd/gen/vrndu-wasmsimd-native-x8.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame] | 1734 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x4.c", |
| 1735 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x8.c", |
| 1736 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x4.c", |
| 1737 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x8.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 1738 | "src/f32-vrnd/gen/vrndz-wasmsimd-native-x4.c", |
| 1739 | "src/f32-vrnd/gen/vrndz-wasmsimd-native-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1740 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x4.c", |
| 1741 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x8.c", |
| 1742 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x12.c", |
| 1743 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x16.c", |
| 1744 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x20.c", |
| 1745 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x24.c", |
| 1746 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x4.c", |
| 1747 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x8.c", |
| 1748 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x12.c", |
| 1749 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x16.c", |
| 1750 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x20.c", |
| 1751 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 1752 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x4.c", |
| 1753 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x8.c", |
Marat Dukhan | 37c8351 | 2020-06-29 13:25:53 -0700 | [diff] [blame] | 1754 | "src/f32-vunary/gen/vabs-wasmsimd-x4.c", |
| 1755 | "src/f32-vunary/gen/vabs-wasmsimd-x8.c", |
| 1756 | "src/f32-vunary/gen/vneg-wasmsimd-x4.c", |
| 1757 | "src/f32-vunary/gen/vneg-wasmsimd-x8.c", |
| 1758 | "src/f32-vunary/gen/vsqr-wasmsimd-x4.c", |
| 1759 | "src/f32-vunary/gen/vsqr-wasmsimd-x8.c", |
Marat Dukhan | a18926a | 2021-09-29 15:02:44 -0700 | [diff] [blame] | 1760 | "src/math/cvt-f16-f32-wasmsimd-int16.c", |
| 1761 | "src/math/cvt-f16-f32-wasmsimd-int32.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 1762 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-andnot.c", |
| 1763 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-max.c", |
| 1764 | "src/math/expm1minus-wasmsimd-rr2-p6-andnot.c", |
| 1765 | "src/math/expm1minus-wasmsimd-rr2-p6-max.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1766 | "src/math/roundd-wasmsimd-addsub.c", |
| 1767 | "src/math/roundd-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 1768 | "src/math/roundd-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1769 | "src/math/roundne-wasmsimd-addsub.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 1770 | "src/math/roundne-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1771 | "src/math/roundu-wasmsimd-addsub.c", |
| 1772 | "src/math/roundu-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 1773 | "src/math/roundu-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1774 | "src/math/roundz-wasmsimd-addsub.c", |
| 1775 | "src/math/roundz-wasmsimd-cvt.c", |
Marat Dukhan | 33b4f75 | 2021-09-03 10:53:53 -0700 | [diff] [blame] | 1776 | "src/math/roundz-wasmsimd-native.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1777 | "src/math/sigmoid-wasmsimd-rr2-lut64-p2-div.c", |
| 1778 | "src/math/sigmoid-wasmsimd-rr2-p5-div.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1779 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1780 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1781 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1782 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1783 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1784 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1785 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1786 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1787 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1788 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1789 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1790 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1791 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1792 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1793 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1794 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1795 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1796 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1797 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1798 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1799 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1800 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1801 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1802 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1803 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1804 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1805 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1806 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1807 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1808 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1809 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1810 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1811 | "src/qc8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1812 | "src/qc8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1813 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1814 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1815 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1816 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1817 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1818 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1819 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1820 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1821 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1822 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1823 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1824 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1825 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1826 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1827 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1828 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1829 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1830 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1831 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1832 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1833 | "src/qc8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1834 | "src/qc8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1835 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1836 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1837 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1838 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1839 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1840 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1841 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1842 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1843 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1844 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1845 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1846 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | b5e3d17 | 2020-08-06 13:29:53 -0700 | [diff] [blame] | 1847 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c8-acc2.c", |
| 1848 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c16-acc2.c", |
| 1849 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1850 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c8-acc2.c", |
| 1851 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c16-acc2.c", |
| 1852 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c24-acc2.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1853 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1854 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 1855 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1856 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1857 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1858 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1859 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1860 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1861 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1862 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1863 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 1864 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1865 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1866 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1867 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1868 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1869 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1870 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1871 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1872 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 1873 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1874 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1875 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1876 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1877 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1878 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1879 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1880 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1881 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 1882 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-wasmsimd-dot16x2.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1883 | "src/qs8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1884 | "src/qs8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1885 | "src/qs8-gemm/gen/4x4c8-xw-minmax-fp32-wasmsimd-dot16x2.c", |
| 1886 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1887 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1888 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1889 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1890 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1891 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1892 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1893 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1894 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1895 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1896 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1897 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1898 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1899 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1900 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1901 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1902 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1903 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1904 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1905 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1906 | "src/qs8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1907 | "src/qs8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 1908 | "src/qs8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1909 | "src/qs8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 5df27f8 | 2020-09-02 23:59:21 -0700 | [diff] [blame] | 1910 | "src/qs8-vadd/gen/minmax-wasmsimd-x8.c", |
| 1911 | "src/qs8-vadd/gen/minmax-wasmsimd-x16.c", |
| 1912 | "src/qs8-vadd/gen/minmax-wasmsimd-x24.c", |
| 1913 | "src/qs8-vadd/gen/minmax-wasmsimd-x32.c", |
| 1914 | "src/qs8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 1915 | "src/qs8-vaddc/gen/minmax-wasmsimd-x16.c", |
| 1916 | "src/qs8-vaddc/gen/minmax-wasmsimd-x24.c", |
| 1917 | "src/qs8-vaddc/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 1918 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1919 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 1920 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1921 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | f601135 | 2021-07-15 15:11:14 -0700 | [diff] [blame] | 1922 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
| 1923 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 1924 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 1925 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 1926 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 1927 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1928 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1929 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1930 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1931 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1932 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1933 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1934 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1935 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1936 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1937 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1938 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1939 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1940 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1941 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1942 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1943 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1944 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1945 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1946 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1947 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1948 | "src/qu8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1949 | "src/qu8-gemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1950 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1951 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1952 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1953 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1954 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1955 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1956 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1957 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1958 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1959 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1960 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1961 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1962 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1963 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1964 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1965 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1966 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1967 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 8dc106e | 2021-08-31 15:23:02 -0700 | [diff] [blame] | 1968 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1969 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
| 1970 | "src/qu8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld64.c", |
| 1971 | "src/qu8-igemm/gen/4x4c8-minmax-fp32-wasmsimd-dot16x2-ld128.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 1972 | "src/qu8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1973 | "src/qu8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 1974 | "src/qu8-vadd/gen/minmax-wasmsimd-x8.c", |
| 1975 | "src/qu8-vadd/gen/minmax-wasmsimd-x16.c", |
| 1976 | "src/qu8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 1977 | "src/qu8-vaddc/gen/minmax-wasmsimd-x16.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 1978 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1979 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 1980 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1981 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 1982 | "src/s8-maxpool/9p8x-minmax-wasmsimd-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 1983 | "src/s8-vclamp/wasmsimd-x64.c", |
Marat Dukhan | f158942 | 2021-08-15 20:37:06 -0700 | [diff] [blame] | 1984 | "src/u8-maxpool/9p8x-minmax-wasmsimd-c16.c", |
Marat Dukhan | 1f5b108 | 2021-08-16 17:01:44 -0700 | [diff] [blame] | 1985 | "src/u8-vclamp/wasmsimd-x64.c", |
Marat Dukhan | a4ad988 | 2021-09-18 08:06:04 -0700 | [diff] [blame] | 1986 | "src/x8-lut/gen/lut-wasmsimd-x16.c", |
| 1987 | "src/x8-lut/gen/lut-wasmsimd-x32.c", |
| 1988 | "src/x8-lut/gen/lut-wasmsimd-x48.c", |
| 1989 | "src/x8-lut/gen/lut-wasmsimd-x64.c", |
Marat Dukhan | 66d99e9 | 2020-07-16 12:56:21 -0700 | [diff] [blame] | 1990 | "src/x32-packx/x4-wasmsimd.c", |
Marat Dukhan | 9d4bfa2 | 2020-07-16 19:07:04 -0700 | [diff] [blame] | 1991 | "src/x32-unpool/wasmsimd.c", |
Marat Dukhan | e3b7876 | 2020-07-16 20:02:58 -0700 | [diff] [blame] | 1992 | "src/x32-zip/x2-wasmsimd.c", |
| 1993 | "src/x32-zip/x3-wasmsimd.c", |
| 1994 | "src/x32-zip/x4-wasmsimd.c", |
| 1995 | "src/x32-zip/xm-wasmsimd.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 1996 | "src/xx-fill/wasmsimd-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 1997 | "src/xx-pad/wasmsimd.c", |
Marat Dukhan | 290055c | 2020-06-09 12:24:29 -0700 | [diff] [blame] | 1998 | ] |
| 1999 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2000 | # ISA-specific micro-kernels |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2001 | PROD_NEON_MICROKERNEL_SRCS = [ |
| 2002 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 2003 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 2004 | "src/f32-argmaxpool/9x-neon-c4.c", |
| 2005 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 2006 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
| 2007 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
| 2008 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
| 2009 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
| 2010 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
| 2011 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 2012 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
| 2013 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
| 2014 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 2015 | "src/f32-gavgpool-cw/neon-x4.c", |
| 2016 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2017 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
| 2018 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2019 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2020 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2021 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
| 2022 | "src/f32-ibilinear/gen/neon-c8.c", |
| 2023 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2024 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2025 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2026 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2027 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2028 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
| 2029 | "src/f32-prelu/gen/neon-2x8.c", |
| 2030 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8.c", |
| 2031 | "src/f32-rmax/neon.c", |
| 2032 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
| 2033 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2034 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
| 2035 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2036 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2037 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2038 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
| 2039 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2040 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2041 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
| 2042 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2043 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
| 2044 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2045 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
| 2046 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
| 2047 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2048 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
| 2049 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
| 2050 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2051 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
| 2052 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2053 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2054 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
| 2055 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2056 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 2057 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 2058 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2059 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 2060 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 2061 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2062 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 2063 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 2064 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 2065 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2066 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 2067 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2068 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2069 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 2070 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 2071 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 2072 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2073 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 2074 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 2075 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2076 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 01debd9 | 2021-07-29 18:14:21 -0700 | [diff] [blame] | 2077 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2078 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
| 2079 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2080 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 2081 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2082 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2083 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 2084 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2085 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8.c", |
| 2086 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2087 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 2088 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
| 2089 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 2090 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2091 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 2092 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 2093 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 2094 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2095 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 2096 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 2097 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2098 | "src/qu8-vadd/gen/minmax-neon-ld64-x32.c", |
| 2099 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2100 | "src/qu8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 2101 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2102 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 2103 | "src/s8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 2104 | "src/s8-vclamp/neon-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2105 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
| 2106 | "src/u8-rmax/neon.c", |
| 2107 | "src/u8-vclamp/neon-x64.c", |
| 2108 | "src/x8-zip/x2-neon.c", |
| 2109 | "src/x8-zip/x3-neon.c", |
| 2110 | "src/x8-zip/x4-neon.c", |
| 2111 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2112 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2113 | "src/x32-unpool/neon.c", |
| 2114 | "src/x32-zip/x2-neon.c", |
| 2115 | "src/x32-zip/x3-neon.c", |
| 2116 | "src/x32-zip/x4-neon.c", |
| 2117 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 2118 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 2119 | "src/xx-pad/neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2120 | ] |
| 2121 | |
| 2122 | ALL_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 322ed6f | 2021-10-16 17:44:16 -0700 | [diff] [blame] | 2123 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x8.c", |
| 2124 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x16.c", |
| 2125 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x24.c", |
| 2126 | "src/f16-f32-vcvt/gen/vcvt-neon-int16-x32.c", |
| 2127 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x8.c", |
| 2128 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x16.c", |
| 2129 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x24.c", |
| 2130 | "src/f16-f32-vcvt/gen/vcvt-neon-int32-x32.c", |
Marat Dukhan | ef25c6d | 2020-07-24 00:59:40 -0700 | [diff] [blame] | 2131 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 2132 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 2133 | "src/f32-argmaxpool/9x-neon-c4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2134 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 2135 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2136 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2137 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2138 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2139 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2140 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2141 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2142 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2143 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x2.c", |
Marat Dukhan | c763488 | 2020-12-07 15:11:12 -0800 | [diff] [blame] | 2144 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2145 | "src/f32-dwconv/gen/up4x4-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2146 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2147 | "src/f32-dwconv/gen/up4x9-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2148 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2149 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2150 | "src/f32-dwconv/gen/up4x25-minmax-neon.c", |
| 2151 | "src/f32-dwconv/gen/up8x4-minmax-neon-acc2.c", |
| 2152 | "src/f32-dwconv/gen/up8x4-minmax-neon.c", |
| 2153 | "src/f32-dwconv/gen/up8x9-minmax-neon-acc2.c", |
| 2154 | "src/f32-dwconv/gen/up8x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2155 | "src/f32-dwconv/gen/up8x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2156 | "src/f32-dwconv/gen/up8x25-minmax-neon.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2157 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc2.c", |
| 2158 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc3.c", |
| 2159 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc4.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 2160 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2161 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4-acc2.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 2162 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 2163 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-3x4.c", |
| 2164 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-4x4.c", |
| 2165 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-5x4.c", |
| 2166 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2167 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc2.c", |
| 2168 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc3.c", |
| 2169 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2170 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2171 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2172 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4.c", |
| 2173 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-3x4.c", |
| 2174 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2175 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc2.c", |
| 2176 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc3.c", |
| 2177 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc4.c", |
| 2178 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2179 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2180 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc2.c", |
| 2181 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2182 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2183 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2184 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2185 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2186 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4.c", |
| 2187 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2188 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc2.c", |
| 2189 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc3.c", |
| 2190 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc4.c", |
| 2191 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc5.c", |
| 2192 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 2193 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc2.c", |
| 2194 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc3.c", |
| 2195 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2196 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2197 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2198 | "src/f32-gavgpool-cw/neon-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2199 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2200 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2201 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2202 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-lane-ld64.c", |
| 2203 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2204 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2205 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld128.c", |
| 2206 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld64.c", |
| 2207 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld128.c", |
| 2208 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neon.c", |
| 2209 | "src/f32-gemm/gen-inc/5x8inc-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2210 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld64.c", |
| 2211 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2212 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld64.c", |
| 2213 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2214 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neon.c", |
| 2215 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2216 | "src/f32-gemm/gen/1x8-minmax-neon-dup-ld64.c", |
| 2217 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2218 | "src/f32-gemm/gen/1x8s4-minmax-neon.c", |
| 2219 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2220 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld64.c", |
| 2221 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2222 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2223 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2224 | "src/f32-gemm/gen/4x8s4-minmax-neon.c", |
| 2225 | "src/f32-gemm/gen/5x8-minmax-neon-lane-ld64.c", |
| 2226 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2227 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld128.c", |
| 2228 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2229 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld128.c", |
| 2230 | "src/f32-gemm/gen/6x8s4-minmax-neon.c", |
| 2231 | "src/f32-gemm/gen/8x8s4-minmax-neon.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2232 | "src/f32-ibilinear-chw/gen/neon-p4.c", |
| 2233 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2234 | "src/f32-ibilinear/gen/neon-c4.c", |
| 2235 | "src/f32-ibilinear/gen/neon-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2236 | "src/f32-igemm/gen/1x8-minmax-neon-dup-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2237 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2238 | "src/f32-igemm/gen/1x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2239 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2240 | "src/f32-igemm/gen/4x4-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2241 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2242 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2243 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2244 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2245 | "src/f32-igemm/gen/4x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2246 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2247 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2248 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2249 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2250 | "src/f32-igemm/gen/6x8s4-minmax-neon.c", |
| 2251 | "src/f32-igemm/gen/8x8s4-minmax-neon.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2252 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2253 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2254 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2255 | "src/f32-ppmm/gen/4x8-minmax-neon.c", |
| 2256 | "src/f32-ppmm/gen/8x8-minmax-neon.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2257 | "src/f32-prelu/gen/neon-1x4.c", |
| 2258 | "src/f32-prelu/gen/neon-1x8.c", |
| 2259 | "src/f32-prelu/gen/neon-1x16.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 2260 | "src/f32-prelu/gen/neon-2x4.c", |
| 2261 | "src/f32-prelu/gen/neon-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2262 | "src/f32-prelu/gen/neon-2x16.c", |
| 2263 | "src/f32-prelu/gen/neon-4x4.c", |
| 2264 | "src/f32-prelu/gen/neon-4x8.c", |
| 2265 | "src/f32-prelu/gen/neon-4x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2266 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x4.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2267 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2268 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2269 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12-acc2.c", |
| 2270 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2271 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2272 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16-acc2.c", |
| 2273 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2274 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2275 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20-acc2.c", |
| 2276 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2277 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20.c", |
| 2278 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x4.c", |
| 2279 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x8-acc2.c", |
| 2280 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x8.c", |
| 2281 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12-acc2.c", |
| 2282 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12-acc3.c", |
| 2283 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12.c", |
| 2284 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16-acc2.c", |
| 2285 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16-acc4.c", |
| 2286 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16.c", |
| 2287 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20-acc2.c", |
| 2288 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20-acc5.c", |
| 2289 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2290 | "src/f32-rmax/neon.c", |
Marat Dukhan | 5b86c43 | 2020-12-06 19:15:03 -0800 | [diff] [blame] | 2291 | "src/f32-spmm/gen/4x1-minmax-neon-pipelined.c", |
| 2292 | "src/f32-spmm/gen/4x1-minmax-neon-x2.c", |
| 2293 | "src/f32-spmm/gen/4x1-minmax-neon.c", |
| 2294 | "src/f32-spmm/gen/8x1-minmax-neon-pipelined.c", |
| 2295 | "src/f32-spmm/gen/8x1-minmax-neon-x2.c", |
| 2296 | "src/f32-spmm/gen/8x1-minmax-neon.c", |
| 2297 | "src/f32-spmm/gen/12x1-minmax-neon.c", |
| 2298 | "src/f32-spmm/gen/16x1-minmax-neon-pipelined.c", |
| 2299 | "src/f32-spmm/gen/16x1-minmax-neon-x2.c", |
| 2300 | "src/f32-spmm/gen/16x1-minmax-neon.c", |
| 2301 | "src/f32-spmm/gen/32x1-minmax-neon-pipelined.c", |
| 2302 | "src/f32-spmm/gen/32x1-minmax-neon-x2.c", |
| 2303 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2304 | "src/f32-vbinary/gen/vadd-minmax-neon-x4.c", |
| 2305 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2306 | "src/f32-vbinary/gen/vaddc-minmax-neon-x4.c", |
| 2307 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 2308 | "src/f32-vbinary/gen/vmax-neon-x4.c", |
| 2309 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2310 | "src/f32-vbinary/gen/vmaxc-neon-x4.c", |
| 2311 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2312 | "src/f32-vbinary/gen/vmin-neon-x4.c", |
| 2313 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2314 | "src/f32-vbinary/gen/vminc-neon-x4.c", |
| 2315 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2316 | "src/f32-vbinary/gen/vmul-minmax-neon-x4.c", |
| 2317 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2318 | "src/f32-vbinary/gen/vmulc-minmax-neon-x4.c", |
| 2319 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2320 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x4.c", |
| 2321 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 2322 | "src/f32-vbinary/gen/vsqrdiff-neon-x4.c", |
| 2323 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2324 | "src/f32-vbinary/gen/vsqrdiffc-neon-x4.c", |
| 2325 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2326 | "src/f32-vbinary/gen/vsub-minmax-neon-x4.c", |
| 2327 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2328 | "src/f32-vbinary/gen/vsubc-minmax-neon-x4.c", |
| 2329 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2330 | "src/f32-vclamp/gen/vclamp-neon-x4.c", |
| 2331 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2332 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x4.c", |
| 2333 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2334 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x12.c", |
| 2335 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x16.c", |
| 2336 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x20.c", |
| 2337 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x24.c", |
| 2338 | "src/f32-velu/gen/velu-neon-rr2-p6-x4.c", |
| 2339 | "src/f32-velu/gen/velu-neon-rr2-p6-x8.c", |
| 2340 | "src/f32-velu/gen/velu-neon-rr2-p6-x12.c", |
| 2341 | "src/f32-velu/gen/velu-neon-rr2-p6-x16.c", |
| 2342 | "src/f32-velu/gen/velu-neon-rr2-p6-x20.c", |
| 2343 | "src/f32-velu/gen/velu-neon-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2344 | "src/f32-vhswish/gen/vhswish-neon-x4.c", |
| 2345 | "src/f32-vhswish/gen/vhswish-neon-x8.c", |
| 2346 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 2347 | "src/f32-vlrelu/gen/vlrelu-neon-x4.c", |
| 2348 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2349 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2350 | "src/f32-vmulcaddc/gen/c8-minmax-neon-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2351 | "src/f32-vrelu/gen/vrelu-neon-x4.c", |
| 2352 | "src/f32-vrelu/gen/vrelu-neon-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2353 | "src/f32-vrnd/gen/vrndd-neon-x4.c", |
| 2354 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2355 | "src/f32-vrnd/gen/vrndne-neon-x4.c", |
| 2356 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2357 | "src/f32-vrnd/gen/vrndu-neon-x4.c", |
| 2358 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2359 | "src/f32-vrnd/gen/vrndz-neon-x4.c", |
| 2360 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2361 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x4.c", |
| 2362 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2363 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x12.c", |
| 2364 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x16.c", |
| 2365 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x20.c", |
| 2366 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x24.c", |
| 2367 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x4.c", |
| 2368 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x8.c", |
| 2369 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x12.c", |
| 2370 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x16.c", |
| 2371 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x20.c", |
| 2372 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x24.c", |
| 2373 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x4.c", |
| 2374 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x8.c", |
| 2375 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x12.c", |
| 2376 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x16.c", |
| 2377 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x20.c", |
| 2378 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x24.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 2379 | "src/f32-vunary/gen/vabs-neon-x4.c", |
| 2380 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 2381 | "src/f32-vunary/gen/vneg-neon-x4.c", |
| 2382 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 2383 | "src/f32-vunary/gen/vsqr-neon-x4.c", |
| 2384 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | 60f903b | 2021-09-30 09:43:13 -0700 | [diff] [blame] | 2385 | "src/math/cvt-f16-f32-neon-int16.c", |
| 2386 | "src/math/cvt-f16-f32-neon-int32.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 2387 | "src/math/expm1minus-neon-rr2-lut16-p3.c", |
| 2388 | "src/math/expm1minus-neon-rr2-p6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2389 | "src/math/roundd-neon-addsub.c", |
| 2390 | "src/math/roundd-neon-cvt.c", |
| 2391 | "src/math/roundne-neon-addsub.c", |
| 2392 | "src/math/roundu-neon-addsub.c", |
| 2393 | "src/math/roundu-neon-cvt.c", |
| 2394 | "src/math/roundz-neon-addsub.c", |
| 2395 | "src/math/roundz-neon-cvt.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2396 | "src/math/sigmoid-neon-rr2-lut64-p2-nr2recps.c", |
| 2397 | "src/math/sigmoid-neon-rr2-lut2048-p1-nr2recps.c", |
| 2398 | "src/math/sigmoid-neon-rr2-p5-nr2recps.c", |
| 2399 | "src/math/sqrt-neon-nr1rsqrts.c", |
| 2400 | "src/math/sqrt-neon-nr2rsqrts.c", |
| 2401 | "src/math/sqrt-neon-nr3rsqrts.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2402 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mla8-ld64.c", |
| 2403 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2404 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2405 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
| 2406 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2407 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2408 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 2409 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld128.c", |
| 2410 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld64.c", |
| 2411 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2412 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2413 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
| 2414 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld128.c", |
| 2415 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld64.c", |
| 2416 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2417 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
| 2418 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 2419 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 2420 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 2421 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2422 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2423 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2424 | "src/qc8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2425 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2426 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2427 | "src/qc8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2428 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2429 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2430 | "src/qc8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2431 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2432 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2433 | "src/qc8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2434 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2435 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2436 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2437 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2438 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2439 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2440 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2441 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
| 2442 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2443 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2444 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2445 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2446 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2447 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld128.c", |
| 2448 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld64.c", |
| 2449 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2450 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2451 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2452 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2453 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
| 2454 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld128.c", |
| 2455 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld64.c", |
| 2456 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2457 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2458 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2459 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2460 | "src/qs8-dwconv/gen/up24x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2461 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2462 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2463 | "src/qs8-dwconv/gen/up24x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2464 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2465 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2466 | "src/qs8-dwconv/gen/up32x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2467 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2468 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-neon-mul16.c", |
Frank Barchard | 2aa2e2a | 2021-09-16 14:59:13 -0700 | [diff] [blame] | 2469 | "src/qs8-dwconv/gen/up32x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 281262d | 2020-08-10 13:23:21 -0700 | [diff] [blame] | 2470 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 2471 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c16-acc2.c", |
| 2472 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c24-acc2.c", |
| 2473 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c32-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2474 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 2475 | "src/qs8-gavgpool/gen/7x-minmax-neon-c16-acc2.c", |
| 2476 | "src/qs8-gavgpool/gen/7x-minmax-neon-c24-acc2.c", |
| 2477 | "src/qs8-gavgpool/gen/7x-minmax-neon-c32-acc2.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2478 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2479 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2480 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2481 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2482 | "src/qs8-gemm/gen/1x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2483 | "src/qs8-gemm/gen/1x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2484 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 2d3c97c | 2021-06-25 18:00:28 -0700 | [diff] [blame] | 2485 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2486 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2487 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2488 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2489 | "src/qs8-gemm/gen/1x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2490 | "src/qs8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2491 | "src/qs8-gemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2492 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2493 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2494 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2495 | "src/qs8-gemm/gen/1x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2496 | "src/qs8-gemm/gen/1x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2497 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2498 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2499 | "src/qs8-gemm/gen/1x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2500 | "src/qs8-gemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2501 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2502 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2503 | "src/qs8-gemm/gen/2x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2504 | "src/qs8-gemm/gen/2x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2505 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 2d3c97c | 2021-06-25 18:00:28 -0700 | [diff] [blame] | 2506 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2507 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2508 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2509 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2510 | "src/qs8-gemm/gen/2x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2511 | "src/qs8-gemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2512 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2513 | "src/qs8-gemm/gen/2x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2514 | "src/qs8-gemm/gen/2x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2515 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2516 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2517 | "src/qs8-gemm/gen/2x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2518 | "src/qs8-gemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2519 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2520 | "src/qs8-gemm/gen/3x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2521 | "src/qs8-gemm/gen/3x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2522 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2523 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2524 | "src/qs8-gemm/gen/3x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2525 | "src/qs8-gemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2526 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2527 | "src/qs8-gemm/gen/3x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2528 | "src/qs8-gemm/gen/3x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2529 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2530 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2531 | "src/qs8-gemm/gen/3x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2532 | "src/qs8-gemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2533 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2534 | "src/qs8-gemm/gen/4x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2535 | "src/qs8-gemm/gen/4x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2536 | "src/qs8-gemm/gen/4x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2537 | "src/qs8-gemm/gen/4x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2538 | "src/qs8-gemm/gen/4x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2539 | "src/qs8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2540 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2541 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2542 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2543 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2544 | "src/qs8-gemm/gen/4x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2545 | "src/qs8-gemm/gen/4x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2546 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2547 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2548 | "src/qs8-gemm/gen/4x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2549 | "src/qs8-gemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2550 | "src/qs8-gemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2551 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2552 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2553 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2554 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2555 | "src/qs8-igemm/gen/1x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2556 | "src/qs8-igemm/gen/1x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2557 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | cf05585 | 2021-06-26 09:05:09 -0700 | [diff] [blame] | 2558 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2559 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2560 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2561 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2562 | "src/qs8-igemm/gen/1x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2563 | "src/qs8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2564 | "src/qs8-igemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2565 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2566 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2567 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2568 | "src/qs8-igemm/gen/1x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2569 | "src/qs8-igemm/gen/1x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2570 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2571 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2572 | "src/qs8-igemm/gen/1x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2573 | "src/qs8-igemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2574 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2575 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2576 | "src/qs8-igemm/gen/2x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2577 | "src/qs8-igemm/gen/2x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2578 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | cf05585 | 2021-06-26 09:05:09 -0700 | [diff] [blame] | 2579 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2580 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2581 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2582 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2583 | "src/qs8-igemm/gen/2x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2584 | "src/qs8-igemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2585 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2586 | "src/qs8-igemm/gen/2x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2587 | "src/qs8-igemm/gen/2x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2588 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2589 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2590 | "src/qs8-igemm/gen/2x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2591 | "src/qs8-igemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2592 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2593 | "src/qs8-igemm/gen/3x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2594 | "src/qs8-igemm/gen/3x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2595 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2596 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2597 | "src/qs8-igemm/gen/3x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2598 | "src/qs8-igemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2599 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2600 | "src/qs8-igemm/gen/3x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2601 | "src/qs8-igemm/gen/3x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2602 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2603 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2604 | "src/qs8-igemm/gen/3x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2605 | "src/qs8-igemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2606 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2607 | "src/qs8-igemm/gen/4x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2608 | "src/qs8-igemm/gen/4x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2609 | "src/qs8-igemm/gen/4x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2610 | "src/qs8-igemm/gen/4x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2611 | "src/qs8-igemm/gen/4x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2612 | "src/qs8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2613 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2614 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2615 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2616 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2617 | "src/qs8-igemm/gen/4x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2618 | "src/qs8-igemm/gen/4x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2619 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2620 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2621 | "src/qs8-igemm/gen/4x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2622 | "src/qs8-igemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2623 | "src/qs8-igemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 2624 | "src/qs8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2625 | "src/qs8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 2626 | "src/qs8-requantization/rndna-neon.c", |
Marat Dukhan | d3d818c | 2021-07-16 17:56:54 -0700 | [diff] [blame] | 2627 | "src/qs8-requantization/rndnu-neon-mull.c", |
| 2628 | "src/qs8-requantization/rndnu-neon-qdmulh.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 2629 | "src/qs8-vadd/gen/minmax-neon-ld64-x8.c", |
| 2630 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2631 | "src/qs8-vadd/gen/minmax-neon-ld64-x24.c", |
| 2632 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2633 | "src/qs8-vadd/gen/minmax-neon-ld128-x16.c", |
| 2634 | "src/qs8-vadd/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 2635 | "src/qs8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 2636 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2637 | "src/qs8-vaddc/gen/minmax-neon-ld64-x24.c", |
| 2638 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2639 | "src/qs8-vaddc/gen/minmax-neon-ld128-x16.c", |
| 2640 | "src/qs8-vaddc/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 2641 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 2642 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2643 | "src/qs8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
| 2644 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 2645 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 2646 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 2647 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 2648 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2649 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2650 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2651 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2652 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2653 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2654 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2655 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2656 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2657 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2658 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2659 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2660 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2661 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2662 | "src/qu8-dwconv/gen/up24x9-minmax-rndnu-neon-mul8.c", |
| 2663 | "src/qu8-dwconv/gen/up24x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2664 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2665 | "src/qu8-dwconv/gen/up24x25-minmax-rndnu-neon-mul8.c", |
| 2666 | "src/qu8-dwconv/gen/up24x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2667 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2668 | "src/qu8-dwconv/gen/up32x9-minmax-rndnu-neon-mul8.c", |
| 2669 | "src/qu8-dwconv/gen/up32x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2670 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | 354cbc6 | 2021-09-27 21:42:41 -0700 | [diff] [blame] | 2671 | "src/qu8-dwconv/gen/up32x25-minmax-rndnu-neon-mul8.c", |
| 2672 | "src/qu8-dwconv/gen/up32x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 2673 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 2674 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2675 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2676 | "src/qu8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2677 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2678 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2679 | "src/qu8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2680 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 2681 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2682 | "src/qu8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2683 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2684 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2685 | "src/qu8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2686 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 2687 | "src/qu8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2688 | "src/qu8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 2689 | "src/qu8-requantization/rndna-neon.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2690 | "src/qu8-vadd/gen/minmax-neon-ld64-x8.c", |
| 2691 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 2692 | "src/qu8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2693 | "src/qu8-vadd/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2694 | "src/qu8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 2695 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 2696 | "src/qu8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2697 | "src/qu8-vaddc/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 2698 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 2699 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2700 | "src/qu8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
| 2701 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 2702 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 2703 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 2704 | "src/s8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 2705 | "src/s8-vclamp/neon-x64.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2706 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2707 | "src/u8-rmax/neon.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2708 | "src/u8-vclamp/neon-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2709 | "src/x8-zip/x2-neon.c", |
| 2710 | "src/x8-zip/x3-neon.c", |
| 2711 | "src/x8-zip/x4-neon.c", |
| 2712 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2713 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 2714 | "src/x32-unpool/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2715 | "src/x32-zip/x2-neon.c", |
| 2716 | "src/x32-zip/x3-neon.c", |
| 2717 | "src/x32-zip/x4-neon.c", |
| 2718 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 2719 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 2720 | "src/xx-pad/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2721 | ] |
| 2722 | |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 2723 | PROD_NEONFP16_MICROKERNEL_SRCS = [ |
| 2724 | ] |
| 2725 | |
| 2726 | ALL_NEONFP16_MICROKERNEL_SRCS = [ |
| 2727 | "src/f16-f32-vcvt/gen/vcvt-neonfp16-x8.c", |
| 2728 | "src/f16-f32-vcvt/gen/vcvt-neonfp16-x16.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 2729 | "src/math/cvt-f16-f32-neonfp16.c", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 2730 | ] |
| 2731 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2732 | PROD_NEONFMA_MICROKERNEL_SRCS = [ |
| 2733 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 2734 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 2735 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 2736 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 2737 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 2738 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 2739 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
| 2740 | "src/f32-ibilinear/gen/neonfma-c8.c", |
| 2741 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
| 2742 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 2743 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16.c", |
| 2744 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 2745 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 2746 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 2747 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 2748 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 2749 | ] |
| 2750 | |
| 2751 | ALL_NEONFMA_MICROKERNEL_SRCS = [ |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2752 | "src/f32-dwconv/gen/up4x4-minmax-neonfma-acc2.c", |
| 2753 | "src/f32-dwconv/gen/up4x4-minmax-neonfma.c", |
| 2754 | "src/f32-dwconv/gen/up4x9-minmax-neonfma-acc2.c", |
| 2755 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 2756 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 2757 | "src/f32-dwconv/gen/up4x25-minmax-neonfma.c", |
| 2758 | "src/f32-dwconv/gen/up8x4-minmax-neonfma-acc2.c", |
| 2759 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 2760 | "src/f32-dwconv/gen/up8x9-minmax-neonfma-acc2.c", |
| 2761 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 2762 | "src/f32-dwconv/gen/up8x25-minmax-neonfma-acc2.c", |
| 2763 | "src/f32-dwconv/gen/up8x25-minmax-neonfma.c", |
| 2764 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-dup-ld64.c", |
| 2765 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neonfma.c", |
| 2766 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld64.c", |
| 2767 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld128.c", |
| 2768 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neonfma.c", |
| 2769 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld64.c", |
| 2770 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld128.c", |
| 2771 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neonfma.c", |
| 2772 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neonfma.c", |
| 2773 | "src/f32-gemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
| 2774 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 2775 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
| 2776 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 2777 | "src/f32-gemm/gen/4x8s4-minmax-neonfma.c", |
| 2778 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 2779 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
| 2780 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 2781 | "src/f32-gemm/gen/8x8s4-minmax-neonfma.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2782 | "src/f32-ibilinear-chw/gen/neonfma-p4.c", |
| 2783 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2784 | "src/f32-ibilinear/gen/neonfma-c4.c", |
| 2785 | "src/f32-ibilinear/gen/neonfma-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2786 | "src/f32-igemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2787 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2788 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2789 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 2790 | "src/f32-igemm/gen/4x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2791 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 2792 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2793 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 2794 | "src/f32-igemm/gen/8x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2795 | "src/f32-ppmm/gen/4x8-minmax-neonfma.c", |
| 2796 | "src/f32-ppmm/gen/8x8-minmax-neonfma.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2797 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x4.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2798 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2799 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x8.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2800 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12-acc2.c", |
| 2801 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2802 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2803 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16-acc2.c", |
| 2804 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2805 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2806 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20-acc2.c", |
| 2807 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2808 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20.c", |
| 2809 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x4.c", |
| 2810 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x8-acc2.c", |
| 2811 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x8.c", |
| 2812 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12-acc2.c", |
| 2813 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12-acc3.c", |
| 2814 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12.c", |
| 2815 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16-acc2.c", |
| 2816 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16-acc4.c", |
| 2817 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16.c", |
| 2818 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20-acc2.c", |
| 2819 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20-acc5.c", |
| 2820 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20.c", |
Marat Dukhan | 2fa7a0c | 2020-12-06 19:09:02 -0800 | [diff] [blame] | 2821 | "src/f32-spmm/gen/4x1-minmax-neonfma-pipelined.c", |
| 2822 | "src/f32-spmm/gen/4x1-minmax-neonfma-x2.c", |
| 2823 | "src/f32-spmm/gen/4x1-minmax-neonfma.c", |
| 2824 | "src/f32-spmm/gen/8x1-minmax-neonfma-pipelined.c", |
| 2825 | "src/f32-spmm/gen/8x1-minmax-neonfma-x2.c", |
| 2826 | "src/f32-spmm/gen/8x1-minmax-neonfma.c", |
| 2827 | "src/f32-spmm/gen/12x1-minmax-neonfma.c", |
| 2828 | "src/f32-spmm/gen/16x1-minmax-neonfma-pipelined.c", |
| 2829 | "src/f32-spmm/gen/16x1-minmax-neonfma-x2.c", |
| 2830 | "src/f32-spmm/gen/16x1-minmax-neonfma.c", |
| 2831 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 2832 | "src/f32-spmm/gen/32x1-minmax-neonfma-x2.c", |
| 2833 | "src/f32-spmm/gen/32x1-minmax-neonfma.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2834 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x4.c", |
| 2835 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x8.c", |
| 2836 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x12.c", |
| 2837 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 2838 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x20.c", |
| 2839 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x24.c", |
| 2840 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x4.c", |
| 2841 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 2842 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x12.c", |
| 2843 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x16.c", |
| 2844 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x20.c", |
| 2845 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x24.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2846 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 2847 | "src/f32-vmulcaddc/gen/c8-minmax-neonfma-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2848 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x4.c", |
| 2849 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x8.c", |
| 2850 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x12.c", |
| 2851 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x16.c", |
| 2852 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x20.c", |
| 2853 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x24.c", |
| 2854 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x4.c", |
| 2855 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x8.c", |
| 2856 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x12.c", |
| 2857 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x16.c", |
| 2858 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x20.c", |
| 2859 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x24.c", |
| 2860 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x4.c", |
| 2861 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x8.c", |
| 2862 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x12.c", |
| 2863 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 2864 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x20.c", |
| 2865 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x24.c", |
| 2866 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x4.c", |
| 2867 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x8.c", |
| 2868 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x12.c", |
| 2869 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x16.c", |
| 2870 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x20.c", |
| 2871 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x24.c", |
| 2872 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x4.c", |
| 2873 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x8.c", |
| 2874 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x12.c", |
| 2875 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x16.c", |
| 2876 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x20.c", |
| 2877 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x24.c", |
| 2878 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x4.c", |
| 2879 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x8.c", |
| 2880 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x12.c", |
| 2881 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x16.c", |
| 2882 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x20.c", |
| 2883 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x24.c", |
| 2884 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x4.c", |
| 2885 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x8.c", |
| 2886 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x12.c", |
| 2887 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x16.c", |
| 2888 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x20.c", |
| 2889 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x24.c", |
| 2890 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x4.c", |
| 2891 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x8.c", |
| 2892 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x12.c", |
| 2893 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x16.c", |
| 2894 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x20.c", |
| 2895 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x24.c", |
| 2896 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x4.c", |
| 2897 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x8.c", |
| 2898 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x12.c", |
| 2899 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x16.c", |
| 2900 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x20.c", |
| 2901 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2902 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x4.c", |
| 2903 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x8.c", |
| 2904 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x12.c", |
| 2905 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x16.c", |
| 2906 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x20.c", |
| 2907 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x24.c", |
| 2908 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x28.c", |
| 2909 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x32.c", |
| 2910 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x36.c", |
| 2911 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x40.c", |
| 2912 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x4.c", |
| 2913 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x8.c", |
| 2914 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x12.c", |
| 2915 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x16.c", |
| 2916 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x20.c", |
| 2917 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x24.c", |
| 2918 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x28.c", |
| 2919 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x32.c", |
| 2920 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x36.c", |
| 2921 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x40.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 2922 | "src/math/exp-neonfma-rr2-lut64-p2.c", |
| 2923 | "src/math/exp-neonfma-rr2-p5.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 2924 | "src/math/expm1minus-neonfma-rr1-lut16-p3.c", |
| 2925 | "src/math/expm1minus-neonfma-rr1-p6.c", |
Marat Dukhan | 9dd119a | 2020-11-20 18:20:04 -0800 | [diff] [blame] | 2926 | "src/math/expminus-neonfma-rr2-lut64-p2.c", |
| 2927 | "src/math/expminus-neonfma-rr2-lut2048-p1.c", |
| 2928 | "src/math/expminus-neonfma-rr2-p5.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2929 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr1recps1fma.c", |
| 2930 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2fma.c", |
| 2931 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2932 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma.c", |
| 2933 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2fma.c", |
| 2934 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2935 | "src/math/sigmoid-neonfma-rr1-p5-nr1recps1fma.c", |
| 2936 | "src/math/sigmoid-neonfma-rr1-p5-nr2fma.c", |
| 2937 | "src/math/sigmoid-neonfma-rr1-p5-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2938 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr1recps1fma.c", |
| 2939 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2fma.c", |
| 2940 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2941 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr1recps1fma.c", |
| 2942 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2fma.c", |
| 2943 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2944 | "src/math/sigmoid-neonfma-rr2-p5-nr1recps1fma.c", |
| 2945 | "src/math/sigmoid-neonfma-rr2-p5-nr2fma.c", |
| 2946 | "src/math/sigmoid-neonfma-rr2-p5-nr2recps.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 2947 | "src/math/sqrt-neonfma-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 2948 | "src/math/sqrt-neonfma-nr1rsqrts1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2949 | "src/math/sqrt-neonfma-nr2fma.c", |
| 2950 | "src/math/sqrt-neonfma-nr2fma1adj.c", |
| 2951 | "src/math/sqrt-neonfma-nr3fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2952 | ] |
| 2953 | |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 2954 | PROD_AARCH64_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2955 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
| 2956 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 2957 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
| 2958 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 2959 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 2960 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2961 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2962 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2963 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2964 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2965 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2966 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 2967 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
| 2968 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 2969 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 2970 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
| 2971 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 2972 | "src/x8-lut/gen/lut-neon-tbx128x4-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2973 | ] |
| 2974 | |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 2975 | ALL_AARCH64_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2976 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2977 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2978 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2979 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2980 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2981 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2982 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2983 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2984 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2985 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc2.c", |
| 2986 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc3.c", |
| 2987 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc4.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 2988 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2989 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4-acc2.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 2990 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4.c", |
| 2991 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 2992 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-4x4.c", |
| 2993 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-5x4.c", |
| 2994 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2995 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc2.c", |
| 2996 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc3.c", |
| 2997 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2998 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2999 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3000 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4.c", |
| 3001 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-3x4.c", |
| 3002 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 3003 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc2.c", |
| 3004 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc3.c", |
| 3005 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc4.c", |
| 3006 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3007 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 3008 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc2.c", |
| 3009 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3010 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 3011 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3012 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 3013 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3014 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 3015 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 3016 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 3017 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc3.c", |
| 3018 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc4.c", |
| 3019 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc5.c", |
| 3020 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4.c", |
| 3021 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc2.c", |
| 3022 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc3.c", |
| 3023 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 3024 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3025 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3026 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-lane-ld64.c", |
| 3027 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld64.c", |
| 3028 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld128.c", |
| 3029 | "src/f32-gemm/gen-inc/5x8inc-minmax-neonfma-lane-ld64.c", |
| 3030 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld64.c", |
| 3031 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld128.c", |
| 3032 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 3033 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 3034 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 3035 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 3036 | "src/f32-gemm/gen/5x8-minmax-neonfma-lane-ld64.c", |
| 3037 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 3038 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
| 3039 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 3040 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 3041 | "src/f32-igemm/gen/4x4-minmax-neonfma-lane-ld64.c", |
| 3042 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 3043 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 3044 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 3045 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 3046 | "src/f32-spmm/gen/4x2-minmax-neonfma.c", |
| 3047 | "src/f32-spmm/gen/4x4-minmax-neonfma.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 3048 | "src/f32-spmm/gen/8x2-minmax-neonfma.c", |
| 3049 | "src/f32-spmm/gen/8x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3050 | "src/f32-spmm/gen/12x2-minmax-neonfma.c", |
| 3051 | "src/f32-spmm/gen/12x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3052 | "src/f32-spmm/gen/16x2-minmax-neonfma.c", |
| 3053 | "src/f32-spmm/gen/16x4-minmax-neonfma.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 3054 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 3055 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3056 | "src/f32-vbinary/gen/vdiv-minmax-neon-x4.c", |
| 3057 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 3058 | "src/f32-vbinary/gen/vdivc-minmax-neon-x4.c", |
| 3059 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 3060 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x4.c", |
| 3061 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3062 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x4.c", |
| 3063 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x8.c", |
| 3064 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x12.c", |
| 3065 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x16.c", |
| 3066 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x20.c", |
| 3067 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x24.c", |
| 3068 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x4.c", |
| 3069 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x8.c", |
| 3070 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x12.c", |
| 3071 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x16.c", |
| 3072 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x20.c", |
| 3073 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x24.c", |
| 3074 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x4.c", |
| 3075 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x8.c", |
| 3076 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x12.c", |
| 3077 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x16.c", |
| 3078 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x20.c", |
| 3079 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 3080 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 3081 | "src/f32-vsqrt/gen/neon-sqrt-x8.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3082 | "src/math/sigmoid-neonfma-rr1-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3083 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3084 | "src/math/sigmoid-neonfma-rr1-p5-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3085 | "src/math/sigmoid-neonfma-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3086 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 3087 | "src/math/sigmoid-neonfma-rr2-p5-div.c", |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 3088 | "src/x8-lut/gen/lut-neon-tbx128x4-x16.c", |
| 3089 | "src/x8-lut/gen/lut-neon-tbx128x4-x32.c", |
| 3090 | "src/x8-lut/gen/lut-neon-tbx128x4-x48.c", |
| 3091 | "src/x8-lut/gen/lut-neon-tbx128x4-x64.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3092 | ] |
| 3093 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3094 | PROD_NEONV8_MICROKERNEL_SRCS = [ |
| 3095 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
| 3096 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 3097 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 3098 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3099 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 3100 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 3101 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3102 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 3103 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3104 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3105 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 3106 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3107 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3108 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 3109 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3110 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3111 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 3112 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3113 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3114 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3115 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3116 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3117 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3118 | ] |
| 3119 | |
| 3120 | ALL_NEONV8_MICROKERNEL_SRCS = [ |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 3121 | "src/f32-vrnd/gen/vrndd-neonv8-x4.c", |
| 3122 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3123 | "src/f32-vrnd/gen/vrndne-neonv8-x4.c", |
| 3124 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 3125 | "src/f32-vrnd/gen/vrndu-neonv8-x4.c", |
| 3126 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 3127 | "src/f32-vrnd/gen/vrndz-neonv8-x4.c", |
| 3128 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3129 | "src/math/roundd-neonv8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3130 | "src/math/roundne-neonv8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3131 | "src/math/roundu-neonv8.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 3132 | "src/math/roundz-neonv8.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3133 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 3134 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 3135 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3136 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 3137 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 3138 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3139 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 3140 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld128.c", |
| 3141 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld64.c", |
| 3142 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 3143 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 3144 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 3145 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld128.c", |
| 3146 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld64.c", |
| 3147 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 3148 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 3149 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 3150 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 3151 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 3152 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3153 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3154 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3155 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3156 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3157 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3158 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3159 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3160 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3161 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3162 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3163 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3164 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3165 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 3166 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 3167 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 3168 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 3169 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 3170 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 3171 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 3172 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3173 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3174 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3175 | "src/qs8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3176 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3177 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3178 | "src/qs8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3179 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3180 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3181 | "src/qs8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3182 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3183 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3184 | "src/qs8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3185 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3186 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3187 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 3188 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3189 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3190 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3191 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 3192 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 3193 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 3194 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 3195 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 3196 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 3197 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 3198 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3199 | "src/qu8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3200 | "src/qu8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3201 | "src/qu8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3202 | "src/qu8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3203 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3204 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3205 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 3206 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3207 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3208 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 3209 | ] |
| 3210 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3211 | PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
| 3212 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 3213 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 3214 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 3215 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 3216 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
| 3217 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3218 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3219 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3220 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3221 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 3222 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 3223 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 3224 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 3225 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
| 3226 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 3227 | ] |
| 3228 | |
| 3229 | ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 3230 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith-acc2.c", |
| 3231 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith.c", |
| 3232 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith-acc2.c", |
| 3233 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3234 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 3235 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith.c", |
| 3236 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith-acc2.c", |
| 3237 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 3238 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith-acc2.c", |
| 3239 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 3240 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith-acc2.c", |
| 3241 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith.c", |
Frank Barchard | 0bb49a7 | 2020-06-04 11:35:11 -0700 | [diff] [blame] | 3242 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 3243 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3244 | "src/f16-gemm/gen-inc/1x8inc-minmax-neonfp16arith-ld64.c", |
| 3245 | "src/f16-gemm/gen-inc/1x16inc-minmax-neonfp16arith-ld64.c", |
| 3246 | "src/f16-gemm/gen-inc/4x8inc-minmax-neonfp16arith-ld64.c", |
| 3247 | "src/f16-gemm/gen-inc/4x16inc-minmax-neonfp16arith-ld64.c", |
| 3248 | "src/f16-gemm/gen-inc/6x8inc-minmax-neonfp16arith-ld64.c", |
| 3249 | "src/f16-gemm/gen-inc/6x16inc-minmax-neonfp16arith-ld64.c", |
| 3250 | "src/f16-gemm/gen-inc/8x8inc-minmax-neonfp16arith-ld64.c", |
| 3251 | "src/f16-gemm/gen-inc/8x16inc-minmax-neonfp16arith-ld64.c", |
| 3252 | "src/f16-gemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 3253 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3254 | "src/f16-gemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 3255 | "src/f16-gemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 3256 | "src/f16-gemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 3257 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3258 | "src/f16-gemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 3259 | "src/f16-gemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3260 | "src/f16-igemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 3261 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3262 | "src/f16-igemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 3263 | "src/f16-igemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 3264 | "src/f16-igemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 3265 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3266 | "src/f16-igemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 3267 | "src/f16-igemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 3268 | "src/f16-prelu/gen/neonfp16arith-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 3269 | "src/f16-prelu/gen/neonfp16arith-2x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3270 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3271 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3272 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3273 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3274 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3275 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3276 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3277 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith.c", |
| 3278 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x8.c", |
| 3279 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 3280 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x8.c", |
| 3281 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 3282 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x8.c", |
| 3283 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x16.c", |
| 3284 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x8.c", |
| 3285 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x16.c", |
| 3286 | "src/f16-vbinary/gen/vmax-neonfp16arith-x8.c", |
| 3287 | "src/f16-vbinary/gen/vmax-neonfp16arith-x16.c", |
| 3288 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x8.c", |
| 3289 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x16.c", |
| 3290 | "src/f16-vbinary/gen/vmin-neonfp16arith-x8.c", |
| 3291 | "src/f16-vbinary/gen/vmin-neonfp16arith-x16.c", |
| 3292 | "src/f16-vbinary/gen/vminc-neonfp16arith-x8.c", |
| 3293 | "src/f16-vbinary/gen/vminc-neonfp16arith-x16.c", |
| 3294 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x8.c", |
| 3295 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 3296 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x8.c", |
| 3297 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 3298 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x8.c", |
| 3299 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x16.c", |
| 3300 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x8.c", |
| 3301 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x16.c", |
| 3302 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x8.c", |
| 3303 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x16.c", |
| 3304 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x8.c", |
| 3305 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3306 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x8.c", |
| 3307 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x16.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3308 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x8.c", |
| 3309 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3310 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 3311 | "src/f16-vmulcaddc/gen/c16-minmax-neonfp16arith-2x.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 3312 | "src/f16-vrelu/gen/vrelu-neonfp16arith-x8.c", |
| 3313 | "src/f16-vrelu/gen/vrelu-neonfp16arith-x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3314 | ] |
| 3315 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3316 | PROD_NEONDOT_MICROKERNEL_SRCS = [ |
| 3317 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3318 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3319 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3320 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3321 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3322 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3323 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3324 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3325 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3326 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3327 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3328 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
| 3329 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3330 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3331 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3332 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 8b69802 | 2021-08-26 11:17:32 -0700 | [diff] [blame] | 3333 | "src/qu8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 3334 | "src/qu8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3335 | "src/qu8-gemm/gen/2x16c4-minmax-rndnu-neondot.c", |
| 3336 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 8b69802 | 2021-08-26 11:17:32 -0700 | [diff] [blame] | 3337 | "src/qu8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 3338 | "src/qu8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3339 | "src/qu8-igemm/gen/2x16c4-minmax-rndnu-neondot.c", |
| 3340 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3341 | ] |
| 3342 | |
| 3343 | ALL_NEONDOT_MICROKERNEL_SRCS = [ |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3344 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3345 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3346 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3347 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3348 | "src/qc8-gemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3349 | "src/qc8-gemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3350 | "src/qc8-gemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3351 | "src/qc8-gemm/gen/8x16c4-minmax-fp32-neondot.c", |
| 3352 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3353 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3354 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3355 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3356 | "src/qc8-igemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3357 | "src/qc8-igemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3358 | "src/qc8-igemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3359 | "src/qc8-igemm/gen/8x16c4-minmax-fp32-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3360 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3361 | "src/qs8-gemm/gen/1x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3362 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3363 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3364 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3365 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 3366 | "src/qs8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3367 | "src/qs8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3368 | "src/qs8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3369 | "src/qs8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3370 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3371 | "src/qs8-igemm/gen/1x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3372 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3373 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3374 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3375 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 3376 | "src/qs8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3377 | "src/qs8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3378 | "src/qs8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3379 | "src/qs8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3380 | "src/qu8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3381 | "src/qu8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 3382 | "src/qu8-gemm/gen/1x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3383 | "src/qu8-gemm/gen/2x8c4-minmax-rndnu-neondot.c", |
| 3384 | "src/qu8-gemm/gen/2x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 3385 | "src/qu8-gemm/gen/2x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3386 | "src/qu8-gemm/gen/3x8c4-minmax-rndnu-neondot.c", |
| 3387 | "src/qu8-gemm/gen/3x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 3388 | "src/qu8-gemm/gen/3x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3389 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3390 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3391 | "src/qu8-gemm/gen/5x8c4-minmax-rndnu-neondot.c", |
| 3392 | "src/qu8-gemm/gen/5x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3393 | "src/qu8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3394 | "src/qu8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3395 | "src/qu8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3396 | "src/qu8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
| 3397 | "src/qu8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3398 | "src/qu8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 3399 | "src/qu8-igemm/gen/1x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3400 | "src/qu8-igemm/gen/2x8c4-minmax-rndnu-neondot.c", |
| 3401 | "src/qu8-igemm/gen/2x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 3402 | "src/qu8-igemm/gen/2x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3403 | "src/qu8-igemm/gen/3x8c4-minmax-rndnu-neondot.c", |
| 3404 | "src/qu8-igemm/gen/3x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | cdf59a5 | 2021-09-08 13:55:24 -0700 | [diff] [blame] | 3405 | "src/qu8-igemm/gen/3x32c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3406 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3407 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3408 | "src/qu8-igemm/gen/5x8c4-minmax-rndnu-neondot.c", |
| 3409 | "src/qu8-igemm/gen/5x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3410 | "src/qu8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3411 | "src/qu8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3412 | "src/qu8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3413 | "src/qu8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 3414 | ] |
| 3415 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3416 | PROD_SSE_MICROKERNEL_SRCS = [ |
| 3417 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 3418 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
| 3419 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
| 3420 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 3421 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
| 3422 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
| 3423 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
| 3424 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 3425 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 3426 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
| 3427 | "src/f32-gavgpool-cw/sse-x4.c", |
| 3428 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 3429 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
| 3430 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 3431 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 3432 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 3433 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
| 3434 | "src/f32-ibilinear/gen/sse-c8.c", |
| 3435 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 3436 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 3437 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 3438 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 3439 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 3440 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
| 3441 | "src/f32-rmax/sse.c", |
| 3442 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
| 3443 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 3444 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 3445 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 3446 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
| 3447 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 3448 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 3449 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 3450 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
| 3451 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 3452 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 3453 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 3454 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
| 3455 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 3456 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
| 3457 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 3458 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
| 3459 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
| 3460 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
| 3461 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
| 3462 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 3463 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 3464 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 3465 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 3466 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3467 | "src/x32-packx/x4-sse.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3468 | ] |
| 3469 | |
| 3470 | ALL_SSE_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3471 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 3472 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
Erich Elsen | b123340 | 2020-06-08 15:53:15 -0700 | [diff] [blame] | 3473 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-1x1.c", |
| 3474 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3475 | "src/f32-dwconv/gen/up4x4-minmax-sse-acc2.c", |
| 3476 | "src/f32-dwconv/gen/up4x4-minmax-sse.c", |
| 3477 | "src/f32-dwconv/gen/up4x9-minmax-sse-acc2.c", |
| 3478 | "src/f32-dwconv/gen/up4x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3479 | "src/f32-dwconv/gen/up4x25-minmax-sse-acc2.c", |
| 3480 | "src/f32-dwconv/gen/up4x25-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3481 | "src/f32-dwconv/gen/up8x4-minmax-sse-acc2.c", |
| 3482 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 3483 | "src/f32-dwconv/gen/up8x9-minmax-sse-acc2.c", |
| 3484 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3485 | "src/f32-dwconv/gen/up8x25-minmax-sse-acc2.c", |
| 3486 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3487 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc2.c", |
| 3488 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc3.c", |
| 3489 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc4.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 3490 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3491 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 3492 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4.c", |
| 3493 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-3x4.c", |
| 3494 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-4x4.c", |
| 3495 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-5x4.c", |
| 3496 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-6x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 3497 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc2.c", |
| 3498 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 3499 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3500 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 3501 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3502 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4.c", |
| 3503 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-3x4.c", |
| 3504 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-4x4.c", |
Marat Dukhan | d050389 | 2020-10-30 08:22:04 -0700 | [diff] [blame] | 3505 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc2.c", |
| 3506 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc3.c", |
| 3507 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc4.c", |
| 3508 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc5.c", |
| 3509 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4.c", |
| 3510 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc2.c", |
| 3511 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc3.c", |
| 3512 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4.c", |
| 3513 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4-acc2.c", |
| 3514 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4.c", |
| 3515 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4-acc2.c", |
| 3516 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 3517 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-5x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 3518 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc2.c", |
| 3519 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc3.c", |
| 3520 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc4.c", |
| 3521 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc5.c", |
| 3522 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4.c", |
| 3523 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc2.c", |
| 3524 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc3.c", |
| 3525 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 3526 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4-acc2.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 3527 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 3528 | "src/f32-gavgpool-cw/sse-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3529 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 3530 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3531 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-dup.c", |
| 3532 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-load1.c", |
| 3533 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3534 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-dup.c", |
| 3535 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-load1.c", |
| 3536 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3537 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-dup.c", |
| 3538 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-load1.c", |
| 3539 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3540 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-dup.c", |
| 3541 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-load1.c", |
| 3542 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3543 | "src/f32-gemm/gen/1x8-minmax-sse-dup.c", |
| 3544 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 3545 | "src/f32-gemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3546 | "src/f32-gemm/gen/3x8-minmax-sse-dup.c", |
| 3547 | "src/f32-gemm/gen/3x8-minmax-sse-load1.c", |
| 3548 | "src/f32-gemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3549 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 3550 | "src/f32-gemm/gen/4x8-minmax-sse-dup.c", |
| 3551 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 3552 | "src/f32-gemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3553 | "src/f32-gemm/gen/5x8-minmax-sse-dup.c", |
| 3554 | "src/f32-gemm/gen/5x8-minmax-sse-load1.c", |
| 3555 | "src/f32-gemm/gen/5x8s4-minmax-sse.c", |
Artsiom Ablavatski | b3ffd58 | 2021-03-31 13:00:08 -0700 | [diff] [blame] | 3556 | "src/f32-ibilinear-chw/gen/sse-p4.c", |
| 3557 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 3558 | "src/f32-ibilinear/gen/sse-c4.c", |
| 3559 | "src/f32-ibilinear/gen/sse-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3560 | "src/f32-igemm/gen/1x8-minmax-sse-dup.c", |
| 3561 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 3562 | "src/f32-igemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3563 | "src/f32-igemm/gen/3x8-minmax-sse-dup.c", |
| 3564 | "src/f32-igemm/gen/3x8-minmax-sse-load1.c", |
| 3565 | "src/f32-igemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3566 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 3567 | "src/f32-igemm/gen/4x8-minmax-sse-dup.c", |
| 3568 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 3569 | "src/f32-igemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3570 | "src/f32-igemm/gen/5x8-minmax-sse-dup.c", |
| 3571 | "src/f32-igemm/gen/5x8-minmax-sse-load1.c", |
| 3572 | "src/f32-igemm/gen/5x8s4-minmax-sse.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3573 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 3574 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 3575 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3576 | "src/f32-ppmm/gen/4x8-minmax-sse.c", |
Marat Dukhan | 39b5e94 | 2020-06-24 15:03:48 -0700 | [diff] [blame] | 3577 | "src/f32-prelu/gen/sse-2x4.c", |
| 3578 | "src/f32-prelu/gen/sse-2x8.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3579 | "src/f32-rmax/sse.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 3580 | "src/f32-spmm/gen/4x1-minmax-sse.c", |
| 3581 | "src/f32-spmm/gen/8x1-minmax-sse.c", |
Erich Elsen | 6e80fdc | 2020-06-09 15:35:37 -0700 | [diff] [blame] | 3582 | "src/f32-spmm/gen/16x1-minmax-sse.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 3583 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3584 | "src/f32-vbinary/gen/vadd-minmax-sse-x4.c", |
| 3585 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 3586 | "src/f32-vbinary/gen/vaddc-minmax-sse-x4.c", |
| 3587 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 3588 | "src/f32-vbinary/gen/vdiv-minmax-sse-x4.c", |
| 3589 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 3590 | "src/f32-vbinary/gen/vdivc-minmax-sse-x4.c", |
| 3591 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 3592 | "src/f32-vbinary/gen/vmax-sse-x4.c", |
| 3593 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 3594 | "src/f32-vbinary/gen/vmaxc-sse-x4.c", |
| 3595 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 3596 | "src/f32-vbinary/gen/vmin-sse-x4.c", |
| 3597 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 3598 | "src/f32-vbinary/gen/vminc-sse-x4.c", |
| 3599 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3600 | "src/f32-vbinary/gen/vmul-minmax-sse-x4.c", |
| 3601 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 3602 | "src/f32-vbinary/gen/vmulc-minmax-sse-x4.c", |
| 3603 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 3604 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x4.c", |
| 3605 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 3606 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x4.c", |
| 3607 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 3608 | "src/f32-vbinary/gen/vsqrdiff-sse-x4.c", |
| 3609 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 3610 | "src/f32-vbinary/gen/vsqrdiffc-sse-x4.c", |
| 3611 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3612 | "src/f32-vbinary/gen/vsub-minmax-sse-x4.c", |
| 3613 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 3614 | "src/f32-vbinary/gen/vsubc-minmax-sse-x4.c", |
| 3615 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3616 | "src/f32-vclamp/gen/vclamp-sse-x4.c", |
| 3617 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3618 | "src/f32-vhswish/gen/vhswish-sse-x4.c", |
| 3619 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3620 | "src/f32-vlrelu/gen/vlrelu-sse-x4.c", |
| 3621 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3622 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 3623 | "src/f32-vmulcaddc/gen/c8-minmax-sse-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3624 | "src/f32-vrelu/gen/vrelu-sse-x4.c", |
| 3625 | "src/f32-vrelu/gen/vrelu-sse-x8.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 3626 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 3627 | "src/f32-vsqrt/gen/sse-sqrt-x8.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 3628 | "src/f32-vunary/gen/vabs-sse-x4.c", |
| 3629 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 3630 | "src/f32-vunary/gen/vneg-sse-x4.c", |
| 3631 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 3632 | "src/f32-vunary/gen/vsqr-sse-x4.c", |
| 3633 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3634 | "src/math/roundd-sse-addsub.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3635 | "src/math/roundne-sse-addsub.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3636 | "src/math/roundu-sse-addsub.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 3637 | "src/math/roundz-sse-addsub.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 3638 | "src/math/sqrt-sse-hh1mac.c", |
| 3639 | "src/math/sqrt-sse-nr1mac.c", |
| 3640 | "src/math/sqrt-sse-nr2mac.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3641 | "src/x32-packx/x4-sse.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3642 | ] |
| 3643 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3644 | PROD_SSE2_MICROKERNEL_SRCS = [ |
| 3645 | "src/f32-argmaxpool/4x-sse2-c4.c", |
| 3646 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
| 3647 | "src/f32-argmaxpool/9x-sse2-c4.c", |
| 3648 | "src/f32-prelu/gen/sse2-2x8.c", |
| 3649 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc2.c", |
| 3650 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 3651 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
| 3652 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
| 3653 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 3654 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 3655 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
| 3656 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x8.c", |
| 3657 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3658 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3659 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3660 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3661 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3662 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3663 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
| 3664 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
| 3665 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 3666 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 3667 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3668 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3669 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3670 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3671 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3672 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3673 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3674 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3675 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 3676 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
| 3677 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3678 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3679 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 3680 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
| 3681 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3682 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3683 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3684 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3685 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3686 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3687 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3688 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 3689 | "src/s8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 3690 | "src/s8-vclamp/sse2-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3691 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
| 3692 | "src/u8-rmax/sse2.c", |
| 3693 | "src/u8-vclamp/sse2-x64.c", |
| 3694 | "src/x8-zip/x2-sse2.c", |
| 3695 | "src/x8-zip/x3-sse2.c", |
| 3696 | "src/x8-zip/x4-sse2.c", |
| 3697 | "src/x8-zip/xm-sse2.c", |
| 3698 | "src/x32-unpool/sse2.c", |
| 3699 | "src/x32-zip/x2-sse2.c", |
| 3700 | "src/x32-zip/x3-sse2.c", |
| 3701 | "src/x32-zip/x4-sse2.c", |
| 3702 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 3703 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 3704 | "src/xx-pad/sse2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3705 | ] |
| 3706 | |
| 3707 | ALL_SSE2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 3708 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x8.c", |
| 3709 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x16.c", |
| 3710 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x24.c", |
| 3711 | "src/f16-f32-vcvt/gen/vcvt-sse2-int16-x32.c", |
| 3712 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x8.c", |
| 3713 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x16.c", |
| 3714 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x24.c", |
| 3715 | "src/f16-f32-vcvt/gen/vcvt-sse2-int32-x32.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 3716 | "src/f32-argmaxpool/4x-sse2-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3717 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 3718 | "src/f32-argmaxpool/9x-sse2-c4.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3719 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse2-dup.c", |
| 3720 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse2-dup.c", |
| 3721 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse2-dup.c", |
| 3722 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse2-dup.c", |
| 3723 | "src/f32-gemm/gen/1x8-minmax-sse2-dup.c", |
| 3724 | "src/f32-gemm/gen/3x8-minmax-sse2-dup.c", |
| 3725 | "src/f32-gemm/gen/4x8-minmax-sse2-dup.c", |
| 3726 | "src/f32-gemm/gen/5x8-minmax-sse2-dup.c", |
| 3727 | "src/f32-igemm/gen/1x8-minmax-sse2-dup.c", |
| 3728 | "src/f32-igemm/gen/3x8-minmax-sse2-dup.c", |
| 3729 | "src/f32-igemm/gen/4x8-minmax-sse2-dup.c", |
| 3730 | "src/f32-igemm/gen/5x8-minmax-sse2-dup.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 3731 | "src/f32-prelu/gen/sse2-2x4.c", |
| 3732 | "src/f32-prelu/gen/sse2-2x8.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3733 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x4.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3734 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3735 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x8.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3736 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12-acc2.c", |
| 3737 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3738 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3739 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16-acc2.c", |
| 3740 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3741 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3742 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc2.c", |
| 3743 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3744 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3745 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x4.c", |
| 3746 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x8.c", |
| 3747 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 3748 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x16.c", |
| 3749 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x20.c", |
| 3750 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x24.c", |
| 3751 | "src/f32-velu/gen/velu-sse2-rr2-p6-x4.c", |
| 3752 | "src/f32-velu/gen/velu-sse2-rr2-p6-x8.c", |
| 3753 | "src/f32-velu/gen/velu-sse2-rr2-p6-x12.c", |
| 3754 | "src/f32-velu/gen/velu-sse2-rr2-p6-x16.c", |
| 3755 | "src/f32-velu/gen/velu-sse2-rr2-p6-x20.c", |
| 3756 | "src/f32-velu/gen/velu-sse2-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3757 | "src/f32-vlrelu/gen/vlrelu-sse2-x4.c", |
| 3758 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 3759 | "src/f32-vrnd/gen/vrndd-sse2-x4.c", |
| 3760 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3761 | "src/f32-vrnd/gen/vrndne-sse2-x4.c", |
| 3762 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 3763 | "src/f32-vrnd/gen/vrndu-sse2-x4.c", |
| 3764 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 3765 | "src/f32-vrnd/gen/vrndz-sse2-x4.c", |
| 3766 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3767 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x4.c", |
| 3768 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x8.c", |
| 3769 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x12.c", |
| 3770 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x16.c", |
| 3771 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x20.c", |
| 3772 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x24.c", |
| 3773 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x4.c", |
| 3774 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x8.c", |
| 3775 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x12.c", |
| 3776 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x16.c", |
| 3777 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x20.c", |
| 3778 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x24.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 3779 | "src/math/cvt-f16-f32-sse2-int16.c", |
| 3780 | "src/math/cvt-f16-f32-sse2-int32.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 3781 | "src/math/exp-sse2-rr2-lut64-p2.c", |
| 3782 | "src/math/exp-sse2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 3783 | "src/math/expm1minus-sse2-rr2-lut16-p3.c", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 3784 | "src/math/expm1minus-sse2-rr2-p6.c", |
Frank Barchard | 3b80045 | 2020-11-22 12:12:35 -0800 | [diff] [blame] | 3785 | "src/math/expminus-sse2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3786 | "src/math/roundd-sse2-cvt.c", |
| 3787 | "src/math/roundne-sse2-cvt.c", |
| 3788 | "src/math/roundu-sse2-cvt.c", |
| 3789 | "src/math/roundz-sse2-cvt.c", |
| 3790 | "src/math/sigmoid-sse2-rr2-lut64-p2-div.c", |
| 3791 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr1.c", |
| 3792 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr2.c", |
| 3793 | "src/math/sigmoid-sse2-rr2-p5-div.c", |
| 3794 | "src/math/sigmoid-sse2-rr2-p5-nr1.c", |
| 3795 | "src/math/sigmoid-sse2-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3796 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3797 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3798 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3799 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3800 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3801 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3802 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3803 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3804 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 3805 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3806 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3807 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3808 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3809 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3810 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3811 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3812 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3813 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3814 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3815 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3816 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3817 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3818 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3819 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3820 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3821 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3822 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3823 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3824 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3825 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3826 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3827 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3828 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3829 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3830 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3831 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3832 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3833 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3834 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3835 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3836 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3837 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3838 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3839 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3840 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3841 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3842 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3843 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3844 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3845 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse2-mul16.c", |
| 3846 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 3847 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse2-mul16.c", |
| 3848 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
| 3849 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3850 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 3851 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c16-acc2.c", |
| 3852 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3853 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 3854 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c16-acc2.c", |
| 3855 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3856 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3857 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3858 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3859 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3860 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3861 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3862 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3863 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3864 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3865 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3866 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3867 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3868 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3869 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3870 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3871 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3872 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3873 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3874 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3875 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3876 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3877 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3878 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3879 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3880 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3881 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3882 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3883 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3884 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3885 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3886 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3887 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3888 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3889 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3890 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3891 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3892 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3893 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3894 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 3895 | "src/qs8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3896 | "src/qs8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3897 | "src/qs8-requantization/rndna-sse2.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 3898 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3899 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3900 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x24.c", |
| 3901 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 3902 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3903 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3904 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x24.c", |
| 3905 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 3906 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3907 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 3908 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3909 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3910 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 3911 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 3912 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3913 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3914 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
| 3915 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3916 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 3917 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3918 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 3919 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 3920 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3921 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 3922 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 3923 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 3924 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 3925 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3926 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3927 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 3928 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 3929 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3930 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 3931 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 3932 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3933 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3934 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 3935 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 3936 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3937 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 3938 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 3939 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 3940 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 3941 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3942 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3943 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 3944 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 3945 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3946 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 3947 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 3948 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3949 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 3950 | "src/qu8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3951 | "src/qu8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3952 | "src/qu8-requantization/rndna-sse2.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 3953 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3954 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3955 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3956 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 3957 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3958 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 3959 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3960 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 3961 | "src/s8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 3962 | "src/s8-vclamp/sse2-x64.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3963 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3964 | "src/u8-rmax/sse2.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3965 | "src/u8-vclamp/sse2-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3966 | "src/x8-zip/x2-sse2.c", |
| 3967 | "src/x8-zip/x3-sse2.c", |
| 3968 | "src/x8-zip/x4-sse2.c", |
| 3969 | "src/x8-zip/xm-sse2.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 3970 | "src/x32-unpool/sse2.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3971 | "src/x32-zip/x2-sse2.c", |
| 3972 | "src/x32-zip/x3-sse2.c", |
| 3973 | "src/x32-zip/x4-sse2.c", |
| 3974 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 3975 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 3976 | "src/xx-pad/sse2.c", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 3977 | ] |
| 3978 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3979 | PROD_SSSE3_MICROKERNEL_SRCS = [ |
| 3980 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
| 3981 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 3982 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 3983 | ] |
| 3984 | |
| 3985 | ALL_SSSE3_MICROKERNEL_SRCS = [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3986 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc2.c", |
| 3987 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc3.c", |
| 3988 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc4.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 3989 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3990 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 3991 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4.c", |
| 3992 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-3x4.c", |
| 3993 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-4x4.c", |
| 3994 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-5x4.c", |
| 3995 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-6x4.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3996 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-ssse3-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3997 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-ssse3-mul16.c", |
| 3998 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-ssse3-mul16.c", |
| 3999 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-ssse3-mul16.c", |
| 4000 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-ssse3-mul16.c", |
| 4001 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-ssse3-mul16.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 4002 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 4003 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c16-acc2.c", |
| 4004 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4005 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 4006 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c16-acc2.c", |
| 4007 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c24-acc2.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4008 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4009 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4010 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4011 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4012 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4013 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4014 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4015 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4016 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4017 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4018 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4019 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4020 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4021 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4022 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4023 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4024 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4025 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4026 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4027 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4028 | "src/qs8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4029 | "src/qs8-requantization/rndna-ssse3.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4030 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
| 4031 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
| 4032 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
| 4033 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4034 | "src/qu8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4035 | "src/qu8-requantization/rndna-ssse3.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 4036 | "src/x8-lut/gen/lut-ssse3-x16.c", |
| 4037 | "src/x8-lut/gen/lut-ssse3-x32.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4038 | ] |
| 4039 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4040 | PROD_SSE41_MICROKERNEL_SRCS = [ |
| 4041 | "src/f32-prelu/gen/sse41-2x8.c", |
| 4042 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
| 4043 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
| 4044 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 4045 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 4046 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
| 4047 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x8.c", |
| 4048 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 4049 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 4050 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4051 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4052 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4053 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4054 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
| 4055 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
| 4056 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 4057 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 4058 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4059 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4060 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4061 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4062 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4063 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4064 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 4065 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4066 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 4067 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 4068 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4069 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4070 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4071 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4072 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4073 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4074 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 4075 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 4076 | "src/s8-maxpool/9p8x-minmax-sse41-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 4077 | "src/s8-vclamp/sse41-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4078 | ] |
| 4079 | |
| 4080 | ALL_SSE41_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 4081 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x8.c", |
| 4082 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x16.c", |
| 4083 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x24.c", |
| 4084 | "src/f16-f32-vcvt/gen/vcvt-sse41-int16-x32.c", |
| 4085 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x8.c", |
| 4086 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x16.c", |
| 4087 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x24.c", |
| 4088 | "src/f16-f32-vcvt/gen/vcvt-sse41-int32-x32.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 4089 | "src/f32-prelu/gen/sse41-2x4.c", |
| 4090 | "src/f32-prelu/gen/sse41-2x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4091 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x4.c", |
| 4092 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x8.c", |
| 4093 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x12.c", |
| 4094 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x16.c", |
| 4095 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x20.c", |
| 4096 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x24.c", |
| 4097 | "src/f32-velu/gen/velu-sse41-rr2-p6-x4.c", |
| 4098 | "src/f32-velu/gen/velu-sse41-rr2-p6-x8.c", |
| 4099 | "src/f32-velu/gen/velu-sse41-rr2-p6-x12.c", |
| 4100 | "src/f32-velu/gen/velu-sse41-rr2-p6-x16.c", |
| 4101 | "src/f32-velu/gen/velu-sse41-rr2-p6-x20.c", |
| 4102 | "src/f32-velu/gen/velu-sse41-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 4103 | "src/f32-vlrelu/gen/vlrelu-sse41-x4.c", |
| 4104 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 4105 | "src/f32-vrnd/gen/vrndd-sse41-x4.c", |
| 4106 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4107 | "src/f32-vrnd/gen/vrndne-sse41-x4.c", |
| 4108 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 4109 | "src/f32-vrnd/gen/vrndu-sse41-x4.c", |
| 4110 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 4111 | "src/f32-vrnd/gen/vrndz-sse41-x4.c", |
| 4112 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4113 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x4.c", |
| 4114 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x8.c", |
| 4115 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x12.c", |
| 4116 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x16.c", |
| 4117 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x20.c", |
| 4118 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x24.c", |
| 4119 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x4.c", |
| 4120 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x8.c", |
| 4121 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x12.c", |
| 4122 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x16.c", |
| 4123 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x20.c", |
| 4124 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x24.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 4125 | "src/math/cvt-f16-f32-sse41-int16.c", |
| 4126 | "src/math/cvt-f16-f32-sse41-int32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4127 | "src/math/roundd-sse41.c", |
| 4128 | "src/math/roundne-sse41.c", |
| 4129 | "src/math/roundu-sse41.c", |
| 4130 | "src/math/roundz-sse41.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4131 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4132 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4133 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4134 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4135 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4136 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4137 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4138 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4139 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4140 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4141 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4142 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 4143 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 4144 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 4145 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 4146 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4147 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4148 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4149 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4150 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4151 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4152 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4153 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4154 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4155 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4156 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4157 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4158 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4159 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4160 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4161 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4162 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4163 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4164 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4165 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4166 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4167 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4168 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4169 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4170 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4171 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4172 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4173 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4174 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4175 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4176 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4177 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
| 4178 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse41-mul16.c", |
| 4179 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4180 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4181 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4182 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
| 4183 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse41-mul16.c", |
| 4184 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4185 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4186 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4187 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
| 4188 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse41-mul16.c", |
| 4189 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4190 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4191 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4192 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 4193 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse41-mul16.c", |
| 4194 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse41-mul32.c", |
| 4195 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 4196 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 4197 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse41-mul16.c", |
| 4198 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse41-mul32.c", |
| 4199 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 4200 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
| 4201 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse41-mul16.c", |
| 4202 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 4203 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 4204 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c16-acc2.c", |
| 4205 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4206 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 4207 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c16-acc2.c", |
| 4208 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4209 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4210 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4211 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4212 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4213 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4214 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4215 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4216 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4217 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4218 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4219 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4220 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4221 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4222 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4223 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4224 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4225 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4226 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4227 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4228 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4229 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4230 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4231 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4232 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4233 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4234 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4235 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4236 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4237 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4238 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4239 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4240 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4241 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4242 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4243 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4244 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4245 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4246 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4247 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 4248 | "src/qs8-requantization/fp32-sse4.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4249 | "src/qs8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4250 | "src/qs8-requantization/rndna-sse4.c", |
Marat Dukhan | 0d979d5 | 2021-06-09 13:21:18 -0700 | [diff] [blame] | 4251 | "src/qs8-requantization/rndnu-sse4-sra.c", |
| 4252 | "src/qs8-requantization/rndnu-sse4-srl.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 4253 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4254 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4255 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x24.c", |
| 4256 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 4257 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4258 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 4259 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x24.c", |
| 4260 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 4261 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4262 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4263 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x24.c", |
| 4264 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 4265 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4266 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
| 4267 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x24.c", |
| 4268 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4269 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4270 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 4271 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4272 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4273 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4274 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4275 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4276 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4277 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4278 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4279 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4280 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4281 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 4282 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 4283 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4284 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 4285 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 4286 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 4287 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 4288 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4289 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4290 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 4291 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 4292 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4293 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 4294 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 4295 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4296 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4297 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 4298 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 4299 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4300 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 4301 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 4302 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 4303 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 4304 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4305 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4306 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 4307 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 4308 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4309 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 4310 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 4311 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4312 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4313 | "src/qu8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4314 | "src/qu8-requantization/rndna-sse4.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4315 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4316 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4317 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4318 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 4319 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4320 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4321 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4322 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4323 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4324 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 4325 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4326 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 4327 | "src/s8-maxpool/9p8x-minmax-sse41-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 4328 | "src/s8-vclamp/sse41-x64.c", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 4329 | ] |
| 4330 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4331 | PROD_AVX_MICROKERNEL_SRCS = [ |
| 4332 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
| 4333 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 4334 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 4335 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 4336 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 4337 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 4338 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
| 4339 | "src/f32-prelu/gen/avx-2x16.c", |
| 4340 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 4341 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 4342 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 4343 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
| 4344 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 4345 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 4346 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 4347 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
| 4348 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 4349 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 4350 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 4351 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
| 4352 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 4353 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
| 4354 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 4355 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
| 4356 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
| 4357 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 4358 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
| 4359 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
| 4360 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
| 4361 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 4362 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 4363 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
| 4364 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 4365 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 4366 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 4367 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 4368 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 4369 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 4370 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4371 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4372 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4373 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4374 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4375 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 4376 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
| 4377 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4378 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4379 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4380 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4381 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4382 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4383 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4384 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4385 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
| 4386 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
| 4387 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4388 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4389 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4390 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4391 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4392 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4393 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4394 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 4395 | "src/x8-lut/gen/lut-avx-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4396 | ] |
| 4397 | |
| 4398 | ALL_AVX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1227adb | 2021-10-16 17:33:51 -0700 | [diff] [blame] | 4399 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x8.c", |
| 4400 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x16.c", |
| 4401 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x24.c", |
| 4402 | "src/f16-f32-vcvt/gen/vcvt-avx-int16-x32.c", |
| 4403 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x8.c", |
| 4404 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x16.c", |
| 4405 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x24.c", |
| 4406 | "src/f16-f32-vcvt/gen/vcvt-avx-int32-x32.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4407 | "src/f32-dwconv/gen/up8x4-minmax-avx-acc2.c", |
| 4408 | "src/f32-dwconv/gen/up8x4-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4409 | "src/f32-dwconv/gen/up8x9-minmax-avx-acc2.c", |
| 4410 | "src/f32-dwconv/gen/up8x9-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4411 | "src/f32-dwconv/gen/up8x25-minmax-avx-acc2.c", |
| 4412 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4413 | "src/f32-dwconv/gen/up16x4-minmax-avx-acc2.c", |
| 4414 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 4415 | "src/f32-dwconv/gen/up16x9-minmax-avx-acc2.c", |
| 4416 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 4417 | "src/f32-dwconv/gen/up16x25-minmax-avx-acc2.c", |
| 4418 | "src/f32-dwconv/gen/up16x25-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4419 | "src/f32-gemm/gen-inc/1x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4420 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx-broadcast.c", |
| 4421 | "src/f32-gemm/gen-inc/3x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4422 | "src/f32-gemm/gen-inc/4x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4423 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4424 | "src/f32-gemm/gen-inc/5x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4425 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4426 | "src/f32-gemm/gen-inc/6x8inc-minmax-avx-broadcast.c", |
| 4427 | "src/f32-gemm/gen-inc/7x8inc-minmax-avx-broadcast.c", |
| 4428 | "src/f32-gemm/gen/1x8-minmax-avx-broadcast.c", |
| 4429 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 4430 | "src/f32-gemm/gen/3x16-minmax-avx-broadcast.c", |
| 4431 | "src/f32-gemm/gen/4x8-minmax-avx-broadcast.c", |
| 4432 | "src/f32-gemm/gen/4x16-minmax-avx-broadcast.c", |
| 4433 | "src/f32-gemm/gen/5x8-minmax-avx-broadcast.c", |
| 4434 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 4435 | "src/f32-gemm/gen/6x8-minmax-avx-broadcast.c", |
| 4436 | "src/f32-gemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4437 | "src/f32-igemm/gen/1x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4438 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 4439 | "src/f32-igemm/gen/3x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4440 | "src/f32-igemm/gen/4x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4441 | "src/f32-igemm/gen/4x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4442 | "src/f32-igemm/gen/5x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4443 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4444 | "src/f32-igemm/gen/6x8-minmax-avx-broadcast.c", |
| 4445 | "src/f32-igemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 4446 | "src/f32-prelu/gen/avx-2x8.c", |
| 4447 | "src/f32-prelu/gen/avx-2x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4448 | "src/f32-rmax/avx.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4449 | "src/f32-vbinary/gen/vadd-minmax-avx-x8.c", |
| 4450 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 4451 | "src/f32-vbinary/gen/vaddc-minmax-avx-x8.c", |
| 4452 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 4453 | "src/f32-vbinary/gen/vdiv-minmax-avx-x8.c", |
| 4454 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 4455 | "src/f32-vbinary/gen/vdivc-minmax-avx-x8.c", |
| 4456 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 4457 | "src/f32-vbinary/gen/vmax-avx-x8.c", |
| 4458 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 4459 | "src/f32-vbinary/gen/vmaxc-avx-x8.c", |
| 4460 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 4461 | "src/f32-vbinary/gen/vmin-avx-x8.c", |
| 4462 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 4463 | "src/f32-vbinary/gen/vminc-avx-x8.c", |
| 4464 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4465 | "src/f32-vbinary/gen/vmul-minmax-avx-x8.c", |
| 4466 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 4467 | "src/f32-vbinary/gen/vmulc-minmax-avx-x8.c", |
| 4468 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 4469 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x8.c", |
| 4470 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 4471 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x8.c", |
| 4472 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 4473 | "src/f32-vbinary/gen/vsqrdiff-avx-x8.c", |
| 4474 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 4475 | "src/f32-vbinary/gen/vsqrdiffc-avx-x8.c", |
| 4476 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4477 | "src/f32-vbinary/gen/vsub-minmax-avx-x8.c", |
| 4478 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 4479 | "src/f32-vbinary/gen/vsubc-minmax-avx-x8.c", |
| 4480 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4481 | "src/f32-vclamp/gen/vclamp-avx-x8.c", |
| 4482 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4483 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x8.c", |
| 4484 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x16.c", |
| 4485 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x24.c", |
| 4486 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 4487 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x40.c", |
| 4488 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x48.c", |
| 4489 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x8.c", |
| 4490 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x16.c", |
| 4491 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x24.c", |
| 4492 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x32.c", |
| 4493 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x40.c", |
| 4494 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x48.c", |
| 4495 | "src/f32-velu/gen/velu-avx-rr2-p6-x8.c", |
| 4496 | "src/f32-velu/gen/velu-avx-rr2-p6-x16.c", |
| 4497 | "src/f32-velu/gen/velu-avx-rr2-p6-x24.c", |
| 4498 | "src/f32-velu/gen/velu-avx-rr2-p6-x32.c", |
| 4499 | "src/f32-velu/gen/velu-avx-rr2-p6-x40.c", |
| 4500 | "src/f32-velu/gen/velu-avx-rr2-p6-x48.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4501 | "src/f32-vhswish/gen/vhswish-avx-x8.c", |
| 4502 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 4503 | "src/f32-vlrelu/gen/vlrelu-avx-x8.c", |
| 4504 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4505 | "src/f32-vrelu/gen/vrelu-avx-x8.c", |
| 4506 | "src/f32-vrelu/gen/vrelu-avx-x16.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 4507 | "src/f32-vrnd/gen/vrndd-avx-x8.c", |
| 4508 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4509 | "src/f32-vrnd/gen/vrndne-avx-x8.c", |
| 4510 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 4511 | "src/f32-vrnd/gen/vrndu-avx-x8.c", |
| 4512 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 4513 | "src/f32-vrnd/gen/vrndz-avx-x8.c", |
| 4514 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4515 | "src/f32-vscale/avx-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4516 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x8.c", |
| 4517 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x16.c", |
| 4518 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x24.c", |
| 4519 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x32.c", |
| 4520 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x40.c", |
| 4521 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x48.c", |
| 4522 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x56.c", |
| 4523 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x64.c", |
| 4524 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x72.c", |
| 4525 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x80.c", |
| 4526 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x8.c", |
| 4527 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x16.c", |
| 4528 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x24.c", |
| 4529 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x32.c", |
| 4530 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 4531 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x48.c", |
| 4532 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x56.c", |
| 4533 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x64.c", |
| 4534 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x72.c", |
| 4535 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x80.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4536 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 4537 | "src/f32-vsqrt/gen/avx-sqrt-x16.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 4538 | "src/f32-vunary/gen/vabs-avx-x8.c", |
| 4539 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 4540 | "src/f32-vunary/gen/vneg-avx-x8.c", |
| 4541 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 4542 | "src/f32-vunary/gen/vsqr-avx-x8.c", |
| 4543 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 4544 | "src/math/exp-avx-rr2-p5.c", |
| 4545 | "src/math/expm1minus-avx-rr2-lut4-p4-perm.c", |
| 4546 | "src/math/expm1minus-avx-rr2-lut16-p3.c", |
| 4547 | "src/math/expm1minus-avx-rr2-p6.c", |
| 4548 | "src/math/sigmoid-avx-rr2-lut64-p2-div.c", |
| 4549 | "src/math/sigmoid-avx-rr2-p5-div.c", |
| 4550 | "src/math/sigmoid-avx-rr2-p5-nr1.c", |
| 4551 | "src/math/sigmoid-avx-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4552 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4553 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4554 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4555 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4556 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4557 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4558 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4559 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4560 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4561 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4562 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4563 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 4564 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 4565 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 4566 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 4567 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4568 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4569 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4570 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4571 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4572 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4573 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4574 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4575 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4576 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4577 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4578 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4579 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4580 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4581 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4582 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4583 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4584 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4585 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4586 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4587 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4588 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4589 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4590 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4591 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4592 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4593 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4594 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4595 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4596 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4597 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4598 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
| 4599 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx-mul16.c", |
| 4600 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4601 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4602 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4603 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
| 4604 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx-mul16.c", |
| 4605 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4606 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4607 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4608 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
| 4609 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx-mul16.c", |
| 4610 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4611 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4612 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4613 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 4614 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx-mul16.c", |
| 4615 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx-mul32.c", |
| 4616 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 4617 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 4618 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx-mul16.c", |
| 4619 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx-mul32.c", |
| 4620 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 4621 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
| 4622 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx-mul16.c", |
| 4623 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4624 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4625 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4626 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4627 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4628 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4629 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4630 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4631 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4632 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4633 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4634 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4635 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4636 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4637 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4638 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4639 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4640 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4641 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4642 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4643 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4644 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4645 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4646 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4647 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4648 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4649 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4650 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4651 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4652 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4653 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4654 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4655 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4656 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4657 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4658 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | e9c4b96 | 2021-04-02 16:56:55 -0700 | [diff] [blame] | 4659 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 4660 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 4661 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x24.c", |
| 4662 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x32.c", |
| 4663 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4664 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 4665 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x24.c", |
| 4666 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x32.c", |
| 4667 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 4668 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 4669 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x24.c", |
| 4670 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x32.c", |
| 4671 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4672 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
| 4673 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x24.c", |
| 4674 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4675 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4676 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4677 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4678 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4679 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4680 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4681 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4682 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4683 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4684 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4685 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4686 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4687 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 4688 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 4689 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 4690 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4691 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 4692 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 4693 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 4694 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4695 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 4696 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 4697 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 4698 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 4699 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 4700 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
| 4701 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 4702 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 4703 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 4704 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4705 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 4706 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 4707 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 4708 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4709 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 4710 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 4711 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 4712 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 4713 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 4714 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4715 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 4716 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 4717 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4718 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 4719 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 4720 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 4721 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4722 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4723 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4724 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4725 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4726 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 4727 | "src/x8-lut/gen/lut-avx-x16.c", |
| 4728 | "src/x8-lut/gen/lut-avx-x32.c", |
| 4729 | "src/x8-lut/gen/lut-avx-x48.c", |
| 4730 | "src/x8-lut/gen/lut-avx-x64.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4731 | ] |
| 4732 | |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 4733 | PROD_F16C_MICROKERNEL_SRCS = [ |
| 4734 | ] |
| 4735 | |
| 4736 | ALL_F16C_MICROKERNEL_SRCS = [ |
| 4737 | "src/f16-f32-vcvt/gen/vcvt-f16c-x8.c", |
| 4738 | "src/f16-f32-vcvt/gen/vcvt-f16c-x16.c", |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 4739 | "src/math/cvt-f16-f32-f16c.c", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 4740 | ] |
| 4741 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4742 | PROD_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 4743 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 4744 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4745 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4746 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4747 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4748 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4749 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 4750 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
| 4751 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4752 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4753 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4754 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4755 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4756 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4757 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4758 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4759 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4760 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4761 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4762 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4763 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4764 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4765 | ] |
| 4766 | |
| 4767 | ALL_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4768 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4769 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4770 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4771 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4772 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4773 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4774 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4775 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4776 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 4777 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4778 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4779 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4780 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4781 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4782 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4783 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4784 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4785 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4786 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4787 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4788 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4789 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4790 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4791 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4792 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4793 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4794 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4795 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4796 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4797 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4798 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4799 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4800 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4801 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4802 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4803 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4804 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4805 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4806 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4807 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 4808 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4809 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4810 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 4811 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4812 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4813 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4814 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4815 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4816 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4817 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-xop-mul32.c", |
| 4818 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 4819 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-xop-mul32.c", |
| 4820 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
| 4821 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4822 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4823 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4824 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4825 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4826 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4827 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4828 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4829 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4830 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4831 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4832 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4833 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4834 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4835 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4836 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4837 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4838 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4839 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4840 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4841 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4842 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4843 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4844 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4845 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4846 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4847 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4848 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4849 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4850 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4851 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4852 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4853 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4854 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4855 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4856 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 4857 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4858 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 4859 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x24.c", |
| 4860 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x32.c", |
| 4861 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4862 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
| 4863 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x24.c", |
| 4864 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x32.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4865 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 4866 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 4867 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4868 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4869 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 4870 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 4871 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4872 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 4873 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 4874 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 4875 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4876 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 4877 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 4878 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 4879 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 4880 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 4881 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 4882 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
| 4883 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 4884 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 4885 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4886 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 4887 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 4888 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 4889 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4890 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 4891 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 4892 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 4893 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 4894 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 4895 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 4896 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4897 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4898 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 4899 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4900 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 4901 | ] |
| 4902 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4903 | PROD_FMA3_MICROKERNEL_SRCS = [ |
| 4904 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 4905 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
| 4906 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 4907 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
| 4908 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 4909 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
| 4910 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 4911 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 4912 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 4913 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 4914 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 4915 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
| 4916 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4917 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4918 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4919 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4920 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4921 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4922 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4923 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4924 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
| 4925 | ] |
| 4926 | |
| 4927 | ALL_FMA3_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4928 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 4929 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4930 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 4931 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4932 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 4933 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4934 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 4935 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 4936 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 4937 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 4938 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 4939 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4940 | "src/f32-gemm/gen-inc/1x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4941 | "src/f32-gemm/gen-inc/1x16inc-minmax-fma3-broadcast.c", |
| 4942 | "src/f32-gemm/gen-inc/1x16s4inc-minmax-fma3-broadcast.c", |
| 4943 | "src/f32-gemm/gen-inc/3x16inc-minmax-fma3-broadcast.c", |
| 4944 | "src/f32-gemm/gen-inc/3x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4945 | "src/f32-gemm/gen-inc/4x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4946 | "src/f32-gemm/gen-inc/4x16inc-minmax-fma3-broadcast.c", |
| 4947 | "src/f32-gemm/gen-inc/4x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4948 | "src/f32-gemm/gen-inc/5x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4949 | "src/f32-gemm/gen-inc/5x16inc-minmax-fma3-broadcast.c", |
| 4950 | "src/f32-gemm/gen-inc/5x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4951 | "src/f32-gemm/gen-inc/6x8inc-minmax-fma3-broadcast.c", |
| 4952 | "src/f32-gemm/gen-inc/7x8inc-minmax-fma3-broadcast.c", |
| 4953 | "src/f32-gemm/gen-inc/8x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4954 | "src/f32-gemm/gen/1x8-minmax-fma3-broadcast.c", |
| 4955 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4956 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4957 | "src/f32-gemm/gen/3x16-minmax-fma3-broadcast.c", |
| 4958 | "src/f32-gemm/gen/3x16s4-minmax-fma3-broadcast.c", |
| 4959 | "src/f32-gemm/gen/4x8-minmax-fma3-broadcast.c", |
| 4960 | "src/f32-gemm/gen/4x16-minmax-fma3-broadcast.c", |
| 4961 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4962 | "src/f32-gemm/gen/5x8-minmax-fma3-broadcast.c", |
| 4963 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4964 | "src/f32-gemm/gen/5x16s4-minmax-fma3-broadcast.c", |
| 4965 | "src/f32-gemm/gen/6x8-minmax-fma3-broadcast.c", |
| 4966 | "src/f32-gemm/gen/7x8-minmax-fma3-broadcast.c", |
| 4967 | "src/f32-gemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4968 | "src/f32-igemm/gen/1x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4969 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4970 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4971 | "src/f32-igemm/gen/3x16-minmax-fma3-broadcast.c", |
| 4972 | "src/f32-igemm/gen/3x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4973 | "src/f32-igemm/gen/4x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4974 | "src/f32-igemm/gen/4x16-minmax-fma3-broadcast.c", |
| 4975 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4976 | "src/f32-igemm/gen/5x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4977 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4978 | "src/f32-igemm/gen/5x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4979 | "src/f32-igemm/gen/6x8-minmax-fma3-broadcast.c", |
| 4980 | "src/f32-igemm/gen/7x8-minmax-fma3-broadcast.c", |
| 4981 | "src/f32-igemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4982 | "src/f32-vhswish/gen/vhswish-fma3-x8.c", |
| 4983 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4984 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x8.c", |
| 4985 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x16.c", |
| 4986 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x24.c", |
| 4987 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x32.c", |
| 4988 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x40.c", |
| 4989 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x48.c", |
| 4990 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x56.c", |
| 4991 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x64.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4992 | "src/math/sqrt-fma3-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4993 | "src/math/sqrt-fma3-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4994 | "src/math/sqrt-fma3-nr2fma.c", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 4995 | ] |
| 4996 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4997 | PROD_AVX2_MICROKERNEL_SRCS = [ |
| 4998 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 4999 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 5000 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 5001 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 5002 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5003 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5004 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5005 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5006 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 5007 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 5008 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5009 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5010 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5011 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5012 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5013 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5014 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 5015 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 5016 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5017 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5018 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5019 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5020 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5021 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 5022 | "src/x8-lut/gen/lut-avx2-x128.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5023 | ] |
| 5024 | |
| 5025 | ALL_AVX2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5026 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 5027 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5028 | "src/f32-raddexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5029 | "src/f32-raddexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5030 | "src/f32-raddexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5031 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 5032 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5033 | "src/f32-raddexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5034 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 5035 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 5036 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5037 | "src/f32-raddexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5038 | "src/f32-raddextexp/gen/avx2-p5-x64-acc2.c", |
| 5039 | "src/f32-raddextexp/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5040 | "src/f32-raddextexp/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5041 | "src/f32-raddextexp/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5042 | "src/f32-raddextexp/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5043 | "src/f32-raddextexp/gen/avx2-p5-x80-acc2.c", |
| 5044 | "src/f32-raddextexp/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5045 | "src/f32-raddextexp/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5046 | "src/f32-raddextexp/gen/avx2-p5-x96-acc2.c", |
| 5047 | "src/f32-raddextexp/gen/avx2-p5-x96-acc3.c", |
| 5048 | "src/f32-raddextexp/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5049 | "src/f32-raddextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5050 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 5051 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5052 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5053 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5054 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5055 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 5056 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5057 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5058 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 5059 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 5060 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5061 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5062 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x8.c", |
| 5063 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x16.c", |
| 5064 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x24.c", |
| 5065 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x32.c", |
| 5066 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x40.c", |
| 5067 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x48.c", |
| 5068 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 5069 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x64.c", |
| 5070 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x72.c", |
| 5071 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x80.c", |
| 5072 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x8.c", |
| 5073 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x16.c", |
| 5074 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x24.c", |
| 5075 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x32.c", |
| 5076 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x40.c", |
| 5077 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x48.c", |
| 5078 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x56.c", |
| 5079 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x64.c", |
| 5080 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x72.c", |
| 5081 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x80.c", |
| 5082 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x8.c", |
| 5083 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x16.c", |
| 5084 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x24.c", |
| 5085 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x32.c", |
| 5086 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x40.c", |
| 5087 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x48.c", |
| 5088 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x56.c", |
| 5089 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x64.c", |
| 5090 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x72.c", |
| 5091 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x80.c", |
| 5092 | "src/f32-velu/gen/velu-avx2-rr1-p6-x8.c", |
| 5093 | "src/f32-velu/gen/velu-avx2-rr1-p6-x16.c", |
| 5094 | "src/f32-velu/gen/velu-avx2-rr1-p6-x24.c", |
| 5095 | "src/f32-velu/gen/velu-avx2-rr1-p6-x32.c", |
| 5096 | "src/f32-velu/gen/velu-avx2-rr1-p6-x40.c", |
| 5097 | "src/f32-velu/gen/velu-avx2-rr1-p6-x48.c", |
| 5098 | "src/f32-velu/gen/velu-avx2-rr1-p6-x56.c", |
| 5099 | "src/f32-velu/gen/velu-avx2-rr1-p6-x64.c", |
| 5100 | "src/f32-velu/gen/velu-avx2-rr1-p6-x72.c", |
| 5101 | "src/f32-velu/gen/velu-avx2-rr1-p6-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5102 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x8.c", |
| 5103 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x16.c", |
| 5104 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x24.c", |
| 5105 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x32.c", |
| 5106 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x40.c", |
| 5107 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x48.c", |
| 5108 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x56.c", |
| 5109 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x64.c", |
| 5110 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x72.c", |
| 5111 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x80.c", |
| 5112 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x88.c", |
| 5113 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x96.c", |
| 5114 | "src/f32-vscaleextexp/gen/avx2-p5-x8.c", |
| 5115 | "src/f32-vscaleextexp/gen/avx2-p5-x16.c", |
| 5116 | "src/f32-vscaleextexp/gen/avx2-p5-x24.c", |
| 5117 | "src/f32-vscaleextexp/gen/avx2-p5-x32.c", |
| 5118 | "src/f32-vscaleextexp/gen/avx2-p5-x40.c", |
| 5119 | "src/f32-vscaleextexp/gen/avx2-p5-x48.c", |
| 5120 | "src/f32-vscaleextexp/gen/avx2-p5-x56.c", |
| 5121 | "src/f32-vscaleextexp/gen/avx2-p5-x64.c", |
| 5122 | "src/f32-vscaleextexp/gen/avx2-p5-x72.c", |
| 5123 | "src/f32-vscaleextexp/gen/avx2-p5-x80.c", |
| 5124 | "src/f32-vscaleextexp/gen/avx2-p5-x88.c", |
| 5125 | "src/f32-vscaleextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5126 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x8.c", |
| 5127 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x16.c", |
| 5128 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x24.c", |
| 5129 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x32.c", |
| 5130 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 5131 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x48.c", |
| 5132 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x56.c", |
| 5133 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x64.c", |
| 5134 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x72.c", |
| 5135 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x80.c", |
| 5136 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x8.c", |
| 5137 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x16.c", |
| 5138 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x24.c", |
| 5139 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x32.c", |
| 5140 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x40.c", |
| 5141 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x48.c", |
| 5142 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x56.c", |
| 5143 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x64.c", |
| 5144 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x72.c", |
| 5145 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x80.c", |
| 5146 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x8.c", |
| 5147 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x16.c", |
| 5148 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x24.c", |
| 5149 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x32.c", |
| 5150 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x40.c", |
| 5151 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x48.c", |
| 5152 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x56.c", |
| 5153 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x64.c", |
| 5154 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x72.c", |
| 5155 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x80.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 5156 | "src/math/exp-avx2-rr2-lut8-p3-perm.c", |
| 5157 | "src/math/exp-avx2-rr2-lut8-p4-perm.c", |
| 5158 | "src/math/exp-avx2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 5159 | "src/math/expm1minus-avx2-rr1-lut4-p4-perm.c", |
| 5160 | "src/math/expm1minus-avx2-rr1-lut8-p4-perm.c", |
| 5161 | "src/math/expm1minus-avx2-rr1-lut16-p3-gather.c", |
| 5162 | "src/math/expm1minus-avx2-rr1-p6.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 5163 | "src/math/expminus-avx2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5164 | "src/math/extexp-avx2-p5.c", |
| 5165 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-div.c", |
| 5166 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr1fma.c", |
| 5167 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma.c", |
| 5168 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma1adj.c", |
| 5169 | "src/math/sigmoid-avx2-rr1-p5-div.c", |
| 5170 | "src/math/sigmoid-avx2-rr1-p5-nr1fma.c", |
| 5171 | "src/math/sigmoid-avx2-rr1-p5-nr2fma.c", |
| 5172 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-div.c", |
| 5173 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr1fma.c", |
| 5174 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma.c", |
| 5175 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma1adj.c", |
| 5176 | "src/math/sigmoid-avx2-rr2-p5-div.c", |
| 5177 | "src/math/sigmoid-avx2-rr2-p5-nr1fma.c", |
| 5178 | "src/math/sigmoid-avx2-rr2-p5-nr2fma.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 5179 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 5180 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5181 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5182 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5183 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 5184 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5185 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5186 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5187 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 5188 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 5189 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
| 5190 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5191 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5192 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5193 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 5194 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5195 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5196 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5197 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 5198 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 5199 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5200 | "src/qc8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
| 5201 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 5202 | "src/qc8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
| 5203 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5204 | "src/qc8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 5205 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5206 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 5207 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5208 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5209 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5210 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5211 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5212 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5213 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5214 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5215 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5216 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5217 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5218 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5219 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5220 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5221 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5222 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5223 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5224 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5225 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5226 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5227 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5228 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5229 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5230 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5231 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5232 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5233 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5234 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5235 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5236 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5237 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5238 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5239 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5240 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 5241 | "src/qs8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5242 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 5243 | "src/qs8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5244 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5245 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 5246 | "src/qs8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5247 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5248 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5249 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5250 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | e6dc0b6 | 2020-09-08 23:57:14 -0700 | [diff] [blame] | 5251 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 5252 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5253 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x24.c", |
| 5254 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x32.c", |
| 5255 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 5256 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5257 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x24.c", |
| 5258 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x32.c", |
Marat Dukhan | 09c312b | 2021-07-09 00:45:04 -0700 | [diff] [blame] | 5259 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 5260 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
| 5261 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 5262 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 5263 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
| 5264 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 902ef7f | 2021-07-02 16:11:06 -0700 | [diff] [blame] | 5265 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5266 | "src/qu8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 5267 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5268 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5269 | "src/qu8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 5270 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 5271 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 5272 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5273 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 5274 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 7c478e3 | 2021-09-10 09:48:13 -0700 | [diff] [blame] | 5275 | "src/x8-lut/gen/lut-avx2-x32.c", |
| 5276 | "src/x8-lut/gen/lut-avx2-x64.c", |
| 5277 | "src/x8-lut/gen/lut-avx2-x96.c", |
| 5278 | "src/x8-lut/gen/lut-avx2-x128.c", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5279 | ] |
| 5280 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5281 | PROD_AVX512F_MICROKERNEL_SRCS = [ |
| 5282 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
| 5283 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
| 5284 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
| 5285 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5286 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5287 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5288 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5289 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 5290 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 5291 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 5292 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 5293 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
| 5294 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 5295 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 5296 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 5297 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
| 5298 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 5299 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 5300 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 5301 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
| 5302 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 5303 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
| 5304 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 5305 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
| 5306 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 5307 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 5308 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 5309 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 5310 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 5311 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 5312 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 5313 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 5314 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 5315 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 5316 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 5317 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 5318 | ] |
| 5319 | |
| 5320 | ALL_AVX512F_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5321 | "src/f32-dwconv/gen/up16x4-minmax-avx512f-acc2.c", |
| 5322 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5323 | "src/f32-dwconv/gen/up16x9-minmax-avx512f-acc2.c", |
| 5324 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5325 | "src/f32-dwconv/gen/up16x25-minmax-avx512f-acc2.c", |
| 5326 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5327 | "src/f32-dwconv/gen/up32x4-minmax-avx512f-acc2.c", |
| 5328 | "src/f32-dwconv/gen/up32x4-minmax-avx512f.c", |
| 5329 | "src/f32-dwconv/gen/up32x9-minmax-avx512f-acc2.c", |
| 5330 | "src/f32-dwconv/gen/up32x9-minmax-avx512f.c", |
| 5331 | "src/f32-dwconv/gen/up32x25-minmax-avx512f-acc2.c", |
| 5332 | "src/f32-dwconv/gen/up32x25-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5333 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx512f-broadcast.c", |
| 5334 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx512f-broadcast.c", |
| 5335 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx512f-broadcast.c", |
| 5336 | "src/f32-gemm/gen-inc/6x16inc-minmax-avx512f-broadcast.c", |
| 5337 | "src/f32-gemm/gen-inc/7x16inc-minmax-avx512f-broadcast.c", |
| 5338 | "src/f32-gemm/gen-inc/8x16inc-minmax-avx512f-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5339 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5340 | "src/f32-gemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 5341 | "src/f32-gemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 5342 | "src/f32-gemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 5343 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5344 | "src/f32-gemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5345 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5346 | "src/f32-igemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 5347 | "src/f32-igemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 5348 | "src/f32-igemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 5349 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5350 | "src/f32-igemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 5351 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 5352 | "src/f32-prelu/gen/avx512f-2x32.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5353 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5354 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5355 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5356 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5357 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5358 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5359 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5360 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5361 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5362 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5363 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5364 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5365 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5366 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5367 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5368 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5369 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5370 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5371 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5372 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5373 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5374 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5375 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5376 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5377 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5378 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5379 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5380 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5381 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5382 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5383 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5384 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5385 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5386 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5387 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5388 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5389 | "src/f32-rmax/avx512f.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5390 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x16.c", |
| 5391 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 5392 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x16.c", |
| 5393 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 5394 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x16.c", |
| 5395 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 5396 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x16.c", |
| 5397 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 5398 | "src/f32-vbinary/gen/vmax-avx512f-x16.c", |
| 5399 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 5400 | "src/f32-vbinary/gen/vmaxc-avx512f-x16.c", |
| 5401 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 5402 | "src/f32-vbinary/gen/vmin-avx512f-x16.c", |
| 5403 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 5404 | "src/f32-vbinary/gen/vminc-avx512f-x16.c", |
| 5405 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5406 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x16.c", |
| 5407 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 5408 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x16.c", |
| 5409 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 5410 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x16.c", |
| 5411 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 5412 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x16.c", |
| 5413 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 5414 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x16.c", |
| 5415 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 5416 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x16.c", |
| 5417 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5418 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x16.c", |
| 5419 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 5420 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x16.c", |
| 5421 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5422 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 5423 | "src/f32-vclamp/gen/vclamp-avx512f-x32.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5424 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x16.c", |
| 5425 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x32.c", |
| 5426 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x48.c", |
| 5427 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 5428 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x80.c", |
| 5429 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x96.c", |
| 5430 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x112.c", |
| 5431 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x128.c", |
| 5432 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x16.c", |
| 5433 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x32.c", |
| 5434 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x48.c", |
| 5435 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x64.c", |
| 5436 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x80.c", |
| 5437 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x96.c", |
| 5438 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x112.c", |
| 5439 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x128.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5440 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 5441 | "src/f32-vhswish/gen/vhswish-avx512f-x32.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5442 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 5443 | "src/f32-vlrelu/gen/vlrelu-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5444 | "src/f32-vrelu/gen/vrelu-avx512f-x16.c", |
| 5445 | "src/f32-vrelu/gen/vrelu-avx512f-x32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5446 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 5447 | "src/f32-vrnd/gen/vrndd-avx512f-x32.c", |
| 5448 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 5449 | "src/f32-vrnd/gen/vrndne-avx512f-x32.c", |
| 5450 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 5451 | "src/f32-vrnd/gen/vrndu-avx512f-x32.c", |
| 5452 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 5453 | "src/f32-vrnd/gen/vrndz-avx512f-x32.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 5454 | "src/f32-vscale/avx512f-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5455 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x16.c", |
| 5456 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x32.c", |
| 5457 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x48.c", |
| 5458 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x64.c", |
| 5459 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x80.c", |
| 5460 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x96.c", |
| 5461 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x112.c", |
| 5462 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x128.c", |
| 5463 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x144.c", |
| 5464 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x160.c", |
| 5465 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x176.c", |
| 5466 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x192.c", |
| 5467 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x16.c", |
| 5468 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x32.c", |
| 5469 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x48.c", |
| 5470 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x64.c", |
| 5471 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x80.c", |
| 5472 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x96.c", |
| 5473 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x112.c", |
| 5474 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x128.c", |
| 5475 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x144.c", |
| 5476 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x160.c", |
| 5477 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x176.c", |
| 5478 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5479 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x16.c", |
| 5480 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x32.c", |
| 5481 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x48.c", |
| 5482 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x64.c", |
| 5483 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x80.c", |
| 5484 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x96.c", |
| 5485 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x112.c", |
| 5486 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x128.c", |
| 5487 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x16.c", |
| 5488 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x32.c", |
| 5489 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x48.c", |
| 5490 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x64.c", |
| 5491 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x80.c", |
| 5492 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x96.c", |
| 5493 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x112.c", |
| 5494 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x128.c", |
| 5495 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x16.c", |
| 5496 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x32.c", |
| 5497 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x48.c", |
| 5498 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x64.c", |
| 5499 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x80.c", |
| 5500 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x96.c", |
| 5501 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x112.c", |
| 5502 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x128.c", |
| 5503 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x16.c", |
| 5504 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x32.c", |
| 5505 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x48.c", |
| 5506 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x64.c", |
| 5507 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x80.c", |
| 5508 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x96.c", |
| 5509 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x112.c", |
| 5510 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x128.c", |
| 5511 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x16.c", |
| 5512 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x32.c", |
| 5513 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x48.c", |
| 5514 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 5515 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x80.c", |
| 5516 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x96.c", |
| 5517 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x112.c", |
| 5518 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x128.c", |
| 5519 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x16.c", |
| 5520 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x32.c", |
| 5521 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x48.c", |
| 5522 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x64.c", |
| 5523 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x80.c", |
| 5524 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x96.c", |
| 5525 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x112.c", |
| 5526 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x128.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 5527 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x16.c", |
| 5528 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x32.c", |
| 5529 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x48.c", |
| 5530 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x64.c", |
| 5531 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x80.c", |
| 5532 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x96.c", |
| 5533 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x112.c", |
| 5534 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x128.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 5535 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 5536 | "src/f32-vunary/gen/vabs-avx512f-x32.c", |
| 5537 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 5538 | "src/f32-vunary/gen/vneg-avx512f-x32.c", |
| 5539 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 5540 | "src/f32-vunary/gen/vsqr-avx512f-x32.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 5541 | "src/math/exp-avx512f-rr2-lut16-p3-perm-scalef.c", |
| 5542 | "src/math/exp-avx512f-rr2-lut16-p3-perm.c", |
| 5543 | "src/math/exp-avx512f-rr2-lut32-p2-perm2-scalef.c", |
| 5544 | "src/math/exp-avx512f-rr2-lut32-p2-perm2.c", |
| 5545 | "src/math/exp-avx512f-rr2-p5-scalef.c", |
| 5546 | "src/math/exp-avx512f-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 5547 | "src/math/expm1minus-avx512f-rr1-lut16-p3-perm.c", |
| 5548 | "src/math/expm1minus-avx512f-rr1-p6.c", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 5549 | "src/math/extexp-avx512f-p5.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5550 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5551 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5552 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma1adj.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5553 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5554 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5555 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5556 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5557 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5558 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 5559 | "src/math/sigmoid-avx512f-rr1-p5-scalef-div.c", |
| 5560 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma.c", |
| 5561 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma1adj.c", |
| 5562 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-div.c", |
| 5563 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma.c", |
| 5564 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma1adj.c", |
| 5565 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div.c", |
| 5566 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma.c", |
| 5567 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5568 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5569 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5570 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 5571 | "src/math/sigmoid-avx512f-rr2-p5-scalef-div.c", |
| 5572 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma.c", |
| 5573 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma1adj.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 5574 | "src/math/sqrt-avx512f-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 5575 | "src/math/sqrt-avx512f-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5576 | "src/math/sqrt-avx512f-nr2fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5577 | ] |
| 5578 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5579 | PROD_AVX512SKX_MICROKERNEL_SRCS = [ |
| 5580 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5581 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5582 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5583 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5584 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5585 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5586 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5587 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5588 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5589 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5590 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5591 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5592 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5593 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5594 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5595 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5596 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5597 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5598 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5599 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5600 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5601 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
Marat Dukhan | 98e054b | 2021-09-13 09:43:50 -0700 | [diff] [blame] | 5602 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5603 | ] |
| 5604 | |
| 5605 | ALL_AVX512SKX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 79c76ab | 2021-09-26 20:26:39 -0700 | [diff] [blame] | 5606 | "src/f16-f32-vcvt/gen/vcvt-avx512skx-x16.c", |
| 5607 | "src/f16-f32-vcvt/gen/vcvt-avx512skx-x32.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5608 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 5609 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 5610 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5611 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | c3e3f1c | 2021-06-03 09:56:16 -0700 | [diff] [blame] | 5612 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5613 | "src/qc8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5614 | "src/qc8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5615 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5616 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5617 | "src/qc8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5618 | "src/qc8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5619 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5620 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5621 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5622 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5623 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5624 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5625 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5626 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5627 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5628 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5629 | "src/qs8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5630 | "src/qs8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5631 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5632 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5633 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5634 | "src/qs8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5635 | "src/qs8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5636 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5637 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 5638 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5639 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 5640 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5641 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | cfd606b | 2021-07-09 01:18:45 -0700 | [diff] [blame] | 5642 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 5643 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 5644 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5645 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 3cf2e22 | 2021-07-08 11:38:45 -0700 | [diff] [blame] | 5646 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5647 | "src/qu8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5648 | "src/qu8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5649 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5650 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5651 | "src/qu8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5652 | "src/qu8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5653 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 5654 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5655 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 5656 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5657 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | 2b3c410 | 2021-09-10 19:05:37 -0700 | [diff] [blame] | 5658 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x64.c", |
| 5659 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x128.c", |
| 5660 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x192.c", |
| 5661 | "src/x8-lut/gen/lut-avx512skx-vpshufb-x256.c", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 5662 | ] |
| 5663 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5664 | WASM32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5665 | "src/f32-vrelu/wasm_shr_x1.S", |
| 5666 | "src/f32-vrelu/wasm_shr_x2.S", |
| 5667 | "src/f32-vrelu/wasm_shr_x4.S", |
Frank Barchard | bcedc08 | 2020-08-17 18:00:51 -0700 | [diff] [blame] | 5668 | ] |
| 5669 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5670 | AARCH32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 32f9381 | 2020-05-17 20:31:21 -0700 | [diff] [blame] | 5671 | "src/f32-gemm/4x4-aarch32-vfp-ld64.S", |
Marat Dukhan | 3b98f6b | 2020-05-17 10:09:22 -0700 | [diff] [blame] | 5672 | "src/f32-gemm/4x4-minmax-aarch32-vfp-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5673 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 5674 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5675 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5676 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
Frank Barchard | 569561d | 2020-06-17 13:11:12 -0700 | [diff] [blame] | 5677 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5678 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-pld-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5679 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 5680 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5681 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
| 5682 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
| 5683 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
| 5684 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-pld-cortex-a75.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5685 | ] |
| 5686 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5687 | AARCH64_ASM_MICROKERNEL_SRCS = [ |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5688 | "src/f16-gemm/gen-inc/1x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5689 | "src/f16-gemm/gen-inc/1x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5690 | "src/f16-gemm/gen-inc/4x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5691 | "src/f16-gemm/gen-inc/4x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5692 | "src/f16-gemm/gen-inc/6x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 5693 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 5694 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5695 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
| 5696 | "src/f16-gemm/gen-inc/8x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5697 | "src/f16-gemm/gen/1x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 5698 | "src/f16-gemm/gen/1x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5699 | "src/f16-gemm/gen/4x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 5700 | "src/f16-gemm/gen/4x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5701 | "src/f16-gemm/gen/6x8-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 5702 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 5703 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5704 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5705 | "src/f16-gemm/gen/8x8-minmax-aarch64-neonfp16arith-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5706 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma-cortex-a55.S", |
| 5707 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5708 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5709 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5710 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5711 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5712 | "src/f32-gemm/gen-inc/1x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5713 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 5714 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5715 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5716 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5717 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5718 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5719 | "src/f32-gemm/gen-inc/4x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5720 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5721 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5722 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 5723 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5724 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a73.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5725 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5726 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5727 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5728 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5729 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5730 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5731 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5732 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5733 | "src/f32-gemm/gen/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 5734 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5735 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5736 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5737 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
| 5738 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5739 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5740 | "src/f32-gemm/gen/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5741 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5742 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5743 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5744 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5745 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
| 5746 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5747 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
| 5748 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5749 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5750 | "src/f32-igemm/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5751 | "src/f32-igemm/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5752 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5753 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5754 | "src/f32-igemm/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 5755 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5756 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
| 5757 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5758 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5759 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5760 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 5761 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 5762 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5763 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 5764 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5765 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 5766 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 5767 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 5768 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5769 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5770 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5771 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5772 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5773 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5774 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5775 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5776 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5777 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5778 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5779 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5780 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5781 | "src/qc8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5782 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5783 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
| 5784 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5785 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5786 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5787 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5788 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5789 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5790 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5791 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5792 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5793 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5794 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5795 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5796 | "src/qc8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5797 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5798 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
| 5799 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5800 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5801 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5802 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5803 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5804 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5805 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5806 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5807 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5808 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5809 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5810 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5811 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5812 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5813 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5814 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5815 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5816 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-aarch64-neondot-ld32.S", |
| 5817 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5818 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 5819 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5820 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5821 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5822 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5823 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5824 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5825 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5826 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5827 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5828 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5829 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mull-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5830 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5831 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5832 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5833 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
| 5834 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mull-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5835 | "src/qs8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5836 | "src/qs8-gemm/gen/2x8c16-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5837 | "src/qs8-gemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 5838 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5839 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5840 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5841 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5842 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5843 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5844 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5845 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5846 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5847 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5848 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-cortex-a55.S", |
| 5849 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld32.S", |
| 5850 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 0ae35f2 | 2021-06-15 17:34:24 -0700 | [diff] [blame] | 5851 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5852 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 5853 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 5854 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 5855 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5856 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5857 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5858 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5859 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5860 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5861 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5862 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5863 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5864 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5865 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5866 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5867 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5868 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5869 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5870 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5871 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5872 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5873 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5874 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5875 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5876 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5877 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5878 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5879 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5880 | "src/qs8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5881 | "src/qs8-igemm/gen/2x8c16-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5882 | "src/qs8-igemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 5883 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5884 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5885 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5886 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5887 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5888 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5889 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5890 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5891 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5892 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-cortex-a55.S", |
| 5893 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 0ae35f2 | 2021-06-15 17:34:24 -0700 | [diff] [blame] | 5894 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5895 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 5896 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 5897 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | ca4c68e | 2021-08-25 19:06:40 -0700 | [diff] [blame] | 5898 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | df8e604 | 2021-09-03 13:56:29 -0700 | [diff] [blame] | 5899 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5900 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5901 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5902 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5903 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 5904 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | 0c76422 | 2021-08-24 16:13:06 -0700 | [diff] [blame] | 5905 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | ca4c68e | 2021-08-25 19:06:40 -0700 | [diff] [blame] | 5906 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | df8e604 | 2021-09-03 13:56:29 -0700 | [diff] [blame] | 5907 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5908 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5909 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5910 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5911 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | a49e41f | 2021-08-31 20:30:24 -0700 | [diff] [blame] | 5912 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | 0c76422 | 2021-08-24 16:13:06 -0700 | [diff] [blame] | 5913 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5914 | ] |
| 5915 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5916 | INTERNAL_MICROKERNEL_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5917 | "src/xnnpack/argmaxpool.h", |
| 5918 | "src/xnnpack/avgpool.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5919 | "src/xnnpack/common.h", |
| 5920 | "src/xnnpack/conv.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 5921 | "src/xnnpack/depthtospace.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5922 | "src/xnnpack/dwconv.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5923 | "src/xnnpack/fill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5924 | "src/xnnpack/gavgpool.h", |
| 5925 | "src/xnnpack/gemm.h", |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 5926 | "src/xnnpack/ibilinear.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5927 | "src/xnnpack/igemm.h", |
Marat Dukhan | cfb3134 | 2019-12-05 10:42:57 -0800 | [diff] [blame] | 5928 | "src/xnnpack/intrinsics-polyfill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5929 | "src/xnnpack/lut.h", |
| 5930 | "src/xnnpack/math.h", |
| 5931 | "src/xnnpack/maxpool.h", |
| 5932 | "src/xnnpack/packx.h", |
| 5933 | "src/xnnpack/pad.h", |
| 5934 | "src/xnnpack/params.h", |
| 5935 | "src/xnnpack/pavgpool.h", |
| 5936 | "src/xnnpack/ppmm.h", |
| 5937 | "src/xnnpack/prelu.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5938 | "src/xnnpack/raddexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 5939 | "src/xnnpack/raddextexp.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5940 | "src/xnnpack/raddstoreexpminusmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5941 | "src/xnnpack/rmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5942 | "src/xnnpack/spmm.h", |
| 5943 | "src/xnnpack/unpool.h", |
Marat Dukhan | 6428725 | 2021-09-07 16:20:03 -0700 | [diff] [blame] | 5944 | "src/xnnpack/vaddsub.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 5945 | "src/xnnpack/vbinary.h", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 5946 | "src/xnnpack/vcvt.h", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5947 | "src/xnnpack/vmul.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5948 | "src/xnnpack/vmulcaddc.h", |
Marat Dukhan | 05ac8e3 | 2019-10-21 15:39:33 -0700 | [diff] [blame] | 5949 | "src/xnnpack/vscale.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5950 | "src/xnnpack/vscaleexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 5951 | "src/xnnpack/vscaleextexp.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 5952 | "src/xnnpack/vunary.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5953 | "src/xnnpack/zip.h", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5954 | ] |
| 5955 | |
| 5956 | INTERNAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5957 | "include/xnnpack.h", |
| 5958 | "src/xnnpack/allocator.h", |
| 5959 | "src/xnnpack/compute.h", |
| 5960 | "src/xnnpack/im2col.h", |
| 5961 | "src/xnnpack/indirection.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5962 | "src/xnnpack/math-stubs.h", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 5963 | "src/xnnpack/memory-planner.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5964 | "src/xnnpack/operator.h", |
| 5965 | "src/xnnpack/pack.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 5966 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5967 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5968 | "src/xnnpack/requantization.h", |
Marat Dukhan | 1d75a54 | 2020-02-03 12:23:01 -0800 | [diff] [blame] | 5969 | "src/xnnpack/subgraph.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5970 | ] |
| 5971 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5972 | ACCURACY_EVAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5973 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5974 | ] |
| 5975 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5976 | MICROKERNEL_BENCHMARK_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5977 | "include/xnnpack.h", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5978 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5979 | ] |
| 5980 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5981 | MICROKERNEL_TEST_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5982 | "include/xnnpack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5983 | "src/xnnpack/isa-checks.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 5984 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5985 | "src/xnnpack/requantization.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5986 | ] |
| 5987 | |
| 5988 | OPERATOR_TEST_PARAMS_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5989 | "src/xnnpack/common.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5990 | "src/xnnpack/params.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5991 | ] |
| 5992 | |
| 5993 | WEIGHTS_PACK_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5994 | "src/xnnpack/compute.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5995 | "src/xnnpack/operator.h", |
| 5996 | "src/xnnpack/pack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5997 | ] |
| 5998 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 5999 | LOGGING_COPTS = select({ |
| 6000 | # No logging in optimized mode |
| 6001 | ":optimized_build": ["-DXNN_LOG_LEVEL=0"], |
| 6002 | # Full logging in debug mode |
| 6003 | ":debug_build": ["-DXNN_LOG_LEVEL=5"], |
| 6004 | # Error-only logging in default (fastbuild) mode |
| 6005 | "//conditions:default": ["-DXNN_LOG_LEVEL=2"], |
| 6006 | }) |
| 6007 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6008 | LOGGING_SRCS = select({ |
| 6009 | # No logging in optimized mode |
| 6010 | ":optimized_build": [], |
| 6011 | "//conditions:default": [ |
Marat Dukhan | ccd3a1d | 2021-03-29 16:03:12 -0700 | [diff] [blame] | 6012 | "src/datatype-strings.c", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6013 | "src/operator-strings.c", |
| 6014 | "src/subgraph-strings.c", |
| 6015 | ], |
| 6016 | }) |
| 6017 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 6018 | LOGGING_HDRS = [ |
| 6019 | "src/xnnpack/log.h", |
| 6020 | ] |
| 6021 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6022 | xnnpack_cc_library( |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6023 | name = "tables", |
| 6024 | srcs = TABLE_SRCS, |
| 6025 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6026 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6027 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6028 | ) |
| 6029 | |
| 6030 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6031 | name = "scalar_bench_microkernels", |
| 6032 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6033 | hdrs = INTERNAL_HDRS, |
| 6034 | aarch32_copts = ["-marm"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6035 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6036 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6037 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6038 | ":tables", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6039 | "@FP16", |
| 6040 | "@FXdiv", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6041 | "@pthreadpool", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6042 | ], |
| 6043 | ) |
| 6044 | |
| 6045 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6046 | name = "scalar_prod_microkernels", |
| 6047 | srcs = PROD_SCALAR_MICROKERNEL_SRCS, |
| 6048 | hdrs = INTERNAL_HDRS, |
| 6049 | aarch32_copts = ["-marm"], |
| 6050 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6051 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6052 | deps = [ |
| 6053 | ":tables", |
| 6054 | "@FP16", |
| 6055 | "@FXdiv", |
| 6056 | "@pthreadpool", |
| 6057 | ], |
| 6058 | ) |
| 6059 | |
| 6060 | xnnpack_cc_library( |
| 6061 | name = "scalar_test_microkernels", |
| 6062 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6063 | hdrs = INTERNAL_HDRS, |
| 6064 | aarch32_copts = ["-marm"], |
| 6065 | copts = [ |
| 6066 | "-UNDEBUG", |
| 6067 | "-DXNN_TEST_MODE=1", |
| 6068 | ], |
| 6069 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6070 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6071 | deps = [ |
| 6072 | ":tables", |
| 6073 | "@FP16", |
| 6074 | "@FXdiv", |
| 6075 | "@pthreadpool", |
| 6076 | ], |
| 6077 | ) |
| 6078 | |
| 6079 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6080 | name = "wasm_bench_microkernels", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 6081 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6082 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6083 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6084 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 6085 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 6086 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6087 | ":tables", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 6088 | "@FP16", |
| 6089 | "@FXdiv", |
| 6090 | "@pthreadpool", |
| 6091 | ], |
| 6092 | ) |
| 6093 | |
| 6094 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6095 | name = "wasm_prod_microkernels", |
| 6096 | hdrs = INTERNAL_HDRS, |
| 6097 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6098 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6099 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 6100 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
| 6101 | deps = [ |
| 6102 | ":tables", |
| 6103 | "@FP16", |
| 6104 | "@FXdiv", |
| 6105 | "@pthreadpool", |
| 6106 | ], |
| 6107 | ) |
| 6108 | |
| 6109 | xnnpack_cc_library( |
| 6110 | name = "wasm_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6111 | hdrs = INTERNAL_HDRS, |
| 6112 | copts = [ |
| 6113 | "-UNDEBUG", |
| 6114 | "-DXNN_TEST_MODE=1", |
| 6115 | ], |
| 6116 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6117 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6118 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 6119 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6120 | deps = [ |
| 6121 | ":tables", |
| 6122 | "@FP16", |
| 6123 | "@FXdiv", |
| 6124 | "@pthreadpool", |
| 6125 | ], |
| 6126 | ) |
| 6127 | |
| 6128 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6129 | name = "neon_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6130 | hdrs = INTERNAL_HDRS, |
| 6131 | aarch32_copts = [ |
| 6132 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 6133 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6134 | "-mfpu=neon", |
| 6135 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6136 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 6137 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS + ALL_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6138 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6139 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6140 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6141 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6142 | "@FP16", |
| 6143 | "@pthreadpool", |
| 6144 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6145 | ) |
| 6146 | |
| 6147 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6148 | name = "neon_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6149 | hdrs = INTERNAL_HDRS, |
| 6150 | aarch32_copts = [ |
| 6151 | "-marm", |
| 6152 | "-march=armv7-a", |
| 6153 | "-mfpu=neon", |
| 6154 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6155 | aarch32_srcs = PROD_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 6156 | aarch64_srcs = PROD_NEON_MICROKERNEL_SRCS + PROD_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6157 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6158 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6159 | deps = [ |
| 6160 | ":tables", |
| 6161 | "@FP16", |
| 6162 | "@pthreadpool", |
| 6163 | ], |
| 6164 | ) |
| 6165 | |
| 6166 | xnnpack_cc_library( |
| 6167 | name = "neon_test_microkernels", |
| 6168 | hdrs = INTERNAL_HDRS, |
| 6169 | aarch32_copts = [ |
| 6170 | "-marm", |
| 6171 | "-march=armv7-a", |
| 6172 | "-mfpu=neon", |
| 6173 | ], |
| 6174 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 6175 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS + ALL_AARCH64_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6176 | copts = [ |
| 6177 | "-UNDEBUG", |
| 6178 | "-DXNN_TEST_MODE=1", |
| 6179 | ], |
| 6180 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6181 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6182 | deps = [ |
| 6183 | ":tables", |
| 6184 | "@FP16", |
| 6185 | "@pthreadpool", |
| 6186 | ], |
| 6187 | ) |
| 6188 | |
| 6189 | xnnpack_cc_library( |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 6190 | name = "neonfp16_bench_microkernels", |
| 6191 | hdrs = INTERNAL_HDRS, |
| 6192 | aarch32_copts = [ |
| 6193 | "-marm", |
| 6194 | "-march=armv7-a", |
| 6195 | "-mfpu=neon-fp16", |
| 6196 | ], |
| 6197 | aarch32_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 6198 | aarch64_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 6199 | apple_aarch32_copts = [ |
| 6200 | "-mcpu=cortex-a9", |
| 6201 | "-mtune=generic", |
| 6202 | ], |
| 6203 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6204 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6205 | deps = [ |
| 6206 | ":tables", |
| 6207 | "@FP16", |
| 6208 | "@pthreadpool", |
| 6209 | ], |
| 6210 | ) |
| 6211 | |
| 6212 | xnnpack_cc_library( |
| 6213 | name = "neonfp16_prod_microkernels", |
| 6214 | hdrs = INTERNAL_HDRS, |
| 6215 | aarch32_copts = [ |
| 6216 | "-marm", |
| 6217 | "-march=armv7-a", |
| 6218 | "-mfpu=neon-fp16", |
| 6219 | ], |
| 6220 | aarch32_srcs = PROD_NEONFP16_MICROKERNEL_SRCS, |
| 6221 | aarch64_srcs = PROD_NEONFP16_MICROKERNEL_SRCS, |
| 6222 | apple_aarch32_copts = [ |
| 6223 | "-mcpu=cortex-a9", |
| 6224 | "-mtune=generic", |
| 6225 | ], |
| 6226 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6227 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6228 | deps = [ |
| 6229 | ":tables", |
| 6230 | "@FP16", |
| 6231 | "@pthreadpool", |
| 6232 | ], |
| 6233 | ) |
| 6234 | |
| 6235 | xnnpack_cc_library( |
| 6236 | name = "neonfp16_test_microkernels", |
| 6237 | hdrs = INTERNAL_HDRS, |
| 6238 | aarch32_copts = [ |
| 6239 | "-marm", |
| 6240 | "-march=armv7-a", |
| 6241 | "-mfpu=neon-fp16", |
| 6242 | ], |
| 6243 | aarch32_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 6244 | aarch64_srcs = ALL_NEONFP16_MICROKERNEL_SRCS, |
| 6245 | apple_aarch32_copts = [ |
| 6246 | "-mcpu=cortex-a9", |
| 6247 | "-mtune=generic", |
| 6248 | ], |
| 6249 | copts = [ |
| 6250 | "-UNDEBUG", |
| 6251 | "-DXNN_TEST_MODE=1", |
| 6252 | ], |
| 6253 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6254 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6255 | deps = [ |
| 6256 | ":tables", |
| 6257 | "@FP16", |
| 6258 | "@pthreadpool", |
| 6259 | ], |
| 6260 | ) |
| 6261 | |
| 6262 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6263 | name = "neonfma_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6264 | hdrs = INTERNAL_HDRS, |
| 6265 | aarch32_copts = [ |
| 6266 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 6267 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6268 | "-mfpu=neon-vfpv4", |
| 6269 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6270 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 6271 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 6272 | apple_aarch32_copts = [ |
| 6273 | "-mcpu=swift", |
| 6274 | "-mtune=generic", |
| 6275 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6276 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6277 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6278 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6279 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6280 | "@FP16", |
| 6281 | "@pthreadpool", |
| 6282 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6283 | ) |
| 6284 | |
| 6285 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6286 | name = "neonfma_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6287 | hdrs = INTERNAL_HDRS, |
| 6288 | aarch32_copts = [ |
| 6289 | "-marm", |
| 6290 | "-march=armv7-a", |
| 6291 | "-mfpu=neon-vfpv4", |
| 6292 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6293 | aarch32_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 6294 | aarch64_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6295 | apple_aarch32_copts = [ |
| 6296 | "-mcpu=swift", |
| 6297 | "-mtune=generic", |
| 6298 | ], |
| 6299 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6300 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6301 | deps = [ |
| 6302 | ":tables", |
| 6303 | "@FP16", |
| 6304 | "@pthreadpool", |
| 6305 | ], |
| 6306 | ) |
| 6307 | |
| 6308 | xnnpack_cc_library( |
| 6309 | name = "neonfma_test_microkernels", |
| 6310 | hdrs = INTERNAL_HDRS, |
| 6311 | aarch32_copts = [ |
| 6312 | "-marm", |
| 6313 | "-march=armv7-a", |
| 6314 | "-mfpu=neon-vfpv4", |
| 6315 | ], |
| 6316 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | f718232 | 2021-09-09 18:53:46 -0700 | [diff] [blame] | 6317 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 6318 | apple_aarch32_copts = [ |
| 6319 | "-mcpu=swift", |
| 6320 | "-mtune=generic", |
| 6321 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6322 | copts = [ |
| 6323 | "-UNDEBUG", |
| 6324 | "-DXNN_TEST_MODE=1", |
| 6325 | ], |
| 6326 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6327 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6328 | deps = [ |
| 6329 | ":tables", |
| 6330 | "@FP16", |
| 6331 | "@pthreadpool", |
| 6332 | ], |
| 6333 | ) |
| 6334 | |
| 6335 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6336 | name = "neonv8_bench_microkernels", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 6337 | hdrs = INTERNAL_HDRS, |
| 6338 | aarch32_copts = [ |
| 6339 | "-marm", |
| 6340 | "-march=armv8-a", |
| 6341 | "-mfpu=neon-fp-armv8", |
| 6342 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6343 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 6344 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 6345 | apple_aarch32_copts = [ |
| 6346 | "-mcpu=cyclone", |
| 6347 | "-mtune=generic", |
| 6348 | ], |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 6349 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6350 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6351 | deps = [ |
| 6352 | ":tables", |
| 6353 | "@FP16", |
| 6354 | "@pthreadpool", |
| 6355 | ], |
| 6356 | ) |
| 6357 | |
| 6358 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6359 | name = "neonv8_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6360 | hdrs = INTERNAL_HDRS, |
| 6361 | aarch32_copts = [ |
| 6362 | "-marm", |
| 6363 | "-march=armv8-a", |
| 6364 | "-mfpu=neon-fp-armv8", |
| 6365 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6366 | aarch32_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 6367 | aarch64_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 6368 | apple_aarch32_copts = [ |
| 6369 | "-mcpu=cyclone", |
| 6370 | "-mtune=generic", |
| 6371 | ], |
| 6372 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6373 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6374 | deps = [ |
| 6375 | ":tables", |
| 6376 | "@FP16", |
| 6377 | "@pthreadpool", |
| 6378 | ], |
| 6379 | ) |
| 6380 | |
| 6381 | xnnpack_cc_library( |
| 6382 | name = "neonv8_test_microkernels", |
| 6383 | hdrs = INTERNAL_HDRS, |
| 6384 | aarch32_copts = [ |
| 6385 | "-marm", |
| 6386 | "-march=armv8-a", |
| 6387 | "-mfpu=neon-fp-armv8", |
| 6388 | ], |
| 6389 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 6390 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 6391 | apple_aarch32_copts = [ |
| 6392 | "-mcpu=cyclone", |
| 6393 | "-mtune=generic", |
| 6394 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6395 | copts = [ |
| 6396 | "-UNDEBUG", |
| 6397 | "-DXNN_TEST_MODE=1", |
| 6398 | ], |
| 6399 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6400 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6401 | deps = [ |
| 6402 | ":tables", |
| 6403 | "@FP16", |
| 6404 | "@pthreadpool", |
| 6405 | ], |
| 6406 | ) |
| 6407 | |
| 6408 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6409 | name = "neonfp16arith_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6410 | hdrs = INTERNAL_HDRS, |
| 6411 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6412 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6413 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6414 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6415 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6416 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6417 | "@FP16", |
| 6418 | "@pthreadpool", |
| 6419 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6420 | ) |
| 6421 | |
| 6422 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6423 | name = "neonfp16arith_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6424 | hdrs = INTERNAL_HDRS, |
| 6425 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6426 | aarch64_srcs = PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
| 6427 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6428 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6429 | deps = [ |
| 6430 | ":tables", |
| 6431 | "@FP16", |
| 6432 | "@pthreadpool", |
| 6433 | ], |
| 6434 | ) |
| 6435 | |
| 6436 | xnnpack_cc_library( |
| 6437 | name = "neonfp16arith_test_microkernels", |
| 6438 | hdrs = INTERNAL_HDRS, |
| 6439 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
| 6440 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6441 | copts = [ |
| 6442 | "-UNDEBUG", |
| 6443 | "-DXNN_TEST_MODE=1", |
| 6444 | ], |
| 6445 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6446 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6447 | deps = [ |
| 6448 | ":tables", |
| 6449 | "@FP16", |
| 6450 | "@pthreadpool", |
| 6451 | ], |
| 6452 | ) |
| 6453 | |
| 6454 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6455 | name = "neondot_bench_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6456 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 6457 | aarch32_copts = [ |
| 6458 | "-marm", |
| 6459 | "-march=armv8.2-a+dotprod", |
| 6460 | "-mfpu=neon-fp-armv8", |
| 6461 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6462 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6463 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6464 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6465 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6466 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6467 | deps = [ |
| 6468 | ":tables", |
| 6469 | "@FP16", |
| 6470 | "@pthreadpool", |
| 6471 | ], |
| 6472 | ) |
| 6473 | |
| 6474 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6475 | name = "neondot_prod_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6476 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 6477 | aarch32_copts = [ |
| 6478 | "-marm", |
| 6479 | "-march=armv8.2-a+dotprod", |
| 6480 | "-mfpu=neon-fp-armv8", |
| 6481 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6482 | aarch32_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6483 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6484 | aarch64_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
| 6485 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6486 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6487 | deps = [ |
| 6488 | ":tables", |
| 6489 | "@FP16", |
| 6490 | "@pthreadpool", |
| 6491 | ], |
| 6492 | ) |
| 6493 | |
| 6494 | xnnpack_cc_library( |
| 6495 | name = "neondot_test_microkernels", |
| 6496 | hdrs = INTERNAL_HDRS, |
| 6497 | aarch32_copts = [ |
| 6498 | "-marm", |
| 6499 | "-march=armv8.2-a+dotprod", |
| 6500 | "-mfpu=neon-fp-armv8", |
| 6501 | ], |
| 6502 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
| 6503 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
| 6504 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6505 | copts = [ |
| 6506 | "-UNDEBUG", |
| 6507 | "-DXNN_TEST_MODE=1", |
| 6508 | ], |
| 6509 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6510 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6511 | deps = [ |
| 6512 | ":tables", |
| 6513 | "@FP16", |
| 6514 | "@pthreadpool", |
| 6515 | ], |
| 6516 | ) |
| 6517 | |
| 6518 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6519 | name = "sse2_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6520 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6521 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6522 | gcc_x86_copts = ["-msse2"], |
| 6523 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6524 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6525 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6526 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6527 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6528 | "@FP16", |
| 6529 | "@pthreadpool", |
| 6530 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6531 | ) |
| 6532 | |
| 6533 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6534 | name = "sse2_prod_microkernels", |
| 6535 | hdrs = INTERNAL_HDRS, |
| 6536 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6537 | gcc_x86_copts = ["-msse2"], |
| 6538 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6539 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6540 | x86_srcs = PROD_SSE_MICROKERNEL_SRCS + PROD_SSE2_MICROKERNEL_SRCS, |
| 6541 | deps = [ |
| 6542 | ":tables", |
| 6543 | "@FP16", |
| 6544 | "@pthreadpool", |
| 6545 | ], |
| 6546 | ) |
| 6547 | |
| 6548 | xnnpack_cc_library( |
| 6549 | name = "sse2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6550 | hdrs = INTERNAL_HDRS, |
| 6551 | copts = [ |
| 6552 | "-UNDEBUG", |
| 6553 | "-DXNN_TEST_MODE=1", |
| 6554 | ], |
| 6555 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6556 | gcc_x86_copts = ["-msse2"], |
| 6557 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6558 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6559 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6560 | deps = [ |
| 6561 | ":tables", |
| 6562 | "@FP16", |
| 6563 | "@pthreadpool", |
| 6564 | ], |
| 6565 | ) |
| 6566 | |
| 6567 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6568 | name = "ssse3_bench_microkernels", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 6569 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6570 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6571 | gcc_x86_copts = ["-mssse3"], |
| 6572 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6573 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6574 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 6575 | deps = [ |
| 6576 | ":tables", |
| 6577 | "@FP16", |
| 6578 | "@pthreadpool", |
| 6579 | ], |
| 6580 | ) |
| 6581 | |
| 6582 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6583 | name = "ssse3_prod_microkernels", |
| 6584 | hdrs = INTERNAL_HDRS, |
| 6585 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6586 | gcc_x86_copts = ["-mssse3"], |
| 6587 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6588 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6589 | x86_srcs = PROD_SSSE3_MICROKERNEL_SRCS, |
| 6590 | deps = [ |
| 6591 | ":tables", |
| 6592 | "@FP16", |
| 6593 | "@pthreadpool", |
| 6594 | ], |
| 6595 | ) |
| 6596 | |
| 6597 | xnnpack_cc_library( |
| 6598 | name = "ssse3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6599 | hdrs = INTERNAL_HDRS, |
| 6600 | copts = [ |
| 6601 | "-UNDEBUG", |
| 6602 | "-DXNN_TEST_MODE=1", |
| 6603 | ], |
| 6604 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6605 | gcc_x86_copts = ["-mssse3"], |
| 6606 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6607 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6608 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6609 | deps = [ |
| 6610 | ":tables", |
| 6611 | "@FP16", |
| 6612 | "@pthreadpool", |
| 6613 | ], |
| 6614 | ) |
| 6615 | |
| 6616 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6617 | name = "sse41_bench_microkernels", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 6618 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6619 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6620 | gcc_x86_copts = ["-msse4.1"], |
| 6621 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6622 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6623 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6624 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6625 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6626 | "@FP16", |
| 6627 | "@pthreadpool", |
| 6628 | ], |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 6629 | ) |
| 6630 | |
| 6631 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6632 | name = "sse41_prod_microkernels", |
| 6633 | hdrs = INTERNAL_HDRS, |
| 6634 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6635 | gcc_x86_copts = ["-msse4.1"], |
| 6636 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6637 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6638 | x86_srcs = PROD_SSE41_MICROKERNEL_SRCS, |
| 6639 | deps = [ |
| 6640 | ":tables", |
| 6641 | "@FP16", |
| 6642 | "@pthreadpool", |
| 6643 | ], |
| 6644 | ) |
| 6645 | |
| 6646 | xnnpack_cc_library( |
| 6647 | name = "sse41_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6648 | hdrs = INTERNAL_HDRS, |
| 6649 | copts = [ |
| 6650 | "-UNDEBUG", |
| 6651 | "-DXNN_TEST_MODE=1", |
| 6652 | ], |
| 6653 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6654 | gcc_x86_copts = ["-msse4.1"], |
| 6655 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6656 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6657 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6658 | deps = [ |
| 6659 | ":tables", |
| 6660 | "@FP16", |
| 6661 | "@pthreadpool", |
| 6662 | ], |
| 6663 | ) |
| 6664 | |
| 6665 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6666 | name = "avx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6667 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6668 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6669 | gcc_x86_copts = ["-mavx"], |
| 6670 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6671 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6672 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6673 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6674 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6675 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6676 | "@FP16", |
| 6677 | "@pthreadpool", |
| 6678 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6679 | ) |
| 6680 | |
| 6681 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6682 | name = "avx_prod_microkernels", |
| 6683 | hdrs = INTERNAL_HDRS, |
| 6684 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6685 | gcc_x86_copts = ["-mavx"], |
| 6686 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6687 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6688 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6689 | x86_srcs = PROD_AVX_MICROKERNEL_SRCS, |
| 6690 | deps = [ |
| 6691 | ":tables", |
| 6692 | "@FP16", |
| 6693 | "@pthreadpool", |
| 6694 | ], |
| 6695 | ) |
| 6696 | |
| 6697 | xnnpack_cc_library( |
| 6698 | name = "avx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6699 | hdrs = INTERNAL_HDRS, |
| 6700 | copts = [ |
| 6701 | "-UNDEBUG", |
| 6702 | "-DXNN_TEST_MODE=1", |
| 6703 | ], |
| 6704 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6705 | gcc_x86_copts = ["-mavx"], |
| 6706 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6707 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6708 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6709 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6710 | deps = [ |
| 6711 | ":tables", |
| 6712 | "@FP16", |
| 6713 | "@pthreadpool", |
| 6714 | ], |
| 6715 | ) |
| 6716 | |
| 6717 | xnnpack_cc_library( |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 6718 | name = "f16c_bench_microkernels", |
| 6719 | hdrs = INTERNAL_HDRS, |
| 6720 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6721 | gcc_x86_copts = ["-mf16c"], |
| 6722 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6723 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6724 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6725 | x86_srcs = ALL_F16C_MICROKERNEL_SRCS, |
| 6726 | deps = [ |
| 6727 | "@FP16", |
| 6728 | "@pthreadpool", |
| 6729 | ], |
| 6730 | ) |
| 6731 | |
| 6732 | xnnpack_cc_library( |
| 6733 | name = "f16c_prod_microkernels", |
| 6734 | hdrs = INTERNAL_HDRS, |
| 6735 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6736 | gcc_x86_copts = ["-mf16c"], |
| 6737 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6738 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6739 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6740 | x86_srcs = PROD_F16C_MICROKERNEL_SRCS, |
| 6741 | deps = [ |
| 6742 | "@FP16", |
| 6743 | "@pthreadpool", |
| 6744 | ], |
| 6745 | ) |
| 6746 | |
| 6747 | xnnpack_cc_library( |
| 6748 | name = "f16c_test_microkernels", |
| 6749 | hdrs = INTERNAL_HDRS, |
| 6750 | copts = [ |
| 6751 | "-UNDEBUG", |
| 6752 | "-DXNN_TEST_MODE=1", |
| 6753 | ], |
| 6754 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6755 | gcc_x86_copts = ["-mf16c"], |
| 6756 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6757 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6758 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6759 | x86_srcs = ALL_F16C_MICROKERNEL_SRCS, |
| 6760 | deps = [ |
| 6761 | "@FP16", |
| 6762 | "@pthreadpool", |
| 6763 | ], |
| 6764 | ) |
| 6765 | |
| 6766 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6767 | name = "xop_bench_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6768 | hdrs = INTERNAL_HDRS, |
| 6769 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6770 | gcc_x86_copts = ["-mxop"], |
| 6771 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6772 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6773 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6774 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6775 | deps = [ |
| 6776 | ":tables", |
| 6777 | "@FP16", |
| 6778 | "@pthreadpool", |
| 6779 | ], |
| 6780 | ) |
| 6781 | |
| 6782 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6783 | name = "xop_prod_microkernels", |
| 6784 | hdrs = INTERNAL_HDRS, |
| 6785 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6786 | gcc_x86_copts = ["-mxop"], |
| 6787 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6788 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6789 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6790 | x86_srcs = PROD_XOP_MICROKERNEL_SRCS, |
| 6791 | deps = [ |
| 6792 | ":tables", |
| 6793 | "@FP16", |
| 6794 | "@pthreadpool", |
| 6795 | ], |
| 6796 | ) |
| 6797 | |
| 6798 | xnnpack_cc_library( |
| 6799 | name = "xop_test_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6800 | hdrs = INTERNAL_HDRS, |
| 6801 | copts = [ |
| 6802 | "-UNDEBUG", |
| 6803 | "-DXNN_TEST_MODE=1", |
| 6804 | ], |
| 6805 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6806 | gcc_x86_copts = ["-mxop"], |
| 6807 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6808 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6809 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6810 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6811 | deps = [ |
| 6812 | ":tables", |
| 6813 | "@FP16", |
| 6814 | "@pthreadpool", |
| 6815 | ], |
| 6816 | ) |
| 6817 | |
| 6818 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6819 | name = "fma3_bench_microkernels", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6820 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6821 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6822 | gcc_x86_copts = ["-mfma"], |
| 6823 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6824 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6825 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6826 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6827 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6828 | ":tables", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6829 | "@FP16", |
| 6830 | "@pthreadpool", |
| 6831 | ], |
| 6832 | ) |
| 6833 | |
| 6834 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6835 | name = "fma3_prod_microkernels", |
| 6836 | hdrs = INTERNAL_HDRS, |
| 6837 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6838 | gcc_x86_copts = ["-mfma"], |
| 6839 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6840 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6841 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6842 | x86_srcs = PROD_FMA3_MICROKERNEL_SRCS, |
| 6843 | deps = [ |
| 6844 | ":tables", |
| 6845 | "@FP16", |
| 6846 | "@pthreadpool", |
| 6847 | ], |
| 6848 | ) |
| 6849 | |
| 6850 | xnnpack_cc_library( |
| 6851 | name = "fma3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6852 | hdrs = INTERNAL_HDRS, |
| 6853 | copts = [ |
| 6854 | "-UNDEBUG", |
| 6855 | "-DXNN_TEST_MODE=1", |
| 6856 | ], |
| 6857 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6858 | gcc_x86_copts = ["-mfma"], |
| 6859 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6860 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6861 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6862 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6863 | deps = [ |
| 6864 | ":tables", |
| 6865 | "@FP16", |
| 6866 | "@pthreadpool", |
| 6867 | ], |
| 6868 | ) |
| 6869 | |
| 6870 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6871 | name = "avx2_bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6872 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6873 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6874 | gcc_x86_copts = [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6875 | "-mfma", |
| 6876 | "-mavx2", |
| 6877 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6878 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6879 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6880 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6881 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6882 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6883 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6884 | "@FP16", |
| 6885 | "@pthreadpool", |
| 6886 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6887 | ) |
| 6888 | |
| 6889 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6890 | name = "avx2_prod_microkernels", |
| 6891 | hdrs = INTERNAL_HDRS, |
| 6892 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6893 | gcc_x86_copts = [ |
| 6894 | "-mfma", |
| 6895 | "-mavx2", |
| 6896 | ], |
| 6897 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6898 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6899 | msvc_x86_64_copts = ["/arch:AVX2"], |
| 6900 | x86_srcs = PROD_AVX2_MICROKERNEL_SRCS, |
| 6901 | deps = [ |
| 6902 | ":tables", |
| 6903 | "@FP16", |
| 6904 | "@pthreadpool", |
| 6905 | ], |
| 6906 | ) |
| 6907 | |
| 6908 | xnnpack_cc_library( |
| 6909 | name = "avx2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6910 | hdrs = INTERNAL_HDRS, |
| 6911 | copts = [ |
| 6912 | "-UNDEBUG", |
| 6913 | "-DXNN_TEST_MODE=1", |
| 6914 | ], |
| 6915 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6916 | gcc_x86_copts = [ |
| 6917 | "-mfma", |
| 6918 | "-mavx2", |
| 6919 | ], |
| 6920 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6921 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6922 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6923 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6924 | deps = [ |
| 6925 | ":tables", |
| 6926 | "@FP16", |
| 6927 | "@pthreadpool", |
| 6928 | ], |
| 6929 | ) |
| 6930 | |
| 6931 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6932 | name = "avx512f_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6933 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6934 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6935 | gcc_x86_copts = ["-mavx512f"], |
| 6936 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6937 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6938 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6939 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6940 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6941 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6942 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6943 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6944 | "@FP16", |
| 6945 | "@pthreadpool", |
| 6946 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6947 | ) |
| 6948 | |
| 6949 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6950 | name = "avx512f_prod_microkernels", |
| 6951 | hdrs = INTERNAL_HDRS, |
| 6952 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6953 | gcc_x86_copts = ["-mavx512f"], |
| 6954 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6955 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6956 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6957 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6958 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 6959 | x86_srcs = PROD_AVX512F_MICROKERNEL_SRCS, |
| 6960 | deps = [ |
| 6961 | ":tables", |
| 6962 | "@FP16", |
| 6963 | "@pthreadpool", |
| 6964 | ], |
| 6965 | ) |
| 6966 | |
| 6967 | xnnpack_cc_library( |
| 6968 | name = "avx512f_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6969 | hdrs = INTERNAL_HDRS, |
| 6970 | copts = [ |
| 6971 | "-UNDEBUG", |
| 6972 | "-DXNN_TEST_MODE=1", |
| 6973 | ], |
| 6974 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6975 | gcc_x86_copts = ["-mavx512f"], |
| 6976 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6977 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6978 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6979 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6980 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6981 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6982 | deps = [ |
| 6983 | ":tables", |
| 6984 | "@FP16", |
| 6985 | "@pthreadpool", |
| 6986 | ], |
| 6987 | ) |
| 6988 | |
| 6989 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6990 | name = "avx512skx_bench_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6991 | hdrs = INTERNAL_HDRS, |
| 6992 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6993 | gcc_x86_copts = [ |
| 6994 | "-mavx512f", |
| 6995 | "-mavx512cd", |
| 6996 | "-mavx512bw", |
| 6997 | "-mavx512dq", |
| 6998 | "-mavx512vl", |
| 6999 | ], |
| 7000 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 7001 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7002 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 7003 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 7004 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7005 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 7006 | deps = [ |
| 7007 | ":tables", |
| 7008 | "@FP16", |
| 7009 | "@pthreadpool", |
| 7010 | ], |
| 7011 | ) |
| 7012 | |
| 7013 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7014 | name = "avx512skx_prod_microkernels", |
| 7015 | hdrs = INTERNAL_HDRS, |
| 7016 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7017 | gcc_x86_copts = [ |
| 7018 | "-mavx512f", |
| 7019 | "-mavx512cd", |
| 7020 | "-mavx512bw", |
| 7021 | "-mavx512dq", |
| 7022 | "-mavx512vl", |
| 7023 | ], |
| 7024 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 7025 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7026 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 7027 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 7028 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 7029 | x86_srcs = PROD_AVX512SKX_MICROKERNEL_SRCS, |
| 7030 | deps = [ |
| 7031 | ":tables", |
| 7032 | "@FP16", |
| 7033 | "@pthreadpool", |
| 7034 | ], |
| 7035 | ) |
| 7036 | |
| 7037 | xnnpack_cc_library( |
| 7038 | name = "avx512skx_test_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 7039 | hdrs = INTERNAL_HDRS, |
| 7040 | copts = [ |
| 7041 | "-UNDEBUG", |
| 7042 | "-DXNN_TEST_MODE=1", |
| 7043 | ], |
| 7044 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7045 | gcc_x86_copts = [ |
| 7046 | "-mavx512f", |
| 7047 | "-mavx512cd", |
| 7048 | "-mavx512bw", |
| 7049 | "-mavx512dq", |
| 7050 | "-mavx512vl", |
| 7051 | ], |
| 7052 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 7053 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7054 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 7055 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 7056 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7057 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 7058 | deps = [ |
| 7059 | ":tables", |
| 7060 | "@FP16", |
| 7061 | "@pthreadpool", |
| 7062 | ], |
| 7063 | ) |
| 7064 | |
| 7065 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7066 | name = "asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7067 | hdrs = ["src/xnnpack/assembly.h"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 7068 | aarch32_srcs = AARCH32_ASM_MICROKERNEL_SRCS, |
Frank Barchard | 31bb45b | 2020-10-06 00:26:33 -0700 | [diff] [blame] | 7069 | aarch64_copts = ["-march=armv8.2-a+fp16+dotprod"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 7070 | aarch64_srcs = AARCH64_ASM_MICROKERNEL_SRCS, |
| 7071 | wasm_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
| 7072 | wasmsimd_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7073 | ) |
| 7074 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7075 | xnnpack_cc_library( |
| 7076 | name = "logging_utils", |
| 7077 | srcs = LOGGING_SRCS, |
| 7078 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 7079 | copts = LOGGING_COPTS + [ |
| 7080 | "-Isrc", |
| 7081 | "-Iinclude", |
| 7082 | ] + select({ |
| 7083 | ":debug_build": [], |
| 7084 | "//conditions:default": xnnpack_min_size_copts(), |
| 7085 | }), |
| 7086 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7087 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7088 | visibility = xnnpack_visibility(), |
| 7089 | deps = [ |
| 7090 | "@FP16", |
| 7091 | "@clog", |
| 7092 | "@pthreadpool", |
| 7093 | ], |
| 7094 | ) |
| 7095 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7096 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7097 | name = "bench_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 7098 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7099 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7100 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7101 | ":neonfma_bench_microkernels", |
| 7102 | ":neonv8_bench_microkernels", |
| 7103 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 7104 | ], |
| 7105 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7106 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7107 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7108 | ":neonfma_bench_microkernels", |
| 7109 | ":neonv8_bench_microkernels", |
| 7110 | ":neondot_bench_microkernels", |
| 7111 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7112 | ], |
| 7113 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7114 | ":neon_bench_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7115 | ":neonfp16_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7116 | ":neonfma_bench_microkernels", |
| 7117 | ":neonv8_bench_microkernels", |
| 7118 | ":neonfp16arith_bench_microkernels", |
| 7119 | ":neondot_bench_microkernels", |
| 7120 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7121 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7122 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7123 | ":scalar_bench_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7124 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7125 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7126 | ":wasm_bench_microkernels", |
| 7127 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7128 | ], |
| 7129 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7130 | ":wasm_bench_microkernels", |
| 7131 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7132 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7133 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7134 | ":sse2_bench_microkernels", |
| 7135 | ":ssse3_bench_microkernels", |
| 7136 | ":sse41_bench_microkernels", |
| 7137 | ":avx_bench_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 7138 | ":f16c_bench_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7139 | ":xop_bench_microkernels", |
| 7140 | ":fma3_bench_microkernels", |
| 7141 | ":avx2_bench_microkernels", |
| 7142 | ":avx512f_bench_microkernels", |
| 7143 | ":avx512skx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7144 | ], |
| 7145 | ) |
| 7146 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7147 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7148 | name = "prod_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 7149 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7150 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7151 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7152 | ":neonfma_prod_microkernels", |
| 7153 | ":neonv8_prod_microkernels", |
| 7154 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 7155 | ], |
| 7156 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7157 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7158 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7159 | ":neonfma_prod_microkernels", |
| 7160 | ":neonv8_prod_microkernels", |
| 7161 | ":neondot_prod_microkernels", |
| 7162 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7163 | ], |
| 7164 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7165 | ":neon_prod_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7166 | ":neonfp16_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7167 | ":neonfma_prod_microkernels", |
| 7168 | ":neonv8_prod_microkernels", |
| 7169 | ":neonfp16arith_prod_microkernels", |
| 7170 | ":neondot_prod_microkernels", |
| 7171 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7172 | ], |
| 7173 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7174 | ":scalar_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7175 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7176 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7177 | ":wasm_prod_microkernels", |
| 7178 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7179 | ], |
| 7180 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7181 | ":wasm_prod_microkernels", |
| 7182 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7183 | ], |
| 7184 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7185 | ":sse2_prod_microkernels", |
| 7186 | ":ssse3_prod_microkernels", |
| 7187 | ":sse41_prod_microkernels", |
| 7188 | ":avx_prod_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 7189 | ":f16c_prod_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7190 | ":xop_prod_microkernels", |
| 7191 | ":fma3_prod_microkernels", |
| 7192 | ":avx2_prod_microkernels", |
| 7193 | ":avx512f_prod_microkernels", |
| 7194 | ":avx512skx_prod_microkernels", |
| 7195 | ], |
| 7196 | ) |
| 7197 | |
| 7198 | xnnpack_aggregate_library( |
| 7199 | name = "test_microkernels", |
| 7200 | aarch32_ios_deps = [ |
| 7201 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7202 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7203 | ":neonfma_test_microkernels", |
| 7204 | ":neonv8_test_microkernels", |
| 7205 | ":asm_microkernels", |
| 7206 | ], |
| 7207 | aarch32_nonios_deps = [ |
| 7208 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7209 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7210 | ":neonfma_test_microkernels", |
| 7211 | ":neonv8_test_microkernels", |
| 7212 | ":neondot_test_microkernels", |
| 7213 | ":asm_microkernels", |
| 7214 | ], |
| 7215 | aarch64_deps = [ |
| 7216 | ":neon_test_microkernels", |
Marat Dukhan | 8ff372c | 2021-09-28 14:43:17 -0700 | [diff] [blame] | 7217 | ":neonfp16_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7218 | ":neonfma_test_microkernels", |
| 7219 | ":neonv8_test_microkernels", |
| 7220 | ":neonfp16arith_test_microkernels", |
| 7221 | ":neondot_test_microkernels", |
| 7222 | ":asm_microkernels", |
| 7223 | ], |
| 7224 | generic_deps = [ |
| 7225 | ":scalar_test_microkernels", |
| 7226 | ], |
| 7227 | wasm_deps = [ |
| 7228 | ":wasm_test_microkernels", |
| 7229 | ":asm_microkernels", |
| 7230 | ], |
| 7231 | wasmsimd_deps = [ |
| 7232 | ":wasm_test_microkernels", |
| 7233 | ":asm_microkernels", |
| 7234 | ], |
| 7235 | x86_deps = [ |
| 7236 | ":sse2_test_microkernels", |
| 7237 | ":ssse3_test_microkernels", |
| 7238 | ":sse41_test_microkernels", |
| 7239 | ":avx_test_microkernels", |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 7240 | ":f16c_test_microkernels", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7241 | ":xop_test_microkernels", |
| 7242 | ":fma3_test_microkernels", |
| 7243 | ":avx2_test_microkernels", |
| 7244 | ":avx512f_test_microkernels", |
| 7245 | ":avx512skx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7246 | ], |
| 7247 | ) |
| 7248 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7249 | xnnpack_cc_library( |
| 7250 | name = "im2col", |
| 7251 | srcs = ["src/im2col.c"], |
| 7252 | hdrs = [ |
| 7253 | "src/xnnpack/common.h", |
| 7254 | "src/xnnpack/im2col.h", |
| 7255 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7256 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7257 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7258 | ) |
| 7259 | |
| 7260 | xnnpack_cc_library( |
| 7261 | name = "indirection", |
| 7262 | srcs = ["src/indirection.c"], |
| 7263 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7264 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7265 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7266 | deps = [ |
| 7267 | "@FP16", |
| 7268 | "@FXdiv", |
| 7269 | "@pthreadpool", |
| 7270 | ], |
| 7271 | ) |
| 7272 | |
| 7273 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7274 | name = "indirection_test_mode", |
| 7275 | srcs = ["src/indirection.c"], |
| 7276 | hdrs = INTERNAL_HDRS, |
| 7277 | copts = [ |
| 7278 | "-UNDEBUG", |
| 7279 | "-DXNN_TEST_MODE=1", |
| 7280 | ], |
| 7281 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7282 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7283 | deps = [ |
| 7284 | "@FP16", |
| 7285 | "@FXdiv", |
| 7286 | "@pthreadpool", |
| 7287 | ], |
| 7288 | ) |
| 7289 | |
| 7290 | xnnpack_cc_library( |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7291 | name = "packing", |
| 7292 | srcs = ["src/packing.c"], |
| 7293 | hdrs = INTERNAL_HDRS, |
| 7294 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7295 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7296 | deps = [ |
| 7297 | "@FP16", |
| 7298 | "@FXdiv", |
| 7299 | "@pthreadpool", |
| 7300 | ], |
| 7301 | ) |
| 7302 | |
| 7303 | xnnpack_cc_library( |
| 7304 | name = "packing_test_mode", |
| 7305 | srcs = ["src/packing.c"], |
| 7306 | hdrs = INTERNAL_HDRS, |
| 7307 | copts = [ |
| 7308 | "-UNDEBUG", |
| 7309 | "-DXNN_TEST_MODE=1", |
| 7310 | ], |
| 7311 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7312 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7313 | deps = [ |
| 7314 | "@FP16", |
| 7315 | "@FXdiv", |
| 7316 | "@pthreadpool", |
| 7317 | ], |
| 7318 | ) |
| 7319 | |
| 7320 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7321 | name = "operator_run", |
| 7322 | srcs = ["src/operator-run.c"], |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 7323 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7324 | copts = LOGGING_COPTS + select({ |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7325 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7326 | "//conditions:default": [], |
| 7327 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7328 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7329 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7330 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7331 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7332 | "@FP16", |
| 7333 | "@FXdiv", |
| 7334 | "@clog", |
| 7335 | "@pthreadpool", |
| 7336 | ], |
| 7337 | ) |
| 7338 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7339 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7340 | name = "operator_run_test_mode", |
| 7341 | srcs = ["src/operator-run.c"], |
| 7342 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 7343 | copts = LOGGING_COPTS + [ |
| 7344 | "-UNDEBUG", |
| 7345 | "-DXNN_TEST_MODE=1", |
| 7346 | ] + select({ |
| 7347 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7348 | "//conditions:default": [], |
| 7349 | }), |
| 7350 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7351 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7352 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7353 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7354 | "@FP16", |
| 7355 | "@FXdiv", |
| 7356 | "@clog", |
| 7357 | "@pthreadpool", |
| 7358 | ], |
| 7359 | ) |
| 7360 | |
| 7361 | xnnpack_cc_library( |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7362 | name = "memory_planner", |
| 7363 | srcs = ["src/memory-planner.c"], |
| 7364 | hdrs = INTERNAL_HDRS, |
| 7365 | defines = select({ |
| 7366 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 7367 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 7368 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 7369 | }), |
| 7370 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7371 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7372 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7373 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7374 | "@pthreadpool", |
| 7375 | ], |
| 7376 | ) |
| 7377 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7378 | xnnpack_cc_library( |
| 7379 | name = "memory_planner_test_mode", |
| 7380 | srcs = ["src/memory-planner.c"], |
| 7381 | hdrs = INTERNAL_HDRS, |
| 7382 | copts = [ |
| 7383 | "-UNDEBUG", |
| 7384 | "-DXNN_TEST_MODE=1", |
| 7385 | ], |
| 7386 | defines = select({ |
| 7387 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 7388 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 7389 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 7390 | }), |
| 7391 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7392 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7393 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7394 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7395 | "@pthreadpool", |
| 7396 | ], |
| 7397 | ) |
| 7398 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7399 | cc_library( |
| 7400 | name = "enable_assembly", |
| 7401 | defines = select({ |
| 7402 | ":xnn_enable_assembly_explicit_true": ["XNN_ENABLE_ASSEMBLY=1"], |
| 7403 | ":xnn_enable_assembly_explicit_false": ["XNN_ENABLE_ASSEMBLY=0"], |
Frank Barchard | 810171d | 2019-10-10 10:34:51 -0700 | [diff] [blame] | 7404 | "//conditions:default": ["XNN_ENABLE_ASSEMBLY=1"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7405 | }), |
| 7406 | ) |
| 7407 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7408 | cc_library( |
| 7409 | name = "enable_sparse", |
| 7410 | defines = select({ |
| 7411 | ":xnn_enable_sparse_explicit_true": ["XNN_ENABLE_SPARSE=1"], |
| 7412 | ":xnn_enable_sparse_explicit_false": ["XNN_ENABLE_SPARSE=0"], |
Marat Dukhan | b36582b | 2020-12-08 11:16:28 -0800 | [diff] [blame] | 7413 | "//conditions:default": ["XNN_ENABLE_SPARSE=1"], |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7414 | }), |
| 7415 | ) |
| 7416 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 7417 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7418 | name = "operators", |
| 7419 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 7420 | "src/allocator.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7421 | "src/operator-delete.c", |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 7422 | ], |
| 7423 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7424 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7425 | "-Isrc", |
| 7426 | "-Iinclude", |
| 7427 | ] + select({ |
| 7428 | ":debug_build": [], |
| 7429 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7430 | }) + select({ |
| 7431 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7432 | "//conditions:default": [], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7433 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7434 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7435 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7436 | deps = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7437 | ":indirection", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7438 | ":logging_utils", |
Marat Dukhan | 1b1b032 | 2021-09-27 14:23:23 -0700 | [diff] [blame] | 7439 | ":operator_run", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7440 | ":packing", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7441 | "@FP16", |
| 7442 | "@FXdiv", |
| 7443 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7444 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7445 | ], |
| 7446 | ) |
| 7447 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7448 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7449 | name = "operators_test_mode", |
| 7450 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 7451 | "src/allocator.c", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7452 | "src/operator-delete.c", |
| 7453 | ], |
| 7454 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 7455 | copts = LOGGING_COPTS + [ |
| 7456 | "-Isrc", |
| 7457 | "-Iinclude", |
| 7458 | "-UNDEBUG", |
| 7459 | "-DXNN_TEST_MODE=1", |
| 7460 | ] + select({ |
| 7461 | ":debug_build": [], |
| 7462 | "//conditions:default": xnnpack_min_size_copts(), |
| 7463 | }) + select({ |
| 7464 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7465 | "//conditions:default": [], |
| 7466 | }), |
| 7467 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7468 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7469 | deps = [ |
| 7470 | ":indirection_test_mode", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7471 | ":logging_utils", |
Marat Dukhan | 1b1b032 | 2021-09-27 14:23:23 -0700 | [diff] [blame] | 7472 | ":operator_run_test_mode", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7473 | ":packing_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7474 | "@FP16", |
| 7475 | "@FXdiv", |
| 7476 | "@clog", |
| 7477 | "@pthreadpool", |
| 7478 | ], |
| 7479 | ) |
| 7480 | |
| 7481 | xnnpack_cc_library( |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7482 | name = "XNNPACK", |
| 7483 | srcs = [ |
| 7484 | "src/init.c", |
Marat Dukhan | ccfdbd1 | 2020-02-03 14:27:45 -0800 | [diff] [blame] | 7485 | "src/runtime.c", |
| 7486 | "src/subgraph.c", |
| 7487 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 7488 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7489 | hdrs = ["include/xnnpack.h"], |
| 7490 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7491 | "-Isrc", |
| 7492 | "-Iinclude", |
| 7493 | ] + select({ |
| 7494 | ":debug_build": [], |
| 7495 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7496 | }) + select({ |
| 7497 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7498 | "//conditions:default": [], |
Marat Dukhan | 1ce78ab | 2021-09-03 17:37:51 -0700 | [diff] [blame] | 7499 | }) + select({ |
| 7500 | ":xnn_wasmsimd_version_m87": [ |
| 7501 | "-DXNN_WASMSIMD_VERSION=87", |
| 7502 | ], |
| 7503 | ":xnn_wasmsimd_version_m88": [ |
| 7504 | "-DXNN_WASMSIMD_VERSION=88", |
| 7505 | ], |
| 7506 | ":xnn_wasmsimd_version_m91": [ |
| 7507 | "-DXNN_WASMSIMD_VERSION=91", |
| 7508 | ], |
| 7509 | "//conditions:default": [ |
| 7510 | "-DXNN_WASMSIMD_VERSION=87", |
| 7511 | ], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7512 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7513 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7514 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7515 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7516 | visibility = xnnpack_visibility(), |
| 7517 | deps = [ |
| 7518 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7519 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7520 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7521 | ":memory_planner", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7522 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7523 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7524 | "@clog", |
Marat Dukhan | ab2946c | 2020-05-21 20:04:13 -0700 | [diff] [blame] | 7525 | "@FP16", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7526 | "@pthreadpool", |
Marat Dukhan | d343c22 | 2019-10-07 09:22:14 -0700 | [diff] [blame] | 7527 | ] + select({ |
| 7528 | ":emscripten": [], |
| 7529 | "//conditions:default": ["@cpuinfo"], |
| 7530 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7531 | ) |
| 7532 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7533 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7534 | name = "XNNPACK_test_mode", |
| 7535 | srcs = [ |
| 7536 | "src/init.c", |
| 7537 | "src/runtime.c", |
| 7538 | "src/subgraph.c", |
| 7539 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 7540 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7541 | hdrs = ["include/xnnpack.h"], |
| 7542 | copts = LOGGING_COPTS + [ |
| 7543 | "-Isrc", |
| 7544 | "-Iinclude", |
| 7545 | "-UNDEBUG", |
| 7546 | "-DXNN_TEST_MODE=1", |
| 7547 | ] + select({ |
| 7548 | ":debug_build": [], |
| 7549 | "//conditions:default": xnnpack_min_size_copts(), |
| 7550 | }) + select({ |
| 7551 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7552 | "//conditions:default": [], |
Marat Dukhan | 1ce78ab | 2021-09-03 17:37:51 -0700 | [diff] [blame] | 7553 | }) + select({ |
| 7554 | ":xnn_wasmsimd_version_m87": [ |
| 7555 | "-DXNN_WASMSIMD_VERSION=87", |
| 7556 | ], |
| 7557 | ":xnn_wasmsimd_version_m88": [ |
| 7558 | "-DXNN_WASMSIMD_VERSION=88", |
| 7559 | ], |
| 7560 | ":xnn_wasmsimd_version_m91": [ |
| 7561 | "-DXNN_WASMSIMD_VERSION=91", |
| 7562 | ], |
| 7563 | "//conditions:default": [ |
| 7564 | "-DXNN_WASMSIMD_VERSION=87", |
| 7565 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7566 | }), |
| 7567 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7568 | includes = ["include"], |
| 7569 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7570 | visibility = xnnpack_visibility(), |
| 7571 | deps = [ |
| 7572 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7573 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7574 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7575 | ":memory_planner_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7576 | ":operators_test_mode", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7577 | ":test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7578 | "@clog", |
| 7579 | "@FP16", |
| 7580 | "@pthreadpool", |
| 7581 | ] + select({ |
| 7582 | ":emscripten": [], |
| 7583 | "//conditions:default": ["@cpuinfo"], |
| 7584 | }), |
| 7585 | ) |
| 7586 | |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7587 | # Specialized XNNPACK version for TensorFlow Lite. Excludes operators currently |
| 7588 | # not used by the TensorFlow Lite XNNPACK delegate to minimize code size. |
Marat Dukhan | ae046f5 | 2020-06-15 13:16:14 -0700 | [diff] [blame] | 7589 | xnnpack_cc_library( |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7590 | name = "xnnpack_for_tflite", |
| 7591 | srcs = [ |
| 7592 | "src/init.c", |
| 7593 | "src/runtime.c", |
| 7594 | "src/subgraph.c", |
| 7595 | "src/tensor.c", |
| 7596 | ] + SUBGRAPH_SRCS, |
| 7597 | hdrs = ["include/xnnpack.h"], |
| 7598 | copts = LOGGING_COPTS + [ |
| 7599 | "-Isrc", |
| 7600 | "-Iinclude", |
| 7601 | ] + select({ |
| 7602 | ":debug_build": [], |
| 7603 | "//conditions:default": xnnpack_min_size_copts(), |
| 7604 | }) + select({ |
| 7605 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7606 | "//conditions:default": [], |
| 7607 | }), |
| 7608 | defines = [ |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7609 | "XNN_NO_F16_OPERATORS", |
| 7610 | "XNN_NO_X16_OPERATORS", |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 7611 | ] + select({ |
| 7612 | ":xnn_enable_qs8_explicit_true": [], |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7613 | ":xnn_enable_qs8_explicit_false": [ |
| 7614 | "XNN_NO_QC8_OPERATORS", |
| 7615 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 7616 | "XNN_NO_S8_OPERATORS", |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7617 | ], |
Marat Dukhan | 6507b17 | 2021-08-19 03:23:40 -0700 | [diff] [blame] | 7618 | ":emscripten": [], |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7619 | "//conditions:default": [ |
| 7620 | "XNN_NO_QC8_OPERATORS", |
| 7621 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 7622 | "XNN_NO_S8_OPERATORS", |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7623 | ], |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7624 | }) + select({ |
| 7625 | ":xnn_enable_qu8_explicit_true": [], |
| 7626 | ":xnn_enable_qu8_explicit_false": [ |
| 7627 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 7628 | "XNN_NO_U8_OPERATORS", |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7629 | ], |
Marat Dukhan | 6507b17 | 2021-08-19 03:23:40 -0700 | [diff] [blame] | 7630 | ":emscripten": [], |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7631 | "//conditions:default": [ |
| 7632 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 7633 | "XNN_NO_U8_OPERATORS", |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7634 | ], |
Marat Dukhan | 189c1d0 | 2021-09-03 15:39:54 -0700 | [diff] [blame] | 7635 | }) + select({ |
| 7636 | ":xnn_wasmsimd_version_m87": [ |
| 7637 | "XNN_WASMSIMD_VERSION=87", |
| 7638 | ], |
| 7639 | ":xnn_wasmsimd_version_m88": [ |
| 7640 | "XNN_WASMSIMD_VERSION=88", |
| 7641 | ], |
| 7642 | ":xnn_wasmsimd_version_m91": [ |
| 7643 | "XNN_WASMSIMD_VERSION=91", |
| 7644 | ], |
| 7645 | "//conditions:default": [ |
| 7646 | "XNN_WASMSIMD_VERSION=87", |
| 7647 | ], |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 7648 | }), |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7649 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7650 | includes = ["include"], |
| 7651 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7652 | visibility = xnnpack_visibility(), |
| 7653 | deps = [ |
| 7654 | ":enable_assembly", |
| 7655 | ":enable_sparse", |
| 7656 | ":logging_utils", |
| 7657 | ":memory_planner", |
| 7658 | ":operator_run", |
| 7659 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7660 | ":prod_microkernels", |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7661 | "@clog", |
| 7662 | "@FP16", |
| 7663 | "@pthreadpool", |
| 7664 | ] + select({ |
| 7665 | ":emscripten": [], |
| 7666 | "//conditions:default": ["@cpuinfo"], |
| 7667 | }), |
| 7668 | ) |
| 7669 | |
| 7670 | # Specialized XNNPACK version for TensorFlow.js. Excludes operators currently |
| 7671 | # not used by the TensorFlow.js WebAssembly backend to minimize code size. |
| 7672 | xnnpack_cc_library( |
| 7673 | name = "xnnpack_for_tfjs", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7674 | srcs = [ |
| 7675 | "src/init.c", |
| 7676 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7677 | hdrs = ["include/xnnpack.h"], |
| 7678 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7679 | "-Isrc", |
| 7680 | "-Iinclude", |
| 7681 | ] + select({ |
| 7682 | ":debug_build": [], |
| 7683 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7684 | }) + select({ |
| 7685 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7686 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7687 | }), |
| 7688 | defines = [ |
Marat Dukhan | 16f1e1a | 2020-08-04 16:38:22 -0700 | [diff] [blame] | 7689 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7690 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 7691 | "XNN_NO_S8_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7692 | "XNN_NO_U8_OPERATORS", |
| 7693 | "XNN_NO_X8_OPERATORS", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 7694 | "XNN_NO_NCHW_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7695 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7696 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7697 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7698 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7699 | visibility = xnnpack_visibility(), |
| 7700 | deps = [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7701 | ":enable_assembly", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7702 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7703 | ":operator_run", |
| 7704 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7705 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7706 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7707 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7708 | ] + select({ |
| 7709 | ":emscripten": [], |
| 7710 | "//conditions:default": ["@cpuinfo"], |
| 7711 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7712 | ) |
| 7713 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 7714 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7715 | name = "bench_utils", |
| 7716 | srcs = ["bench/utils.cc"], |
| 7717 | hdrs = ["bench/utils.h"], |
Marat Dukhan | bad48fe | 2019-11-04 10:35:22 -0800 | [diff] [blame] | 7718 | deps = [ |
| 7719 | "@com_google_benchmark//:benchmark", |
| 7720 | "@cpuinfo", |
| 7721 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7722 | ) |
| 7723 | |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 7724 | ######################### Benchmarks for micro-kernels ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7725 | |
| 7726 | xnnpack_benchmark( |
Marat Dukhan | 0744fa0 | 2021-07-26 22:56:27 -0700 | [diff] [blame] | 7727 | name = "qs8_dwconv_bench", |
| 7728 | srcs = [ |
| 7729 | "bench/dwconv.h", |
| 7730 | "bench/qs8-dwconv.cc", |
| 7731 | "src/xnnpack/AlignedAllocator.h", |
| 7732 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7733 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7734 | ":indirection", |
| 7735 | ":packing", |
| 7736 | ], |
| 7737 | ) |
| 7738 | |
| 7739 | xnnpack_benchmark( |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 7740 | name = "qs8_gemm_bench", |
| 7741 | srcs = [ |
| 7742 | "bench/gemm.h", |
| 7743 | "bench/qs8-gemm.cc", |
| 7744 | "src/xnnpack/AlignedAllocator.h", |
| 7745 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Frank Barchard | 31328cb | 2020-10-12 11:55:18 -0700 | [diff] [blame] | 7746 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
| 7747 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 7748 | ) |
| 7749 | |
| 7750 | xnnpack_benchmark( |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7751 | name = "qs8_requantization_bench", |
| 7752 | srcs = [ |
| 7753 | "bench/qs8-requantization.cc", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7754 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7755 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7756 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7757 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7758 | ) |
| 7759 | |
| 7760 | xnnpack_benchmark( |
Marat Dukhan | 83a8d2f | 2021-07-29 16:41:19 -0700 | [diff] [blame] | 7761 | name = "qs8_vadd_bench", |
| 7762 | srcs = [ |
| 7763 | "bench/qs8-vadd.cc", |
| 7764 | "src/xnnpack/AlignedAllocator.h", |
| 7765 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7766 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7767 | ) |
| 7768 | |
| 7769 | xnnpack_benchmark( |
| 7770 | name = "qs8_vaddc_bench", |
| 7771 | srcs = [ |
| 7772 | "bench/qs8-vaddc.cc", |
| 7773 | "src/xnnpack/AlignedAllocator.h", |
| 7774 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7775 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7776 | ) |
| 7777 | |
| 7778 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 7779 | name = "qs8_vmul_bench", |
| 7780 | srcs = [ |
| 7781 | "bench/qs8-vmul.cc", |
| 7782 | "src/xnnpack/AlignedAllocator.h", |
| 7783 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7784 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7785 | ) |
| 7786 | |
| 7787 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 7788 | name = "qs8_vmulc_bench", |
| 7789 | srcs = [ |
| 7790 | "bench/qs8-vmulc.cc", |
| 7791 | "src/xnnpack/AlignedAllocator.h", |
| 7792 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7793 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7794 | ) |
| 7795 | |
| 7796 | xnnpack_benchmark( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7797 | name = "qu8_gemm_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7798 | srcs = [ |
| 7799 | "bench/gemm.h", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7800 | "bench/qu8-gemm.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7801 | "src/xnnpack/AlignedAllocator.h", |
| 7802 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7803 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7804 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7805 | ) |
| 7806 | |
| 7807 | xnnpack_benchmark( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7808 | name = "qu8_requantization_bench", |
| 7809 | srcs = [ |
| 7810 | "bench/qu8-requantization.cc", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7811 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7812 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7813 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7814 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7815 | ) |
| 7816 | |
| 7817 | xnnpack_benchmark( |
Marat Dukhan | 1ef9de8 | 2021-07-29 17:15:33 -0700 | [diff] [blame] | 7818 | name = "qu8_vadd_bench", |
| 7819 | srcs = [ |
| 7820 | "bench/qu8-vadd.cc", |
| 7821 | "src/xnnpack/AlignedAllocator.h", |
| 7822 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7823 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7824 | ) |
| 7825 | |
| 7826 | xnnpack_benchmark( |
| 7827 | name = "qu8_vaddc_bench", |
| 7828 | srcs = [ |
| 7829 | "bench/qu8-vaddc.cc", |
| 7830 | "src/xnnpack/AlignedAllocator.h", |
| 7831 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7832 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7833 | ) |
| 7834 | |
| 7835 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 7836 | name = "qu8_vmul_bench", |
| 7837 | srcs = [ |
| 7838 | "bench/qu8-vmul.cc", |
| 7839 | "src/xnnpack/AlignedAllocator.h", |
| 7840 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7841 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7842 | ) |
| 7843 | |
| 7844 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 7845 | name = "qu8_vmulc_bench", |
| 7846 | srcs = [ |
| 7847 | "bench/qu8-vmulc.cc", |
| 7848 | "src/xnnpack/AlignedAllocator.h", |
| 7849 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7850 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7851 | ) |
| 7852 | |
| 7853 | xnnpack_benchmark( |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7854 | name = "f16_igemm_bench", |
| 7855 | srcs = [ |
| 7856 | "bench/f16-igemm.cc", |
| 7857 | "bench/conv.h", |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7858 | "src/xnnpack/AlignedAllocator.h", |
| 7859 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7860 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7861 | ":indirection", |
| 7862 | ":packing", |
| 7863 | ], |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7864 | ) |
| 7865 | |
| 7866 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7867 | name = "f16_gemm_bench", |
| 7868 | srcs = [ |
| 7869 | "bench/f16-gemm.cc", |
| 7870 | "bench/gemm.h", |
| 7871 | "src/xnnpack/AlignedAllocator.h", |
| 7872 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7873 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7874 | ":packing", |
| 7875 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7876 | ) |
| 7877 | |
| 7878 | xnnpack_benchmark( |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7879 | name = "f16_spmm_bench", |
| 7880 | srcs = [ |
| 7881 | "bench/f16-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 7882 | "bench/spmm.h", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7883 | "src/xnnpack/AlignedAllocator.h", |
| 7884 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7885 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7886 | ) |
| 7887 | |
| 7888 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7889 | name = "f16_vrelu_bench", |
| 7890 | srcs = [ |
| 7891 | "bench/f16-vrelu.cc", |
| 7892 | "src/xnnpack/AlignedAllocator.h", |
| 7893 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7894 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7895 | ) |
| 7896 | |
| 7897 | xnnpack_benchmark( |
Marat Dukhan | 434352f | 2021-10-16 18:28:55 -0700 | [diff] [blame] | 7898 | name = "f16_f32_vcvt_bench", |
| 7899 | srcs = [ |
| 7900 | "bench/f16-f32-vcvt.cc", |
| 7901 | "src/xnnpack/AlignedAllocator.h", |
| 7902 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7903 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7904 | ) |
| 7905 | |
| 7906 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7907 | name = "f32_igemm_bench", |
| 7908 | srcs = [ |
| 7909 | "bench/f32-igemm.cc", |
| 7910 | "bench/conv.h", |
| 7911 | "src/xnnpack/AlignedAllocator.h", |
| 7912 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7913 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7914 | ":indirection", |
| 7915 | ":packing", |
| 7916 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7917 | ) |
| 7918 | |
| 7919 | xnnpack_benchmark( |
| 7920 | name = "f32_conv_hwc_bench", |
| 7921 | srcs = [ |
| 7922 | "bench/f32-conv-hwc.cc", |
| 7923 | "bench/dconv.h", |
| 7924 | "src/xnnpack/AlignedAllocator.h", |
| 7925 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7926 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7927 | ":packing", |
| 7928 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7929 | ) |
| 7930 | |
| 7931 | xnnpack_benchmark( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 7932 | name = "f32_conv_hwc2chw_bench", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7933 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 7934 | "bench/f32-conv-hwc2chw.cc", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7935 | "bench/dconv.h", |
| 7936 | "src/xnnpack/AlignedAllocator.h", |
| 7937 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7938 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7939 | ":packing", |
| 7940 | ], |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7941 | ) |
| 7942 | |
| 7943 | xnnpack_benchmark( |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7944 | name = "f16_dwconv_bench", |
| 7945 | srcs = [ |
| 7946 | "bench/f16-dwconv.cc", |
| 7947 | "bench/dwconv.h", |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7948 | "src/xnnpack/AlignedAllocator.h", |
| 7949 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7950 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7951 | ":indirection", |
| 7952 | ":packing", |
| 7953 | ], |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7954 | ) |
| 7955 | |
| 7956 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7957 | name = "f32_dwconv_bench", |
| 7958 | srcs = [ |
| 7959 | "bench/f32-dwconv.cc", |
| 7960 | "bench/dwconv.h", |
| 7961 | "src/xnnpack/AlignedAllocator.h", |
| 7962 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7963 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7964 | ":indirection", |
| 7965 | ":packing", |
| 7966 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7967 | ) |
| 7968 | |
| 7969 | xnnpack_benchmark( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 7970 | name = "f32_dwconv2d_chw_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7971 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 7972 | "bench/f32-dwconv2d-chw.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7973 | "bench/dwconv.h", |
| 7974 | "src/xnnpack/AlignedAllocator.h", |
| 7975 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7976 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7977 | ":indirection", |
| 7978 | ":packing", |
| 7979 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7980 | ) |
| 7981 | |
| 7982 | xnnpack_benchmark( |
| 7983 | name = "f32_gemm_bench", |
| 7984 | srcs = [ |
| 7985 | "bench/f32-gemm.cc", |
| 7986 | "bench/gemm.h", |
| 7987 | "src/xnnpack/AlignedAllocator.h", |
| 7988 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7989 | copts = xnnpack_optional_ruy_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7990 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7991 | ) |
| 7992 | |
| 7993 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 7994 | name = "f32_raddexpminusmax_bench", |
| 7995 | srcs = [ |
| 7996 | "bench/f32-raddexpminusmax.cc", |
| 7997 | "src/xnnpack/AlignedAllocator.h", |
| 7998 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7999 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8000 | ) |
| 8001 | |
| 8002 | xnnpack_benchmark( |
| 8003 | name = "f32_raddextexp_bench", |
| 8004 | srcs = [ |
| 8005 | "bench/f32-raddextexp.cc", |
| 8006 | "src/xnnpack/AlignedAllocator.h", |
| 8007 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8008 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8009 | ) |
| 8010 | |
| 8011 | xnnpack_benchmark( |
| 8012 | name = "f32_raddstoreexpminusmax_bench", |
| 8013 | srcs = [ |
| 8014 | "bench/f32-raddstoreexpminusmax.cc", |
| 8015 | "src/xnnpack/AlignedAllocator.h", |
| 8016 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8017 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8018 | ) |
| 8019 | |
| 8020 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8021 | name = "f32_rmax_bench", |
| 8022 | srcs = [ |
| 8023 | "bench/f32-rmax.cc", |
| 8024 | "src/xnnpack/AlignedAllocator.h", |
| 8025 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8026 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8027 | ) |
| 8028 | |
| 8029 | xnnpack_benchmark( |
| 8030 | name = "f32_spmm_bench", |
| 8031 | srcs = [ |
| 8032 | "bench/f32-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 8033 | "bench/spmm.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8034 | "src/xnnpack/AlignedAllocator.h", |
| 8035 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8036 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8037 | ) |
| 8038 | |
| 8039 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 8040 | name = "f32_softmax_bench", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 8041 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 8042 | "bench/f32-softmax.cc", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 8043 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 8044 | copts = xnnpack_optional_dnnl_copts(), |
Marat Dukhan | 8d3c693 | 2020-03-06 20:27:27 -0800 | [diff] [blame] | 8045 | deps = MICROKERNEL_BENCHMARK_DEPS + xnnpack_optional_dnnl_deps(), |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 8046 | ) |
| 8047 | |
| 8048 | xnnpack_benchmark( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 8049 | name = "f32_velu_bench", |
| 8050 | srcs = [ |
| 8051 | "bench/f32-velu.cc", |
| 8052 | "src/xnnpack/AlignedAllocator.h", |
| 8053 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8054 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8055 | ) |
| 8056 | |
| 8057 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8058 | name = "f32_vhswish_bench", |
| 8059 | srcs = [ |
| 8060 | "bench/f32-vhswish.cc", |
| 8061 | "src/xnnpack/AlignedAllocator.h", |
| 8062 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8063 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8064 | ) |
| 8065 | |
| 8066 | xnnpack_benchmark( |
Marat Dukhan | 7c74aff | 2021-08-07 15:44:27 -0700 | [diff] [blame] | 8067 | name = "f32_vlrelu_bench", |
| 8068 | srcs = [ |
| 8069 | "bench/f32-vlrelu.cc", |
| 8070 | "src/xnnpack/AlignedAllocator.h", |
| 8071 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8072 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8073 | ) |
| 8074 | |
| 8075 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8076 | name = "f32_vrelu_bench", |
| 8077 | srcs = [ |
| 8078 | "bench/f32-vrelu.cc", |
| 8079 | "src/xnnpack/AlignedAllocator.h", |
| 8080 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8081 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8082 | ) |
| 8083 | |
| 8084 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 8085 | name = "f32_vscaleexpminusmax_bench", |
| 8086 | srcs = [ |
| 8087 | "bench/f32-vscaleexpminusmax.cc", |
| 8088 | "src/xnnpack/AlignedAllocator.h", |
| 8089 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8090 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8091 | ) |
| 8092 | |
| 8093 | xnnpack_benchmark( |
| 8094 | name = "f32_vscaleextexp_bench", |
| 8095 | srcs = [ |
| 8096 | "bench/f32-vscaleextexp.cc", |
| 8097 | "src/xnnpack/AlignedAllocator.h", |
| 8098 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8099 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8100 | ) |
| 8101 | |
| 8102 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8103 | name = "f32_vsigmoid_bench", |
| 8104 | srcs = [ |
| 8105 | "bench/f32-vsigmoid.cc", |
| 8106 | "src/xnnpack/AlignedAllocator.h", |
| 8107 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8108 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8109 | ) |
| 8110 | |
| 8111 | xnnpack_benchmark( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 8112 | name = "f32_vsqrt_bench", |
| 8113 | srcs = [ |
| 8114 | "bench/f32-vsqrt.cc", |
| 8115 | "src/xnnpack/AlignedAllocator.h", |
| 8116 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8117 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8118 | ) |
| 8119 | |
| 8120 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8121 | name = "f32_im2col_gemm_bench", |
| 8122 | srcs = [ |
| 8123 | "bench/f32-im2col-gemm.cc", |
| 8124 | "bench/conv.h", |
| 8125 | "src/xnnpack/AlignedAllocator.h", |
| 8126 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8127 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8128 | ":im2col", |
| 8129 | ":packing", |
| 8130 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8131 | ) |
| 8132 | |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 8133 | xnnpack_benchmark( |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 8134 | name = "rounding_bench", |
| 8135 | srcs = [ |
| 8136 | "bench/rounding.cc", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 8137 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 8138 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 8139 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8140 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8141 | ) |
| 8142 | |
Marat Dukhan | 5407437 | 2021-09-08 23:28:46 -0700 | [diff] [blame] | 8143 | xnnpack_benchmark( |
| 8144 | name = "x8_lut_bench", |
| 8145 | srcs = [ |
| 8146 | "bench/x8-lut.cc", |
| 8147 | "src/xnnpack/AlignedAllocator.h", |
| 8148 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8149 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 8150 | ) |
| 8151 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8152 | ########################### Benchmarks for operators ########################### |
| 8153 | |
| 8154 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8155 | name = "average_pooling_bench", |
| 8156 | srcs = ["bench/average-pooling.cc"], |
Marat Dukhan | 7a16d8b | 2020-03-11 04:22:44 -0700 | [diff] [blame] | 8157 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 8158 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8159 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8160 | ) |
| 8161 | |
| 8162 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 8163 | name = "bankers_rounding_bench", |
| 8164 | srcs = ["bench/bankers-rounding.cc"], |
| 8165 | copts = xnnpack_optional_tflite_copts(), |
| 8166 | tags = ["nowin32"], |
| 8167 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 8168 | ) |
| 8169 | |
| 8170 | xnnpack_benchmark( |
| 8171 | name = "ceiling_bench", |
| 8172 | srcs = ["bench/ceiling.cc"], |
| 8173 | copts = xnnpack_optional_tflite_copts(), |
| 8174 | tags = ["nowin32"], |
| 8175 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 8176 | ) |
| 8177 | |
| 8178 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8179 | name = "channel_shuffle_bench", |
| 8180 | srcs = ["bench/channel-shuffle.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8181 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8182 | ) |
| 8183 | |
| 8184 | xnnpack_benchmark( |
| 8185 | name = "convolution_bench", |
| 8186 | srcs = ["bench/convolution.cc"], |
| 8187 | copts = xnnpack_optional_tflite_copts() + xnnpack_optional_armcl_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 8188 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8189 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps() + xnnpack_optional_armcl_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8190 | ) |
| 8191 | |
| 8192 | xnnpack_benchmark( |
| 8193 | name = "deconvolution_bench", |
| 8194 | srcs = ["bench/deconvolution.cc"], |
| 8195 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 8196 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8197 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8198 | ) |
| 8199 | |
| 8200 | xnnpack_benchmark( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 8201 | name = "elu_bench", |
| 8202 | srcs = ["bench/elu.cc"], |
| 8203 | copts = xnnpack_optional_tflite_copts(), |
| 8204 | tags = ["nowin32"], |
| 8205 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 8206 | ) |
| 8207 | |
| 8208 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 8209 | name = "floor_bench", |
| 8210 | srcs = ["bench/floor.cc"], |
| 8211 | copts = xnnpack_optional_tflite_copts(), |
| 8212 | tags = ["nowin32"], |
| 8213 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 8214 | ) |
| 8215 | |
| 8216 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8217 | name = "global_average_pooling_bench", |
| 8218 | srcs = ["bench/global-average-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8219 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8220 | ) |
| 8221 | |
| 8222 | xnnpack_benchmark( |
Marat Dukhan | ad35260 | 2020-06-25 21:50:54 -0700 | [diff] [blame] | 8223 | name = "hardswish_bench", |
| 8224 | srcs = ["bench/hardswish.cc"], |
| 8225 | copts = xnnpack_optional_tflite_copts(), |
| 8226 | tags = ["nowin32"], |
| 8227 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 8228 | ) |
| 8229 | |
| 8230 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8231 | name = "max_pooling_bench", |
| 8232 | srcs = ["bench/max-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8233 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8234 | ) |
| 8235 | |
| 8236 | xnnpack_benchmark( |
| 8237 | name = "sigmoid_bench", |
| 8238 | srcs = ["bench/sigmoid.cc"], |
Marat Dukhan | c3b9e86 | 2019-11-17 13:18:54 -0800 | [diff] [blame] | 8239 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 8240 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8241 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8242 | ) |
| 8243 | |
| 8244 | xnnpack_benchmark( |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 8245 | name = "prelu_bench", |
| 8246 | srcs = ["bench/prelu.cc"], |
| 8247 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 8248 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8249 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 8250 | ) |
| 8251 | |
| 8252 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 8253 | name = "softmax_bench", |
| 8254 | srcs = ["bench/softmax.cc"], |
Marat Dukhan | 9c0db96 | 2020-01-28 12:30:14 -0800 | [diff] [blame] | 8255 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 8256 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 8257 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8258 | ) |
| 8259 | |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 8260 | xnnpack_benchmark( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 8261 | name = "square_root_bench", |
| 8262 | srcs = ["bench/square-root.cc"], |
| 8263 | copts = xnnpack_optional_tflite_copts(), |
| 8264 | tags = ["nowin32"], |
| 8265 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 8266 | ) |
| 8267 | |
| 8268 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 8269 | name = "truncation_bench", |
| 8270 | srcs = ["bench/truncation.cc"], |
| 8271 | deps = OPERATOR_BENCHMARK_DEPS, |
| 8272 | ) |
| 8273 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8274 | ############################# End-to-end benchmarks ############################ |
| 8275 | |
| 8276 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8277 | name = "fp32_mobilenet_v1", |
| 8278 | srcs = ["models/fp32-mobilenet-v1.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8279 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 8280 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8281 | linkstatic = True, |
| 8282 | deps = [ |
| 8283 | ":XNNPACK", |
| 8284 | "@pthreadpool", |
| 8285 | ], |
| 8286 | ) |
| 8287 | |
| 8288 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8289 | name = "fp32_sparse_mobilenet_v1", |
| 8290 | srcs = ["models/fp32-sparse-mobilenet-v1.cc"], |
| 8291 | hdrs = ["models/models.h"], |
| 8292 | copts = xnnpack_std_cxxopts(), |
| 8293 | linkstatic = True, |
| 8294 | deps = [ |
| 8295 | ":XNNPACK", |
| 8296 | "@pthreadpool", |
| 8297 | ], |
| 8298 | ) |
| 8299 | |
| 8300 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8301 | name = "fp16_mobilenet_v1", |
| 8302 | srcs = ["models/fp16-mobilenet-v1.cc"], |
| 8303 | hdrs = ["models/models.h"], |
| 8304 | copts = xnnpack_std_cxxopts(), |
| 8305 | linkstatic = True, |
| 8306 | deps = [ |
| 8307 | ":XNNPACK", |
| 8308 | "@FP16", |
| 8309 | "@pthreadpool", |
| 8310 | ], |
| 8311 | ) |
| 8312 | |
| 8313 | cc_library( |
Marat Dukhan | e252f92 | 2021-08-31 08:57:41 -0700 | [diff] [blame] | 8314 | name = "qc8_mobilenet_v1", |
| 8315 | srcs = ["models/qc8-mobilenet-v1.cc"], |
| 8316 | hdrs = ["models/models.h"], |
| 8317 | copts = xnnpack_std_cxxopts(), |
| 8318 | linkstatic = True, |
| 8319 | deps = [ |
| 8320 | ":XNNPACK", |
| 8321 | "@pthreadpool", |
| 8322 | ], |
| 8323 | ) |
| 8324 | |
| 8325 | cc_library( |
| 8326 | name = "qc8_mobilenet_v2", |
| 8327 | srcs = ["models/qc8-mobilenet-v2.cc"], |
| 8328 | hdrs = ["models/models.h"], |
| 8329 | copts = xnnpack_std_cxxopts(), |
| 8330 | linkstatic = True, |
| 8331 | deps = [ |
| 8332 | ":XNNPACK", |
| 8333 | "@pthreadpool", |
| 8334 | ], |
| 8335 | ) |
| 8336 | |
| 8337 | cc_library( |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 8338 | name = "qs8_mobilenet_v1", |
| 8339 | srcs = ["models/qs8-mobilenet-v1.cc"], |
| 8340 | hdrs = ["models/models.h"], |
| 8341 | copts = xnnpack_std_cxxopts(), |
| 8342 | linkstatic = True, |
| 8343 | deps = [ |
| 8344 | ":XNNPACK", |
| 8345 | "@pthreadpool", |
| 8346 | ], |
| 8347 | ) |
| 8348 | |
| 8349 | cc_library( |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 8350 | name = "qs8_mobilenet_v2", |
| 8351 | srcs = ["models/qs8-mobilenet-v2.cc"], |
| 8352 | hdrs = ["models/models.h"], |
| 8353 | copts = xnnpack_std_cxxopts(), |
| 8354 | linkstatic = True, |
| 8355 | deps = [ |
| 8356 | ":XNNPACK", |
| 8357 | "@pthreadpool", |
| 8358 | ], |
| 8359 | ) |
| 8360 | |
| 8361 | cc_library( |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 8362 | name = "qu8_mobilenet_v1", |
| 8363 | srcs = ["models/qu8-mobilenet-v1.cc"], |
| 8364 | hdrs = ["models/models.h"], |
| 8365 | copts = xnnpack_std_cxxopts(), |
| 8366 | linkstatic = True, |
| 8367 | deps = [ |
| 8368 | ":XNNPACK", |
| 8369 | "@pthreadpool", |
| 8370 | ], |
| 8371 | ) |
| 8372 | |
| 8373 | cc_library( |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 8374 | name = "qu8_mobilenet_v2", |
| 8375 | srcs = ["models/qu8-mobilenet-v2.cc"], |
| 8376 | hdrs = ["models/models.h"], |
| 8377 | copts = xnnpack_std_cxxopts(), |
| 8378 | linkstatic = True, |
| 8379 | deps = [ |
| 8380 | ":XNNPACK", |
| 8381 | "@pthreadpool", |
| 8382 | ], |
| 8383 | ) |
| 8384 | |
| 8385 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8386 | name = "fp32_mobilenet_v2", |
| 8387 | srcs = ["models/fp32-mobilenet-v2.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8388 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 8389 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8390 | linkstatic = True, |
| 8391 | deps = [ |
| 8392 | ":XNNPACK", |
| 8393 | "@pthreadpool", |
| 8394 | ], |
| 8395 | ) |
| 8396 | |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8397 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8398 | name = "fp32_sparse_mobilenet_v2", |
| 8399 | srcs = ["models/fp32-sparse-mobilenet-v2.cc"], |
| 8400 | hdrs = ["models/models.h"], |
| 8401 | copts = xnnpack_std_cxxopts(), |
| 8402 | linkstatic = True, |
| 8403 | deps = [ |
| 8404 | ":XNNPACK", |
| 8405 | "@pthreadpool", |
| 8406 | ], |
| 8407 | ) |
| 8408 | |
| 8409 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8410 | name = "fp16_mobilenet_v2", |
| 8411 | srcs = ["models/fp16-mobilenet-v2.cc"], |
| 8412 | hdrs = ["models/models.h"], |
| 8413 | copts = xnnpack_std_cxxopts(), |
| 8414 | linkstatic = True, |
| 8415 | deps = [ |
| 8416 | ":XNNPACK", |
| 8417 | "@FP16", |
| 8418 | "@pthreadpool", |
| 8419 | ], |
| 8420 | ) |
| 8421 | |
| 8422 | cc_library( |
| 8423 | name = "fp32_mobilenet_v3_large", |
| 8424 | srcs = ["models/fp32-mobilenet-v3-large.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8425 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 8426 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8427 | linkstatic = True, |
| 8428 | deps = [ |
| 8429 | ":XNNPACK", |
| 8430 | "@pthreadpool", |
| 8431 | ], |
| 8432 | ) |
| 8433 | |
| 8434 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8435 | name = "fp32_sparse_mobilenet_v3_large", |
| 8436 | srcs = ["models/fp32-sparse-mobilenet-v3-large.cc"], |
| 8437 | hdrs = ["models/models.h"], |
| 8438 | copts = xnnpack_std_cxxopts(), |
| 8439 | linkstatic = True, |
| 8440 | deps = [ |
| 8441 | ":XNNPACK", |
| 8442 | "@pthreadpool", |
| 8443 | ], |
| 8444 | ) |
| 8445 | |
| 8446 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8447 | name = "fp16_mobilenet_v3_large", |
| 8448 | srcs = ["models/fp16-mobilenet-v3-large.cc"], |
| 8449 | hdrs = ["models/models.h"], |
| 8450 | copts = xnnpack_std_cxxopts(), |
| 8451 | linkstatic = True, |
| 8452 | deps = [ |
| 8453 | ":XNNPACK", |
| 8454 | "@FP16", |
| 8455 | "@pthreadpool", |
| 8456 | ], |
| 8457 | ) |
| 8458 | |
| 8459 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8460 | name = "fp32_mobilenet_v3_small", |
| 8461 | srcs = ["models/fp32-mobilenet-v3-small.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8462 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 8463 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8464 | linkstatic = True, |
| 8465 | deps = [ |
| 8466 | ":XNNPACK", |
| 8467 | "@pthreadpool", |
| 8468 | ], |
| 8469 | ) |
| 8470 | |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8471 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8472 | name = "fp32_sparse_mobilenet_v3_small", |
| 8473 | srcs = ["models/fp32-sparse-mobilenet-v3-small.cc"], |
| 8474 | hdrs = ["models/models.h"], |
| 8475 | copts = xnnpack_std_cxxopts(), |
| 8476 | linkstatic = True, |
| 8477 | deps = [ |
| 8478 | ":XNNPACK", |
| 8479 | "@pthreadpool", |
| 8480 | ], |
| 8481 | ) |
| 8482 | |
| 8483 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8484 | name = "fp16_mobilenet_v3_small", |
| 8485 | srcs = ["models/fp16-mobilenet-v3-small.cc"], |
| 8486 | hdrs = ["models/models.h"], |
| 8487 | copts = xnnpack_std_cxxopts(), |
| 8488 | linkstatic = True, |
| 8489 | deps = [ |
| 8490 | ":XNNPACK", |
| 8491 | "@FP16", |
| 8492 | "@pthreadpool", |
| 8493 | ], |
| 8494 | ) |
| 8495 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8496 | xnnpack_benchmark( |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 8497 | name = "f32_dwconv_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8498 | srcs = [ |
| 8499 | "bench/f32-dwconv-e2e.cc", |
| 8500 | "bench/end2end.h", |
| 8501 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 8502 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8503 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8504 | ":fp32_mobilenet_v1", |
| 8505 | ":fp32_mobilenet_v2", |
| 8506 | ":fp32_mobilenet_v3_large", |
| 8507 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 8508 | ], |
| 8509 | ) |
| 8510 | |
| 8511 | xnnpack_benchmark( |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 8512 | name = "f32_gemm_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8513 | srcs = [ |
| 8514 | "bench/f32-gemm-e2e.cc", |
| 8515 | "bench/end2end.h", |
| 8516 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 8517 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8518 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8519 | ":fp32_mobilenet_v1", |
| 8520 | ":fp32_mobilenet_v2", |
| 8521 | ":fp32_mobilenet_v3_large", |
| 8522 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 8523 | ], |
| 8524 | ) |
| 8525 | |
| 8526 | xnnpack_benchmark( |
Marat Dukhan | bbfc6d3 | 2021-07-26 18:31:02 -0700 | [diff] [blame] | 8527 | name = "qs8_dwconv_e2e_bench", |
| 8528 | srcs = [ |
| 8529 | "bench/qs8-dwconv-e2e.cc", |
| 8530 | "bench/end2end.h", |
| 8531 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8532 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8533 | ":XNNPACK", |
| 8534 | ":qs8_mobilenet_v1", |
| 8535 | ":qs8_mobilenet_v2", |
| 8536 | ], |
| 8537 | ) |
| 8538 | |
| 8539 | xnnpack_benchmark( |
Frank Barchard | dc909cb | 2021-02-08 13:59:31 -0800 | [diff] [blame] | 8540 | name = "qs8_gemm_e2e_bench", |
| 8541 | srcs = [ |
| 8542 | "bench/qs8-gemm-e2e.cc", |
| 8543 | "bench/end2end.h", |
| 8544 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8545 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8546 | ":XNNPACK", |
| 8547 | ":qs8_mobilenet_v1", |
| 8548 | ":qs8_mobilenet_v2", |
| 8549 | ], |
| 8550 | ) |
| 8551 | |
| 8552 | xnnpack_benchmark( |
Frank Barchard | 9098aba | 2021-08-12 12:20:03 -0700 | [diff] [blame] | 8553 | name = "qu8_gemm_e2e_bench", |
| 8554 | srcs = [ |
| 8555 | "bench/qu8-gemm-e2e.cc", |
| 8556 | "bench/end2end.h", |
| 8557 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8558 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8559 | ":XNNPACK", |
| 8560 | ":qu8_mobilenet_v1", |
| 8561 | ":qu8_mobilenet_v2", |
| 8562 | ], |
| 8563 | ) |
| 8564 | |
| 8565 | xnnpack_benchmark( |
Marat Dukhan | 6084fb8 | 2021-07-27 07:45:02 -0700 | [diff] [blame] | 8566 | name = "qu8_dwconv_e2e_bench", |
| 8567 | srcs = [ |
| 8568 | "bench/qu8-dwconv-e2e.cc", |
| 8569 | "bench/end2end.h", |
| 8570 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8571 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8572 | ":XNNPACK", |
| 8573 | ":qu8_mobilenet_v1", |
| 8574 | ":qu8_mobilenet_v2", |
| 8575 | ], |
| 8576 | ) |
| 8577 | |
| 8578 | xnnpack_benchmark( |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8579 | name = "end2end_bench", |
| 8580 | srcs = ["bench/end2end.cc"], |
| 8581 | deps = [ |
| 8582 | ":XNNPACK", |
Frank Barchard | c712fa4 | 2019-10-31 14:00:21 -0700 | [diff] [blame] | 8583 | ":bench_utils", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8584 | ":fp16_mobilenet_v1", |
| 8585 | ":fp16_mobilenet_v2", |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8586 | ":fp16_mobilenet_v3_large", |
| 8587 | ":fp16_mobilenet_v3_small", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8588 | ":fp32_mobilenet_v1", |
| 8589 | ":fp32_mobilenet_v2", |
| 8590 | ":fp32_mobilenet_v3_large", |
| 8591 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8592 | ":fp32_sparse_mobilenet_v1", |
| 8593 | ":fp32_sparse_mobilenet_v2", |
| 8594 | ":fp32_sparse_mobilenet_v3_large", |
| 8595 | ":fp32_sparse_mobilenet_v3_small", |
Marat Dukhan | e252f92 | 2021-08-31 08:57:41 -0700 | [diff] [blame] | 8596 | ":qc8_mobilenet_v1", |
| 8597 | ":qc8_mobilenet_v2", |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 8598 | ":qs8_mobilenet_v1", |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 8599 | ":qs8_mobilenet_v2", |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 8600 | ":qu8_mobilenet_v1", |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 8601 | ":qu8_mobilenet_v2", |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8602 | "@pthreadpool", |
| 8603 | ], |
| 8604 | ) |
| 8605 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8606 | #################### Accuracy evaluation for math functions #################### |
| 8607 | |
| 8608 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8609 | name = "f32_exp_ulp_eval", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8610 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8611 | "eval/f32-exp-ulp.cc", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8612 | "src/xnnpack/AlignedAllocator.h", |
| 8613 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8614 | deps = ACCURACY_EVAL_DEPS + [ |
| 8615 | ":bench_utils", |
| 8616 | "@cpuinfo", |
| 8617 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8618 | ) |
| 8619 | |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8620 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8621 | name = "f32_expminus_ulp_eval", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8622 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8623 | "eval/f32-expminus-ulp.cc", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8624 | "src/xnnpack/AlignedAllocator.h", |
| 8625 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8626 | deps = ACCURACY_EVAL_DEPS + [ |
| 8627 | ":bench_utils", |
| 8628 | "@cpuinfo", |
| 8629 | ], |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8630 | ) |
| 8631 | |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8632 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8633 | name = "f32_expm1minus_ulp_eval", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8634 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8635 | "eval/f32-expm1minus-ulp.cc", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8636 | "src/xnnpack/AlignedAllocator.h", |
| 8637 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 8638 | deps = ACCURACY_EVAL_DEPS + [ |
| 8639 | ":bench_utils", |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8640 | "@cpuinfo", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 8641 | ], |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8642 | ) |
| 8643 | |
| 8644 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8645 | name = "f32_extexp_ulp_eval", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8646 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8647 | "eval/f32-extexp-ulp.cc", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8648 | "src/xnnpack/AlignedAllocator.h", |
| 8649 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8650 | deps = ACCURACY_EVAL_DEPS + [ |
| 8651 | ":bench_utils", |
| 8652 | "@cpuinfo", |
| 8653 | ], |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8654 | ) |
| 8655 | |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 8656 | xnnpack_benchmark( |
| 8657 | name = "f32_sigmoid_ulp_eval", |
| 8658 | srcs = [ |
| 8659 | "eval/f32-sigmoid-ulp.cc", |
| 8660 | "src/xnnpack/AlignedAllocator.h", |
| 8661 | ] + ACCURACY_EVAL_HDRS, |
| 8662 | deps = ACCURACY_EVAL_DEPS + [ |
| 8663 | ":bench_utils", |
| 8664 | "@cpuinfo", |
| 8665 | ], |
| 8666 | ) |
| 8667 | |
| 8668 | xnnpack_benchmark( |
| 8669 | name = "f32_sqrt_ulp_eval", |
| 8670 | srcs = [ |
| 8671 | "eval/f32-sqrt-ulp.cc", |
| 8672 | "src/xnnpack/AlignedAllocator.h", |
| 8673 | ] + ACCURACY_EVAL_HDRS, |
| 8674 | deps = ACCURACY_EVAL_DEPS + [ |
| 8675 | ":bench_utils", |
| 8676 | "@cpuinfo", |
| 8677 | ], |
| 8678 | ) |
| 8679 | |
| 8680 | ################### Accuracy verification for math functions ################## |
| 8681 | |
| 8682 | xnnpack_unit_test( |
Marat Dukhan | 3ed866b | 2021-09-29 08:23:33 -0700 | [diff] [blame] | 8683 | name = "f16_f32_cvt_eval", |
| 8684 | srcs = [ |
| 8685 | "eval/f16-f32-cvt.cc", |
| 8686 | "src/xnnpack/AlignedAllocator.h", |
| 8687 | "src/xnnpack/math-stubs.h", |
| 8688 | ] + MICROKERNEL_TEST_HDRS, |
| 8689 | automatic = False, |
| 8690 | deps = MICROKERNEL_TEST_DEPS, |
| 8691 | ) |
| 8692 | |
| 8693 | xnnpack_unit_test( |
Marat Dukhan | f7291fc | 2020-12-15 11:02:50 -0800 | [diff] [blame] | 8694 | name = "f32_exp_eval", |
| 8695 | srcs = [ |
| 8696 | "eval/f32-exp.cc", |
| 8697 | "src/xnnpack/AlignedAllocator.h", |
| 8698 | "src/xnnpack/math-stubs.h", |
| 8699 | ] + MICROKERNEL_TEST_HDRS, |
| 8700 | automatic = False, |
| 8701 | deps = MICROKERNEL_TEST_DEPS, |
| 8702 | ) |
| 8703 | |
| 8704 | xnnpack_unit_test( |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 8705 | name = "f32_expm1minus_eval", |
| 8706 | srcs = [ |
| 8707 | "eval/f32-expm1minus.cc", |
| 8708 | "src/xnnpack/AlignedAllocator.h", |
| 8709 | "src/xnnpack/math-stubs.h", |
| 8710 | ] + MICROKERNEL_TEST_HDRS, |
| 8711 | automatic = False, |
| 8712 | deps = MICROKERNEL_TEST_DEPS, |
| 8713 | ) |
| 8714 | |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8715 | xnnpack_unit_test( |
Marat Dukhan | d28a5a2 | 2020-12-14 15:27:22 -0800 | [diff] [blame] | 8716 | name = "f32_expminus_eval", |
| 8717 | srcs = [ |
| 8718 | "eval/f32-expminus.cc", |
| 8719 | "src/xnnpack/AlignedAllocator.h", |
| 8720 | "src/xnnpack/math-stubs.h", |
| 8721 | ] + MICROKERNEL_TEST_HDRS, |
| 8722 | automatic = False, |
| 8723 | deps = MICROKERNEL_TEST_DEPS, |
| 8724 | ) |
| 8725 | |
| 8726 | xnnpack_unit_test( |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8727 | name = "f32_roundne_eval", |
| 8728 | srcs = [ |
| 8729 | "eval/f32-roundne.cc", |
| 8730 | "src/xnnpack/AlignedAllocator.h", |
| 8731 | "src/xnnpack/math-stubs.h", |
| 8732 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | 22eed3d | 2020-05-11 20:13:37 -0700 | [diff] [blame] | 8733 | automatic = False, |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8734 | deps = MICROKERNEL_TEST_DEPS, |
| 8735 | ) |
| 8736 | |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8737 | xnnpack_unit_test( |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 8738 | name = "f32_roundd_eval", |
| 8739 | srcs = [ |
| 8740 | "eval/f32-roundd.cc", |
| 8741 | "src/xnnpack/AlignedAllocator.h", |
| 8742 | "src/xnnpack/math-stubs.h", |
| 8743 | ] + MICROKERNEL_TEST_HDRS, |
| 8744 | automatic = False, |
| 8745 | deps = MICROKERNEL_TEST_DEPS, |
| 8746 | ) |
| 8747 | |
| 8748 | xnnpack_unit_test( |
| 8749 | name = "f32_roundu_eval", |
| 8750 | srcs = [ |
| 8751 | "eval/f32-roundu.cc", |
| 8752 | "src/xnnpack/AlignedAllocator.h", |
| 8753 | "src/xnnpack/math-stubs.h", |
| 8754 | ] + MICROKERNEL_TEST_HDRS, |
| 8755 | automatic = False, |
| 8756 | deps = MICROKERNEL_TEST_DEPS, |
| 8757 | ) |
| 8758 | |
| 8759 | xnnpack_unit_test( |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8760 | name = "f32_roundz_eval", |
| 8761 | srcs = [ |
| 8762 | "eval/f32-roundz.cc", |
| 8763 | "src/xnnpack/AlignedAllocator.h", |
| 8764 | "src/xnnpack/math-stubs.h", |
| 8765 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 8766 | automatic = False, |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8767 | deps = MICROKERNEL_TEST_DEPS, |
| 8768 | ) |
| 8769 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8770 | ######################### Unit tests for micro-kernels ######################### |
| 8771 | |
| 8772 | xnnpack_unit_test( |
Marat Dukhan | f1a6ed3 | 2021-09-26 13:40:19 -0700 | [diff] [blame] | 8773 | name = "f16_f32_vcvt_test", |
| 8774 | srcs = [ |
| 8775 | "test/f16-f32-vcvt.cc", |
| 8776 | "test/vcvt-microkernel-tester.h", |
| 8777 | ] + MICROKERNEL_TEST_HDRS, |
| 8778 | deps = MICROKERNEL_TEST_DEPS, |
| 8779 | ) |
| 8780 | |
| 8781 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8782 | name = "f16_dwconv_minmax_test", |
| 8783 | srcs = [ |
| 8784 | "test/f16-dwconv-minmax.cc", |
| 8785 | "test/dwconv-microkernel-tester.h", |
| 8786 | "src/xnnpack/AlignedAllocator.h", |
| 8787 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8788 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8789 | ) |
| 8790 | |
| 8791 | xnnpack_unit_test( |
| 8792 | name = "f16_gavgpool_minmax_test", |
| 8793 | srcs = [ |
| 8794 | "test/f16-gavgpool-minmax.cc", |
| 8795 | "test/gavgpool-microkernel-tester.h", |
| 8796 | "src/xnnpack/AlignedAllocator.h", |
| 8797 | ] + MICROKERNEL_TEST_HDRS, |
| 8798 | deps = MICROKERNEL_TEST_DEPS, |
| 8799 | ) |
| 8800 | |
| 8801 | xnnpack_unit_test( |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 8802 | name = "f16_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8803 | srcs = [ |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 8804 | "test/f16-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8805 | "test/gemm-microkernel-tester.h", |
| 8806 | "src/xnnpack/AlignedAllocator.h", |
| 8807 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8808 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8809 | ) |
| 8810 | |
| 8811 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8812 | name = "f16_igemm_minmax_test", |
| 8813 | srcs = [ |
| 8814 | "test/f16-igemm-minmax.cc", |
| 8815 | "test/gemm-microkernel-tester.h", |
| 8816 | "src/xnnpack/AlignedAllocator.h", |
| 8817 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8818 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8819 | ) |
| 8820 | |
| 8821 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8822 | name = "f16_spmm_minmax_test", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 8823 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8824 | "test/f16-spmm-minmax.cc", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 8825 | "test/spmm-microkernel-tester.h", |
| 8826 | "src/xnnpack/AlignedAllocator.h", |
| 8827 | ] + MICROKERNEL_TEST_HDRS, |
| 8828 | deps = MICROKERNEL_TEST_DEPS, |
| 8829 | ) |
| 8830 | |
| 8831 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8832 | name = "f16_vadd_minmax_test", |
| 8833 | srcs = [ |
| 8834 | "test/f16-vadd-minmax.cc", |
| 8835 | "test/vbinary-microkernel-tester.h", |
| 8836 | ] + MICROKERNEL_TEST_HDRS, |
| 8837 | deps = MICROKERNEL_TEST_DEPS, |
| 8838 | ) |
| 8839 | |
| 8840 | xnnpack_unit_test( |
| 8841 | name = "f16_vaddc_minmax_test", |
| 8842 | srcs = [ |
| 8843 | "test/f16-vaddc-minmax.cc", |
| 8844 | "test/vbinaryc-microkernel-tester.h", |
| 8845 | ] + MICROKERNEL_TEST_HDRS, |
| 8846 | deps = MICROKERNEL_TEST_DEPS, |
| 8847 | ) |
| 8848 | |
| 8849 | xnnpack_unit_test( |
| 8850 | name = "f16_vclamp_test", |
| 8851 | srcs = [ |
| 8852 | "test/f16-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 8853 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8854 | ] + MICROKERNEL_TEST_HDRS, |
| 8855 | deps = MICROKERNEL_TEST_DEPS, |
| 8856 | ) |
| 8857 | |
| 8858 | xnnpack_unit_test( |
| 8859 | name = "f16_vdiv_minmax_test", |
| 8860 | srcs = [ |
| 8861 | "test/f16-vdiv-minmax.cc", |
| 8862 | "test/vbinary-microkernel-tester.h", |
| 8863 | ] + MICROKERNEL_TEST_HDRS, |
| 8864 | deps = MICROKERNEL_TEST_DEPS, |
| 8865 | ) |
| 8866 | |
| 8867 | xnnpack_unit_test( |
| 8868 | name = "f16_vdivc_minmax_test", |
| 8869 | srcs = [ |
| 8870 | "test/f16-vdivc-minmax.cc", |
| 8871 | "test/vbinaryc-microkernel-tester.h", |
| 8872 | ] + MICROKERNEL_TEST_HDRS, |
| 8873 | deps = MICROKERNEL_TEST_DEPS, |
| 8874 | ) |
| 8875 | |
| 8876 | xnnpack_unit_test( |
| 8877 | name = "f16_vrdivc_minmax_test", |
| 8878 | srcs = [ |
| 8879 | "test/f16-vrdivc-minmax.cc", |
| 8880 | "test/vbinaryc-microkernel-tester.h", |
| 8881 | ] + MICROKERNEL_TEST_HDRS, |
| 8882 | deps = MICROKERNEL_TEST_DEPS, |
| 8883 | ) |
| 8884 | |
| 8885 | xnnpack_unit_test( |
| 8886 | name = "f16_vhswish_test", |
| 8887 | srcs = [ |
| 8888 | "test/f16-vhswish.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 8889 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8890 | ] + MICROKERNEL_TEST_HDRS, |
| 8891 | deps = MICROKERNEL_TEST_DEPS, |
| 8892 | ) |
| 8893 | |
| 8894 | xnnpack_unit_test( |
| 8895 | name = "f16_vmax_test", |
| 8896 | srcs = [ |
| 8897 | "test/f16-vmax.cc", |
| 8898 | "test/vbinary-microkernel-tester.h", |
| 8899 | ] + MICROKERNEL_TEST_HDRS, |
| 8900 | deps = MICROKERNEL_TEST_DEPS, |
| 8901 | ) |
| 8902 | |
| 8903 | xnnpack_unit_test( |
| 8904 | name = "f16_vmaxc_test", |
| 8905 | srcs = [ |
| 8906 | "test/f16-vmaxc.cc", |
| 8907 | "test/vbinaryc-microkernel-tester.h", |
| 8908 | ] + MICROKERNEL_TEST_HDRS, |
| 8909 | deps = MICROKERNEL_TEST_DEPS, |
| 8910 | ) |
| 8911 | |
| 8912 | xnnpack_unit_test( |
| 8913 | name = "f16_vmin_test", |
| 8914 | srcs = [ |
| 8915 | "test/f16-vmin.cc", |
| 8916 | "test/vbinary-microkernel-tester.h", |
| 8917 | ] + MICROKERNEL_TEST_HDRS, |
| 8918 | deps = MICROKERNEL_TEST_DEPS, |
| 8919 | ) |
| 8920 | |
| 8921 | xnnpack_unit_test( |
| 8922 | name = "f16_vminc_test", |
| 8923 | srcs = [ |
| 8924 | "test/f16-vminc.cc", |
| 8925 | "test/vbinaryc-microkernel-tester.h", |
| 8926 | ] + MICROKERNEL_TEST_HDRS, |
| 8927 | deps = MICROKERNEL_TEST_DEPS, |
| 8928 | ) |
| 8929 | |
| 8930 | xnnpack_unit_test( |
| 8931 | name = "f16_vmul_minmax_test", |
| 8932 | srcs = [ |
| 8933 | "test/f16-vmul-minmax.cc", |
| 8934 | "test/vbinary-microkernel-tester.h", |
| 8935 | ] + MICROKERNEL_TEST_HDRS, |
| 8936 | deps = MICROKERNEL_TEST_DEPS, |
| 8937 | ) |
| 8938 | |
| 8939 | xnnpack_unit_test( |
| 8940 | name = "f16_vmulc_minmax_test", |
| 8941 | srcs = [ |
| 8942 | "test/f16-vmulc-minmax.cc", |
| 8943 | "test/vbinaryc-microkernel-tester.h", |
| 8944 | ] + MICROKERNEL_TEST_HDRS, |
| 8945 | deps = MICROKERNEL_TEST_DEPS, |
| 8946 | ) |
| 8947 | |
| 8948 | xnnpack_unit_test( |
| 8949 | name = "f16_vmulcaddc_minmax_test", |
| 8950 | srcs = [ |
| 8951 | "test/f16-vmulcaddc-minmax.cc", |
| 8952 | "test/vmulcaddc-microkernel-tester.h", |
| 8953 | "src/xnnpack/AlignedAllocator.h", |
| 8954 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8955 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8956 | ) |
| 8957 | |
| 8958 | xnnpack_unit_test( |
| 8959 | name = "f16_vsub_minmax_test", |
| 8960 | srcs = [ |
| 8961 | "test/f16-vsub-minmax.cc", |
| 8962 | "test/vbinary-microkernel-tester.h", |
| 8963 | ] + MICROKERNEL_TEST_HDRS, |
| 8964 | deps = MICROKERNEL_TEST_DEPS, |
| 8965 | ) |
| 8966 | |
| 8967 | xnnpack_unit_test( |
| 8968 | name = "f16_vsubc_minmax_test", |
| 8969 | srcs = [ |
| 8970 | "test/f16-vsubc-minmax.cc", |
| 8971 | "test/vbinaryc-microkernel-tester.h", |
| 8972 | ] + MICROKERNEL_TEST_HDRS, |
| 8973 | deps = MICROKERNEL_TEST_DEPS, |
| 8974 | ) |
| 8975 | |
| 8976 | xnnpack_unit_test( |
| 8977 | name = "f16_vrsubc_minmax_test", |
| 8978 | srcs = [ |
| 8979 | "test/f16-vrsubc-minmax.cc", |
| 8980 | "test/vbinaryc-microkernel-tester.h", |
| 8981 | ] + MICROKERNEL_TEST_HDRS, |
| 8982 | deps = MICROKERNEL_TEST_DEPS, |
| 8983 | ) |
| 8984 | |
| 8985 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8986 | name = "f32_argmaxpool_test", |
| 8987 | srcs = [ |
| 8988 | "test/f32-argmaxpool.cc", |
| 8989 | "test/argmaxpool-microkernel-tester.h", |
| 8990 | "src/xnnpack/AlignedAllocator.h", |
| 8991 | ] + MICROKERNEL_TEST_HDRS, |
| 8992 | deps = MICROKERNEL_TEST_DEPS, |
| 8993 | ) |
| 8994 | |
| 8995 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8996 | name = "f32_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8997 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8998 | "test/f32-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8999 | "test/avgpool-microkernel-tester.h", |
| 9000 | "src/xnnpack/AlignedAllocator.h", |
| 9001 | ] + MICROKERNEL_TEST_HDRS, |
| 9002 | deps = MICROKERNEL_TEST_DEPS, |
| 9003 | ) |
| 9004 | |
| 9005 | xnnpack_unit_test( |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 9006 | name = "f32_ibilinear_test", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 9007 | srcs = [ |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 9008 | "test/f32-ibilinear.cc", |
| 9009 | "test/ibilinear-microkernel-tester.h", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 9010 | "src/xnnpack/AlignedAllocator.h", |
| 9011 | ] + MICROKERNEL_TEST_HDRS, |
| 9012 | deps = MICROKERNEL_TEST_DEPS, |
| 9013 | ) |
| 9014 | |
| 9015 | xnnpack_unit_test( |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 9016 | name = "f32_ibilinear_chw_test", |
| 9017 | srcs = [ |
| 9018 | "test/f32-ibilinear-chw.cc", |
XNNPACK Team | 6be46b2 | 2020-10-22 23:34:54 -0700 | [diff] [blame] | 9019 | "test/ibilinear-microkernel-tester.h", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 9020 | "src/xnnpack/AlignedAllocator.h", |
| 9021 | ] + MICROKERNEL_TEST_HDRS, |
| 9022 | deps = MICROKERNEL_TEST_DEPS, |
| 9023 | ) |
| 9024 | |
| 9025 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 9026 | name = "f32_igemm_test", |
| 9027 | srcs = [ |
| 9028 | "test/f32-igemm.cc", |
| 9029 | "test/gemm-microkernel-tester.h", |
| 9030 | "src/xnnpack/AlignedAllocator.h", |
| 9031 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9032 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 9033 | ) |
| 9034 | |
| 9035 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 9036 | name = "f32_igemm_relu_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9037 | srcs = [ |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 9038 | "test/f32-igemm-relu.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9039 | "test/gemm-microkernel-tester.h", |
| 9040 | "src/xnnpack/AlignedAllocator.h", |
| 9041 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9042 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9043 | ) |
| 9044 | |
| 9045 | xnnpack_unit_test( |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 9046 | name = "f32_igemm_minmax_test", |
| 9047 | srcs = [ |
| 9048 | "test/f32-igemm-minmax.cc", |
| 9049 | "test/gemm-microkernel-tester.h", |
| 9050 | "src/xnnpack/AlignedAllocator.h", |
| 9051 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9052 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 9053 | ) |
| 9054 | |
| 9055 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9056 | name = "f32_conv_hwc_test", |
| 9057 | srcs = [ |
| 9058 | "test/f32-conv-hwc.cc", |
| 9059 | "test/conv-hwc-microkernel-tester.h", |
| 9060 | "src/xnnpack/AlignedAllocator.h", |
| 9061 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9062 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9063 | ) |
| 9064 | |
| 9065 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 9066 | name = "f32_conv_hwc2chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9067 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 9068 | "test/f32-conv-hwc2chw.cc", |
| 9069 | "test/conv-hwc2chw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9070 | "src/xnnpack/AlignedAllocator.h", |
| 9071 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9072 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9073 | ) |
| 9074 | |
| 9075 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 9076 | name = "f32_dwconv_test", |
| 9077 | srcs = [ |
| 9078 | "test/f32-dwconv.cc", |
| 9079 | "test/dwconv-microkernel-tester.h", |
| 9080 | "src/xnnpack/AlignedAllocator.h", |
| 9081 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9082 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 9083 | ) |
| 9084 | |
| 9085 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 9086 | name = "f32_dwconv_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9087 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 9088 | "test/f32-dwconv-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9089 | "test/dwconv-microkernel-tester.h", |
| 9090 | "src/xnnpack/AlignedAllocator.h", |
| 9091 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9092 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9093 | ) |
| 9094 | |
| 9095 | xnnpack_unit_test( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 9096 | name = "f32_dwconv2d_chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9097 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 9098 | "test/f32-dwconv2d-chw.cc", |
| 9099 | "test/dwconv2d-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9100 | "src/xnnpack/AlignedAllocator.h", |
| 9101 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9102 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9103 | ) |
| 9104 | |
| 9105 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9106 | name = "f32_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9107 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9108 | "test/f32-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9109 | "test/gavgpool-microkernel-tester.h", |
| 9110 | "src/xnnpack/AlignedAllocator.h", |
| 9111 | ] + MICROKERNEL_TEST_HDRS, |
| 9112 | deps = MICROKERNEL_TEST_DEPS, |
| 9113 | ) |
| 9114 | |
| 9115 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 9116 | name = "f32_gavgpool_cw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9117 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 9118 | "test/f32-gavgpool-cw.cc", |
| 9119 | "test/gavgpool-cw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9120 | "src/xnnpack/AlignedAllocator.h", |
| 9121 | ] + MICROKERNEL_TEST_HDRS, |
| 9122 | deps = MICROKERNEL_TEST_DEPS, |
| 9123 | ) |
| 9124 | |
| 9125 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 9126 | name = "f32_gemm_test", |
| 9127 | srcs = [ |
| 9128 | "test/f32-gemm.cc", |
| 9129 | "test/gemm-microkernel-tester.h", |
| 9130 | "src/xnnpack/AlignedAllocator.h", |
| 9131 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9132 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 9133 | ) |
| 9134 | |
| 9135 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 9136 | name = "f32_gemm_relu_test", |
| 9137 | srcs = [ |
| 9138 | "test/f32-gemm-relu.cc", |
| 9139 | "test/gemm-microkernel-tester.h", |
| 9140 | "src/xnnpack/AlignedAllocator.h", |
| 9141 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9142 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 9143 | ) |
| 9144 | |
| 9145 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 9146 | name = "f32_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9147 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 9148 | "test/f32-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9149 | "test/gemm-microkernel-tester.h", |
| 9150 | "src/xnnpack/AlignedAllocator.h", |
| 9151 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9152 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9153 | ) |
| 9154 | |
| 9155 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 9156 | name = "f32_gemminc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9157 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 9158 | "test/f32-gemminc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9159 | "test/gemm-microkernel-tester.h", |
| 9160 | "src/xnnpack/AlignedAllocator.h", |
| 9161 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9162 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9163 | ) |
| 9164 | |
| 9165 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9166 | name = "f32_vhswish_test", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 9167 | srcs = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9168 | "test/f32-vhswish.cc", |
Marat Dukhan | 949b6e7 | 2021-05-13 11:21:06 -0700 | [diff] [blame] | 9169 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9170 | ] + MICROKERNEL_TEST_HDRS, |
| 9171 | deps = MICROKERNEL_TEST_DEPS, |
| 9172 | ) |
| 9173 | |
| 9174 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9175 | name = "f32_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9176 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9177 | "test/f32-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9178 | "test/maxpool-microkernel-tester.h", |
| 9179 | ] + MICROKERNEL_TEST_HDRS, |
| 9180 | deps = MICROKERNEL_TEST_DEPS, |
| 9181 | ) |
| 9182 | |
| 9183 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9184 | name = "f32_pavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9185 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9186 | "test/f32-pavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9187 | "test/avgpool-microkernel-tester.h", |
| 9188 | "src/xnnpack/AlignedAllocator.h", |
| 9189 | ] + MICROKERNEL_TEST_HDRS, |
| 9190 | deps = MICROKERNEL_TEST_DEPS, |
| 9191 | ) |
| 9192 | |
| 9193 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 9194 | name = "f32_ppmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9195 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 9196 | "test/f32-ppmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9197 | "test/gemm-microkernel-tester.h", |
| 9198 | "src/xnnpack/AlignedAllocator.h", |
| 9199 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9200 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9201 | ) |
| 9202 | |
| 9203 | xnnpack_unit_test( |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 9204 | name = "f16_prelu_test", |
| 9205 | srcs = [ |
| 9206 | "test/f16-prelu.cc", |
| 9207 | "test/prelu-microkernel-tester.h", |
| 9208 | "src/xnnpack/AlignedAllocator.h", |
| 9209 | ] + MICROKERNEL_TEST_HDRS, |
| 9210 | deps = MICROKERNEL_TEST_DEPS, |
| 9211 | ) |
| 9212 | |
| 9213 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9214 | name = "f32_prelu_test", |
| 9215 | srcs = [ |
| 9216 | "test/f32-prelu.cc", |
| 9217 | "test/prelu-microkernel-tester.h", |
| 9218 | "src/xnnpack/AlignedAllocator.h", |
| 9219 | ] + MICROKERNEL_TEST_HDRS, |
| 9220 | deps = MICROKERNEL_TEST_DEPS, |
| 9221 | ) |
| 9222 | |
| 9223 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9224 | name = "f32_raddexpminusmax_test", |
| 9225 | srcs = [ |
| 9226 | "test/f32-raddexpminusmax.cc", |
| 9227 | "test/raddexpminusmax-microkernel-tester.h", |
| 9228 | ] + MICROKERNEL_TEST_HDRS, |
| 9229 | deps = MICROKERNEL_TEST_DEPS, |
| 9230 | ) |
| 9231 | |
| 9232 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 9233 | name = "f32_raddextexp_test", |
| 9234 | srcs = [ |
| 9235 | "test/f32-raddextexp.cc", |
| 9236 | "test/raddextexp-microkernel-tester.h", |
| 9237 | ] + MICROKERNEL_TEST_HDRS, |
| 9238 | deps = MICROKERNEL_TEST_DEPS, |
| 9239 | ) |
| 9240 | |
| 9241 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9242 | name = "f32_raddstoreexpminusmax_test", |
| 9243 | srcs = [ |
| 9244 | "test/f32-raddstoreexpminusmax.cc", |
| 9245 | "test/raddstoreexpminusmax-microkernel-tester.h", |
| 9246 | ] + MICROKERNEL_TEST_HDRS, |
| 9247 | deps = MICROKERNEL_TEST_DEPS, |
| 9248 | ) |
| 9249 | |
| 9250 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9251 | name = "f32_rmax_test", |
| 9252 | srcs = [ |
| 9253 | "test/f32-rmax.cc", |
| 9254 | "test/rmax-microkernel-tester.h", |
| 9255 | ] + MICROKERNEL_TEST_HDRS, |
| 9256 | deps = MICROKERNEL_TEST_DEPS, |
| 9257 | ) |
| 9258 | |
| 9259 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 9260 | name = "f32_spmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9261 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 9262 | "test/f32-spmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9263 | "test/spmm-microkernel-tester.h", |
| 9264 | "src/xnnpack/AlignedAllocator.h", |
| 9265 | ] + MICROKERNEL_TEST_HDRS, |
| 9266 | deps = MICROKERNEL_TEST_DEPS, |
| 9267 | ) |
| 9268 | |
| 9269 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9270 | name = "f32_vabs_test", |
| 9271 | srcs = [ |
| 9272 | "test/f32-vabs.cc", |
| 9273 | "test/vunary-microkernel-tester.h", |
| 9274 | ] + MICROKERNEL_TEST_HDRS, |
| 9275 | deps = MICROKERNEL_TEST_DEPS, |
| 9276 | ) |
| 9277 | |
| 9278 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9279 | name = "f32_vadd_test", |
| 9280 | srcs = [ |
| 9281 | "test/f32-vadd.cc", |
| 9282 | "test/vbinary-microkernel-tester.h", |
| 9283 | ] + MICROKERNEL_TEST_HDRS, |
| 9284 | deps = MICROKERNEL_TEST_DEPS, |
| 9285 | ) |
| 9286 | |
| 9287 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9288 | name = "f32_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9289 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9290 | "test/f32-vadd-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9291 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9292 | ] + MICROKERNEL_TEST_HDRS, |
| 9293 | deps = MICROKERNEL_TEST_DEPS, |
| 9294 | ) |
| 9295 | |
| 9296 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9297 | name = "f32_vadd_relu_test", |
| 9298 | srcs = [ |
| 9299 | "test/f32-vadd-relu.cc", |
| 9300 | "test/vbinary-microkernel-tester.h", |
| 9301 | ] + MICROKERNEL_TEST_HDRS, |
| 9302 | deps = MICROKERNEL_TEST_DEPS, |
| 9303 | ) |
| 9304 | |
| 9305 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9306 | name = "f32_vaddc_test", |
| 9307 | srcs = [ |
| 9308 | "test/f32-vaddc.cc", |
| 9309 | "test/vbinaryc-microkernel-tester.h", |
| 9310 | ] + MICROKERNEL_TEST_HDRS, |
| 9311 | deps = MICROKERNEL_TEST_DEPS, |
| 9312 | ) |
| 9313 | |
| 9314 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9315 | name = "f32_vaddc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9316 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9317 | "test/f32-vaddc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9318 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9319 | ] + MICROKERNEL_TEST_HDRS, |
| 9320 | deps = MICROKERNEL_TEST_DEPS, |
| 9321 | ) |
| 9322 | |
| 9323 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9324 | name = "f32_vaddc_relu_test", |
| 9325 | srcs = [ |
| 9326 | "test/f32-vaddc-relu.cc", |
| 9327 | "test/vbinaryc-microkernel-tester.h", |
| 9328 | ] + MICROKERNEL_TEST_HDRS, |
| 9329 | deps = MICROKERNEL_TEST_DEPS, |
| 9330 | ) |
| 9331 | |
| 9332 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9333 | name = "f32_vclamp_test", |
| 9334 | srcs = [ |
| 9335 | "test/f32-vclamp.cc", |
Marat Dukhan | 60d3f24 | 2021-05-13 11:59:02 -0700 | [diff] [blame] | 9336 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9337 | ] + MICROKERNEL_TEST_HDRS, |
| 9338 | deps = MICROKERNEL_TEST_DEPS, |
| 9339 | ) |
| 9340 | |
| 9341 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9342 | name = "f32_vdiv_test", |
| 9343 | srcs = [ |
| 9344 | "test/f32-vdiv.cc", |
| 9345 | "test/vbinary-microkernel-tester.h", |
| 9346 | ] + MICROKERNEL_TEST_HDRS, |
| 9347 | deps = MICROKERNEL_TEST_DEPS, |
| 9348 | ) |
| 9349 | |
| 9350 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9351 | name = "f32_vdiv_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 9352 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9353 | "test/f32-vdiv-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 9354 | "test/vbinary-microkernel-tester.h", |
| 9355 | ] + MICROKERNEL_TEST_HDRS, |
| 9356 | deps = MICROKERNEL_TEST_DEPS, |
| 9357 | ) |
| 9358 | |
| 9359 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9360 | name = "f32_vdiv_relu_test", |
| 9361 | srcs = [ |
| 9362 | "test/f32-vdiv-relu.cc", |
| 9363 | "test/vbinary-microkernel-tester.h", |
| 9364 | ] + MICROKERNEL_TEST_HDRS, |
| 9365 | deps = MICROKERNEL_TEST_DEPS, |
| 9366 | ) |
| 9367 | |
| 9368 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9369 | name = "f32_vdivc_test", |
| 9370 | srcs = [ |
| 9371 | "test/f32-vdivc.cc", |
| 9372 | "test/vbinaryc-microkernel-tester.h", |
| 9373 | ] + MICROKERNEL_TEST_HDRS, |
| 9374 | deps = MICROKERNEL_TEST_DEPS, |
| 9375 | ) |
| 9376 | |
| 9377 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9378 | name = "f32_vdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 9379 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9380 | "test/f32-vdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 9381 | "test/vbinaryc-microkernel-tester.h", |
| 9382 | ] + MICROKERNEL_TEST_HDRS, |
| 9383 | deps = MICROKERNEL_TEST_DEPS, |
| 9384 | ) |
| 9385 | |
| 9386 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9387 | name = "f32_vdivc_relu_test", |
| 9388 | srcs = [ |
| 9389 | "test/f32-vdivc-relu.cc", |
| 9390 | "test/vbinaryc-microkernel-tester.h", |
| 9391 | ] + MICROKERNEL_TEST_HDRS, |
| 9392 | deps = MICROKERNEL_TEST_DEPS, |
| 9393 | ) |
| 9394 | |
| 9395 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9396 | name = "f32_vrdivc_test", |
| 9397 | srcs = [ |
| 9398 | "test/f32-vrdivc.cc", |
| 9399 | "test/vbinaryc-microkernel-tester.h", |
| 9400 | ] + MICROKERNEL_TEST_HDRS, |
| 9401 | deps = MICROKERNEL_TEST_DEPS, |
| 9402 | ) |
| 9403 | |
| 9404 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9405 | name = "f32_vrdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 9406 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9407 | "test/f32-vrdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 9408 | "test/vbinaryc-microkernel-tester.h", |
| 9409 | ] + MICROKERNEL_TEST_HDRS, |
| 9410 | deps = MICROKERNEL_TEST_DEPS, |
| 9411 | ) |
| 9412 | |
| 9413 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9414 | name = "f32_vrdivc_relu_test", |
| 9415 | srcs = [ |
| 9416 | "test/f32-vrdivc-relu.cc", |
| 9417 | "test/vbinaryc-microkernel-tester.h", |
| 9418 | ] + MICROKERNEL_TEST_HDRS, |
| 9419 | deps = MICROKERNEL_TEST_DEPS, |
| 9420 | ) |
| 9421 | |
| 9422 | xnnpack_unit_test( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 9423 | name = "f32_velu_test", |
| 9424 | srcs = [ |
| 9425 | "test/f32-velu.cc", |
| 9426 | "test/vunary-microkernel-tester.h", |
| 9427 | ] + MICROKERNEL_TEST_HDRS, |
| 9428 | deps = MICROKERNEL_TEST_DEPS, |
| 9429 | ) |
| 9430 | |
| 9431 | xnnpack_unit_test( |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 9432 | name = "f32_vmax_test", |
| 9433 | srcs = [ |
| 9434 | "test/f32-vmax.cc", |
| 9435 | "test/vbinary-microkernel-tester.h", |
| 9436 | ] + MICROKERNEL_TEST_HDRS, |
| 9437 | deps = MICROKERNEL_TEST_DEPS, |
| 9438 | ) |
| 9439 | |
| 9440 | xnnpack_unit_test( |
| 9441 | name = "f32_vmaxc_test", |
| 9442 | srcs = [ |
| 9443 | "test/f32-vmaxc.cc", |
| 9444 | "test/vbinaryc-microkernel-tester.h", |
| 9445 | ] + MICROKERNEL_TEST_HDRS, |
| 9446 | deps = MICROKERNEL_TEST_DEPS, |
| 9447 | ) |
| 9448 | |
| 9449 | xnnpack_unit_test( |
| 9450 | name = "f32_vmin_test", |
| 9451 | srcs = [ |
| 9452 | "test/f32-vmin.cc", |
| 9453 | "test/vbinary-microkernel-tester.h", |
| 9454 | ] + MICROKERNEL_TEST_HDRS, |
| 9455 | deps = MICROKERNEL_TEST_DEPS, |
| 9456 | ) |
| 9457 | |
| 9458 | xnnpack_unit_test( |
| 9459 | name = "f32_vminc_test", |
| 9460 | srcs = [ |
| 9461 | "test/f32-vminc.cc", |
| 9462 | "test/vbinaryc-microkernel-tester.h", |
| 9463 | ] + MICROKERNEL_TEST_HDRS, |
| 9464 | deps = MICROKERNEL_TEST_DEPS, |
| 9465 | ) |
| 9466 | |
| 9467 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9468 | name = "f32_vmul_test", |
| 9469 | srcs = [ |
| 9470 | "test/f32-vmul.cc", |
| 9471 | "test/vbinary-microkernel-tester.h", |
| 9472 | ] + MICROKERNEL_TEST_HDRS, |
| 9473 | deps = MICROKERNEL_TEST_DEPS, |
| 9474 | ) |
| 9475 | |
| 9476 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9477 | name = "f32_vmul_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9478 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9479 | "test/f32-vmul-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9480 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9481 | ] + MICROKERNEL_TEST_HDRS, |
| 9482 | deps = MICROKERNEL_TEST_DEPS, |
| 9483 | ) |
| 9484 | |
| 9485 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9486 | name = "f32_vmul_relu_test", |
| 9487 | srcs = [ |
| 9488 | "test/f32-vmul-relu.cc", |
| 9489 | "test/vbinary-microkernel-tester.h", |
| 9490 | ] + MICROKERNEL_TEST_HDRS, |
| 9491 | deps = MICROKERNEL_TEST_DEPS, |
| 9492 | ) |
| 9493 | |
| 9494 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9495 | name = "f32_vmulc_test", |
| 9496 | srcs = [ |
| 9497 | "test/f32-vmulc.cc", |
| 9498 | "test/vbinaryc-microkernel-tester.h", |
| 9499 | ] + MICROKERNEL_TEST_HDRS, |
| 9500 | deps = MICROKERNEL_TEST_DEPS, |
| 9501 | ) |
| 9502 | |
| 9503 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9504 | name = "f32_vmulc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9505 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9506 | "test/f32-vmulc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9507 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9508 | ] + MICROKERNEL_TEST_HDRS, |
| 9509 | deps = MICROKERNEL_TEST_DEPS, |
| 9510 | ) |
| 9511 | |
| 9512 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9513 | name = "f32_vmulc_relu_test", |
| 9514 | srcs = [ |
| 9515 | "test/f32-vmulc-relu.cc", |
| 9516 | "test/vbinaryc-microkernel-tester.h", |
| 9517 | ] + MICROKERNEL_TEST_HDRS, |
| 9518 | deps = MICROKERNEL_TEST_DEPS, |
| 9519 | ) |
| 9520 | |
| 9521 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9522 | name = "f32_vmulcaddc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9523 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9524 | "test/f32-vmulcaddc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9525 | "test/vmulcaddc-microkernel-tester.h", |
| 9526 | "src/xnnpack/AlignedAllocator.h", |
| 9527 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9528 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9529 | ) |
| 9530 | |
| 9531 | xnnpack_unit_test( |
Marat Dukhan | 8cc7efe | 2020-06-10 16:24:27 -0700 | [diff] [blame] | 9532 | name = "f32_vlrelu_test", |
| 9533 | srcs = [ |
| 9534 | "test/f32-vlrelu.cc", |
| 9535 | "test/vunary-microkernel-tester.h", |
| 9536 | ] + MICROKERNEL_TEST_HDRS, |
| 9537 | deps = MICROKERNEL_TEST_DEPS, |
| 9538 | ) |
| 9539 | |
| 9540 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9541 | name = "f32_vneg_test", |
| 9542 | srcs = [ |
| 9543 | "test/f32-vneg.cc", |
| 9544 | "test/vunary-microkernel-tester.h", |
| 9545 | ] + MICROKERNEL_TEST_HDRS, |
| 9546 | deps = MICROKERNEL_TEST_DEPS, |
| 9547 | ) |
| 9548 | |
| 9549 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9550 | name = "f32_vrelu_test", |
| 9551 | srcs = [ |
| 9552 | "test/f32-vrelu.cc", |
| 9553 | "test/vunary-microkernel-tester.h", |
| 9554 | ] + MICROKERNEL_TEST_HDRS, |
| 9555 | deps = MICROKERNEL_TEST_DEPS, |
| 9556 | ) |
| 9557 | |
| 9558 | xnnpack_unit_test( |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 9559 | name = "f32_vrndne_test", |
| 9560 | srcs = [ |
| 9561 | "test/f32-vrndne.cc", |
| 9562 | "test/vunary-microkernel-tester.h", |
| 9563 | ] + MICROKERNEL_TEST_HDRS, |
| 9564 | deps = MICROKERNEL_TEST_DEPS, |
| 9565 | ) |
| 9566 | |
| 9567 | xnnpack_unit_test( |
| 9568 | name = "f32_vrndz_test", |
| 9569 | srcs = [ |
| 9570 | "test/f32-vrndz.cc", |
| 9571 | "test/vunary-microkernel-tester.h", |
| 9572 | ] + MICROKERNEL_TEST_HDRS, |
| 9573 | deps = MICROKERNEL_TEST_DEPS, |
| 9574 | ) |
| 9575 | |
| 9576 | xnnpack_unit_test( |
| 9577 | name = "f32_vrndu_test", |
| 9578 | srcs = [ |
| 9579 | "test/f32-vrndu.cc", |
| 9580 | "test/vunary-microkernel-tester.h", |
| 9581 | ] + MICROKERNEL_TEST_HDRS, |
| 9582 | deps = MICROKERNEL_TEST_DEPS, |
| 9583 | ) |
| 9584 | |
| 9585 | xnnpack_unit_test( |
| 9586 | name = "f32_vrndd_test", |
| 9587 | srcs = [ |
| 9588 | "test/f32-vrndd.cc", |
| 9589 | "test/vunary-microkernel-tester.h", |
| 9590 | ] + MICROKERNEL_TEST_HDRS, |
| 9591 | deps = MICROKERNEL_TEST_DEPS, |
| 9592 | ) |
| 9593 | |
| 9594 | xnnpack_unit_test( |
Marat Dukhan | 05ac8e3 | 2019-10-21 15:39:33 -0700 | [diff] [blame] | 9595 | name = "f32_vscale_test", |
| 9596 | srcs = [ |
| 9597 | "test/f32-vscale.cc", |
| 9598 | "test/vscale-microkernel-tester.h", |
| 9599 | ] + MICROKERNEL_TEST_HDRS, |
| 9600 | deps = MICROKERNEL_TEST_DEPS, |
| 9601 | ) |
| 9602 | |
| 9603 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9604 | name = "f32_vscaleexpminusmax_test", |
| 9605 | srcs = [ |
| 9606 | "test/f32-vscaleexpminusmax.cc", |
| 9607 | "test/vscaleexpminusmax-microkernel-tester.h", |
| 9608 | ] + MICROKERNEL_TEST_HDRS, |
| 9609 | deps = MICROKERNEL_TEST_DEPS, |
| 9610 | ) |
| 9611 | |
| 9612 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 9613 | name = "f32_vscaleextexp_test", |
| 9614 | srcs = [ |
| 9615 | "test/f32-vscaleextexp.cc", |
| 9616 | "test/vscaleextexp-microkernel-tester.h", |
| 9617 | ] + MICROKERNEL_TEST_HDRS, |
| 9618 | deps = MICROKERNEL_TEST_DEPS, |
| 9619 | ) |
| 9620 | |
| 9621 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9622 | name = "f32_vsigmoid_test", |
| 9623 | srcs = [ |
| 9624 | "test/f32-vsigmoid.cc", |
| 9625 | "test/vunary-microkernel-tester.h", |
| 9626 | ] + MICROKERNEL_TEST_HDRS, |
| 9627 | deps = MICROKERNEL_TEST_DEPS, |
| 9628 | ) |
| 9629 | |
| 9630 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9631 | name = "f32_vsqr_test", |
| 9632 | srcs = [ |
| 9633 | "test/f32-vsqr.cc", |
| 9634 | "test/vunary-microkernel-tester.h", |
| 9635 | ] + MICROKERNEL_TEST_HDRS, |
| 9636 | deps = MICROKERNEL_TEST_DEPS, |
| 9637 | ) |
| 9638 | |
| 9639 | xnnpack_unit_test( |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 9640 | name = "f32_vsqrdiff_test", |
| 9641 | srcs = [ |
| 9642 | "test/f32-vsqrdiff.cc", |
| 9643 | "test/vbinary-microkernel-tester.h", |
| 9644 | ] + MICROKERNEL_TEST_HDRS, |
| 9645 | deps = MICROKERNEL_TEST_DEPS, |
| 9646 | ) |
| 9647 | |
| 9648 | xnnpack_unit_test( |
| 9649 | name = "f32_vsqrdiffc_test", |
| 9650 | srcs = [ |
| 9651 | "test/f32-vsqrdiffc.cc", |
| 9652 | "test/vbinaryc-microkernel-tester.h", |
| 9653 | ] + MICROKERNEL_TEST_HDRS, |
| 9654 | deps = MICROKERNEL_TEST_DEPS, |
| 9655 | ) |
| 9656 | |
| 9657 | xnnpack_unit_test( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 9658 | name = "f32_vsqrt_test", |
| 9659 | srcs = [ |
| 9660 | "test/f32-vsqrt.cc", |
| 9661 | "test/vunary-microkernel-tester.h", |
| 9662 | ] + MICROKERNEL_TEST_HDRS, |
| 9663 | deps = MICROKERNEL_TEST_DEPS, |
| 9664 | ) |
| 9665 | |
| 9666 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9667 | name = "f32_vsub_test", |
| 9668 | srcs = [ |
| 9669 | "test/f32-vsub.cc", |
| 9670 | "test/vbinary-microkernel-tester.h", |
| 9671 | ] + MICROKERNEL_TEST_HDRS, |
| 9672 | deps = MICROKERNEL_TEST_DEPS, |
| 9673 | ) |
| 9674 | |
| 9675 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9676 | name = "f32_vsub_minmax_test", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9677 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9678 | "test/f32-vsub-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9679 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9680 | ] + MICROKERNEL_TEST_HDRS, |
| 9681 | deps = MICROKERNEL_TEST_DEPS, |
| 9682 | ) |
| 9683 | |
| 9684 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9685 | name = "f32_vsub_relu_test", |
| 9686 | srcs = [ |
| 9687 | "test/f32-vsub-relu.cc", |
| 9688 | "test/vbinary-microkernel-tester.h", |
| 9689 | ] + MICROKERNEL_TEST_HDRS, |
| 9690 | deps = MICROKERNEL_TEST_DEPS, |
| 9691 | ) |
| 9692 | |
| 9693 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9694 | name = "f32_vsubc_test", |
| 9695 | srcs = [ |
| 9696 | "test/f32-vsubc.cc", |
| 9697 | "test/vbinaryc-microkernel-tester.h", |
| 9698 | ] + MICROKERNEL_TEST_HDRS, |
| 9699 | deps = MICROKERNEL_TEST_DEPS, |
| 9700 | ) |
| 9701 | |
| 9702 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9703 | name = "f32_vsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9704 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9705 | "test/f32-vsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9706 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9707 | ] + MICROKERNEL_TEST_HDRS, |
| 9708 | deps = MICROKERNEL_TEST_DEPS, |
| 9709 | ) |
| 9710 | |
| 9711 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9712 | name = "f32_vsubc_relu_test", |
| 9713 | srcs = [ |
| 9714 | "test/f32-vsubc-relu.cc", |
| 9715 | "test/vbinaryc-microkernel-tester.h", |
| 9716 | ] + MICROKERNEL_TEST_HDRS, |
| 9717 | deps = MICROKERNEL_TEST_DEPS, |
| 9718 | ) |
| 9719 | |
| 9720 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9721 | name = "f32_vrsubc_test", |
| 9722 | srcs = [ |
| 9723 | "test/f32-vrsubc.cc", |
| 9724 | "test/vbinaryc-microkernel-tester.h", |
| 9725 | ] + MICROKERNEL_TEST_HDRS, |
| 9726 | deps = MICROKERNEL_TEST_DEPS, |
| 9727 | ) |
| 9728 | |
| 9729 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9730 | name = "f32_vrsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9731 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9732 | "test/f32-vrsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9733 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9734 | ] + MICROKERNEL_TEST_HDRS, |
| 9735 | deps = MICROKERNEL_TEST_DEPS, |
| 9736 | ) |
| 9737 | |
| 9738 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9739 | name = "f32_vrsubc_relu_test", |
| 9740 | srcs = [ |
| 9741 | "test/f32-vrsubc-relu.cc", |
| 9742 | "test/vbinaryc-microkernel-tester.h", |
| 9743 | ] + MICROKERNEL_TEST_HDRS, |
| 9744 | deps = MICROKERNEL_TEST_DEPS, |
| 9745 | ) |
| 9746 | |
| 9747 | xnnpack_unit_test( |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 9748 | name = "qc8_dwconv_minmax_fp32_test", |
| 9749 | timeout = "moderate", |
| 9750 | srcs = [ |
| 9751 | "test/qc8-dwconv-minmax-fp32.cc", |
| 9752 | "test/dwconv-microkernel-tester.h", |
| 9753 | "src/xnnpack/AlignedAllocator.h", |
| 9754 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9755 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9756 | ) |
| 9757 | |
| 9758 | xnnpack_unit_test( |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 9759 | name = "qc8_gemm_minmax_fp32_test", |
| 9760 | timeout = "moderate", |
| 9761 | srcs = [ |
| 9762 | "test/qc8-gemm-minmax-fp32.cc", |
| 9763 | "test/gemm-microkernel-tester.h", |
| 9764 | "src/xnnpack/AlignedAllocator.h", |
| 9765 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9766 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9767 | ) |
| 9768 | |
| 9769 | xnnpack_unit_test( |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 9770 | name = "qc8_igemm_minmax_fp32_test", |
| 9771 | timeout = "moderate", |
| 9772 | srcs = [ |
| 9773 | "test/qc8-igemm-minmax-fp32.cc", |
| 9774 | "test/gemm-microkernel-tester.h", |
| 9775 | "src/xnnpack/AlignedAllocator.h", |
| 9776 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9777 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9778 | ) |
| 9779 | |
| 9780 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9781 | name = "qs8_dwconv_minmax_fp32_test", |
| 9782 | srcs = [ |
| 9783 | "test/qs8-dwconv-minmax-fp32.cc", |
| 9784 | "test/dwconv-microkernel-tester.h", |
| 9785 | "src/xnnpack/AlignedAllocator.h", |
| 9786 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9787 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9788 | ) |
| 9789 | |
| 9790 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9791 | name = "qs8_dwconv_minmax_gemmlowp_test", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 9792 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9793 | "test/qs8-dwconv-minmax-gemmlowp.cc", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 9794 | "test/dwconv-microkernel-tester.h", |
| 9795 | "src/xnnpack/AlignedAllocator.h", |
| 9796 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9797 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9798 | ) |
| 9799 | |
| 9800 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9801 | name = "qs8_dwconv_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9802 | srcs = [ |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9803 | "test/qs8-dwconv-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9804 | "test/dwconv-microkernel-tester.h", |
| 9805 | "src/xnnpack/AlignedAllocator.h", |
| 9806 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9807 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9808 | ) |
| 9809 | |
| 9810 | xnnpack_unit_test( |
Marat Dukhan | 4ed53f4 | 2020-08-06 01:12:55 -0700 | [diff] [blame] | 9811 | name = "qs8_gavgpool_minmax_test", |
| 9812 | srcs = [ |
| 9813 | "test/qs8-gavgpool-minmax.cc", |
| 9814 | "test/gavgpool-microkernel-tester.h", |
| 9815 | "src/xnnpack/AlignedAllocator.h", |
| 9816 | ] + MICROKERNEL_TEST_HDRS, |
| 9817 | deps = MICROKERNEL_TEST_DEPS, |
| 9818 | ) |
| 9819 | |
| 9820 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9821 | name = "qs8_gemm_minmax_fp32_test", |
| 9822 | timeout = "moderate", |
| 9823 | srcs = [ |
| 9824 | "test/qs8-gemm-minmax-fp32.cc", |
| 9825 | "test/gemm-microkernel-tester.h", |
| 9826 | "src/xnnpack/AlignedAllocator.h", |
| 9827 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9828 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9829 | ) |
| 9830 | |
| 9831 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9832 | name = "qs8_gemm_minmax_gemmlowp_test", |
Marat Dukhan | 56fdb25 | 2021-05-24 13:44:00 -0700 | [diff] [blame] | 9833 | timeout = "moderate", |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9834 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9835 | "test/qs8-gemm-minmax-gemmlowp.cc", |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9836 | "test/gemm-microkernel-tester.h", |
| 9837 | "src/xnnpack/AlignedAllocator.h", |
| 9838 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9839 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9840 | ) |
| 9841 | |
| 9842 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9843 | name = "qs8_gemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9844 | timeout = "moderate", |
| 9845 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9846 | "test/qs8-gemm-minmax-rndnu.cc", |
| 9847 | "test/gemm-microkernel-tester.h", |
| 9848 | "src/xnnpack/AlignedAllocator.h", |
| 9849 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9850 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9851 | ) |
| 9852 | |
| 9853 | xnnpack_unit_test( |
| 9854 | name = "qs8_igemm_minmax_fp32_test", |
| 9855 | timeout = "moderate", |
| 9856 | srcs = [ |
| 9857 | "test/qs8-igemm-minmax-fp32.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9858 | "test/gemm-microkernel-tester.h", |
| 9859 | "src/xnnpack/AlignedAllocator.h", |
| 9860 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9861 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9862 | ) |
| 9863 | |
| 9864 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9865 | name = "qs8_igemm_minmax_gemmlowp_test", |
Marat Dukhan | 56fdb25 | 2021-05-24 13:44:00 -0700 | [diff] [blame] | 9866 | timeout = "moderate", |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9867 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9868 | "test/qs8-igemm-minmax-gemmlowp.cc", |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9869 | "test/gemm-microkernel-tester.h", |
| 9870 | "src/xnnpack/AlignedAllocator.h", |
| 9871 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9872 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9873 | ) |
| 9874 | |
| 9875 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9876 | name = "qs8_igemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9877 | timeout = "moderate", |
| 9878 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9879 | "test/qs8-igemm-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9880 | "test/gemm-microkernel-tester.h", |
| 9881 | "src/xnnpack/AlignedAllocator.h", |
| 9882 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9883 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9884 | ) |
| 9885 | |
| 9886 | xnnpack_unit_test( |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9887 | name = "qs8_requantization_test", |
| 9888 | srcs = [ |
| 9889 | "src/xnnpack/requantization-stubs.h", |
| 9890 | "test/qs8-requantization.cc", |
| 9891 | "test/requantization-tester.h", |
| 9892 | ] + MICROKERNEL_TEST_HDRS, |
| 9893 | deps = MICROKERNEL_TEST_DEPS, |
| 9894 | ) |
| 9895 | |
| 9896 | xnnpack_unit_test( |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 9897 | name = "qs8_vadd_minmax_test", |
| 9898 | srcs = [ |
| 9899 | "test/qs8-vadd-minmax.cc", |
| 9900 | "test/vadd-microkernel-tester.h", |
| 9901 | ] + MICROKERNEL_TEST_HDRS, |
| 9902 | deps = MICROKERNEL_TEST_DEPS, |
| 9903 | ) |
| 9904 | |
| 9905 | xnnpack_unit_test( |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 9906 | name = "qs8_vaddc_minmax_test", |
| 9907 | srcs = [ |
| 9908 | "test/qs8-vaddc-minmax.cc", |
| 9909 | "test/vaddc-microkernel-tester.h", |
| 9910 | ] + MICROKERNEL_TEST_HDRS, |
| 9911 | deps = MICROKERNEL_TEST_DEPS, |
| 9912 | ) |
| 9913 | |
| 9914 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 9915 | name = "qs8_vmul_minmax_fp32_test", |
| 9916 | srcs = [ |
| 9917 | "test/qs8-vmul-minmax-fp32.cc", |
| 9918 | "test/vmul-microkernel-tester.h", |
| 9919 | ] + MICROKERNEL_TEST_HDRS, |
| 9920 | deps = MICROKERNEL_TEST_DEPS, |
| 9921 | ) |
| 9922 | |
| 9923 | xnnpack_unit_test( |
| 9924 | name = "qs8_vmulc_minmax_fp32_test", |
| 9925 | srcs = [ |
| 9926 | "test/qs8-vmulc-minmax-fp32.cc", |
| 9927 | "test/vmulc-microkernel-tester.h", |
| 9928 | ] + MICROKERNEL_TEST_HDRS, |
| 9929 | deps = MICROKERNEL_TEST_DEPS, |
| 9930 | ) |
| 9931 | |
| 9932 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9933 | name = "qu8_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9934 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9935 | "test/qu8-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9936 | "test/avgpool-microkernel-tester.h", |
| 9937 | "src/xnnpack/AlignedAllocator.h", |
| 9938 | ] + MICROKERNEL_TEST_HDRS, |
| 9939 | deps = MICROKERNEL_TEST_DEPS, |
| 9940 | ) |
| 9941 | |
| 9942 | xnnpack_unit_test( |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 9943 | name = "qu8_dwconv_minmax_fp32_test", |
| 9944 | srcs = [ |
| 9945 | "test/qu8-dwconv-minmax-fp32.cc", |
| 9946 | "test/dwconv-microkernel-tester.h", |
| 9947 | "src/xnnpack/AlignedAllocator.h", |
| 9948 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9949 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9950 | ) |
| 9951 | |
| 9952 | xnnpack_unit_test( |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 9953 | name = "qu8_dwconv_minmax_rndnu_test", |
| 9954 | srcs = [ |
| 9955 | "test/qu8-dwconv-minmax-rndnu.cc", |
| 9956 | "test/dwconv-microkernel-tester.h", |
| 9957 | "src/xnnpack/AlignedAllocator.h", |
| 9958 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9959 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9960 | ) |
| 9961 | |
| 9962 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9963 | name = "qu8_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9964 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9965 | "test/qu8-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9966 | "test/gavgpool-microkernel-tester.h", |
| 9967 | "src/xnnpack/AlignedAllocator.h", |
| 9968 | ] + MICROKERNEL_TEST_HDRS, |
| 9969 | deps = MICROKERNEL_TEST_DEPS, |
| 9970 | ) |
| 9971 | |
| 9972 | xnnpack_unit_test( |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 9973 | name = "qu8_gemm_minmax_fp32_test", |
| 9974 | srcs = [ |
| 9975 | "test/qu8-gemm-minmax-fp32.cc", |
| 9976 | "test/gemm-microkernel-tester.h", |
| 9977 | "src/xnnpack/AlignedAllocator.h", |
| 9978 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9979 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9980 | ) |
| 9981 | |
| 9982 | xnnpack_unit_test( |
Marat Dukhan | c2e8f66 | 2021-07-01 17:06:34 -0700 | [diff] [blame] | 9983 | name = "qu8_gemm_minmax_gemmlowp_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9984 | srcs = [ |
Marat Dukhan | c2e8f66 | 2021-07-01 17:06:34 -0700 | [diff] [blame] | 9985 | "test/qu8-gemm-minmax-gemmlowp.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9986 | "test/gemm-microkernel-tester.h", |
| 9987 | "src/xnnpack/AlignedAllocator.h", |
| 9988 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9989 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9990 | ) |
| 9991 | |
| 9992 | xnnpack_unit_test( |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 9993 | name = "qu8_gemm_minmax_rndnu_test", |
| 9994 | srcs = [ |
| 9995 | "test/qu8-gemm-minmax-rndnu.cc", |
| 9996 | "test/gemm-microkernel-tester.h", |
| 9997 | "src/xnnpack/AlignedAllocator.h", |
| 9998 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9999 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10000 | ) |
| 10001 | |
| 10002 | xnnpack_unit_test( |
| 10003 | name = "qu8_igemm_minmax_fp32_test", |
| 10004 | srcs = [ |
| 10005 | "test/qu8-igemm-minmax-fp32.cc", |
| 10006 | "test/gemm-microkernel-tester.h", |
| 10007 | "src/xnnpack/AlignedAllocator.h", |
| 10008 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10009 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10010 | ) |
| 10011 | |
| 10012 | xnnpack_unit_test( |
| 10013 | name = "qu8_igemm_minmax_gemmlowp_test", |
| 10014 | srcs = [ |
| 10015 | "test/qu8-igemm-minmax-gemmlowp.cc", |
| 10016 | "test/gemm-microkernel-tester.h", |
| 10017 | "src/xnnpack/AlignedAllocator.h", |
| 10018 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10019 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10020 | ) |
| 10021 | |
| 10022 | xnnpack_unit_test( |
| 10023 | name = "qu8_igemm_minmax_rndnu_test", |
| 10024 | srcs = [ |
| 10025 | "test/qu8-igemm-minmax-rndnu.cc", |
| 10026 | "test/gemm-microkernel-tester.h", |
| 10027 | "src/xnnpack/AlignedAllocator.h", |
| 10028 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 10029 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 10030 | ) |
| 10031 | |
| 10032 | xnnpack_unit_test( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 10033 | name = "qu8_requantization_test", |
| 10034 | srcs = [ |
| 10035 | "src/xnnpack/requantization-stubs.h", |
| 10036 | "test/qu8-requantization.cc", |
| 10037 | "test/requantization-tester.h", |
| 10038 | ] + MICROKERNEL_TEST_HDRS, |
| 10039 | deps = MICROKERNEL_TEST_DEPS, |
| 10040 | ) |
| 10041 | |
| 10042 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 10043 | name = "qu8_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10044 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 10045 | "test/qu8-vadd-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10046 | "test/vadd-microkernel-tester.h", |
| 10047 | ] + MICROKERNEL_TEST_HDRS, |
| 10048 | deps = MICROKERNEL_TEST_DEPS, |
| 10049 | ) |
| 10050 | |
| 10051 | xnnpack_unit_test( |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 10052 | name = "qu8_vaddc_minmax_test", |
| 10053 | srcs = [ |
| 10054 | "test/qu8-vaddc-minmax.cc", |
| 10055 | "test/vaddc-microkernel-tester.h", |
| 10056 | ] + MICROKERNEL_TEST_HDRS, |
| 10057 | deps = MICROKERNEL_TEST_DEPS, |
| 10058 | ) |
| 10059 | |
| 10060 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 10061 | name = "qu8_vmul_minmax_fp32_test", |
| 10062 | srcs = [ |
| 10063 | "test/qu8-vmul-minmax-fp32.cc", |
| 10064 | "test/vmul-microkernel-tester.h", |
| 10065 | ] + MICROKERNEL_TEST_HDRS, |
| 10066 | deps = MICROKERNEL_TEST_DEPS, |
| 10067 | ) |
| 10068 | |
| 10069 | xnnpack_unit_test( |
| 10070 | name = "qu8_vmulc_minmax_fp32_test", |
| 10071 | srcs = [ |
| 10072 | "test/qu8-vmulc-minmax-fp32.cc", |
| 10073 | "test/vmulc-microkernel-tester.h", |
| 10074 | ] + MICROKERNEL_TEST_HDRS, |
| 10075 | deps = MICROKERNEL_TEST_DEPS, |
| 10076 | ) |
| 10077 | |
| 10078 | xnnpack_unit_test( |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 10079 | name = "s8_maxpool_minmax_test", |
| 10080 | srcs = [ |
| 10081 | "test/s8-maxpool-minmax.cc", |
| 10082 | "test/maxpool-microkernel-tester.h", |
| 10083 | ] + MICROKERNEL_TEST_HDRS, |
| 10084 | deps = MICROKERNEL_TEST_DEPS, |
| 10085 | ) |
| 10086 | |
| 10087 | xnnpack_unit_test( |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 10088 | name = "s8_vclamp_test", |
| 10089 | srcs = [ |
| 10090 | "test/s8-vclamp.cc", |
| 10091 | "test/vunary-microkernel-tester.h", |
| 10092 | ] + MICROKERNEL_TEST_HDRS, |
| 10093 | deps = MICROKERNEL_TEST_DEPS, |
| 10094 | ) |
| 10095 | |
| 10096 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10097 | name = "u8_lut32norm_test", |
| 10098 | srcs = [ |
| 10099 | "test/u8-lut32norm.cc", |
| 10100 | "test/lut-norm-microkernel-tester.h", |
| 10101 | ] + MICROKERNEL_TEST_HDRS, |
| 10102 | deps = MICROKERNEL_TEST_DEPS, |
| 10103 | ) |
| 10104 | |
| 10105 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10106 | name = "u8_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10107 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 10108 | "test/u8-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10109 | "test/maxpool-microkernel-tester.h", |
| 10110 | ] + MICROKERNEL_TEST_HDRS, |
| 10111 | deps = MICROKERNEL_TEST_DEPS, |
| 10112 | ) |
| 10113 | |
| 10114 | xnnpack_unit_test( |
| 10115 | name = "u8_rmax_test", |
| 10116 | srcs = [ |
| 10117 | "test/u8-rmax.cc", |
| 10118 | "test/rmax-microkernel-tester.h", |
| 10119 | ] + MICROKERNEL_TEST_HDRS, |
| 10120 | deps = MICROKERNEL_TEST_DEPS, |
| 10121 | ) |
| 10122 | |
| 10123 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10124 | name = "u8_vclamp_test", |
| 10125 | srcs = [ |
| 10126 | "test/u8-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 10127 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 10128 | ] + MICROKERNEL_TEST_HDRS, |
| 10129 | deps = MICROKERNEL_TEST_DEPS, |
| 10130 | ) |
| 10131 | |
| 10132 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 10133 | name = "x8_lut_test", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 10134 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 10135 | "test/x8-lut.cc", |
| 10136 | "test/lut-microkernel-tester.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 10137 | ] + MICROKERNEL_TEST_HDRS, |
| 10138 | deps = MICROKERNEL_TEST_DEPS, |
| 10139 | ) |
| 10140 | |
| 10141 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 10142 | name = "x8_zip_test", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 10143 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 10144 | "test/x8-zip.cc", |
| 10145 | "test/zip-microkernel-tester.h", |
| 10146 | ] + MICROKERNEL_TEST_HDRS, |
| 10147 | deps = MICROKERNEL_TEST_DEPS, |
| 10148 | ) |
| 10149 | |
| 10150 | xnnpack_unit_test( |
| 10151 | name = "x32_depthtospace2d_chw2hwc_test", |
| 10152 | srcs = [ |
| 10153 | "test/x32-depthtospace2d-chw2hwc.cc", |
| 10154 | "test/depthtospace-microkernel-tester.h", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 10155 | ] + MICROKERNEL_TEST_HDRS, |
| 10156 | deps = MICROKERNEL_TEST_DEPS, |
| 10157 | ) |
| 10158 | |
| 10159 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10160 | name = "x32_packx_test", |
| 10161 | srcs = [ |
| 10162 | "test/x32-packx.cc", |
| 10163 | "test/pack-microkernel-tester.h", |
| 10164 | "src/xnnpack/AlignedAllocator.h", |
| 10165 | ] + MICROKERNEL_TEST_HDRS, |
| 10166 | deps = MICROKERNEL_TEST_DEPS, |
| 10167 | ) |
| 10168 | |
| 10169 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10170 | name = "x32_unpool_test", |
| 10171 | srcs = [ |
| 10172 | "test/x32-unpool.cc", |
| 10173 | "test/unpool-microkernel-tester.h", |
| 10174 | ] + MICROKERNEL_TEST_HDRS, |
| 10175 | deps = MICROKERNEL_TEST_DEPS, |
| 10176 | ) |
| 10177 | |
| 10178 | xnnpack_unit_test( |
| 10179 | name = "x32_zip_test", |
| 10180 | srcs = [ |
| 10181 | "test/x32-zip.cc", |
| 10182 | "test/zip-microkernel-tester.h", |
| 10183 | ] + MICROKERNEL_TEST_HDRS, |
| 10184 | deps = MICROKERNEL_TEST_DEPS, |
| 10185 | ) |
| 10186 | |
| 10187 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 10188 | name = "xx_fill_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10189 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 10190 | "test/xx-fill.cc", |
| 10191 | "test/fill-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10192 | ] + MICROKERNEL_TEST_HDRS, |
| 10193 | deps = MICROKERNEL_TEST_DEPS, |
| 10194 | ) |
| 10195 | |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 10196 | xnnpack_unit_test( |
| 10197 | name = "xx_pad_test", |
| 10198 | srcs = [ |
| 10199 | "test/xx-pad.cc", |
| 10200 | "test/pad-microkernel-tester.h", |
| 10201 | ] + MICROKERNEL_TEST_HDRS, |
| 10202 | deps = MICROKERNEL_TEST_DEPS, |
| 10203 | ) |
| 10204 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 10205 | ########################## Size tests for the library ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10206 | |
| 10207 | xnnpack_binary( |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 10208 | name = "operator_size_test", |
| 10209 | srcs = ["test/operator-size.c"], |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 10210 | deps = [":xnnpack_for_tfjs"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10211 | ) |
| 10212 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 10213 | xnnpack_binary( |
| 10214 | name = "subgraph_size_test", |
| 10215 | srcs = ["test/subgraph-size.c"], |
| 10216 | deps = [":XNNPACK"], |
| 10217 | ) |
| 10218 | |
| 10219 | ########################### Unit tests for operators ########################## |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10220 | |
| 10221 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 10222 | name = "abs_nc_test", |
| 10223 | srcs = [ |
| 10224 | "test/abs-nc.cc", |
| 10225 | "test/abs-operator-tester.h", |
| 10226 | ], |
| 10227 | deps = OPERATOR_TEST_DEPS, |
| 10228 | ) |
| 10229 | |
| 10230 | xnnpack_unit_test( |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 10231 | name = "add_nd_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 10232 | timeout = "moderate", |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 10233 | srcs = [ |
| 10234 | "test/add-nd.cc", |
| 10235 | "test/binary-elementwise-operator-tester.h", |
| 10236 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10237 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 10238 | ) |
| 10239 | |
| 10240 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10241 | name = "argmax_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10242 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10243 | "test/argmax-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10244 | "test/argmax-pooling-operator-tester.h", |
| 10245 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10246 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10247 | ) |
| 10248 | |
| 10249 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10250 | name = "average_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10251 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10252 | "test/average-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10253 | "test/average-pooling-operator-tester.h", |
| 10254 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10255 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10256 | ) |
| 10257 | |
| 10258 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 10259 | name = "bankers_rounding_nc_test", |
| 10260 | srcs = [ |
| 10261 | "test/bankers-rounding-nc.cc", |
| 10262 | "test/bankers-rounding-operator-tester.h", |
| 10263 | ], |
| 10264 | deps = OPERATOR_TEST_DEPS, |
| 10265 | ) |
| 10266 | |
| 10267 | xnnpack_unit_test( |
| 10268 | name = "ceiling_nc_test", |
| 10269 | srcs = [ |
| 10270 | "test/ceiling-nc.cc", |
| 10271 | "test/ceiling-operator-tester.h", |
| 10272 | ], |
| 10273 | deps = OPERATOR_TEST_DEPS, |
| 10274 | ) |
| 10275 | |
| 10276 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10277 | name = "channel_shuffle_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10278 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10279 | "test/channel-shuffle-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10280 | "test/channel-shuffle-operator-tester.h", |
| 10281 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10282 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10283 | ) |
| 10284 | |
| 10285 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10286 | name = "clamp_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10287 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10288 | "test/clamp-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10289 | "test/clamp-operator-tester.h", |
| 10290 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10291 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10292 | ) |
| 10293 | |
| 10294 | xnnpack_unit_test( |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 10295 | name = "constant_pad_nd_test", |
| 10296 | srcs = [ |
| 10297 | "test/constant-pad-nd.cc", |
| 10298 | "test/constant-pad-operator-tester.h", |
| 10299 | ], |
| 10300 | deps = OPERATOR_TEST_DEPS, |
| 10301 | ) |
| 10302 | |
| 10303 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10304 | name = "convolution_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 10305 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10306 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10307 | "test/convolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10308 | "test/convolution-operator-tester.h", |
| 10309 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10310 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10311 | ) |
| 10312 | |
| 10313 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10314 | name = "convolution_nchw_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 10315 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10316 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10317 | "test/convolution-nchw.cc", |
| 10318 | "test/convolution-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10319 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10320 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10321 | ) |
| 10322 | |
| 10323 | xnnpack_unit_test( |
Marat Dukhan | 4e21b27 | 2020-06-04 18:45:01 -0700 | [diff] [blame] | 10324 | name = "copy_nc_test", |
| 10325 | srcs = [ |
| 10326 | "test/copy-nc.cc", |
| 10327 | "test/copy-operator-tester.h", |
| 10328 | ], |
| 10329 | deps = OPERATOR_TEST_DEPS, |
| 10330 | ) |
| 10331 | |
| 10332 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10333 | name = "deconvolution_nhwc_test", |
Artsiom Ablavatski | c1aa297 | 2020-12-08 11:23:34 -0800 | [diff] [blame] | 10334 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10335 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10336 | "test/deconvolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10337 | "test/deconvolution-operator-tester.h", |
| 10338 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10339 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10340 | ) |
| 10341 | |
| 10342 | xnnpack_unit_test( |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 10343 | name = "depth_to_space_nchw2nhwc_test", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 10344 | srcs = [ |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 10345 | "test/depth-to-space-nchw2nhwc.cc", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 10346 | "test/depth-to-space-operator-tester.h", |
| 10347 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 10348 | deps = OPERATOR_TEST_DEPS, |
| 10349 | ) |
| 10350 | |
| 10351 | xnnpack_unit_test( |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 10352 | name = "depth_to_space_nhwc_test", |
| 10353 | srcs = [ |
| 10354 | "test/depth-to-space-nhwc.cc", |
| 10355 | "test/depth-to-space-operator-tester.h", |
| 10356 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 10357 | deps = OPERATOR_TEST_DEPS, |
| 10358 | ) |
| 10359 | |
| 10360 | xnnpack_unit_test( |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 10361 | name = "divide_nd_test", |
| 10362 | srcs = [ |
| 10363 | "test/binary-elementwise-operator-tester.h", |
| 10364 | "test/divide-nd.cc", |
| 10365 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10366 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 10367 | ) |
| 10368 | |
| 10369 | xnnpack_unit_test( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 10370 | name = "elu_nc_test", |
| 10371 | srcs = [ |
| 10372 | "test/elu-nc.cc", |
| 10373 | "test/elu-operator-tester.h", |
| 10374 | ], |
| 10375 | deps = OPERATOR_TEST_DEPS, |
| 10376 | ) |
| 10377 | |
| 10378 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10379 | name = "fully_connected_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10380 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10381 | "test/fully-connected-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10382 | "test/fully-connected-operator-tester.h", |
| 10383 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10384 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10385 | ) |
| 10386 | |
| 10387 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 10388 | name = "floor_nc_test", |
| 10389 | srcs = [ |
| 10390 | "test/floor-nc.cc", |
| 10391 | "test/floor-operator-tester.h", |
| 10392 | ], |
| 10393 | deps = OPERATOR_TEST_DEPS, |
| 10394 | ) |
| 10395 | |
| 10396 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10397 | name = "global_average_pooling_nwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10398 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10399 | "test/global-average-pooling-nwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10400 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | ef61d02 | 2020-06-19 13:54:49 -0700 | [diff] [blame] | 10401 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10402 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10403 | ) |
| 10404 | |
| 10405 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10406 | name = "global_average_pooling_ncw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10407 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10408 | "test/global-average-pooling-ncw.cc", |
| 10409 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10410 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10411 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10412 | ) |
| 10413 | |
| 10414 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10415 | name = "hardswish_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10416 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10417 | "test/hardswish-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10418 | "test/hardswish-operator-tester.h", |
| 10419 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10420 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10421 | ) |
| 10422 | |
| 10423 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10424 | name = "leaky_relu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10425 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10426 | "test/leaky-relu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10427 | "test/leaky-relu-operator-tester.h", |
| 10428 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10429 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10430 | ) |
| 10431 | |
| 10432 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10433 | name = "max_pooling_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 10434 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10435 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10436 | "test/max-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10437 | "test/max-pooling-operator-tester.h", |
| 10438 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10439 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10440 | ) |
| 10441 | |
| 10442 | xnnpack_unit_test( |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 10443 | name = "maximum_nd_test", |
| 10444 | srcs = [ |
| 10445 | "test/binary-elementwise-operator-tester.h", |
| 10446 | "test/maximum-nd.cc", |
| 10447 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10448 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 10449 | ) |
| 10450 | |
| 10451 | xnnpack_unit_test( |
| 10452 | name = "minimum_nd_test", |
| 10453 | srcs = [ |
| 10454 | "test/binary-elementwise-operator-tester.h", |
| 10455 | "test/minimum-nd.cc", |
| 10456 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10457 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 10458 | ) |
| 10459 | |
| 10460 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10461 | name = "multiply_nd_test", |
Marat Dukhan | cf557d4 | 2021-08-10 23:28:38 -0700 | [diff] [blame] | 10462 | timeout = "moderate", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 10463 | srcs = [ |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 10464 | "test/binary-elementwise-operator-tester.h", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10465 | "test/multiply-nd.cc", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 10466 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10467 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 10468 | ) |
| 10469 | |
| 10470 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 10471 | name = "negate_nc_test", |
| 10472 | srcs = [ |
| 10473 | "test/negate-nc.cc", |
| 10474 | "test/negate-operator-tester.h", |
| 10475 | ], |
| 10476 | deps = OPERATOR_TEST_DEPS, |
| 10477 | ) |
| 10478 | |
| 10479 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10480 | name = "prelu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10481 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10482 | "test/prelu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10483 | "test/prelu-operator-tester.h", |
| 10484 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10485 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10486 | ) |
| 10487 | |
| 10488 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10489 | name = "resize_bilinear_nhwc_test", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 10490 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10491 | "test/resize-bilinear-nhwc.cc", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 10492 | "test/resize-bilinear-operator-tester.h", |
| 10493 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10494 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 10495 | ) |
| 10496 | |
| 10497 | xnnpack_unit_test( |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 10498 | name = "resize_bilinear_nchw_test", |
| 10499 | srcs = [ |
| 10500 | "test/resize-bilinear-nchw.cc", |
| 10501 | "test/resize-bilinear-operator-tester.h", |
| 10502 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 10503 | deps = OPERATOR_TEST_DEPS, |
| 10504 | ) |
| 10505 | |
| 10506 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10507 | name = "sigmoid_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10508 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10509 | "test/sigmoid-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10510 | "test/sigmoid-operator-tester.h", |
| 10511 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10512 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10513 | ) |
| 10514 | |
| 10515 | xnnpack_unit_test( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 10516 | name = "softmax_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10517 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 10518 | "test/softmax-nc.cc", |
| 10519 | "test/softmax-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10520 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10521 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10522 | ) |
| 10523 | |
| 10524 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 10525 | name = "square_nc_test", |
| 10526 | srcs = [ |
| 10527 | "test/square-nc.cc", |
| 10528 | "test/square-operator-tester.h", |
| 10529 | ], |
| 10530 | deps = OPERATOR_TEST_DEPS, |
| 10531 | ) |
| 10532 | |
| 10533 | xnnpack_unit_test( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 10534 | name = "square_root_nc_test", |
| 10535 | srcs = [ |
| 10536 | "test/square-root-nc.cc", |
| 10537 | "test/square-root-operator-tester.h", |
| 10538 | ], |
| 10539 | deps = OPERATOR_TEST_DEPS, |
| 10540 | ) |
| 10541 | |
| 10542 | xnnpack_unit_test( |
Marat Dukhan | f739926 | 2020-06-05 10:58:44 -0700 | [diff] [blame] | 10543 | name = "squared_difference_nd_test", |
| 10544 | srcs = [ |
| 10545 | "test/binary-elementwise-operator-tester.h", |
| 10546 | "test/squared-difference-nd.cc", |
| 10547 | ], |
| 10548 | deps = OPERATOR_TEST_DEPS, |
| 10549 | ) |
| 10550 | |
| 10551 | xnnpack_unit_test( |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 10552 | name = "subtract_nd_test", |
| 10553 | srcs = [ |
| 10554 | "test/binary-elementwise-operator-tester.h", |
| 10555 | "test/subtract-nd.cc", |
| 10556 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10557 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 10558 | ) |
| 10559 | |
| 10560 | xnnpack_unit_test( |
Marat Dukhan | 5de7bc0 | 2021-09-09 19:04:01 -0700 | [diff] [blame] | 10561 | name = "tanh_nc_test", |
| 10562 | srcs = [ |
| 10563 | "test/tanh-nc.cc", |
| 10564 | "test/tanh-operator-tester.h", |
| 10565 | ], |
| 10566 | deps = OPERATOR_TEST_DEPS, |
| 10567 | ) |
| 10568 | |
| 10569 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 10570 | name = "truncation_nc_test", |
| 10571 | srcs = [ |
| 10572 | "test/truncation-nc.cc", |
| 10573 | "test/truncation-operator-tester.h", |
| 10574 | ], |
| 10575 | deps = OPERATOR_TEST_DEPS, |
| 10576 | ) |
| 10577 | |
| 10578 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10579 | name = "unpooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10580 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10581 | "test/unpooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10582 | "test/unpooling-operator-tester.h", |
| 10583 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10584 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10585 | ) |
| 10586 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10587 | ############################### Misc unit tests ############################### |
| 10588 | |
| 10589 | xnnpack_unit_test( |
| 10590 | name = "memory_planner_test", |
| 10591 | srcs = [ |
| 10592 | "test/memory-planner-test.cc", |
| 10593 | ], |
| 10594 | deps = [ |
| 10595 | ":XNNPACK", |
| 10596 | ":memory_planner", |
| 10597 | ], |
| 10598 | ) |
| 10599 | |
XNNPACK Team | ab8c4c8 | 2020-10-09 08:05:51 -0700 | [diff] [blame] | 10600 | xnnpack_unit_test( |
| 10601 | name = "subgraph_nchw_test", |
| 10602 | srcs = [ |
| 10603 | "src/xnnpack/subgraph.h", |
| 10604 | "test/subgraph-nchw.cc", |
| 10605 | "test/subgraph-tester.h", |
| 10606 | ], |
| 10607 | deps = [ |
| 10608 | ":XNNPACK", |
| 10609 | ], |
| 10610 | ) |
| 10611 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10612 | ############################# Build configurations ############################# |
| 10613 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10614 | # Enables usage of assembly kernels. |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10615 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10616 | name = "xnn_enable_assembly_explicit_true", |
| 10617 | define_values = {"xnn_enable_assembly": "true"}, |
| 10618 | ) |
| 10619 | |
| 10620 | # Disables usage of assembly kernels. |
| 10621 | config_setting( |
| 10622 | name = "xnn_enable_assembly_explicit_false", |
| 10623 | define_values = {"xnn_enable_assembly": "false"}, |
| 10624 | ) |
| 10625 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 10626 | # Enables usage of sparse inference. |
| 10627 | config_setting( |
| 10628 | name = "xnn_enable_sparse_explicit_true", |
| 10629 | define_values = {"xnn_enable_sparse": "true"}, |
| 10630 | ) |
| 10631 | |
| 10632 | # Disables usage of sparse inference. |
| 10633 | config_setting( |
| 10634 | name = "xnn_enable_sparse_explicit_false", |
| 10635 | define_values = {"xnn_enable_sparse": "false"}, |
| 10636 | ) |
| 10637 | |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 10638 | # Disables usage of HMP-aware optimizations. |
| 10639 | config_setting( |
| 10640 | name = "xnn_enable_hmp_explicit_false", |
| 10641 | define_values = {"xnn_enable_hmp": "false"}, |
| 10642 | ) |
| 10643 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10644 | # Enable usage of optimized memory allocation |
| 10645 | config_setting( |
| 10646 | name = "xnn_enable_memopt_explicit_true", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 10647 | define_values = {"xnn_enable_memopt": "true"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10648 | ) |
| 10649 | |
| 10650 | # Disable usage of optimized memory allocation |
| 10651 | config_setting( |
| 10652 | name = "xnn_enable_memopt_explicit_false", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 10653 | define_values = {"xnn_enable_memopt": "false"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10654 | ) |
| 10655 | |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 10656 | # Enable QS8 inference in TFLite-specific version |
| 10657 | config_setting( |
| 10658 | name = "xnn_enable_qs8_explicit_true", |
| 10659 | define_values = {"xnn_enable_qs8": "true"}, |
| 10660 | ) |
| 10661 | |
| 10662 | # Disable QS8 inference in TFLite-specific version |
| 10663 | config_setting( |
| 10664 | name = "xnn_enable_qs8_explicit_false", |
| 10665 | define_values = {"xnn_enable_qs8": "false"}, |
| 10666 | ) |
| 10667 | |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 10668 | # Enable QU8 inference in TFLite-specific version |
| 10669 | config_setting( |
| 10670 | name = "xnn_enable_qu8_explicit_true", |
| 10671 | define_values = {"xnn_enable_qu8": "true"}, |
| 10672 | ) |
| 10673 | |
| 10674 | # Disable QU8 inference in TFLite-specific version |
| 10675 | config_setting( |
| 10676 | name = "xnn_enable_qu8_explicit_false", |
| 10677 | define_values = {"xnn_enable_qu8": "false"}, |
| 10678 | ) |
| 10679 | |
Marat Dukhan | 189c1d0 | 2021-09-03 15:39:54 -0700 | [diff] [blame] | 10680 | # Target Chrome M87 instructions in WAsm SIMD build |
| 10681 | config_setting( |
| 10682 | name = "xnn_wasmsimd_version_m87", |
| 10683 | define_values = {"xnn_wasmsimd_version": "m87"}, |
| 10684 | ) |
| 10685 | |
| 10686 | # Target Chrome M88 instructions in WAsm SIMD build |
| 10687 | config_setting( |
| 10688 | name = "xnn_wasmsimd_version_m88", |
| 10689 | define_values = {"xnn_wasmsimd_version": "m88"}, |
| 10690 | ) |
| 10691 | |
| 10692 | # Target Chrome M91 instructions in WAsm SIMD build |
| 10693 | config_setting( |
| 10694 | name = "xnn_wasmsimd_version_m91", |
| 10695 | define_values = {"xnn_wasmsimd_version": "m91"}, |
| 10696 | ) |
| 10697 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10698 | # Builds with -c dbg |
| 10699 | config_setting( |
| 10700 | name = "debug_build", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10701 | values = { |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10702 | "compilation_mode": "dbg", |
| 10703 | }, |
| 10704 | ) |
| 10705 | |
| 10706 | # Builds with -c opt |
| 10707 | config_setting( |
| 10708 | name = "optimized_build", |
| 10709 | values = { |
| 10710 | "compilation_mode": "opt", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10711 | }, |
| 10712 | ) |
| 10713 | |
| 10714 | config_setting( |
Marat Dukhan | 52e4443 | 2021-08-20 11:58:11 -0700 | [diff] [blame] | 10715 | name = "linux_arm64", |
| 10716 | values = {"cpu": "aarch64"}, |
| 10717 | ) |
| 10718 | |
| 10719 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10720 | name = "linux_k8", |
| 10721 | values = {"cpu": "k8"}, |
| 10722 | ) |
| 10723 | |
| 10724 | config_setting( |
Marat Dukhan | 582094e | 2020-04-30 17:21:25 -0700 | [diff] [blame] | 10725 | name = "linux_arm", |
| 10726 | values = {"cpu": "arm"}, |
Marat Dukhan | 4e45e66 | 2019-10-03 15:40:24 -0700 | [diff] [blame] | 10727 | ) |
| 10728 | |
| 10729 | config_setting( |
Marat Dukhan | f0bd4de | 2020-06-15 15:53:19 -0700 | [diff] [blame] | 10730 | name = "linux_armeabi", |
| 10731 | values = {"cpu": "armeabi"}, |
| 10732 | ) |
| 10733 | |
| 10734 | config_setting( |
Terry Heo | 68eef3f | 2020-04-13 22:53:52 -0700 | [diff] [blame] | 10735 | name = "linux_armhf", |
| 10736 | values = {"cpu": "armhf"}, |
| 10737 | ) |
| 10738 | |
| 10739 | config_setting( |
Marat Dukhan | a720e93 | 2020-06-10 13:01:11 -0700 | [diff] [blame] | 10740 | name = "linux_armv7a", |
| 10741 | values = {"cpu": "armv7a"}, |
| 10742 | ) |
| 10743 | |
| 10744 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10745 | name = "android", |
| 10746 | values = {"crosstool_top": "//external:android/crosstool"}, |
| 10747 | ) |
| 10748 | |
| 10749 | config_setting( |
| 10750 | name = "android_armv7", |
| 10751 | values = { |
| 10752 | "crosstool_top": "//external:android/crosstool", |
| 10753 | "cpu": "armeabi-v7a", |
| 10754 | }, |
| 10755 | ) |
| 10756 | |
| 10757 | config_setting( |
| 10758 | name = "android_arm64", |
| 10759 | values = { |
| 10760 | "crosstool_top": "//external:android/crosstool", |
| 10761 | "cpu": "arm64-v8a", |
| 10762 | }, |
| 10763 | ) |
| 10764 | |
| 10765 | config_setting( |
| 10766 | name = "android_x86", |
| 10767 | values = { |
| 10768 | "crosstool_top": "//external:android/crosstool", |
| 10769 | "cpu": "x86", |
| 10770 | }, |
| 10771 | ) |
| 10772 | |
| 10773 | config_setting( |
| 10774 | name = "android_x86_64", |
| 10775 | values = { |
| 10776 | "crosstool_top": "//external:android/crosstool", |
| 10777 | "cpu": "x86_64", |
| 10778 | }, |
| 10779 | ) |
| 10780 | |
| 10781 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 10782 | name = "windows_x86_64", |
| 10783 | values = {"cpu": "x64_windows"}, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 10784 | ) |
| 10785 | |
| 10786 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 10787 | name = "windows_x86_64_clang", |
| 10788 | values = { |
| 10789 | "compiler": "clang-cl", |
| 10790 | "cpu": "x64_windows", |
| 10791 | }, |
| 10792 | ) |
| 10793 | |
| 10794 | config_setting( |
| 10795 | name = "windows_x86_64_mingw", |
| 10796 | values = { |
| 10797 | "compiler": "mingw-gcc", |
| 10798 | "cpu": "x64_windows", |
| 10799 | }, |
| 10800 | ) |
| 10801 | |
| 10802 | config_setting( |
| 10803 | name = "windows_x86_64_msys", |
| 10804 | values = { |
| 10805 | "compiler": "msys-gcc", |
| 10806 | "cpu": "x64_windows", |
| 10807 | }, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 10808 | ) |
| 10809 | |
| 10810 | config_setting( |
Marat Dukhan | 885ca24 | 2019-10-07 09:17:32 -0700 | [diff] [blame] | 10811 | name = "macos_x86_64", |
| 10812 | values = { |
| 10813 | "apple_platform_type": "macos", |
| 10814 | "cpu": "darwin", |
| 10815 | }, |
| 10816 | ) |
| 10817 | |
| 10818 | config_setting( |
Simon Maurer | ae33ab8 | 2021-03-03 23:38:22 +0100 | [diff] [blame] | 10819 | name = "macos_arm64", |
| 10820 | values = { |
| 10821 | "apple_platform_type": "macos", |
| 10822 | "cpu": "darwin_arm64", |
| 10823 | }, |
| 10824 | ) |
| 10825 | |
| 10826 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10827 | name = "emscripten", |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10828 | values = {"crosstool_top": "@emsdk//emscripten_toolchain:everything"}, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10829 | ) |
| 10830 | |
| 10831 | config_setting( |
| 10832 | name = "emscripten_wasm", |
| 10833 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10834 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10835 | "cpu": "wasm", |
| 10836 | }, |
| 10837 | ) |
| 10838 | |
| 10839 | config_setting( |
| 10840 | name = "emscripten_wasmsimd", |
| 10841 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10842 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10843 | "cpu": "wasm", |
Marat Dukhan | 81c6260 | 2020-05-29 13:22:49 -0700 | [diff] [blame] | 10844 | "copt": "-msimd128", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10845 | }, |
| 10846 | ) |
| 10847 | |
| 10848 | config_setting( |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10849 | name = "ios_armv7", |
| 10850 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10851 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10852 | "cpu": "ios_armv7", |
| 10853 | }, |
| 10854 | ) |
| 10855 | |
| 10856 | config_setting( |
| 10857 | name = "ios_arm64", |
| 10858 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10859 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10860 | "cpu": "ios_arm64", |
| 10861 | }, |
| 10862 | ) |
| 10863 | |
| 10864 | config_setting( |
| 10865 | name = "ios_arm64e", |
| 10866 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10867 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10868 | "cpu": "ios_arm64e", |
| 10869 | }, |
| 10870 | ) |
| 10871 | |
| 10872 | config_setting( |
| 10873 | name = "ios_x86", |
| 10874 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10875 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10876 | "cpu": "ios_i386", |
| 10877 | }, |
| 10878 | ) |
| 10879 | |
| 10880 | config_setting( |
| 10881 | name = "ios_x86_64", |
| 10882 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10883 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10884 | "cpu": "ios_x86_64", |
| 10885 | }, |
| 10886 | ) |
| 10887 | |
| 10888 | config_setting( |
| 10889 | name = "watchos_armv7k", |
| 10890 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10891 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10892 | "cpu": "watchos_armv7k", |
| 10893 | }, |
| 10894 | ) |
| 10895 | |
| 10896 | config_setting( |
| 10897 | name = "watchos_arm64_32", |
| 10898 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10899 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10900 | "cpu": "watchos_arm64_32", |
| 10901 | }, |
| 10902 | ) |
| 10903 | |
| 10904 | config_setting( |
| 10905 | name = "watchos_x86", |
| 10906 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10907 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10908 | "cpu": "watchos_i386", |
| 10909 | }, |
| 10910 | ) |
| 10911 | |
| 10912 | config_setting( |
| 10913 | name = "watchos_x86_64", |
| 10914 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10915 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10916 | "cpu": "watchos_x86_64", |
| 10917 | }, |
| 10918 | ) |
| 10919 | |
| 10920 | config_setting( |
| 10921 | name = "tvos_arm64", |
| 10922 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10923 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10924 | "cpu": "tvos_arm64", |
| 10925 | }, |
| 10926 | ) |
| 10927 | |
| 10928 | config_setting( |
| 10929 | name = "tvos_x86_64", |
| 10930 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10931 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10932 | "cpu": "tvos_x86_64", |
| 10933 | }, |
| 10934 | ) |