blob: c0f17bf7a21f6bbc17185824b393ce20ed9f04ec [file] [log] [blame]
XNNPACK Teamb455b122019-09-27 18:10:33 -07001// Copyright (c) Facebook, Inc. and its affiliates.
2// All rights reserved.
3//
4// Copyright 2019 Google LLC
5//
6// This source code is licensed under the BSD-style license found in the
7// LICENSE file in the root directory of this source tree.
8
9#include <stdbool.h>
10#include <stddef.h>
11#include <stdint.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080012#include <string.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070013
14#include <pthread.h>
15
Marat Dukhand343c222019-10-07 09:22:14 -070016#ifndef __EMSCRIPTEN__
17 #include <cpuinfo.h>
18#endif
XNNPACK Teamb455b122019-09-27 18:10:33 -070019
20#include <xnnpack.h>
21#include <xnnpack/argmaxpool.h>
22#include <xnnpack/avgpool.h>
Marat Dukhan69722492019-11-11 19:55:50 -080023#include <xnnpack/bilinear.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070024#include <xnnpack/clamp.h>
Marat Dukhan1dadbf72019-10-01 10:46:20 -070025#include <xnnpack/common.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070026#include <xnnpack/conv.h>
27#include <xnnpack/dwconv.h>
28#include <xnnpack/gavgpool.h>
29#include <xnnpack/gemm.h>
30#include <xnnpack/hswish.h>
31#include <xnnpack/igemm.h>
32#include <xnnpack/log.h>
33#include <xnnpack/lut.h>
34#include <xnnpack/maxpool.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080035#include <xnnpack/memory.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070036#include <xnnpack/pad.h>
37#include <xnnpack/params.h>
38#include <xnnpack/pavgpool.h>
39#include <xnnpack/prelu.h>
40#include <xnnpack/rmax.h>
41#include <xnnpack/spmm.h>
42#include <xnnpack/unpool.h>
43#include <xnnpack/vadd.h>
Marat Dukhan1e782c42019-11-21 17:02:40 -080044#include <xnnpack/vbinary.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070045#include <xnnpack/vmulcaddc.h>
Marat Dukhan1e782c42019-11-21 17:02:40 -080046#include <xnnpack/vunary.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070047#include <xnnpack/zip.h>
48
49#ifndef XNN_ENABLE_ASSEMBLY
50 #define XNN_ENABLE_ASSEMBLY 1
51#endif
52
53static pthread_once_t init_guard = PTHREAD_ONCE_INIT;
54
55struct xnn_parameters xnn_params = {
56 .initialized = false
57};
58
Marat Dukhan1dadbf72019-10-01 10:46:20 -070059#if XNN_ARCH_PNACL || XNN_ARCH_ASMJS || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070060 extern uint32_t xnn_stub_wasm_f32_sub(uint32_t a, uint32_t b);
61#endif
Marat Dukhan1dadbf72019-10-01 10:46:20 -070062#if XNN_ARCH_PNACL || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070063 extern uint32_t xnn_stub_wasm_f32_min(uint32_t a, uint32_t b);
64#endif
65
66static void init(void) {
Marat Dukhan1dadbf72019-10-01 10:46:20 -070067#if XNN_ARCH_ARM
XNNPACK Teamb455b122019-09-27 18:10:33 -070068 if (!cpuinfo_has_arm_neon()) {
69 xnn_log_error("XNNPACK initialization failed: NEON is not supported");
70 return;
71 }
72
73 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -070074 #ifndef XNN_NO_Q8_OPERATORS
75 xnn_params.q8.gemm = (struct gemm_parameters) {
76 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x8__neon,
77 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x8__neon,
78 .mr = 4,
79 .nr = 8,
80 };
XNNPACK Teamb455b122019-09-27 18:10:33 -070081
Marat Dukhan8fe54e42019-10-10 14:12:59 -070082 #if XNN_ENABLE_ASSEMBLY
83 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
84 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__aarch32_neon,
85 .cr = 8,
86 .mr = 9,
87 };
88 #else
89 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
90 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
91 .cr = 8,
92 .mr = 9,
93 };
94 #endif
95 xnn_params.q8.avgpool = (struct avgpool_parameters) {
96 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
97 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
98 .mr = 9,
99 .qr = 8,
100 };
101 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
102 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
103 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
104 .mr = 7,
105 };
106 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
107 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700108
109 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700110 #ifndef XNN_NO_U8_OPERATORS
111 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800112 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700113 .mr = 9,
114 .qr = 8,
115 };
116 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
117 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
118 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
119 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700120
121 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700122 #ifndef XNN_NO_X8_OPERATORS
123 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
124 xnn_params.x8.zip = (struct zip_parameters) {
125 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
126 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
127 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
128 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
129 };
130 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700131
132 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700133 #ifndef XNN_NO_F32_OPERATORS
Frank Barchard32670922019-11-30 21:58:51 -0800134 #if XNN_ENABLE_ASSEMBLY
135 xnn_params.f32.gemm = (struct gemm_parameters) {
136 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch32_neon_ld64,
137 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__neon_lane_ld128,
138 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neon_lane_ld64,
139 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neon_lane_ld64,
140 .mr = 4,
141 .nr = 8,
142 };
143 #else // XNN_ENABLE_ASSEMBLY
144 xnn_params.f32.gemm = (struct gemm_parameters) {
145 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__neon_lane_ld128,
146 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__neon_lane_ld128,
147 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neon_lane_ld64,
148 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neon_lane_ld64,
149 .mr = 4,
150 .nr = 8,
151 };
152 #endif // XNN_ENABLE_ASSEMBLY
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700153 xnn_params.f32.gemm2 = (struct gemm_parameters) {
154 .gemm = NULL,
Frank Barchard91317c52019-11-22 10:54:35 -0800155 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neon_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700156 .mr = 4,
157 .nr = 2,
158 };
159 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
160 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
161 .cr = 4,
162 .mr = 4,
163 };
164 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
165 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neon,
166 .cr = 4,
167 .mr = 9,
168 };
169 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
170 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
171 .cr = 4,
172 .mr = 25,
173 };
174 xnn_params.f32.avgpool = (struct avgpool_parameters) {
175 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
176 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
177 .mr = 9,
178 .qr = 8,
179 };
180 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
181 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
182 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
183 .mr = 9,
184 .qr = 8,
185 };
186 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
187 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
188 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
189 .mr = 7,
190 };
191 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800192 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700193 .mr = 9,
194 .qr = 8,
195 };
196 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800197 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700198 .mr = 4,
199 };
200 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800201 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700202 .mr = 9,
203 };
204 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800205 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700206 .mr = 9,
207 .qr = 8,
208 };
Marat Dukhan69722492019-11-11 19:55:50 -0800209 xnn_params.f32.bilinear = (struct bilinear_parameters) {
210 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neon_c8,
211 .pixel_tile = 1,
212 .channel_tile = 8,
213 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700214 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
215 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neon;
216 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800217 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
218 .row_tile = 2,
219 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700220 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -0800221 xnn_params.f32.vadd = (struct vbinary_parameters) {
222 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__neon_x8,
223 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__neon_x8,
224 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__neon_x8,
225 .element_tile = 8,
226 };
Marat Dukhan69180502019-12-06 15:00:31 -0800227 xnn_params.f32.vdiv = (struct vbinary_parameters) {
228 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__scalar_x2,
229 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__scalar_x2,
230 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__scalar_x2,
231 .element_tile = 2,
232 };
Marat Dukhan79e7f842019-12-05 14:35:50 -0800233 xnn_params.f32.vmax = (struct vbinary_parameters) {
234 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__neon_x8,
235 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__neon_x8,
236 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__neon_x8,
237 .element_tile = 8,
238 };
239 xnn_params.f32.vmin = (struct vbinary_parameters) {
240 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__neon_x8,
241 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__neon_x8,
242 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__neon_x8,
243 .element_tile = 8,
244 };
Marat Dukhan1e782c42019-11-21 17:02:40 -0800245 xnn_params.f32.vmul = (struct vbinary_parameters) {
246 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
247 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
248 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800249 .element_tile = 8,
250 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -0800251 xnn_params.f32.vsub = (struct vbinary_parameters) {
252 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__neon_x8,
253 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__neon_x8,
254 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__neon_x8,
255 .element_tile = 8,
256 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700257 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800258 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neon_2x,
259 .channel_tile = 4,
260 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700261 };
262 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700263
264 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700265 #ifndef XNN_NO_X32_OPERATORS
266 xnn_params.x32.pad = (struct pad_parameters) {
267 .ukernel = xnn_x32_pad_x2__neon,
268 .mr = 2,
269 };
270 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
271 xnn_params.x32.zip = (struct zip_parameters) {
272 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
273 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
274 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
275 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
276 };
277 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700278
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700279#elif XNN_ARCH_ARM64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700280
281 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700282 #ifndef XNN_NO_Q8_OPERATORS
283 xnn_params.q8.gemm = (struct gemm_parameters) {
284 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_8x8__neon,
285 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_8x8__neon,
286 .mr = 8,
287 .nr = 8,
288 };
289 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
290 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
291 .cr = 8,
292 .mr = 9,
293 };
294 xnn_params.q8.avgpool = (struct avgpool_parameters) {
295 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
296 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
297 .mr = 9,
298 .qr = 8,
299 };
300 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
301 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
302 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
303 .mr = 7,
304 };
305 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
306 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700307
308 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700309 #ifndef XNN_NO_U8_OPERATORS
310 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800311 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700312 .mr = 9,
313 .qr = 8,
314 };
315 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
316 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
317 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
318 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700319
320 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700321 #ifndef XNN_NO_X8_OPERATORS
322 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
323 xnn_params.x8.zip = (struct zip_parameters) {
324 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
325 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
326 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
327 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
328 };
329 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700330
331 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700332 #ifndef XNN_NO_F32_OPERATORS
333 #if XNN_ENABLE_ASSEMBLY
334 switch (cpuinfo_get_core(0)->uarch) {
335 case cpuinfo_uarch_kryo:
336 xnn_params.f32.gemm = (struct gemm_parameters) {
337 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a57,
338 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
339 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
340 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
341 .mr = 4,
342 .nr = 8,
343 };
344 break;
345 case cpuinfo_uarch_cortex_a57:
346 xnn_params.f32.gemm = (struct gemm_parameters) {
347 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
348 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
349 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
350 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
351 .mr = 6,
352 .nr = 8,
353 };
354 break;
355 case cpuinfo_uarch_cortex_a72:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700356 xnn_params.f32.gemm = (struct gemm_parameters) {
357 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
358 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
359 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
360 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
361 .mr = 4,
362 .nr = 8,
363 };
364 break;
365 case cpuinfo_uarch_cortex_a75:
Frank Barchard263bb092019-10-28 15:28:46 -0700366 case cpuinfo_uarch_cortex_a76:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700367 case cpuinfo_uarch_meerkat_m3:
368 case (cpuinfo_uarch_meerkat_m3 + 1):
369 xnn_params.f32.gemm = (struct gemm_parameters) {
370 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
371 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
372 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
373 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
374 .mr = 6,
375 .nr = 8,
376 };
377 break;
Frank Barcharddf06d802019-11-20 15:53:46 -0800378
379 case cpuinfo_uarch_mongoose_m1:
380 case cpuinfo_uarch_mongoose_m2:
381 xnn_params.f32.gemm = (struct gemm_parameters) {
382 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__neonfma,
383 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__neonfma,
384 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8s4__neonfma,
385 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__neonfma,
386 .mr = 6,
387 .nr = 8,
388 .log2_sr = 2,
389 };
390 break;
391
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700392 case cpuinfo_uarch_cortex_a53:
393 case cpuinfo_uarch_cortex_a55:
394 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchardbd1d5d92019-10-30 15:53:30 -0700395 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
396 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
397 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
398 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
399 .mr = 6,
400 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700401 };
402 break;
403 case cpuinfo_uarch_cortex_a73:
404 xnn_params.f32.gemm = (struct gemm_parameters) {
405 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
406 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
407 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
408 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
409 .mr = 6,
410 .nr = 8,
411 };
412 break;
413 default:
414 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard91317c52019-11-22 10:54:35 -0800415 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_lane_ld64,
416 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700417 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
418 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
Frank Barchard2af471b2019-10-16 19:10:32 -0700419 .mr = 6,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700420 .nr = 8,
421 };
422 break;
423 }
424 #else // XNN_ENABLE_ASSEMBLY
XNNPACK Teamb455b122019-09-27 18:10:33 -0700425 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard91317c52019-11-22 10:54:35 -0800426 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_lane_ld64,
427 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_lane_ld64,
428 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neonfma_lane_ld64,
429 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neonfma_lane_ld64,
Frank Barchard2af471b2019-10-16 19:10:32 -0700430 .mr = 6,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700431 .nr = 8,
432 };
Frank Barchard32670922019-11-30 21:58:51 -0800433 #endif // XNN_ENABLE_ASSEMBLY
XNNPACK Teamb455b122019-09-27 18:10:33 -0700434
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700435 xnn_params.f32.gemm2 = (struct gemm_parameters) {
436 .gemm = NULL,
Frank Barchard91317c52019-11-22 10:54:35 -0800437 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neonfma_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700438 .mr = 4,
439 .nr = 2,
440 };
441 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
442 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
443 .cr = 4,
444 .mr = 4,
445 };
446 switch (cpuinfo_get_core(0)->uarch) {
447 case cpuinfo_uarch_kryo:
448 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
449 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neonfma,
450 .cr = 4,
451 .mr = 9,
452 };
453 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700454#if XNN_ENABLE_ASSEMBLY
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700455 case cpuinfo_uarch_cortex_a53:
456 case cpuinfo_uarch_cortex_a55:
457 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
458 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__aarch64_neonfma_cortex_a55,
459 .cr = 4,
460 .mr = 9,
461 };
462 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700463#endif
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700464 default:
465 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
466 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__neonfma,
467 .cr = 8,
468 .mr = 9,
469 };
470 break;
471 }
472 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
473 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
474 .cr = 4,
475 .mr = 25,
476 };
477 xnn_params.f32.avgpool = (struct avgpool_parameters) {
478 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
479 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
480 .mr = 9,
481 .qr = 8,
482 };
483 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
484 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
485 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
486 .mr = 9,
487 .qr = 8,
488 };
489 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
490 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
491 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
492 .mr = 7,
493 };
494 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800495 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700496 .mr = 9,
497 .qr = 8,
498 };
499 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800500 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700501 .mr = 4,
502 };
503 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800504 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700505 .mr = 9,
506 };
507 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800508 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700509 .mr = 9,
510 .qr = 8,
511 };
Marat Dukhan69722492019-11-11 19:55:50 -0800512 xnn_params.f32.bilinear = (struct bilinear_parameters) {
513 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neonfma_c8,
514 .pixel_tile = 1,
515 .channel_tile = 8,
516 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700517 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
518 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neonfma;
Marat Dukhan14bec502019-11-18 11:35:31 -0800519 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__neon_frac_p9_p10_nr1recps_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700520 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800521 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
522 .row_tile = 2,
523 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700524 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -0800525 xnn_params.f32.vadd = (struct vbinary_parameters) {
526 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__neon_x8,
527 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__neon_x8,
528 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__neon_x8,
529 .element_tile = 8,
530 };
Marat Dukhan69180502019-12-06 15:00:31 -0800531 xnn_params.f32.vdiv = (struct vbinary_parameters) {
532 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__neon_x8,
533 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__neon_x8,
534 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__neon_x8,
535 .element_tile = 8,
536 };
Marat Dukhan79e7f842019-12-05 14:35:50 -0800537 xnn_params.f32.vmax = (struct vbinary_parameters) {
538 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__neon_x8,
539 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__neon_x8,
540 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__neon_x8,
541 .element_tile = 8,
542 };
543 xnn_params.f32.vmin = (struct vbinary_parameters) {
544 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__neon_x8,
545 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__neon_x8,
546 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__neon_x8,
547 .element_tile = 8,
548 };
Marat Dukhan1e782c42019-11-21 17:02:40 -0800549 xnn_params.f32.vmul = (struct vbinary_parameters) {
550 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
551 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
552 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800553 .element_tile = 8,
554 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -0800555 xnn_params.f32.vsub = (struct vbinary_parameters) {
556 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__neon_x8,
557 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__neon_x8,
558 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__neon_x8,
559 .element_tile = 8,
560 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700561 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800562 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neonfma_2x,
563 .channel_tile = 4,
564 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700565 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800566 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700567 xnn_params.f32.spmm = (struct spmm_parameters) {
Erich Elsen9cdade32019-10-16 05:26:59 -0700568 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x1__neonfma_pipelined,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700569 .mr = 16,
570 .nr = 1,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700571 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700572 xnn_params.f32.spmm2 = (struct spmm_parameters) {
573 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x2__neonfma,
574 .mr = 16,
575 .nr = 2,
576 };
577 xnn_params.f32.spmm4 = (struct spmm_parameters) {
578 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x4__neonfma,
579 .mr = 16,
580 .nr = 4,
581 };
582 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
583 .ukernel_with_symm_padding =
584 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__neonfma_2x2,
585 .output_channel_tile = 4,
586 .output_height_tile = 2,
587 .output_width_tile = 2,
588 };
589 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
590 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__neonfma,
591 .input_width_tile = 4,
592 .output_width_tile = 4,
593 .output_height_tile = 3,
594 };
595 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
596 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__neonfma,
597 .input_width_tile = 4,
598 .output_width_tile = 4,
599 .output_height_tile = 1,
600 };
Marat Dukhana99918a2019-11-15 14:40:12 -0800601 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
602 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__neonfma,
603 .input_width_tile = 4,
604 .output_width_tile = 4,
Erich Elsen4ad51152019-11-19 13:11:53 -0800605 .output_height_tile = 3,
Marat Dukhana99918a2019-11-15 14:40:12 -0800606 };
607 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
608 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__neonfma,
609 .input_width_tile = 4,
610 .output_width_tile = 4,
611 .output_height_tile = 1,
612 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700613 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
614 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__neon_x4,
615 .channel_tile = 4,
616 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800617 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700618 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700619
620 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700621 #ifndef XNN_NO_X32_OPERATORS
622 xnn_params.x32.pad = (struct pad_parameters) {
623 .ukernel = xnn_x32_pad_x2__neon,
624 .mr = 2,
625 };
626 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
627 xnn_params.x32.zip = (struct zip_parameters) {
628 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
629 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
630 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
631 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
632 };
633 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700634
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700635#elif XNN_ARCH_X86 || XNN_ARCH_X86_64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700636 if (!cpuinfo_has_x86_sse2()) {
637 xnn_log_error("XNNPACK initialization failed: SSE2 is not supported");
638 return;
639 }
640
641 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700642 #ifndef XNN_NO_Q8_OPERATORS
643 xnn_params.q8.gemm = (struct gemm_parameters) {
644 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x4c2__sse2,
645 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x4c2__sse2,
646 .mr = 4,
647 .nr = 4,
648 .log2_kr = 1,
649 };
650 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
651 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__sse2,
652 .cr = 8,
653 .mr = 9,
654 };
655 xnn_params.q8.avgpool = (struct avgpool_parameters) {
656 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__sse2,
657 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__sse2,
658 .mr = 9,
659 .qr = 8,
660 };
661 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
662 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__sse2,
663 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__sse2,
664 .mr = 7,
665 };
666 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__sse2;
667 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700668
669 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700670 #ifndef XNN_NO_U8_OPERATORS
671 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800672 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__sse2_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700673 .mr = 9,
674 .qr = 8,
675 };
676 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__sse2;
677 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
678 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__sse2;
679 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700680
681 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700682 #ifndef XNN_NO_X8_OPERATORS
683 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
684 xnn_params.x8.zip = (struct zip_parameters) {
685 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__sse2,
686 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__sse2,
687 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__sse2,
688 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__sse2,
689 };
690 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700691
692 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700693 #ifndef XNN_NO_F32_OPERATORS
Marat Dukhan0f349c42019-11-27 11:58:54 -0800694 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
695 xnn_params.f32.gemm = (struct gemm_parameters) {
696 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x16__avx512f_broadcast,
697 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x16__avx512f_broadcast,
698 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x16__avx512f_broadcast,
699 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x16__avx512f_broadcast,
700 .mr = 7,
701 .nr = 16,
702 };
703 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_fma3()) {
Marat Dukhan1025ea32019-11-21 16:01:08 -0800704 xnn_params.f32.gemm = (struct gemm_parameters) {
705 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x8__fma3_broadcast,
706 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x8__fma3_broadcast,
707 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__fma3_broadcast,
708 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__fma3_broadcast,
709 .mr = 7,
710 .nr = 8,
711 };
712 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
713 xnn_params.f32.gemm = (struct gemm_parameters) {
714 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x8__avx_broadcast,
715 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x8__avx_broadcast,
716 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__avx_broadcast,
717 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__avx_broadcast,
718 .mr = 7,
719 .nr = 8,
720 };
721 } else {
722 xnn_params.f32.gemm = (struct gemm_parameters) {
723 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__sse_load1,
724 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__sse_load1,
725 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__sse_load1,
726 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__sse_load1,
727 .mr = 4,
728 .nr = 8,
729 };
730 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700731 xnn_params.f32.gemm2 = (struct gemm_parameters) {
732 .gemm = NULL,
733 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__sse,
734 .mr = 4,
735 .nr = 2,
736 .log2_kr = 2,
737 };
Marat Dukhan479f87e2019-11-27 15:17:06 -0800738 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
739 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
740 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x4__avx512f,
741 .cr = 16,
742 .mr = 4,
743 };
744 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
745 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x9__avx512f,
746 .cr = 16,
747 .mr = 9,
748 };
749 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
750 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x25__avx512f,
751 .cr = 16,
752 .mr = 25,
753 };
754 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_fma3()) {
Marat Dukhan17ec5f32019-11-22 13:34:16 -0800755 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
756 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x4__fma3,
757 .cr = 16,
758 .mr = 4,
759 };
760 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
761 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x9__fma3,
762 .cr = 16,
763 .mr = 9,
764 };
765 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
766 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__fma3,
767 .cr = 8,
768 .mr = 25,
769 };
770 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
771 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
772 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x4__avx,
773 .cr = 16,
774 .mr = 4,
775 };
776 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
777 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x9__avx,
778 .cr = 16,
779 .mr = 9,
780 };
781 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
782 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__avx,
783 .cr = 8,
784 .mr = 25,
785 };
786 } else {
787 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
788 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x4__sse,
789 .cr = 8,
790 .mr = 4,
791 };
792 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
793 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__sse,
794 .cr = 8,
795 .mr = 9,
796 };
797 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
798 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__sse,
799 .cr = 8,
800 .mr = 25,
801 };
802 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700803 xnn_params.f32.avgpool = (struct avgpool_parameters) {
804 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__sse,
805 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__sse,
806 .mr = 9,
807 .qr = 8,
808 };
809 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
810 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__sse,
811 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__sse,
812 .mr = 9,
813 .qr = 8,
814 };
815 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
816 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__sse,
817 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__sse,
818 .mr = 7,
819 };
820 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800821 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__sse_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700822 .mr = 9,
823 .qr = 8,
824 };
825 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800826 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700827 .mr = 4,
828 };
829 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800830 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700831 .mr = 9,
832 };
833 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800834 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700835 .mr = 9,
836 .qr = 8,
837 };
Marat Dukhan69722492019-11-11 19:55:50 -0800838 xnn_params.f32.bilinear = (struct bilinear_parameters) {
839 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__sse_c8,
840 .pixel_tile = 1,
841 .channel_tile = 8,
842 };
Marat Dukhane2c3f292019-11-27 15:40:54 -0800843 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
844 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__avx512f;
845 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
846 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__avx;
847 } else {
848 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__sse;
849 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700850 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__sse;
Marat Dukhan7bee7512019-11-18 15:15:48 -0800851 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__sse2_p5_div_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700852 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800853 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__sse2_2x8,
854 .row_tile = 2,
855 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700856 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -0800857 xnn_params.f32.vadd = (struct vbinary_parameters) {
858 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__sse_x8,
859 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__sse_x8,
860 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__sse_x8,
861 .element_tile = 8,
862 };
Marat Dukhan69180502019-12-06 15:00:31 -0800863 xnn_params.f32.vdiv = (struct vbinary_parameters) {
864 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__sse_x8,
865 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__sse_x8,
866 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__sse_x8,
867 .element_tile = 8,
868 };
Marat Dukhan79e7f842019-12-05 14:35:50 -0800869 xnn_params.f32.vmax = (struct vbinary_parameters) {
870 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__sse_x8,
871 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__sse_x8,
872 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__sse_x8,
873 .element_tile = 8,
874 };
875 xnn_params.f32.vmin = (struct vbinary_parameters) {
876 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__sse_x8,
877 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__sse_x8,
878 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__sse_x8,
879 .element_tile = 8,
880 };
Marat Dukhan1e782c42019-11-21 17:02:40 -0800881 xnn_params.f32.vmul = (struct vbinary_parameters) {
882 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__sse_x8,
883 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
884 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800885 .element_tile = 8,
886 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -0800887 xnn_params.f32.vsub = (struct vbinary_parameters) {
888 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__sse_x8,
889 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__sse_x8,
890 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__sse_x8,
891 .element_tile = 8,
892 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700893 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800894 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__sse_2x,
895 .channel_tile = 4,
896 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700897 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800898 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700899 xnn_params.f32.spmm = (struct spmm_parameters) {
900 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_4x1__sse,
901 .mr = 4,
902 .nr = 1,
903 };
904 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
905 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__sse,
906 .input_width_tile = 4,
907 .output_width_tile = 4,
908 .output_height_tile = 1,
909 };
910 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
911 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__sse,
912 .input_width_tile = 4,
913 .output_width_tile = 4,
914 .output_height_tile = 1,
915 };
916 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
917 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__sse_x4,
918 .channel_tile = 4,
919 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800920 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700921 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700922
923 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700924 #ifndef XNN_NO_X32_OPERATORS
925 xnn_params.x32.pad = (struct pad_parameters) {
926 .ukernel = xnn_x32_pad_x2__sse2,
927 .mr = 2,
928 };
929 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
930 xnn_params.x32.zip = (struct zip_parameters) {
931 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__sse2,
932 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__sse2,
933 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__sse2,
934 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__sse2,
935 };
936 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700937
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700938#elif XNN_ARCH_PNACL || XNN_ARCH_WASMSIMD
Marat Dukhan466b5232019-10-09 11:22:20 -0700939 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
940 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
941 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
942 // of two infinities (must produce NaN per IEEE 754 standard).
943 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
944 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
945
XNNPACK Teamb455b122019-09-27 18:10:33 -0700946 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700947 #ifndef XNN_NO_Q8_OPERATORS
948 xnn_params.q8.gemm = (struct gemm_parameters) {
949 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
950 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
951 .mr = 2,
952 .nr = 2,
953 };
954 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
955 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
956 .cr = 1,
957 .mr = 9,
958 };
959 xnn_params.q8.avgpool = (struct avgpool_parameters) {
960 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
961 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
962 .mr = 9,
963 .qr = 8,
964 };
965 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
966 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
967 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
968 .mr = 7,
969 };
970 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
971 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700972
973 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700974 #ifndef XNN_NO_U8_OPERATORS
975 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800976 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700977 .mr = 9,
978 .qr = 8,
979 };
980 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
981 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
982 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
983 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700984
985 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700986 #ifndef XNN_NO_X8_OPERATORS
987 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
988 xnn_params.x8.zip = (struct zip_parameters) {
989 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
990 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
991 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
992 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
993 };
994 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700995
996 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700997 #ifndef XNN_NO_F32_OPERATORS
998 if (is_wasm_x86) {
999 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancb801972019-10-23 02:10:33 -07001000 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__psimd_splat,
1001 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__psimd_splat,
1002 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__psimd_splat,
1003 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__psimd_splat,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001004 .mr = 4,
1005 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001006 };
1007 } else {
1008 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancd945c62019-10-25 11:59:50 -07001009 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__psimd,
1010 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__psimd,
1011 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
1012 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001013 .mr = 6,
1014 .nr = 8,
Marat Dukhancd945c62019-10-25 11:59:50 -07001015 .log2_sr = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001016 };
1017 }
1018 xnn_params.f32.gemm2 = (struct gemm_parameters) {
1019 .gemm = NULL,
1020 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__psimd,
Marat Dukhan466b5232019-10-09 11:22:20 -07001021 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001022 .nr = 2,
1023 .log2_kr = 2,
Marat Dukhan466b5232019-10-09 11:22:20 -07001024 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001025 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001026 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001027 .cr = 4,
1028 .mr = 4,
Marat Dukhan466b5232019-10-09 11:22:20 -07001029 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001030 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001031 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001032 .cr = 4,
1033 .mr = 9,
1034 };
1035 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001036 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001037 .cr = 4,
1038 .mr = 25,
1039 };
1040 xnn_params.f32.avgpool = (struct avgpool_parameters) {
1041 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__psimd,
1042 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__psimd,
1043 .mr = 9,
1044 .qr = 8,
1045 };
1046 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
1047 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__psimd,
1048 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__psimd,
1049 .mr = 9,
1050 .qr = 8,
1051 };
1052 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
1053 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__psimd,
1054 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__psimd,
1055 .mr = 7,
1056 };
1057 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001058 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001059 .mr = 9,
1060 .qr = 8,
1061 };
1062 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001063 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001064 .mr = 4,
1065 };
1066 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001067 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001068 .mr = 9,
1069 };
1070 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001071 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001072 .mr = 9,
1073 .qr = 8,
1074 };
Marat Dukhan69722492019-11-11 19:55:50 -08001075 xnn_params.f32.bilinear = (struct bilinear_parameters) {
1076 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__psimd_c8,
1077 .pixel_tile = 1,
1078 .channel_tile = 8,
1079 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001080 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__psimd;
1081 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__psimd;
1082 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -08001083 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__psimd_2x8,
1084 .row_tile = 2,
1085 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001086 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -08001087 xnn_params.f32.vadd = (struct vbinary_parameters) {
1088 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__psimd_x8,
1089 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__psimd_x8,
1090 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__psimd_x8,
1091 .element_tile = 8,
1092 };
Marat Dukhan69180502019-12-06 15:00:31 -08001093 xnn_params.f32.vdiv = (struct vbinary_parameters) {
1094 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__psimd_x4,
1095 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__psimd_x4,
1096 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__psimd_x4,
1097 .element_tile = 4,
1098 };
Marat Dukhan79e7f842019-12-05 14:35:50 -08001099 xnn_params.f32.vmax = (struct vbinary_parameters) {
1100 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__psimd_x8,
1101 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__psimd_x8,
1102 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__psimd_x8,
1103 .element_tile = 8,
1104 };
1105 xnn_params.f32.vmin = (struct vbinary_parameters) {
1106 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__psimd_x8,
1107 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__psimd_x8,
1108 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__psimd_x8,
1109 .element_tile = 8,
1110 };
Marat Dukhan1e782c42019-11-21 17:02:40 -08001111 xnn_params.f32.vmul = (struct vbinary_parameters) {
1112 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__psimd_x8,
1113 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
1114 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -08001115 .element_tile = 8,
1116 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -08001117 xnn_params.f32.vsub = (struct vbinary_parameters) {
1118 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__psimd_x8,
1119 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__psimd_x8,
1120 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__psimd_x8,
1121 .element_tile = 8,
1122 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001123 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -08001124 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__psimd_2x,
1125 .channel_tile = 4,
1126 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001127 };
1128 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001129
1130 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001131 #ifndef XNN_NO_X32_OPERATORS
1132 xnn_params.x32.pad = (struct pad_parameters) {
1133 .ukernel = xnn_x32_pad_x2__psimd,
1134 .mr = 2,
1135 };
1136 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
1137 xnn_params.x32.zip = (struct zip_parameters) {
1138 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__psimd,
1139 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__psimd,
1140 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__psimd,
1141 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__psimd,
1142 };
1143 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001144
Marat Dukhan1dadbf72019-10-01 10:46:20 -07001145#elif XNN_ARCH_WASM || XNN_ARCH_ASMJS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001146 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
1147 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
1148 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
1149 // of two infinities (must produce NaN per IEEE 754 standard).
1150 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
1151 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
1152
1153 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001154 #ifndef XNN_NO_Q8_OPERATORS
1155 xnn_params.q8.gemm = (struct gemm_parameters) {
1156 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
1157 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
1158 .mr = 2,
1159 .nr = 2,
1160 };
1161 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
1162 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
1163 .cr = 1,
1164 .mr = 9,
1165 };
1166 xnn_params.q8.avgpool = (struct avgpool_parameters) {
1167 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
1168 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
1169 .mr = 9,
1170 .qr = 8,
1171 };
1172 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
1173 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
1174 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
1175 .mr = 7,
1176 };
1177 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
1178 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001179
1180 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001181 #ifndef XNN_NO_U8_OPERATORS
1182 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001183 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001184 .mr = 9,
1185 .qr = 8,
1186 };
1187 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
1188 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
1189 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
1190 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001191
1192 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001193 #ifndef XNN_NO_X8_OPERATORS
1194 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
1195 xnn_params.x8.zip = (struct zip_parameters) {
1196 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
1197 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
1198 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
1199 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
1200 };
1201 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001202
1203 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001204 #ifndef XNN_NO_F32_OPERATORS
1205 if (is_wasm_x86) {
1206 xnn_params.f32.gemm = (struct gemm_parameters) {
1207 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_2x4__scalar,
1208 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_2x4__scalar,
Marat Dukhan436ebe62019-12-04 15:10:12 -08001209 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__wasm,
1210 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001211 .mr = 2,
1212 .nr = 4,
1213 };
1214 } else {
1215 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001216 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x4__wasm,
1217 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x4__wasm,
1218 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__wasm,
1219 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001220 .mr = 4,
1221 .nr = 4,
1222 };
1223 }
1224 xnn_params.f32.gemm2 = (struct gemm_parameters) {
1225 .gemm = NULL,
Marat Dukhan436ebe62019-12-04 15:10:12 -08001226 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__wasm,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001227 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001228 .nr = 2,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001229 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001230 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001231 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x4__wasm_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001232 .cr = 1,
1233 .mr = 4,
1234 };
1235 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001236 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x9__wasm_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001237 .cr = 1,
1238 .mr = 9,
1239 };
1240 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001241 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x25__wasm_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001242 .cr = 1,
1243 .mr = 25,
1244 };
1245 xnn_params.f32.avgpool = (struct avgpool_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001246 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__wasm,
1247 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001248 .mr = 9,
1249 .qr = 8,
1250 };
1251 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001252 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__wasm,
1253 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001254 .mr = 9,
1255 .qr = 8,
1256 };
1257 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001258 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__wasm,
1259 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001260 .mr = 7,
1261 };
1262 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001263 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__wasm_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001264 .mr = 9,
1265 .qr = 8,
1266 };
1267 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001268 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001269 .mr = 4,
1270 };
1271 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001272 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001273 .mr = 9,
1274 };
1275 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001276 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001277 .mr = 9,
1278 .qr = 8,
1279 };
Marat Dukhan69722492019-11-11 19:55:50 -08001280 xnn_params.f32.bilinear = (struct bilinear_parameters) {
1281 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__scalar_c2,
1282 .pixel_tile = 1,
1283 .channel_tile = 2,
1284 };
Marat Dukhan436ebe62019-12-04 15:10:12 -08001285 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__wasm;
1286 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__wasm;
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001287 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001288 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__wasm_2x4,
Marat Dukhan69c3f2c2019-11-06 12:30:01 -08001289 .row_tile = 4,
1290 .channel_tile = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001291 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -08001292 xnn_params.f32.vadd = (struct vbinary_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001293 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__wasm_x4,
1294 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__wasm_x4,
1295 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__wasm_x4,
Marat Dukhanb1a0fc32019-12-02 19:32:02 -08001296 .element_tile = 8,
1297 };
Marat Dukhan69180502019-12-06 15:00:31 -08001298 xnn_params.f32.vdiv = (struct vbinary_parameters) {
1299 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__wasm_x2,
1300 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__wasm_x2,
1301 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__wasm_x2,
1302 .element_tile = 2,
1303 };
Marat Dukhan79e7f842019-12-05 14:35:50 -08001304 xnn_params.f32.vmax = (struct vbinary_parameters) {
1305 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__wasm_x4,
1306 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__wasm_x4,
1307 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__wasm_x4,
1308 .element_tile = 8,
1309 };
1310 xnn_params.f32.vmin = (struct vbinary_parameters) {
1311 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__wasm_x4,
1312 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__wasm_x4,
1313 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__wasm_x4,
1314 .element_tile = 8,
1315 };
Marat Dukhan1e782c42019-11-21 17:02:40 -08001316 xnn_params.f32.vmul = (struct vbinary_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001317 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__wasm_x4,
1318 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__wasm_x4,
1319 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__wasm_x4,
Marat Dukhanca2733c2019-11-15 23:21:17 -08001320 .element_tile = 8,
1321 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -08001322 xnn_params.f32.vsub = (struct vbinary_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001323 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__wasm_x4,
1324 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__wasm_x4,
1325 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__wasm_x4,
Marat Dukhan05f3f6d2019-12-03 15:13:53 -08001326 .element_tile = 8,
1327 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001328 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001329 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c1__wasm_2x,
Marat Dukhan49e6ee92019-11-06 15:55:29 -08001330 .channel_tile = 1,
1331 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001332 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001333 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001334 xnn_params.f32.spmm = (struct spmm_parameters) {
Marat Dukhanbff791e2019-10-24 11:05:37 -07001335 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x1__scalar,
1336 .mr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001337 .nr = 1,
1338 };
Erich Elsenc6afd9b2019-10-24 16:10:53 -07001339 xnn_params.f32.spmm2 = (struct spmm_parameters) {
1340 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x2__scalar,
1341 .mr = 8,
1342 .nr = 2,
1343 };
1344 xnn_params.f32.spmm4 = (struct spmm_parameters) {
1345 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x4__scalar,
1346 .mr = 8,
1347 .nr = 4,
1348 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001349 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
1350 .ukernel_with_symm_padding =
1351 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__scalar_1x1,
1352 .output_channel_tile = 4,
1353 .output_height_tile = 1,
1354 .output_width_tile = 1,
1355 };
1356 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
1357 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__scalar,
1358 .input_width_tile = 1,
1359 .output_width_tile = 1,
1360 .output_height_tile = 1,
1361 };
1362 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
1363 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__scalar,
1364 .input_width_tile = 1,
1365 .output_width_tile = 1,
1366 .output_height_tile = 1,
1367 };
Marat Dukhana99918a2019-11-15 14:40:12 -08001368 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
1369 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__scalar,
1370 .input_width_tile = 1,
1371 .output_width_tile = 1,
1372 .output_height_tile = 1,
1373 };
1374 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
1375 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__scalar,
1376 .input_width_tile = 1,
1377 .output_width_tile = 1,
1378 .output_height_tile = 1,
1379 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001380 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
1381 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__scalar_x1,
1382 .channel_tile = 1,
1383 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001384 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001385 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001386
1387 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001388 #ifndef XNN_NO_X32_OPERATORS
1389 xnn_params.x32.pad = (struct pad_parameters) {
1390 .ukernel = xnn_x32_pad_x2__scalar,
1391 .mr = 2,
1392 };
1393 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__scalar;
1394 xnn_params.x32.zip = (struct zip_parameters) {
1395 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__scalar,
1396 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__scalar,
1397 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__scalar,
1398 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__scalar,
1399 };
1400 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001401
1402#else
1403 #error "Unsupported architecture"
1404#endif
1405 xnn_params.initialized = true;
1406}
1407
Marat Dukhan04f03be2019-11-19 12:36:47 -08001408enum xnn_status xnn_initialize(const struct xnn_allocator* allocator) {
Marat Dukhand343c222019-10-07 09:22:14 -07001409 #ifndef __EMSCRIPTEN__
1410 if (!cpuinfo_initialize()) {
1411 return xnn_status_out_of_memory;
1412 }
1413 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001414 pthread_once(&init_guard, &init);
1415 if (xnn_params.initialized) {
Marat Dukhan04f03be2019-11-19 12:36:47 -08001416 if (allocator != NULL) {
1417 memcpy(&xnn_params.allocator, allocator, sizeof(struct xnn_allocator));
1418 } else {
1419 xnn_params.allocator.allocate = &xnn_allocate;
1420 xnn_params.allocator.reallocate = &xnn_reallocate;
1421 xnn_params.allocator.deallocate = &xnn_deallocate;
1422 xnn_params.allocator.aligned_allocate = &xnn_aligned_allocate;
1423 xnn_params.allocator.aligned_deallocate = &xnn_aligned_deallocate;
1424 }
XNNPACK Teamb455b122019-09-27 18:10:33 -07001425 return xnn_status_success;
1426 } else {
1427 return xnn_status_unsupported_hardware;
1428 }
1429}
1430
1431enum xnn_status xnn_deinitialize(void) {
Marat Dukhand343c222019-10-07 09:22:14 -07001432 #ifndef __EMSCRIPTEN__
1433 cpuinfo_deinitialize();
1434 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001435 return xnn_status_success;
1436}