blob: e8e8d69a02885df513ddbadaf1d25f6402296dff [file] [log] [blame]
XNNPACK Teamb455b122019-09-27 18:10:33 -07001// Copyright (c) Facebook, Inc. and its affiliates.
2// All rights reserved.
3//
4// Copyright 2019 Google LLC
5//
6// This source code is licensed under the BSD-style license found in the
7// LICENSE file in the root directory of this source tree.
8
9#include <stdbool.h>
10#include <stddef.h>
11#include <stdint.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080012#include <string.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070013
14#include <pthread.h>
15
Marat Dukhand343c222019-10-07 09:22:14 -070016#ifndef __EMSCRIPTEN__
17 #include <cpuinfo.h>
18#endif
XNNPACK Teamb455b122019-09-27 18:10:33 -070019
20#include <xnnpack.h>
21#include <xnnpack/argmaxpool.h>
22#include <xnnpack/avgpool.h>
Marat Dukhan69722492019-11-11 19:55:50 -080023#include <xnnpack/bilinear.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070024#include <xnnpack/clamp.h>
Marat Dukhan1dadbf72019-10-01 10:46:20 -070025#include <xnnpack/common.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070026#include <xnnpack/conv.h>
27#include <xnnpack/dwconv.h>
28#include <xnnpack/gavgpool.h>
29#include <xnnpack/gemm.h>
30#include <xnnpack/hswish.h>
31#include <xnnpack/igemm.h>
32#include <xnnpack/log.h>
33#include <xnnpack/lut.h>
34#include <xnnpack/maxpool.h>
Marat Dukhan04f03be2019-11-19 12:36:47 -080035#include <xnnpack/memory.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070036#include <xnnpack/pad.h>
37#include <xnnpack/params.h>
38#include <xnnpack/pavgpool.h>
39#include <xnnpack/prelu.h>
40#include <xnnpack/rmax.h>
41#include <xnnpack/spmm.h>
42#include <xnnpack/unpool.h>
43#include <xnnpack/vadd.h>
Marat Dukhan1e782c42019-11-21 17:02:40 -080044#include <xnnpack/vbinary.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070045#include <xnnpack/vmulcaddc.h>
Marat Dukhan1e782c42019-11-21 17:02:40 -080046#include <xnnpack/vunary.h>
XNNPACK Teamb455b122019-09-27 18:10:33 -070047#include <xnnpack/zip.h>
48
49#ifndef XNN_ENABLE_ASSEMBLY
50 #define XNN_ENABLE_ASSEMBLY 1
51#endif
52
53static pthread_once_t init_guard = PTHREAD_ONCE_INIT;
54
55struct xnn_parameters xnn_params = {
56 .initialized = false
57};
58
Marat Dukhan1dadbf72019-10-01 10:46:20 -070059#if XNN_ARCH_PNACL || XNN_ARCH_ASMJS || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070060 extern uint32_t xnn_stub_wasm_f32_sub(uint32_t a, uint32_t b);
61#endif
Marat Dukhan1dadbf72019-10-01 10:46:20 -070062#if XNN_ARCH_PNACL || XNN_ARCH_WASM || XNN_ARCH_WASMSIMD
XNNPACK Teamb455b122019-09-27 18:10:33 -070063 extern uint32_t xnn_stub_wasm_f32_min(uint32_t a, uint32_t b);
64#endif
65
66static void init(void) {
Marat Dukhan1dadbf72019-10-01 10:46:20 -070067#if XNN_ARCH_ARM
XNNPACK Teamb455b122019-09-27 18:10:33 -070068 if (!cpuinfo_has_arm_neon()) {
69 xnn_log_error("XNNPACK initialization failed: NEON is not supported");
70 return;
71 }
72
73 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -070074 #ifndef XNN_NO_Q8_OPERATORS
75 xnn_params.q8.gemm = (struct gemm_parameters) {
76 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x8__neon,
77 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x8__neon,
78 .mr = 4,
79 .nr = 8,
80 };
XNNPACK Teamb455b122019-09-27 18:10:33 -070081
Marat Dukhan8fe54e42019-10-10 14:12:59 -070082 #if XNN_ENABLE_ASSEMBLY
83 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
84 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__aarch32_neon,
85 .cr = 8,
86 .mr = 9,
87 };
88 #else
89 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
90 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
91 .cr = 8,
92 .mr = 9,
93 };
94 #endif
95 xnn_params.q8.avgpool = (struct avgpool_parameters) {
96 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
97 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
98 .mr = 9,
99 .qr = 8,
100 };
101 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
102 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
103 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
104 .mr = 7,
105 };
106 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
107 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700108
109 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700110 #ifndef XNN_NO_U8_OPERATORS
111 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800112 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700113 .mr = 9,
114 .qr = 8,
115 };
116 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
117 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
118 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
119 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700120
121 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700122 #ifndef XNN_NO_X8_OPERATORS
123 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
124 xnn_params.x8.zip = (struct zip_parameters) {
125 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
126 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
127 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
128 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
129 };
130 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700131
132 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700133 #ifndef XNN_NO_F32_OPERATORS
Frank Barchard32670922019-11-30 21:58:51 -0800134 #if XNN_ENABLE_ASSEMBLY
135 xnn_params.f32.gemm = (struct gemm_parameters) {
136 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch32_neon_ld64,
137 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__neon_lane_ld128,
138 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neon_lane_ld64,
139 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neon_lane_ld64,
140 .mr = 4,
141 .nr = 8,
142 };
143 #else // XNN_ENABLE_ASSEMBLY
144 xnn_params.f32.gemm = (struct gemm_parameters) {
145 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__neon_lane_ld128,
146 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__neon_lane_ld128,
147 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neon_lane_ld64,
148 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neon_lane_ld64,
149 .mr = 4,
150 .nr = 8,
151 };
152 #endif // XNN_ENABLE_ASSEMBLY
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700153 xnn_params.f32.gemm2 = (struct gemm_parameters) {
154 .gemm = NULL,
Frank Barchard91317c52019-11-22 10:54:35 -0800155 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neon_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700156 .mr = 4,
157 .nr = 2,
158 };
159 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
160 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
161 .cr = 4,
162 .mr = 4,
163 };
164 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
165 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neon,
166 .cr = 4,
167 .mr = 9,
168 };
169 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
170 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
171 .cr = 4,
172 .mr = 25,
173 };
174 xnn_params.f32.avgpool = (struct avgpool_parameters) {
175 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
176 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
177 .mr = 9,
178 .qr = 8,
179 };
180 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
181 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
182 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
183 .mr = 9,
184 .qr = 8,
185 };
186 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
187 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
188 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
189 .mr = 7,
190 };
191 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800192 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700193 .mr = 9,
194 .qr = 8,
195 };
196 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800197 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700198 .mr = 4,
199 };
200 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800201 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700202 .mr = 9,
203 };
204 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800205 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700206 .mr = 9,
207 .qr = 8,
208 };
Marat Dukhan69722492019-11-11 19:55:50 -0800209 xnn_params.f32.bilinear = (struct bilinear_parameters) {
210 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neon_c8,
211 .pixel_tile = 1,
212 .channel_tile = 8,
213 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700214 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
Marat Dukhan662faa02019-12-09 22:48:16 -0800215 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neon_x8;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700216 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800217 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
218 .row_tile = 2,
219 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700220 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -0800221 xnn_params.f32.vadd = (struct vbinary_parameters) {
222 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__neon_x8,
223 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__neon_x8,
224 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__neon_x8,
225 .element_tile = 8,
226 };
Marat Dukhan69180502019-12-06 15:00:31 -0800227 xnn_params.f32.vdiv = (struct vbinary_parameters) {
228 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__scalar_x2,
229 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__scalar_x2,
230 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__scalar_x2,
231 .element_tile = 2,
232 };
Marat Dukhan79e7f842019-12-05 14:35:50 -0800233 xnn_params.f32.vmax = (struct vbinary_parameters) {
234 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__neon_x8,
235 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__neon_x8,
236 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__neon_x8,
237 .element_tile = 8,
238 };
239 xnn_params.f32.vmin = (struct vbinary_parameters) {
240 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__neon_x8,
241 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__neon_x8,
242 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__neon_x8,
243 .element_tile = 8,
244 };
Marat Dukhan1e782c42019-11-21 17:02:40 -0800245 xnn_params.f32.vmul = (struct vbinary_parameters) {
246 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
247 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
248 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800249 .element_tile = 8,
250 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -0800251 xnn_params.f32.vsub = (struct vbinary_parameters) {
252 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__neon_x8,
253 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__neon_x8,
254 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__neon_x8,
255 .element_tile = 8,
256 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700257 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800258 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neon_2x,
259 .channel_tile = 4,
260 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700261 };
262 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700263
264 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700265 #ifndef XNN_NO_X32_OPERATORS
266 xnn_params.x32.pad = (struct pad_parameters) {
267 .ukernel = xnn_x32_pad_x2__neon,
268 .mr = 2,
269 };
270 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
271 xnn_params.x32.zip = (struct zip_parameters) {
272 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
273 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
274 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
275 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
276 };
277 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700278
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700279#elif XNN_ARCH_ARM64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700280
281 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700282 #ifndef XNN_NO_Q8_OPERATORS
283 xnn_params.q8.gemm = (struct gemm_parameters) {
284 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_8x8__neon,
285 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_8x8__neon,
286 .mr = 8,
287 .nr = 8,
288 };
289 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
290 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__neon,
291 .cr = 8,
292 .mr = 9,
293 };
294 xnn_params.q8.avgpool = (struct avgpool_parameters) {
295 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__neon,
296 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__neon,
297 .mr = 9,
298 .qr = 8,
299 };
300 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
301 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__neon,
302 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__neon,
303 .mr = 7,
304 };
305 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__neon;
306 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700307
308 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700309 #ifndef XNN_NO_U8_OPERATORS
310 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800311 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__neon_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700312 .mr = 9,
313 .qr = 8,
314 };
315 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__neon;
316 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
317 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__neon;
318 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700319
320 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700321 #ifndef XNN_NO_X8_OPERATORS
322 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
323 xnn_params.x8.zip = (struct zip_parameters) {
324 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__neon,
325 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__neon,
326 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__neon,
327 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__neon,
328 };
329 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700330
331 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700332 #ifndef XNN_NO_F32_OPERATORS
333 #if XNN_ENABLE_ASSEMBLY
334 switch (cpuinfo_get_core(0)->uarch) {
335 case cpuinfo_uarch_kryo:
336 xnn_params.f32.gemm = (struct gemm_parameters) {
337 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a57,
338 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
339 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
340 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
341 .mr = 4,
342 .nr = 8,
343 };
344 break;
345 case cpuinfo_uarch_cortex_a57:
346 xnn_params.f32.gemm = (struct gemm_parameters) {
347 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
348 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a57,
349 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
350 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a57,
351 .mr = 6,
352 .nr = 8,
353 };
354 break;
355 case cpuinfo_uarch_cortex_a72:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700356 xnn_params.f32.gemm = (struct gemm_parameters) {
357 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
358 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__aarch64_neonfma_cortex_a75,
359 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
360 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
361 .mr = 4,
362 .nr = 8,
363 };
364 break;
365 case cpuinfo_uarch_cortex_a75:
Frank Barchard263bb092019-10-28 15:28:46 -0700366 case cpuinfo_uarch_cortex_a76:
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700367 case cpuinfo_uarch_meerkat_m3:
368 case (cpuinfo_uarch_meerkat_m3 + 1):
369 xnn_params.f32.gemm = (struct gemm_parameters) {
370 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
371 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a75,
372 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
373 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
374 .mr = 6,
375 .nr = 8,
376 };
377 break;
Frank Barcharddf06d802019-11-20 15:53:46 -0800378
379 case cpuinfo_uarch_mongoose_m1:
380 case cpuinfo_uarch_mongoose_m2:
381 xnn_params.f32.gemm = (struct gemm_parameters) {
382 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__neonfma,
383 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__neonfma,
384 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8s4__neonfma,
385 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__neonfma,
386 .mr = 6,
387 .nr = 8,
388 .log2_sr = 2,
389 };
390 break;
391
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700392 case cpuinfo_uarch_cortex_a53:
393 case cpuinfo_uarch_cortex_a55:
394 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchardbd1d5d92019-10-30 15:53:30 -0700395 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
396 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a53,
397 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
398 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a53,
399 .mr = 6,
400 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700401 };
402 break;
403 case cpuinfo_uarch_cortex_a73:
404 xnn_params.f32.gemm = (struct gemm_parameters) {
405 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
406 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__aarch64_neonfma_cortex_a73,
407 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
408 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
409 .mr = 6,
410 .nr = 8,
411 };
412 break;
413 default:
414 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard91317c52019-11-22 10:54:35 -0800415 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_lane_ld64,
416 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700417 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
418 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__aarch64_neonfma_cortex_a75,
Frank Barchard2af471b2019-10-16 19:10:32 -0700419 .mr = 6,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700420 .nr = 8,
421 };
422 break;
423 }
424 #else // XNN_ENABLE_ASSEMBLY
XNNPACK Teamb455b122019-09-27 18:10:33 -0700425 xnn_params.f32.gemm = (struct gemm_parameters) {
Frank Barchard91317c52019-11-22 10:54:35 -0800426 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8__neonfma_lane_ld64,
427 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8__neonfma_lane_ld64,
428 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__neonfma_lane_ld64,
429 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__neonfma_lane_ld64,
Frank Barchard2af471b2019-10-16 19:10:32 -0700430 .mr = 6,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700431 .nr = 8,
432 };
Frank Barchard32670922019-11-30 21:58:51 -0800433 #endif // XNN_ENABLE_ASSEMBLY
XNNPACK Teamb455b122019-09-27 18:10:33 -0700434
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700435 xnn_params.f32.gemm2 = (struct gemm_parameters) {
436 .gemm = NULL,
Frank Barchard91317c52019-11-22 10:54:35 -0800437 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__neonfma_lane_ld64,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700438 .mr = 4,
439 .nr = 2,
440 };
441 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
442 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd,
443 .cr = 4,
444 .mr = 4,
445 };
446 switch (cpuinfo_get_core(0)->uarch) {
447 case cpuinfo_uarch_kryo:
448 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
449 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__neonfma,
450 .cr = 4,
451 .mr = 9,
452 };
453 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700454#if XNN_ENABLE_ASSEMBLY
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700455 case cpuinfo_uarch_cortex_a53:
456 case cpuinfo_uarch_cortex_a55:
457 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
458 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__aarch64_neonfma_cortex_a55,
459 .cr = 4,
460 .mr = 9,
461 };
462 break;
XNNPACK Teamb455b122019-09-27 18:10:33 -0700463#endif
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700464 default:
465 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
466 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__neonfma,
467 .cr = 8,
468 .mr = 9,
469 };
470 break;
471 }
472 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
473 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd,
474 .cr = 4,
475 .mr = 25,
476 };
477 xnn_params.f32.avgpool = (struct avgpool_parameters) {
478 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__neon,
479 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__neon,
480 .mr = 9,
481 .qr = 8,
482 };
483 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
484 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__neon,
485 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__neon,
486 .mr = 9,
487 .qr = 8,
488 };
489 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
490 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__neon,
491 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__neon,
492 .mr = 7,
493 };
494 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800495 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700496 .mr = 9,
497 .qr = 8,
498 };
499 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800500 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700501 .mr = 4,
502 };
503 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800504 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700505 .mr = 9,
506 };
507 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800508 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700509 .mr = 9,
510 .qr = 8,
511 };
Marat Dukhan69722492019-11-11 19:55:50 -0800512 xnn_params.f32.bilinear = (struct bilinear_parameters) {
513 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__neonfma_c8,
514 .pixel_tile = 1,
515 .channel_tile = 8,
516 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700517 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__neon;
Marat Dukhan662faa02019-12-09 22:48:16 -0800518 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__neonfma_x8;
Marat Dukhan14bec502019-11-18 11:35:31 -0800519 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__neon_frac_p9_p10_nr1recps_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700520 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800521 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__neon_2x8,
522 .row_tile = 2,
523 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700524 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -0800525 xnn_params.f32.vadd = (struct vbinary_parameters) {
526 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__neon_x8,
527 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__neon_x8,
528 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__neon_x8,
529 .element_tile = 8,
530 };
Marat Dukhan69180502019-12-06 15:00:31 -0800531 xnn_params.f32.vdiv = (struct vbinary_parameters) {
532 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__neon_x8,
533 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__neon_x8,
534 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__neon_x8,
535 .element_tile = 8,
536 };
Marat Dukhan79e7f842019-12-05 14:35:50 -0800537 xnn_params.f32.vmax = (struct vbinary_parameters) {
538 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__neon_x8,
539 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__neon_x8,
540 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__neon_x8,
541 .element_tile = 8,
542 };
543 xnn_params.f32.vmin = (struct vbinary_parameters) {
544 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__neon_x8,
545 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__neon_x8,
546 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__neon_x8,
547 .element_tile = 8,
548 };
Marat Dukhan1e782c42019-11-21 17:02:40 -0800549 xnn_params.f32.vmul = (struct vbinary_parameters) {
550 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__neon_x8,
551 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
552 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__neon_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -0800553 .element_tile = 8,
554 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -0800555 xnn_params.f32.vsub = (struct vbinary_parameters) {
556 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__neon_x8,
557 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__neon_x8,
558 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__neon_x8,
559 .element_tile = 8,
560 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700561 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800562 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__neonfma_2x,
563 .channel_tile = 4,
564 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700565 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800566 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700567 xnn_params.f32.spmm = (struct spmm_parameters) {
Erich Elsen9cdade32019-10-16 05:26:59 -0700568 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x1__neonfma_pipelined,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700569 .mr = 16,
570 .nr = 1,
XNNPACK Teamb455b122019-09-27 18:10:33 -0700571 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700572 xnn_params.f32.spmm2 = (struct spmm_parameters) {
573 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x2__neonfma,
574 .mr = 16,
575 .nr = 2,
576 };
577 xnn_params.f32.spmm4 = (struct spmm_parameters) {
578 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_16x4__neonfma,
579 .mr = 16,
580 .nr = 4,
581 };
582 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
583 .ukernel_with_symm_padding =
584 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__neonfma_2x2,
585 .output_channel_tile = 4,
586 .output_height_tile = 2,
587 .output_width_tile = 2,
588 };
589 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
590 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__neonfma,
591 .input_width_tile = 4,
592 .output_width_tile = 4,
593 .output_height_tile = 3,
594 };
595 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
596 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__neonfma,
597 .input_width_tile = 4,
598 .output_width_tile = 4,
599 .output_height_tile = 1,
600 };
Marat Dukhana99918a2019-11-15 14:40:12 -0800601 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
602 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__neonfma,
603 .input_width_tile = 4,
604 .output_width_tile = 4,
Erich Elsen4ad51152019-11-19 13:11:53 -0800605 .output_height_tile = 3,
Marat Dukhana99918a2019-11-15 14:40:12 -0800606 };
607 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
608 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__neonfma,
609 .input_width_tile = 4,
610 .output_width_tile = 4,
611 .output_height_tile = 1,
612 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700613 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
614 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__neon_x4,
615 .channel_tile = 4,
616 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800617 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700618 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700619
620 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700621 #ifndef XNN_NO_X32_OPERATORS
622 xnn_params.x32.pad = (struct pad_parameters) {
623 .ukernel = xnn_x32_pad_x2__neon,
624 .mr = 2,
625 };
626 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
627 xnn_params.x32.zip = (struct zip_parameters) {
628 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__neon,
629 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__neon,
630 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__neon,
631 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__neon,
632 };
633 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700634
Marat Dukhan1dadbf72019-10-01 10:46:20 -0700635#elif XNN_ARCH_X86 || XNN_ARCH_X86_64
XNNPACK Teamb455b122019-09-27 18:10:33 -0700636 if (!cpuinfo_has_x86_sse2()) {
637 xnn_log_error("XNNPACK initialization failed: SSE2 is not supported");
638 return;
639 }
640
641 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700642 #ifndef XNN_NO_Q8_OPERATORS
643 xnn_params.q8.gemm = (struct gemm_parameters) {
644 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_4x4c2__sse2,
645 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_4x4c2__sse2,
646 .mr = 4,
647 .nr = 4,
648 .log2_kr = 1,
649 };
650 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
651 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up8x9__sse2,
652 .cr = 8,
653 .mr = 9,
654 };
655 xnn_params.q8.avgpool = (struct avgpool_parameters) {
656 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__sse2,
657 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__sse2,
658 .mr = 9,
659 .qr = 8,
660 };
661 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
662 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__sse2,
663 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__sse2,
664 .mr = 7,
665 };
666 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__sse2;
667 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700668
669 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700670 #ifndef XNN_NO_U8_OPERATORS
671 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800672 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__sse2_c16,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700673 .mr = 9,
674 .qr = 8,
675 };
676 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__sse2;
677 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
678 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__sse2;
679 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700680
681 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700682 #ifndef XNN_NO_X8_OPERATORS
683 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
684 xnn_params.x8.zip = (struct zip_parameters) {
685 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__sse2,
686 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__sse2,
687 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__sse2,
688 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__sse2,
689 };
690 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -0700691
692 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700693 #ifndef XNN_NO_F32_OPERATORS
Marat Dukhan0f349c42019-11-27 11:58:54 -0800694 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
695 xnn_params.f32.gemm = (struct gemm_parameters) {
696 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_7x16__avx512f_broadcast,
697 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_7x16__avx512f_broadcast,
698 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x16__avx512f_broadcast,
699 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x16__avx512f_broadcast,
700 .mr = 7,
701 .nr = 16,
702 };
703 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_fma3()) {
Marat Dukhan27121322019-12-09 14:57:40 -0800704 switch (cpuinfo_get_core(0)->uarch) {
705 case cpuinfo_uarch_zen:
706 xnn_params.f32.gemm = (struct gemm_parameters) {
707 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x16s4__fma3_broadcast,
708 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x16s4__fma3_broadcast,
709 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x16s4__fma3_broadcast,
710 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x16s4__fma3_broadcast,
711 .mr = 4,
712 .nr = 16,
713 .log2_sr = 2,
714 };
715 break;
716 default:
717 xnn_params.f32.gemm = (struct gemm_parameters) {
718 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_5x16__fma3_broadcast,
719 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_5x16__fma3_broadcast,
720 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x16__fma3_broadcast,
721 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x16__fma3_broadcast,
722 .mr = 5,
723 .nr = 16,
724 };
725 break;
726 }
Marat Dukhan1025ea32019-11-21 16:01:08 -0800727 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
728 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhaneccfd712019-12-08 16:49:27 -0800729 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_5x16__avx_broadcast,
730 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_5x16__avx_broadcast,
731 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x16__avx_broadcast,
732 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x16__avx_broadcast,
733 .mr = 5,
734 .nr = 16,
Marat Dukhan1025ea32019-11-21 16:01:08 -0800735 };
736 } else {
737 xnn_params.f32.gemm = (struct gemm_parameters) {
738 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__sse_load1,
739 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__sse_load1,
740 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__sse_load1,
741 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__sse_load1,
742 .mr = 4,
743 .nr = 8,
744 };
745 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700746 xnn_params.f32.gemm2 = (struct gemm_parameters) {
747 .gemm = NULL,
748 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__sse,
749 .mr = 4,
750 .nr = 2,
751 .log2_kr = 2,
752 };
Marat Dukhan479f87e2019-11-27 15:17:06 -0800753 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
754 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
755 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x4__avx512f,
756 .cr = 16,
757 .mr = 4,
758 };
759 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
760 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x9__avx512f,
761 .cr = 16,
762 .mr = 9,
763 };
764 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
765 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x25__avx512f,
766 .cr = 16,
767 .mr = 25,
768 };
769 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_fma3()) {
Marat Dukhan17ec5f32019-11-22 13:34:16 -0800770 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
771 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x4__fma3,
772 .cr = 16,
773 .mr = 4,
774 };
775 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
776 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x9__fma3,
777 .cr = 16,
778 .mr = 9,
779 };
780 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
781 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__fma3,
782 .cr = 8,
783 .mr = 25,
784 };
785 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
786 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
787 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x4__avx,
788 .cr = 16,
789 .mr = 4,
790 };
791 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
792 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up16x9__avx,
793 .cr = 16,
794 .mr = 9,
795 };
796 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
797 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__avx,
798 .cr = 8,
799 .mr = 25,
800 };
801 } else {
802 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
803 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x4__sse,
804 .cr = 8,
805 .mr = 4,
806 };
807 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
808 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x9__sse,
809 .cr = 8,
810 .mr = 9,
811 };
812 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
813 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up8x25__sse,
814 .cr = 8,
815 .mr = 25,
816 };
817 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700818 xnn_params.f32.avgpool = (struct avgpool_parameters) {
819 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__sse,
820 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__sse,
821 .mr = 9,
822 .qr = 8,
823 };
824 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
825 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__sse,
826 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__sse,
827 .mr = 9,
828 .qr = 8,
829 };
830 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
831 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__sse,
832 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__sse,
833 .mr = 7,
834 };
835 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800836 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__sse_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700837 .mr = 9,
838 .qr = 8,
839 };
840 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800841 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700842 .mr = 4,
843 };
844 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800845 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700846 .mr = 9,
847 };
848 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -0800849 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__sse2_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700850 .mr = 9,
851 .qr = 8,
852 };
Marat Dukhan69722492019-11-11 19:55:50 -0800853 xnn_params.f32.bilinear = (struct bilinear_parameters) {
854 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__sse_c8,
855 .pixel_tile = 1,
856 .channel_tile = 8,
857 };
Marat Dukhane2c3f292019-11-27 15:40:54 -0800858 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
859 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__avx512f;
860 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
861 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__avx;
862 } else {
863 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__sse;
864 }
Marat Dukhan662faa02019-12-09 22:48:16 -0800865 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
866 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__avx512f_x32;
867 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_fma3()) {
868 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__fma3_x16;
869 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
870 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__avx_x16;
871 } else {
872 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__sse_x8;
873 }
Marat Dukhan7bee7512019-11-18 15:15:48 -0800874 xnn_params.f32.sigmoid = (xnn_univector_ukernel_function) xnn_f32_sigmoid_ukernel__sse2_p5_div_x16;
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700875 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -0800876 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__sse2_2x8,
877 .row_tile = 2,
878 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700879 };
Marat Dukhan9a88efe2019-12-10 15:54:24 -0800880 if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx512f()) {
881 xnn_params.f32.vadd = (struct vbinary_parameters) {
882 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__avx512f_x32,
883 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__avx512f_x32,
884 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__avx512f_x32,
885 .element_tile = 32,
886 };
887 xnn_params.f32.vdiv = (struct vbinary_parameters) {
888 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__avx512f_x32,
889 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__avx512f_x32,
890 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__avx512f_x32,
891 .element_tile = 32,
892 };
893 xnn_params.f32.vmax = (struct vbinary_parameters) {
894 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__avx512f_x32,
895 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__avx512f_x32,
896 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__avx512f_x32,
897 .element_tile = 32,
898 };
899 xnn_params.f32.vmin = (struct vbinary_parameters) {
900 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__avx512f_x32,
901 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__avx512f_x32,
902 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__avx512f_x32,
903 .element_tile = 32,
904 };
905 xnn_params.f32.vmul = (struct vbinary_parameters) {
906 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__avx512f_x32,
907 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__avx512f_x32,
908 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__avx512f_x32,
909 .element_tile = 32,
910 };
911 xnn_params.f32.vsub = (struct vbinary_parameters) {
912 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__avx512f_x32,
913 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__avx512f_x32,
914 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__avx512f_x32,
915 .element_tile = 32,
916 };
917 } else if (!XNN_PLATFORM_MOBILE && cpuinfo_has_x86_avx()) {
918 xnn_params.f32.vadd = (struct vbinary_parameters) {
919 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__avx_x16,
920 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__avx_x16,
921 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__avx_x16,
922 .element_tile = 16,
923 };
924 xnn_params.f32.vdiv = (struct vbinary_parameters) {
925 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__avx_x16,
926 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__avx_x16,
927 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__avx_x16,
928 .element_tile = 16,
929 };
930 xnn_params.f32.vmax = (struct vbinary_parameters) {
931 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__avx_x16,
932 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__avx_x16,
933 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__avx_x16,
934 .element_tile = 16,
935 };
936 xnn_params.f32.vmin = (struct vbinary_parameters) {
937 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__avx_x16,
938 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__avx_x16,
939 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__avx_x16,
940 .element_tile = 16,
941 };
942 xnn_params.f32.vmul = (struct vbinary_parameters) {
943 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__avx_x16,
944 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__avx_x16,
945 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__avx_x16,
946 .element_tile = 16,
947 };
948 xnn_params.f32.vsub = (struct vbinary_parameters) {
949 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__avx_x16,
950 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__avx_x16,
951 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__avx_x16,
952 .element_tile = 16,
953 };
954 } else {
955 xnn_params.f32.vadd = (struct vbinary_parameters) {
956 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__sse_x8,
957 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__sse_x8,
958 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__sse_x8,
959 .element_tile = 8,
960 };
961 xnn_params.f32.vdiv = (struct vbinary_parameters) {
962 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__sse_x8,
963 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__sse_x8,
964 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__sse_x8,
965 .element_tile = 8,
966 };
967 xnn_params.f32.vmax = (struct vbinary_parameters) {
968 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__sse_x8,
969 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__sse_x8,
970 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__sse_x8,
971 .element_tile = 8,
972 };
973 xnn_params.f32.vmin = (struct vbinary_parameters) {
974 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__sse_x8,
975 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__sse_x8,
976 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__sse_x8,
977 .element_tile = 8,
978 };
979 xnn_params.f32.vmul = (struct vbinary_parameters) {
980 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__sse_x8,
981 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
982 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__sse_x8,
983 .element_tile = 8,
984 };
985 xnn_params.f32.vsub = (struct vbinary_parameters) {
986 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__sse_x8,
987 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__sse_x8,
988 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__sse_x8,
989 .element_tile = 8,
990 };
991 }
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700992 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -0800993 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__sse_2x,
994 .channel_tile = 4,
995 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700996 };
Marat Dukhanefc47b82019-11-18 09:25:38 -0800997 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -0700998 xnn_params.f32.spmm = (struct spmm_parameters) {
999 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_4x1__sse,
1000 .mr = 4,
1001 .nr = 1,
1002 };
1003 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
1004 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__sse,
1005 .input_width_tile = 4,
1006 .output_width_tile = 4,
1007 .output_height_tile = 1,
1008 };
1009 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
1010 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__sse,
1011 .input_width_tile = 4,
1012 .output_width_tile = 4,
1013 .output_height_tile = 1,
1014 };
1015 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
1016 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__sse_x4,
1017 .channel_tile = 4,
1018 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001019 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001020 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001021
1022 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001023 #ifndef XNN_NO_X32_OPERATORS
1024 xnn_params.x32.pad = (struct pad_parameters) {
1025 .ukernel = xnn_x32_pad_x2__sse2,
1026 .mr = 2,
1027 };
1028 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
1029 xnn_params.x32.zip = (struct zip_parameters) {
1030 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__sse2,
1031 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__sse2,
1032 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__sse2,
1033 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__sse2,
1034 };
1035 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001036
Marat Dukhan1dadbf72019-10-01 10:46:20 -07001037#elif XNN_ARCH_PNACL || XNN_ARCH_WASMSIMD
Marat Dukhan466b5232019-10-09 11:22:20 -07001038 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
1039 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
1040 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
1041 // of two infinities (must produce NaN per IEEE 754 standard).
1042 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
1043 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
1044
XNNPACK Teamb455b122019-09-27 18:10:33 -07001045 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001046 #ifndef XNN_NO_Q8_OPERATORS
1047 xnn_params.q8.gemm = (struct gemm_parameters) {
1048 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
1049 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
1050 .mr = 2,
1051 .nr = 2,
1052 };
1053 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
1054 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
1055 .cr = 1,
1056 .mr = 9,
1057 };
1058 xnn_params.q8.avgpool = (struct avgpool_parameters) {
1059 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
1060 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
1061 .mr = 9,
1062 .qr = 8,
1063 };
1064 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
1065 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
1066 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
1067 .mr = 7,
1068 };
1069 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
1070 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001071
1072 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001073 #ifndef XNN_NO_U8_OPERATORS
1074 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001075 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001076 .mr = 9,
1077 .qr = 8,
1078 };
1079 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
1080 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
1081 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
1082 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001083
1084 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001085 #ifndef XNN_NO_X8_OPERATORS
1086 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
1087 xnn_params.x8.zip = (struct zip_parameters) {
1088 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
1089 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
1090 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
1091 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
1092 };
1093 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001094
1095 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001096 #ifndef XNN_NO_F32_OPERATORS
1097 if (is_wasm_x86) {
1098 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancb801972019-10-23 02:10:33 -07001099 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x8__psimd_splat,
1100 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x8__psimd_splat,
1101 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x8__psimd_splat,
1102 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8__psimd_splat,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001103 .mr = 4,
1104 .nr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001105 };
1106 } else {
1107 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhancd945c62019-10-25 11:59:50 -07001108 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_6x8s4__psimd,
1109 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_6x8s4__psimd,
1110 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
1111 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x8s4__psimd,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001112 .mr = 6,
1113 .nr = 8,
Marat Dukhancd945c62019-10-25 11:59:50 -07001114 .log2_sr = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001115 };
1116 }
1117 xnn_params.f32.gemm2 = (struct gemm_parameters) {
1118 .gemm = NULL,
1119 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2c4__psimd,
Marat Dukhan466b5232019-10-09 11:22:20 -07001120 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001121 .nr = 2,
1122 .log2_kr = 2,
Marat Dukhan466b5232019-10-09 11:22:20 -07001123 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001124 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001125 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x4__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001126 .cr = 4,
1127 .mr = 4,
Marat Dukhan466b5232019-10-09 11:22:20 -07001128 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001129 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001130 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x9__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001131 .cr = 4,
1132 .mr = 9,
1133 };
1134 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan5098c3e2019-11-07 12:01:19 -08001135 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up4x25__psimd_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001136 .cr = 4,
1137 .mr = 25,
1138 };
1139 xnn_params.f32.avgpool = (struct avgpool_parameters) {
1140 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__psimd,
1141 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__psimd,
1142 .mr = 9,
1143 .qr = 8,
1144 };
1145 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
1146 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__psimd,
1147 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__psimd,
1148 .mr = 9,
1149 .qr = 8,
1150 };
1151 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
1152 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__psimd,
1153 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__psimd,
1154 .mr = 7,
1155 };
1156 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001157 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001158 .mr = 9,
1159 .qr = 8,
1160 };
1161 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001162 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001163 .mr = 4,
1164 };
1165 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001166 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001167 .mr = 9,
1168 };
1169 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001170 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__psimd_c4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001171 .mr = 9,
1172 .qr = 8,
1173 };
Marat Dukhan69722492019-11-11 19:55:50 -08001174 xnn_params.f32.bilinear = (struct bilinear_parameters) {
1175 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__psimd_c8,
1176 .pixel_tile = 1,
1177 .channel_tile = 8,
1178 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001179 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__psimd;
Marat Dukhan662faa02019-12-09 22:48:16 -08001180 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__psimd_x8;
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001181 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan69c3f2c2019-11-06 12:30:01 -08001182 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__psimd_2x8,
1183 .row_tile = 2,
1184 .channel_tile = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001185 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -08001186 xnn_params.f32.vadd = (struct vbinary_parameters) {
1187 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__psimd_x8,
1188 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__psimd_x8,
1189 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__psimd_x8,
1190 .element_tile = 8,
1191 };
Marat Dukhan69180502019-12-06 15:00:31 -08001192 xnn_params.f32.vdiv = (struct vbinary_parameters) {
1193 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__psimd_x4,
1194 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__psimd_x4,
1195 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__psimd_x4,
1196 .element_tile = 4,
1197 };
Marat Dukhan79e7f842019-12-05 14:35:50 -08001198 xnn_params.f32.vmax = (struct vbinary_parameters) {
1199 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__psimd_x8,
1200 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__psimd_x8,
1201 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__psimd_x8,
1202 .element_tile = 8,
1203 };
1204 xnn_params.f32.vmin = (struct vbinary_parameters) {
1205 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__psimd_x8,
1206 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__psimd_x8,
1207 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__psimd_x8,
1208 .element_tile = 8,
1209 };
Marat Dukhan1e782c42019-11-21 17:02:40 -08001210 xnn_params.f32.vmul = (struct vbinary_parameters) {
1211 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__psimd_x8,
1212 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
1213 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__psimd_x8,
Marat Dukhanca2733c2019-11-15 23:21:17 -08001214 .element_tile = 8,
1215 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -08001216 xnn_params.f32.vsub = (struct vbinary_parameters) {
1217 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__psimd_x8,
1218 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__psimd_x8,
1219 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__psimd_x8,
1220 .element_tile = 8,
1221 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001222 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan49e6ee92019-11-06 15:55:29 -08001223 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c4__psimd_2x,
1224 .channel_tile = 4,
1225 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001226 };
1227 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001228
1229 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001230 #ifndef XNN_NO_X32_OPERATORS
1231 xnn_params.x32.pad = (struct pad_parameters) {
1232 .ukernel = xnn_x32_pad_x2__psimd,
1233 .mr = 2,
1234 };
1235 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__psimd;
1236 xnn_params.x32.zip = (struct zip_parameters) {
1237 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__psimd,
1238 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__psimd,
1239 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__psimd,
1240 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__psimd,
1241 };
1242 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001243
Marat Dukhan1dadbf72019-10-01 10:46:20 -07001244#elif XNN_ARCH_WASM || XNN_ARCH_ASMJS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001245 // Unlike most other architectures, on x86/x86-64 when floating-point instructions
1246 // have no NaN arguments, but produce NaN output, the output NaN has sign bit set.
1247 // We use it to distinguish x86/x86-64 from other architectures, by doing subtraction
1248 // of two infinities (must produce NaN per IEEE 754 standard).
1249 static volatile uint32_t minus_inf = UINT32_C(0xFF800000);
1250 const bool is_wasm_x86 = (int32_t) xnn_stub_wasm_f32_sub(minus_inf, minus_inf) < 0;
1251
1252 /**************************** Q8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001253 #ifndef XNN_NO_Q8_OPERATORS
1254 xnn_params.q8.gemm = (struct gemm_parameters) {
1255 .gemm = (xnn_gemm_ukernel_function) xnn_q8_gemm_ukernel_2x2__scalar,
1256 .igemm = (xnn_igemm_ukernel_function) xnn_q8_igemm_ukernel_2x2__scalar,
1257 .mr = 2,
1258 .nr = 2,
1259 };
1260 xnn_params.q8.dwconv[0] = (struct dwconv_parameters) {
1261 .up = (xnn_dwconv_up_ukernel_function) xnn_q8_dwconv_ukernel_up1x9__scalar,
1262 .cr = 1,
1263 .mr = 9,
1264 };
1265 xnn_params.q8.avgpool = (struct avgpool_parameters) {
1266 .up = (xnn_avgpool_up_ukernel_function) xnn_q8_avgpool_ukernel_up9__scalar,
1267 .mp = (xnn_avgpool_mp_ukernel_function) xnn_q8_avgpool_ukernel_mp9p8q__scalar,
1268 .mr = 9,
1269 .qr = 8,
1270 };
1271 xnn_params.q8.gavgpool = (struct gavgpool_parameters) {
1272 .up = (xnn_gavgpool_up_ukernel_function) xnn_q8_gavgpool_ukernel_up7__scalar,
1273 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_q8_gavgpool_ukernel_mp7p7q__scalar,
1274 .mr = 7,
1275 };
1276 xnn_params.q8.vadd = (xnn_vadd_ukernel_function) xnn_q8_vadd_ukernel__scalar;
1277 #endif // XNN_NO_Q8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001278
1279 /**************************** U8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001280 #ifndef XNN_NO_U8_OPERATORS
1281 xnn_params.u8.maxpool = (struct maxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001282 .ukernel = (xnn_maxpool_ukernel_function) xnn_u8_maxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001283 .mr = 9,
1284 .qr = 8,
1285 };
1286 xnn_params.u8.clamp = (xnn_univector_ukernel_function) xnn_u8_clamp_ukernel__scalar;
1287 xnn_params.u8.lut32norm = xnn_u8_lut32norm_ukernel__scalar;
1288 xnn_params.u8.rmax = xnn_u8_rmax_ukernel__scalar;
1289 #endif // XNN_NO_U8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001290
1291 /**************************** X8 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001292 #ifndef XNN_NO_X8_OPERATORS
1293 xnn_params.x8.lut = xnn_x8_lut_ukernel__scalar;
1294 xnn_params.x8.zip = (struct zip_parameters) {
1295 .x2 = (xnn_zipc_ukernel_function) xnn_x8_zip_x2_ukernel__scalar,
1296 .x3 = (xnn_zipc_ukernel_function) xnn_x8_zip_x3_ukernel__scalar,
1297 .x4 = (xnn_zipc_ukernel_function) xnn_x8_zip_x4_ukernel__scalar,
1298 .xm = (xnn_zipv_ukernel_function) xnn_x8_zip_xm_ukernel__scalar,
1299 };
1300 #endif // XNN_NO_X8_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001301
1302 /**************************** F32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001303 #ifndef XNN_NO_F32_OPERATORS
1304 if (is_wasm_x86) {
1305 xnn_params.f32.gemm = (struct gemm_parameters) {
1306 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_2x4__scalar,
1307 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_2x4__scalar,
Marat Dukhan436ebe62019-12-04 15:10:12 -08001308 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__wasm,
1309 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001310 .mr = 2,
1311 .nr = 4,
1312 };
1313 } else {
1314 xnn_params.f32.gemm = (struct gemm_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001315 .gemm = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_4x4__wasm,
1316 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x4__wasm,
1317 .gemm1 = (xnn_gemm_ukernel_function) xnn_f32_gemm_ukernel_1x4__wasm,
1318 .igemm1 = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_1x4__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001319 .mr = 4,
1320 .nr = 4,
1321 };
1322 }
1323 xnn_params.f32.gemm2 = (struct gemm_parameters) {
1324 .gemm = NULL,
Marat Dukhan436ebe62019-12-04 15:10:12 -08001325 .igemm = (xnn_igemm_ukernel_function) xnn_f32_igemm_ukernel_4x2__wasm,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001326 .mr = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001327 .nr = 2,
XNNPACK Teamb455b122019-09-27 18:10:33 -07001328 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001329 xnn_params.f32.dwconv[0] = (struct dwconv_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001330 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x4__wasm_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001331 .cr = 1,
1332 .mr = 4,
1333 };
1334 xnn_params.f32.dwconv[1] = (struct dwconv_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001335 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x9__wasm_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001336 .cr = 1,
1337 .mr = 9,
1338 };
1339 xnn_params.f32.dwconv[2] = (struct dwconv_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001340 .up = (xnn_dwconv_up_ukernel_function) xnn_f32_dwconv_ukernel_up1x25__wasm_acc2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001341 .cr = 1,
1342 .mr = 25,
1343 };
1344 xnn_params.f32.avgpool = (struct avgpool_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001345 .up = (xnn_avgpool_up_ukernel_function) xnn_f32_avgpool_ukernel_up9__wasm,
1346 .mp = (xnn_avgpool_mp_ukernel_function) xnn_f32_avgpool_ukernel_mp9p8q__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001347 .mr = 9,
1348 .qr = 8,
1349 };
1350 xnn_params.f32.pavgpool = (struct pavgpool_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001351 .up = (xnn_pavgpool_up_ukernel_function) xnn_f32_pavgpool_ukernel_up9__wasm,
1352 .mp = (xnn_pavgpool_mp_ukernel_function) xnn_f32_pavgpool_ukernel_mp9p8q__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001353 .mr = 9,
1354 .qr = 8,
1355 };
1356 xnn_params.f32.gavgpool = (struct gavgpool_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001357 .up = (xnn_gavgpool_up_ukernel_function) xnn_f32_gavgpool_ukernel_up7__wasm,
1358 .mp = (xnn_gavgpool_mp_ukernel_function) xnn_f32_gavgpool_ukernel_mp7p7q__wasm,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001359 .mr = 7,
1360 };
1361 xnn_params.f32.maxpool = (struct maxpool_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001362 .ukernel = (xnn_maxpool_ukernel_function) xnn_f32_maxpool_ukernel_9p8x__wasm_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001363 .mr = 9,
1364 .qr = 8,
1365 };
1366 xnn_params.f32.argmaxpool[0] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001367 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_4x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001368 .mr = 4,
1369 };
1370 xnn_params.f32.argmaxpool[1] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001371 .up = (xnn_argmaxpool_up_ukernel_function) xnn_f32_argmaxpool_ukernel_9x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001372 .mr = 9,
1373 };
1374 xnn_params.f32.argmaxpool[2] = (struct argmaxpool_parameters) {
Marat Dukhan329da642019-11-19 21:44:39 -08001375 .mp = (xnn_argmaxpool_mp_ukernel_function) xnn_f32_argmaxpool_ukernel_9p8x__scalar_c1,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001376 .mr = 9,
1377 .qr = 8,
1378 };
Marat Dukhan69722492019-11-11 19:55:50 -08001379 xnn_params.f32.bilinear = (struct bilinear_parameters) {
1380 .ukernel = (xnn_bilinear_ukernel_function) xnn_f32_bilinear_ukernel__scalar_c2,
1381 .pixel_tile = 1,
1382 .channel_tile = 2,
1383 };
Marat Dukhan436ebe62019-12-04 15:10:12 -08001384 xnn_params.f32.clamp = (xnn_univector_ukernel_function) xnn_f32_clamp_ukernel__wasm;
Marat Dukhan662faa02019-12-09 22:48:16 -08001385 xnn_params.f32.hswish = (xnn_univector_ukernel_function) xnn_f32_hswish_ukernel__wasm_x4;
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001386 xnn_params.f32.prelu = (struct prelu_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001387 .ukernel = (xnn_prelu_ukernel_function) xnn_f32_prelu_ukernel__wasm_2x4,
Marat Dukhan69c3f2c2019-11-06 12:30:01 -08001388 .row_tile = 4,
1389 .channel_tile = 4,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001390 };
Marat Dukhanb1a0fc32019-12-02 19:32:02 -08001391 xnn_params.f32.vadd = (struct vbinary_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001392 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vadd_ukernel__wasm_x4,
1393 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__wasm_x4,
1394 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vaddc_ukernel__wasm_x4,
Marat Dukhanb1a0fc32019-12-02 19:32:02 -08001395 .element_tile = 8,
1396 };
Marat Dukhan69180502019-12-06 15:00:31 -08001397 xnn_params.f32.vdiv = (struct vbinary_parameters) {
1398 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdiv_ukernel__wasm_x2,
1399 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vdivc_ukernel__wasm_x2,
1400 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrdivc_ukernel__wasm_x2,
1401 .element_tile = 2,
1402 };
Marat Dukhan79e7f842019-12-05 14:35:50 -08001403 xnn_params.f32.vmax = (struct vbinary_parameters) {
1404 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmax_ukernel__wasm_x4,
1405 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__wasm_x4,
1406 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmaxc_ukernel__wasm_x4,
1407 .element_tile = 8,
1408 };
1409 xnn_params.f32.vmin = (struct vbinary_parameters) {
1410 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmin_ukernel__wasm_x4,
1411 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__wasm_x4,
1412 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vminc_ukernel__wasm_x4,
1413 .element_tile = 8,
1414 };
Marat Dukhan1e782c42019-11-21 17:02:40 -08001415 xnn_params.f32.vmul = (struct vbinary_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001416 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmul_ukernel__wasm_x4,
1417 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__wasm_x4,
1418 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vmulc_ukernel__wasm_x4,
Marat Dukhanca2733c2019-11-15 23:21:17 -08001419 .element_tile = 8,
1420 };
Marat Dukhan05f3f6d2019-12-03 15:13:53 -08001421 xnn_params.f32.vsub = (struct vbinary_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001422 .op_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsub_ukernel__wasm_x4,
1423 .opc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vsubc_ukernel__wasm_x4,
1424 .ropc_ukernel = (xnn_vbinary_ukernel_function) xnn_f32_vrsubc_ukernel__wasm_x4,
Marat Dukhan05f3f6d2019-12-03 15:13:53 -08001425 .element_tile = 8,
1426 };
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001427 xnn_params.f32.vmulcaddc = (struct vmulcaddc_parameters) {
Marat Dukhan436ebe62019-12-04 15:10:12 -08001428 .ukernel = (xnn_vmulcaddc_ukernel_function) xnn_f32_vmulcaddc_ukernel_c1__wasm_2x,
Marat Dukhan49e6ee92019-11-06 15:55:29 -08001429 .channel_tile = 1,
1430 .row_tile = 2,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001431 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001432 #ifndef XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001433 xnn_params.f32.spmm = (struct spmm_parameters) {
Marat Dukhanbff791e2019-10-24 11:05:37 -07001434 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x1__scalar,
1435 .mr = 8,
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001436 .nr = 1,
1437 };
Erich Elsenc6afd9b2019-10-24 16:10:53 -07001438 xnn_params.f32.spmm2 = (struct spmm_parameters) {
1439 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x2__scalar,
1440 .mr = 8,
1441 .nr = 2,
1442 };
1443 xnn_params.f32.spmm4 = (struct spmm_parameters) {
1444 .ukernel = (xnn_spmm_ukernel_function) xnn_f32_spmm_ukernel_8x4__scalar,
1445 .mr = 8,
1446 .nr = 4,
1447 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001448 xnn_params.f32.hwc2spchw_dconv3x3c3s2 = (struct hwc2spchw_dconv_parameters) {
1449 .ukernel_with_symm_padding =
1450 (xnn_conv_hwc2spchw_ukernel_function) xnn_f32_conv_hwc2spchw_ukernel_3x3s2p1c3x4__scalar_1x1,
1451 .output_channel_tile = 4,
1452 .output_height_tile = 1,
1453 .output_width_tile = 1,
1454 };
1455 xnn_params.f32.spchw_dwconv3x3 = (struct spchw_dwconv_parameters) {
1456 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3p1__scalar,
1457 .input_width_tile = 1,
1458 .output_width_tile = 1,
1459 .output_height_tile = 1,
1460 };
1461 xnn_params.f32.spchw_dwconv3x3s2 = (struct spchw_dwconv_parameters) {
1462 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_3x3s2p1__scalar,
1463 .input_width_tile = 1,
1464 .output_width_tile = 1,
1465 .output_height_tile = 1,
1466 };
Marat Dukhana99918a2019-11-15 14:40:12 -08001467 xnn_params.f32.spchw_dwconv5x5 = (struct spchw_dwconv_parameters) {
1468 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5p2__scalar,
1469 .input_width_tile = 1,
1470 .output_width_tile = 1,
1471 .output_height_tile = 1,
1472 };
1473 xnn_params.f32.spchw_dwconv5x5s2 = (struct spchw_dwconv_parameters) {
1474 .ukernel = (xnn_dwconv_spchw_ukernel_function) xnn_f32_dwconv_spchw_ukernel_5x5s2p2__scalar,
1475 .input_width_tile = 1,
1476 .output_width_tile = 1,
1477 .output_height_tile = 1,
1478 };
Marat Dukhan14fe0b22019-10-23 21:20:07 -07001479 xnn_params.f32.spchw_gavgpool = (struct spchw_gavgpool_parameters) {
1480 .ukernel = (xnn_gavgpool_spchw_ukernel_function) xnn_f32_gavgpool_spchw_ukernel__scalar_x1,
1481 .channel_tile = 1,
1482 };
Marat Dukhanefc47b82019-11-18 09:25:38 -08001483 #endif // XNN_NO_NCHW_OPERATORS
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001484 #endif // XNN_NO_F32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001485
1486 /**************************** X32 micro-kernels ****************************/
Marat Dukhan8fe54e42019-10-10 14:12:59 -07001487 #ifndef XNN_NO_X32_OPERATORS
1488 xnn_params.x32.pad = (struct pad_parameters) {
1489 .ukernel = xnn_x32_pad_x2__scalar,
1490 .mr = 2,
1491 };
1492 xnn_params.x32.unpool = (xnn_unpool_ukernel_function) xnn_x32_unpool_ukernel__scalar;
1493 xnn_params.x32.zip = (struct zip_parameters) {
1494 .x2 = (xnn_zipc_ukernel_function) xnn_x32_zip_x2_ukernel__scalar,
1495 .x3 = (xnn_zipc_ukernel_function) xnn_x32_zip_x3_ukernel__scalar,
1496 .x4 = (xnn_zipc_ukernel_function) xnn_x32_zip_x4_ukernel__scalar,
1497 .xm = (xnn_zipv_ukernel_function) xnn_x32_zip_xm_ukernel__scalar,
1498 };
1499 #endif // XNN_NO_X32_OPERATORS
XNNPACK Teamb455b122019-09-27 18:10:33 -07001500
1501#else
1502 #error "Unsupported architecture"
1503#endif
1504 xnn_params.initialized = true;
1505}
1506
Marat Dukhan04f03be2019-11-19 12:36:47 -08001507enum xnn_status xnn_initialize(const struct xnn_allocator* allocator) {
Marat Dukhand343c222019-10-07 09:22:14 -07001508 #ifndef __EMSCRIPTEN__
1509 if (!cpuinfo_initialize()) {
1510 return xnn_status_out_of_memory;
1511 }
1512 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001513 pthread_once(&init_guard, &init);
1514 if (xnn_params.initialized) {
Marat Dukhan04f03be2019-11-19 12:36:47 -08001515 if (allocator != NULL) {
1516 memcpy(&xnn_params.allocator, allocator, sizeof(struct xnn_allocator));
1517 } else {
1518 xnn_params.allocator.allocate = &xnn_allocate;
1519 xnn_params.allocator.reallocate = &xnn_reallocate;
1520 xnn_params.allocator.deallocate = &xnn_deallocate;
1521 xnn_params.allocator.aligned_allocate = &xnn_aligned_allocate;
1522 xnn_params.allocator.aligned_deallocate = &xnn_aligned_deallocate;
1523 }
XNNPACK Teamb455b122019-09-27 18:10:33 -07001524 return xnn_status_success;
1525 } else {
1526 return xnn_status_unsupported_hardware;
1527 }
1528}
1529
1530enum xnn_status xnn_deinitialize(void) {
Marat Dukhand343c222019-10-07 09:22:14 -07001531 #ifndef __EMSCRIPTEN__
1532 cpuinfo_deinitialize();
1533 #endif
XNNPACK Teamb455b122019-09-27 18:10:33 -07001534 return xnn_status_success;
1535}