blob: 99de7617b8ebc94ca0cb9200b757e1da0b4c7e18 [file] [log] [blame]
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01001/*
Vikram Kanigiriecf70f72016-01-21 14:08:15 +00002 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLATFORM_DEF_H__
32#define __PLATFORM_DEF_H__
33
Dan Handleyf8b0b222015-03-19 19:22:44 +000034#include <arm_def.h>
35#include <board_arm_def.h>
36#include <board_css_def.h>
37#include <common_def.h>
38#include <css_def.h>
39#include <soc_css_def.h>
40#include <tzc400.h>
41#include <v2m_def.h>
Sandrine Bailleuxedfda102014-07-17 09:56:29 +010042#include "../juno_def.h"
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010043
Soby Mathew5f3a6032015-05-08 10:18:59 +010044/* Juno supports system power domain */
45#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
46#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
47 ARM_CLUSTER_COUNT + \
48 PLATFORM_CORE_COUNT)
Dan Handleyf8b0b222015-03-19 19:22:44 +000049/*
Soby Mathew5f3a6032015-05-08 10:18:59 +010050 * Other platform porting definitions are provided by included headers
Dan Handleyf8b0b222015-03-19 19:22:44 +000051 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010052
Dan Handleyf8b0b222015-03-19 19:22:44 +000053/*
54 * Required ARM standard platform porting definitions
55 */
56#define PLAT_ARM_CLUSTER0_CORE_COUNT 2
57#define PLAT_ARM_CLUSTER1_CORE_COUNT 4
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010058
Dan Handleyf8b0b222015-03-19 19:22:44 +000059/* Use the bypass address */
60#define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010061
Dan Handleyf8b0b222015-03-19 19:22:44 +000062/*
63 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
64 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
65 * flash
66 */
Juan Castillo01df3c12015-01-07 13:49:59 +000067#if TRUSTED_BOARD_BOOT
Dan Handleyf8b0b222015-03-19 19:22:44 +000068#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000
69#else
70#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000
Juan Castillo01df3c12015-01-07 13:49:59 +000071#endif /* TRUSTED_BOARD_BOOT */
72
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010073
Dan Handleyf8b0b222015-03-19 19:22:44 +000074/* CCI related constants */
75#define PLAT_ARM_CCI_BASE 0x2c090000
76#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
77#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
78
Vikram Kanigiriecf70f72016-01-21 14:08:15 +000079/* System timer related constants */
80#define PLAT_ARM_NSTIMER_FRAME_ID 1
81
Dan Handleyf8b0b222015-03-19 19:22:44 +000082/* TZC related constants */
Vikram Kanigiriecf70f72016-01-21 14:08:15 +000083#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handleyf8b0b222015-03-19 19:22:44 +000084#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
85 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
86 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
87 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
88 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
89 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
90 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
91 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
92 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
93 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
94 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo1217d282014-11-07 09:44:58 +000095
96/*
Dan Handleyf8b0b222015-03-19 19:22:44 +000097 * Required ARM CSS based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +000098 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010099
Dan Handleyf8b0b222015-03-19 19:22:44 +0000100/* GIC related constants (no GICR in GIC-400) */
Achin Gupta27573c52015-11-03 14:18:34 +0000101#define PLAT_ARM_GICD_BASE 0x2c010000
102#define PLAT_ARM_GICC_BASE 0x2c02f000
103#define PLAT_ARM_GICH_BASE 0x2c04f000
104#define PLAT_ARM_GICV_BASE 0x2c06f000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000105
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000106/* MHU related constants */
107#define PLAT_CSS_MHU_BASE 0x2b1f0000
108
Achin Gupta27573c52015-11-03 14:18:34 +0000109/*
110 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
111 * terminology. On a GICv2 system or mode, the lists will be merged and treated
112 * as Group 0 interrupts.
113 */
114#define PLAT_ARM_G1S_IRQS CSS_G1S_IRQS, \
115 ARM_G1S_IRQS, \
Vikram Kanigiria7270d32015-06-24 17:51:09 +0100116 JUNO_IRQ_DMA_SMMU, \
117 JUNO_IRQ_HDLCD0_SMMU, \
118 JUNO_IRQ_HDLCD1_SMMU, \
119 JUNO_IRQ_USB_SMMU, \
120 JUNO_IRQ_THIN_LINKS_SMMU, \
121 JUNO_IRQ_SEC_I2C, \
122 JUNO_IRQ_GPU_SMMU_1, \
123 JUNO_IRQ_ETR_SMMU
Dan Handleyf8b0b222015-03-19 19:22:44 +0000124
Achin Gupta27573c52015-11-03 14:18:34 +0000125#define PLAT_ARM_G0_IRQS ARM_G0_IRQS
126
Juan Castillo1217d282014-11-07 09:44:58 +0000127/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000128 * Required ARM CSS SoC based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000129 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100130
Dan Handleyf8b0b222015-03-19 19:22:44 +0000131/* CSS SoC NIC-400 Global Programmers View (GPV) */
132#define PLAT_SOC_CSS_NIC400_BASE 0x2a000000
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100133
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000134/*
135 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
136 * plus a little space for growth.
137 */
138#if TRUSTED_BOARD_BOOT
139# define PLAT_ARM_MAX_BL1_RW_SIZE 0x9000
140#else
141# define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000
142#endif
143
144/*
145 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
146 * little space for growth.
147 */
148#if TRUSTED_BOARD_BOOT
149# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
150#else
151# define PLAT_ARM_MAX_BL2_SIZE 0xC000
152#endif
153
154/*
155 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
156 * little space for growth.
157 */
158#define PLAT_ARM_MAX_BL31_SIZE 0x1D000
Soby Mathew8c5fe0b2015-01-08 18:02:19 +0000159
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100160#endif /* __PLATFORM_DEF_H__ */