tests: add tests for mips's modes: MIPS32R6 & MICRO (C & Python code)
diff --git a/tests/test.c b/tests/test.c
index 61b0778..178b23d 100644
--- a/tests/test.c
+++ b/tests/test.c
@@ -41,6 +41,8 @@
 #define THUMB_CODE2 "\x4f\xf0\x00\x01\xbd\xe8\x00\x88\xd1\xe8\x00\xf0"
 #define MIPS_CODE "\x0C\x10\x00\x97\x00\x00\x00\x00\x24\x02\x00\x0c\x8f\xa2\x00\x00\x34\x21\x34\x56"
 #define MIPS_CODE2 "\x56\x34\x21\x34\xc2\x17\x01\x00"
+#define MIPS_MICRO "\x07\x42\xed\xfe\x45\xc9\x0c\x00"
+#define MIPS_32R6 "\x00\x07\x00\x07\x00\x11\x93\x7c\x01\x8c\x8b\x7c\x00\xc7\x48\xd0"
 //#define ARM64_CODE "\x00\x40\x21\x4b"	// 	sub		w0, w0, w1, uxtw
 //#define ARM64_CODE "\x21\x7c\x02\x9b"	// mul	x1, x1, x2
 //#define ARM64_CODE "\x20\x74\x0b\xd5"	// dc	zva, x0
@@ -134,6 +136,20 @@
 			"MIPS-64-EL (Little-endian)"
 		},
 		{
+			CS_ARCH_MIPS,
+			(cs_mode)(CS_MODE_32 + CS_MODE_MICRO + CS_MODE_BIG_ENDIAN),
+			(unsigned char*)MIPS_MICRO,
+			sizeof(MIPS_MICRO) - 1,
+			"MIPS-Micro (Big-endian)"
+		},
+		{
+			CS_ARCH_MIPS,
+			(cs_mode)(CS_MODE_32 + CS_MODE_MIPS32R6 + CS_MODE_MICRO + CS_MODE_BIG_ENDIAN),
+			(unsigned char*)MIPS_32R6,
+			sizeof(MIPS_32R6) - 1,
+			"MIPS-32R6 | Micro (Big-endian)"
+		},
+		{
 			CS_ARCH_ARM64,
 			CS_MODE_ARM,
 			(unsigned char*)ARM64_CODE,
diff --git a/tests/test_detail.c b/tests/test_detail.c
index 2e07626..72d0c67 100644
--- a/tests/test_detail.c
+++ b/tests/test_detail.c
@@ -44,6 +44,7 @@
 //#define MIPS_CODE "\x21\x30\xe6\x70"
 //#define MIPS_CODE "\x1c\x00\x40\x14"
 #define MIPS_CODE2 "\x56\x34\x21\x34\xc2\x17\x01\x00"
+#define MIPS_32R6 "\x00\x07\x00\x07\x00\x11\x93\x7c\x01\x8c\x8b\x7c\x00\xc7\x48\xd0"
 //#define ARM64_CODE "\xe1\x0b\x40\xb9"	// ldr		w1, [sp, #0x8]
 //#define ARM64_CODE "\x00\x40\x21\x4b"	// 	sub		w0, w0, w1, uxtw
 //#define ARM64_CODE "\x21\x7c\x02\x9b"	// mul	x1, x1, x2
@@ -134,6 +135,13 @@
 			"MIPS-64-EL (Little-endian)"
 		},
 		{
+			CS_ARCH_MIPS,
+			(cs_mode)(CS_MODE_32 + CS_MODE_MIPS32R6 + CS_MODE_MICRO + CS_MODE_BIG_ENDIAN),
+			(unsigned char*)MIPS_32R6,
+			sizeof(MIPS_32R6) - 1,
+			"MIPS-32R6 | Micro (Big-endian)"
+		},
+		{
 			CS_ARCH_ARM64,
 			CS_MODE_ARM,
 			(unsigned char *)ARM64_CODE,
diff --git a/tests/test_mips.c b/tests/test_mips.c
index 0ba86ca..54486ae 100644
--- a/tests/test_mips.c
+++ b/tests/test_mips.c
@@ -80,6 +80,7 @@
 #define MIPS_CODE "\x0C\x10\x00\x97\x00\x00\x00\x00\x24\x02\x00\x0c\x8f\xa2\x00\x00\x34\x21\x34\x56"
 //#define MIPS_CODE "\x04\x11\x00\x01"	// bal	0x8
 #define MIPS_CODE2 "\x56\x34\x21\x34\xc2\x17\x01\x00"
+#define MIPS_32R6 "\x00\x07\x00\x07\x00\x11\x93\x7c\x01\x8c\x8b\x7c\x00\xc7\x48\xd0"
 
 	struct platform platforms[] = {
 		{
@@ -96,6 +97,13 @@
 			sizeof(MIPS_CODE2) - 1,
 			"MIPS-64-EL (Little-endian)"
 		},
+		{
+			CS_ARCH_MIPS,
+			(cs_mode)(CS_MODE_32 + CS_MODE_MIPS32R6 + CS_MODE_MICRO + CS_MODE_BIG_ENDIAN),
+			(unsigned char*)MIPS_32R6,
+			sizeof(MIPS_32R6) - 1,
+			"MIPS-32R6 | Micro (Big-endian)"
+		},
 	};
 
 	uint64_t address = 0x1000;