blob: 253ea7105a2298c4279b9185028b103e81080d59 [file] [log] [blame]
Eric Anholtcbdd6272009-01-27 17:16:11 -08001/*
2 *
3 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 */
27
28#ifndef _INTEL_CHIPSET_H
29#define _INTEL_CHIPSET_H
30
Ben Widawsky36d18212012-12-03 17:43:29 -080031#define PCI_CHIP_I810 0x7121
32#define PCI_CHIP_I810_DC100 0x7123
33#define PCI_CHIP_I810_E 0x7125
34#define PCI_CHIP_I815 0x1132
35
36#define PCI_CHIP_I830_M 0x3577
37#define PCI_CHIP_845_G 0x2562
38#define PCI_CHIP_I855_GM 0x3582
39#define PCI_CHIP_I865_G 0x2572
40
41#define PCI_CHIP_I915_G 0x2582
42#define PCI_CHIP_E7221_G 0x258A
43#define PCI_CHIP_I915_GM 0x2592
44#define PCI_CHIP_I945_G 0x2772
45#define PCI_CHIP_I945_GM 0x27A2
46#define PCI_CHIP_I945_GME 0x27AE
47
48#define PCI_CHIP_Q35_G 0x29B2
49#define PCI_CHIP_G33_G 0x29C2
50#define PCI_CHIP_Q33_G 0x29D2
51
52#define PCI_CHIP_IGD_GM 0xA011
53#define PCI_CHIP_IGD_G 0xA001
54
Ville Syrjälä6e55fd72013-02-18 20:22:21 +020055#define IS_IGDGM(devid) ((devid) == PCI_CHIP_IGD_GM)
56#define IS_IGDG(devid) ((devid) == PCI_CHIP_IGD_G)
57#define IS_IGD(devid) (IS_IGDG(devid) || IS_IGDGM(devid))
Ben Widawsky36d18212012-12-03 17:43:29 -080058
59#define PCI_CHIP_I965_G 0x29A2
60#define PCI_CHIP_I965_Q 0x2992
61#define PCI_CHIP_I965_G_1 0x2982
62#define PCI_CHIP_I946_GZ 0x2972
Ville Syrjälä6e55fd72013-02-18 20:22:21 +020063#define PCI_CHIP_I965_GM 0x2A02
64#define PCI_CHIP_I965_GME 0x2A12
Ben Widawsky36d18212012-12-03 17:43:29 -080065
Ville Syrjälä6e55fd72013-02-18 20:22:21 +020066#define PCI_CHIP_GM45_GM 0x2A42
Ben Widawsky36d18212012-12-03 17:43:29 -080067
Ville Syrjälä6e55fd72013-02-18 20:22:21 +020068#define PCI_CHIP_IGD_E_G 0x2E02
69#define PCI_CHIP_Q45_G 0x2E12
70#define PCI_CHIP_G45_G 0x2E22
71#define PCI_CHIP_G41_G 0x2E32
Ben Widawsky36d18212012-12-03 17:43:29 -080072
Ville Syrjälä6e55fd72013-02-18 20:22:21 +020073#define PCI_CHIP_ILD_G 0x0042
74#define PCI_CHIP_ILM_G 0x0046
Eric Anholt1d318e22011-12-20 13:03:37 -080075
76#define PCI_CHIP_SANDYBRIDGE_GT1 0x0102 /* desktop */
77#define PCI_CHIP_SANDYBRIDGE_GT2 0x0112
78#define PCI_CHIP_SANDYBRIDGE_GT2_PLUS 0x0122
79#define PCI_CHIP_SANDYBRIDGE_M_GT1 0x0106 /* mobile */
80#define PCI_CHIP_SANDYBRIDGE_M_GT2 0x0116
81#define PCI_CHIP_SANDYBRIDGE_M_GT2_PLUS 0x0126
82#define PCI_CHIP_SANDYBRIDGE_S 0x010A /* server */
83
84#define PCI_CHIP_IVYBRIDGE_GT1 0x0152 /* desktop */
85#define PCI_CHIP_IVYBRIDGE_GT2 0x0162
86#define PCI_CHIP_IVYBRIDGE_M_GT1 0x0156 /* mobile */
87#define PCI_CHIP_IVYBRIDGE_M_GT2 0x0166
88#define PCI_CHIP_IVYBRIDGE_S 0x015a /* server */
Eugeni Dodonove057a562012-03-29 21:03:29 -030089#define PCI_CHIP_IVYBRIDGE_S_GT2 0x016a /* server */
Eric Anholt1d318e22011-12-20 13:03:37 -080090
Ville Syrjälä6e55fd72013-02-18 20:22:21 +020091#define PCI_CHIP_HASWELL_GT1 0x0402 /* Desktop */
92#define PCI_CHIP_HASWELL_GT2 0x0412
Rodrigo Vivi150c3552013-05-13 17:48:39 -030093#define PCI_CHIP_HASWELL_GT3 0x0422
Ville Syrjälä6e55fd72013-02-18 20:22:21 +020094#define PCI_CHIP_HASWELL_M_GT1 0x0406 /* Mobile */
95#define PCI_CHIP_HASWELL_M_GT2 0x0416
Rodrigo Vivi150c3552013-05-13 17:48:39 -030096#define PCI_CHIP_HASWELL_M_GT3 0x0426
Ville Syrjälä6e55fd72013-02-18 20:22:21 +020097#define PCI_CHIP_HASWELL_S_GT1 0x040A /* Server */
98#define PCI_CHIP_HASWELL_S_GT2 0x041A
Rodrigo Vivi150c3552013-05-13 17:48:39 -030099#define PCI_CHIP_HASWELL_S_GT3 0x042A
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300100#define PCI_CHIP_HASWELL_B_GT1 0x040B /* Reserved */
101#define PCI_CHIP_HASWELL_B_GT2 0x041B
102#define PCI_CHIP_HASWELL_B_GT3 0x042B
103#define PCI_CHIP_HASWELL_E_GT1 0x040E /* Reserved */
104#define PCI_CHIP_HASWELL_E_GT2 0x041E
105#define PCI_CHIP_HASWELL_E_GT3 0x042E
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200106#define PCI_CHIP_HASWELL_SDV_GT1 0x0C02 /* Desktop */
107#define PCI_CHIP_HASWELL_SDV_GT2 0x0C12
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300108#define PCI_CHIP_HASWELL_SDV_GT3 0x0C22
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200109#define PCI_CHIP_HASWELL_SDV_M_GT1 0x0C06 /* Mobile */
110#define PCI_CHIP_HASWELL_SDV_M_GT2 0x0C16
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300111#define PCI_CHIP_HASWELL_SDV_M_GT3 0x0C26
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200112#define PCI_CHIP_HASWELL_SDV_S_GT1 0x0C0A /* Server */
113#define PCI_CHIP_HASWELL_SDV_S_GT2 0x0C1A
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300114#define PCI_CHIP_HASWELL_SDV_S_GT3 0x0C2A
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300115#define PCI_CHIP_HASWELL_SDV_B_GT1 0x0C0B /* Reserved */
116#define PCI_CHIP_HASWELL_SDV_B_GT2 0x0C1B
117#define PCI_CHIP_HASWELL_SDV_B_GT3 0x0C2B
118#define PCI_CHIP_HASWELL_SDV_E_GT1 0x0C0E /* Reserved */
119#define PCI_CHIP_HASWELL_SDV_E_GT2 0x0C1E
120#define PCI_CHIP_HASWELL_SDV_E_GT3 0x0C2E
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200121#define PCI_CHIP_HASWELL_ULT_GT1 0x0A02 /* Desktop */
122#define PCI_CHIP_HASWELL_ULT_GT2 0x0A12
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300123#define PCI_CHIP_HASWELL_ULT_GT3 0x0A22
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200124#define PCI_CHIP_HASWELL_ULT_M_GT1 0x0A06 /* Mobile */
125#define PCI_CHIP_HASWELL_ULT_M_GT2 0x0A16
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300126#define PCI_CHIP_HASWELL_ULT_M_GT3 0x0A26
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200127#define PCI_CHIP_HASWELL_ULT_S_GT1 0x0A0A /* Server */
128#define PCI_CHIP_HASWELL_ULT_S_GT2 0x0A1A
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300129#define PCI_CHIP_HASWELL_ULT_S_GT3 0x0A2A
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300130#define PCI_CHIP_HASWELL_ULT_B_GT1 0x0A0B /* Reserved */
131#define PCI_CHIP_HASWELL_ULT_B_GT2 0x0A1B
132#define PCI_CHIP_HASWELL_ULT_B_GT3 0x0A2B
133#define PCI_CHIP_HASWELL_ULT_E_GT1 0x0A0E /* Reserved */
134#define PCI_CHIP_HASWELL_ULT_E_GT2 0x0A1E
135#define PCI_CHIP_HASWELL_ULT_E_GT3 0x0A2E
Kenneth Graunkeca678bc2013-03-01 15:37:01 -0800136#define PCI_CHIP_HASWELL_CRW_GT1 0x0D02 /* Desktop */
137#define PCI_CHIP_HASWELL_CRW_GT2 0x0D12
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300138#define PCI_CHIP_HASWELL_CRW_GT3 0x0D22
Kenneth Graunkeca678bc2013-03-01 15:37:01 -0800139#define PCI_CHIP_HASWELL_CRW_M_GT1 0x0D06 /* Mobile */
140#define PCI_CHIP_HASWELL_CRW_M_GT2 0x0D16
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300141#define PCI_CHIP_HASWELL_CRW_M_GT3 0x0D26
Kenneth Graunkeca678bc2013-03-01 15:37:01 -0800142#define PCI_CHIP_HASWELL_CRW_S_GT1 0x0D0A /* Server */
143#define PCI_CHIP_HASWELL_CRW_S_GT2 0x0D1A
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300144#define PCI_CHIP_HASWELL_CRW_S_GT3 0x0D2A
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300145#define PCI_CHIP_HASWELL_CRW_B_GT1 0x0D0B /* Reserved */
146#define PCI_CHIP_HASWELL_CRW_B_GT2 0x0D1B
147#define PCI_CHIP_HASWELL_CRW_B_GT3 0x0D2B
148#define PCI_CHIP_HASWELL_CRW_E_GT1 0x0D0E /* Reserved */
149#define PCI_CHIP_HASWELL_CRW_E_GT2 0x0D1E
150#define PCI_CHIP_HASWELL_CRW_E_GT3 0x0D2E
Ben Widawsky6ea20a02012-12-04 13:56:14 -0800151#define BDW_SPARE 0x2
152#define BDW_ULT 0x6
153#define BDW_SERVER 0xa
154#define BDW_IRIS 0xb
155#define BDW_WORKSTATION 0xd
156#define BDW_ULX 0xe
Kenneth Graunke61721332012-03-19 13:55:19 -0700157
Ben Widawsky36d18212012-12-03 17:43:29 -0800158#define PCI_CHIP_VALLEYVIEW_PO 0x0f30 /* VLV PO board */
Jesse Barnesef866c72013-02-02 11:10:24 +0100159#define PCI_CHIP_VALLEYVIEW_1 0x0f31
160#define PCI_CHIP_VALLEYVIEW_2 0x0f32
161#define PCI_CHIP_VALLEYVIEW_3 0x0f33
Jesse Barnes9d9cb852012-03-18 16:51:18 -0500162
Ville Syrjäläbb1f4262013-02-13 23:05:45 +0200163#define PCI_CHIP_CHERRYVIEW_0 0x22b0
164#define PCI_CHIP_CHERRYVIEW_1 0x22b1
165#define PCI_CHIP_CHERRYVIEW_2 0x22b2
166#define PCI_CHIP_CHERRYVIEW_3 0x22b3
167
Damien Lespiauc19a9862014-01-20 19:40:39 +0000168#define PCI_CHIP_SKYLAKE_ULT_GT2 0x1916
169#define PCI_CHIP_SKYLAKE_ULT_GT1 0x1906
170#define PCI_CHIP_SKYLAKE_ULT_GT3 0x1926
171#define PCI_CHIP_SKYLAKE_ULT_GT2F 0x1921
172#define PCI_CHIP_SKYLAKE_ULX_GT1 0x190E
173#define PCI_CHIP_SKYLAKE_ULX_GT2 0x191E
174#define PCI_CHIP_SKYLAKE_DT_GT2 0x1912
175#define PCI_CHIP_SKYLAKE_DT_GT1 0x1902
176#define PCI_CHIP_SKYLAKE_HALO_GT2 0x191B
177#define PCI_CHIP_SKYLAKE_HALO_GT3 0x192B
178#define PCI_CHIP_SKYLAKE_HALO_GT1 0x190B
179#define PCI_CHIP_SKYLAKE_SRV_GT2 0x191A
180#define PCI_CHIP_SKYLAKE_SRV_GT3 0x192A
181#define PCI_CHIP_SKYLAKE_SRV_GT1 0x190A
182#define PCI_CHIP_SKYLAKE_WKS_GT2 0x191D
183
Damien Lespiaue9ea1f42015-05-15 19:34:12 +0100184#define PCI_CHIP_BROXTON_0 0x0A84
185#define PCI_CHIP_BROXTON_1 0x1A84
186#define PCI_CHIP_BROXTON_2 0x5A84
187
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200188#define IS_MOBILE(devid) ((devid) == PCI_CHIP_I855_GM || \
189 (devid) == PCI_CHIP_I915_GM || \
190 (devid) == PCI_CHIP_I945_GM || \
191 (devid) == PCI_CHIP_I945_GME || \
192 (devid) == PCI_CHIP_I965_GM || \
193 (devid) == PCI_CHIP_I965_GME || \
194 (devid) == PCI_CHIP_GM45_GM || IS_IGD(devid) || \
195 (devid) == PCI_CHIP_IVYBRIDGE_M_GT1 || \
196 (devid) == PCI_CHIP_IVYBRIDGE_M_GT2)
Eric Anholtcbdd6272009-01-27 17:16:11 -0800197
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200198#define IS_G45(devid) ((devid) == PCI_CHIP_IGD_E_G || \
199 (devid) == PCI_CHIP_Q45_G || \
200 (devid) == PCI_CHIP_G45_G || \
201 (devid) == PCI_CHIP_G41_G)
202#define IS_GM45(devid) ((devid) == PCI_CHIP_GM45_GM)
Ben Widawsky36d18212012-12-03 17:43:29 -0800203#define IS_G4X(devid) (IS_G45(devid) || IS_GM45(devid))
Eric Anholtf6dc9642009-10-22 16:37:56 -0700204
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200205#define IS_ILD(devid) ((devid) == PCI_CHIP_ILD_G)
206#define IS_ILM(devid) ((devid) == PCI_CHIP_ILM_G)
Eric Anholtf6dc9642009-10-22 16:37:56 -0700207
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200208#define IS_915(devid) ((devid) == PCI_CHIP_I915_G || \
209 (devid) == PCI_CHIP_E7221_G || \
210 (devid) == PCI_CHIP_I915_GM)
Eric Anholtf6dc9642009-10-22 16:37:56 -0700211
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200212#define IS_945GM(devid) ((devid) == PCI_CHIP_I945_GM || \
213 (devid) == PCI_CHIP_I945_GME)
Eric Anholtf6dc9642009-10-22 16:37:56 -0700214
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200215#define IS_945(devid) ((devid) == PCI_CHIP_I945_G || \
216 (devid) == PCI_CHIP_I945_GM || \
217 (devid) == PCI_CHIP_I945_GME || \
Ben Widawsky36d18212012-12-03 17:43:29 -0800218 IS_G33(devid))
Eric Anholtf6dc9642009-10-22 16:37:56 -0700219
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200220#define IS_G33(devid) ((devid) == PCI_CHIP_G33_G || \
221 (devid) == PCI_CHIP_Q33_G || \
222 (devid) == PCI_CHIP_Q35_G || IS_IGD(devid))
Eric Anholtf6dc9642009-10-22 16:37:56 -0700223
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200224#define IS_GEN2(devid) ((devid) == PCI_CHIP_I830_M || \
225 (devid) == PCI_CHIP_845_G || \
226 (devid) == PCI_CHIP_I855_GM || \
227 (devid) == PCI_CHIP_I865_G)
Eric Anholtcbdd6272009-01-27 17:16:11 -0800228
Ben Widawsky36d18212012-12-03 17:43:29 -0800229#define IS_GEN3(devid) (IS_945(devid) || IS_915(devid))
Eric Anholtcbdd6272009-01-27 17:16:11 -0800230
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200231#define IS_GEN4(devid) ((devid) == PCI_CHIP_I965_G || \
232 (devid) == PCI_CHIP_I965_Q || \
233 (devid) == PCI_CHIP_I965_G_1 || \
234 (devid) == PCI_CHIP_I965_GM || \
235 (devid) == PCI_CHIP_I965_GME || \
236 (devid) == PCI_CHIP_I946_GZ || \
Ben Widawsky36d18212012-12-03 17:43:29 -0800237 IS_G4X(devid))
Jesse Barnes9d9cb852012-03-18 16:51:18 -0500238
Ben Widawsky36d18212012-12-03 17:43:29 -0800239#define IS_GEN5(devid) (IS_ILD(devid) || IS_ILM(devid))
Eric Anholtf6dc9642009-10-22 16:37:56 -0700240
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200241#define IS_GEN6(devid) ((devid) == PCI_CHIP_SANDYBRIDGE_GT1 || \
242 (devid) == PCI_CHIP_SANDYBRIDGE_GT2 || \
243 (devid) == PCI_CHIP_SANDYBRIDGE_GT2_PLUS || \
244 (devid) == PCI_CHIP_SANDYBRIDGE_M_GT1 || \
245 (devid) == PCI_CHIP_SANDYBRIDGE_M_GT2 || \
246 (devid) == PCI_CHIP_SANDYBRIDGE_M_GT2_PLUS || \
247 (devid) == PCI_CHIP_SANDYBRIDGE_S)
Eric Anholt1d318e22011-12-20 13:03:37 -0800248
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200249#define IS_GEN7(devid) (IS_IVYBRIDGE(devid) || \
Ville Syrjälä93d12592013-02-18 20:50:01 +0200250 IS_HASWELL(devid) || \
251 IS_VALLEYVIEW(devid))
Kenneth Graunke61721332012-03-19 13:55:19 -0700252
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200253#define IS_IVYBRIDGE(devid) ((devid) == PCI_CHIP_IVYBRIDGE_GT1 || \
254 (devid) == PCI_CHIP_IVYBRIDGE_GT2 || \
255 (devid) == PCI_CHIP_IVYBRIDGE_M_GT1 || \
256 (devid) == PCI_CHIP_IVYBRIDGE_M_GT2 || \
257 (devid) == PCI_CHIP_IVYBRIDGE_S || \
Ville Syrjälä93d12592013-02-18 20:50:01 +0200258 (devid) == PCI_CHIP_IVYBRIDGE_S_GT2)
Ben Widawsky36d18212012-12-03 17:43:29 -0800259
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200260#define IS_VALLEYVIEW(devid) ((devid) == PCI_CHIP_VALLEYVIEW_PO || \
261 (devid) == PCI_CHIP_VALLEYVIEW_1 || \
262 (devid) == PCI_CHIP_VALLEYVIEW_2 || \
263 (devid) == PCI_CHIP_VALLEYVIEW_3)
Kenneth Graunke61721332012-03-19 13:55:19 -0700264
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200265#define IS_HSW_GT1(devid) ((devid) == PCI_CHIP_HASWELL_GT1 || \
266 (devid) == PCI_CHIP_HASWELL_M_GT1 || \
267 (devid) == PCI_CHIP_HASWELL_S_GT1 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300268 (devid) == PCI_CHIP_HASWELL_B_GT1 || \
269 (devid) == PCI_CHIP_HASWELL_E_GT1 || \
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200270 (devid) == PCI_CHIP_HASWELL_SDV_GT1 || \
271 (devid) == PCI_CHIP_HASWELL_SDV_M_GT1 || \
272 (devid) == PCI_CHIP_HASWELL_SDV_S_GT1 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300273 (devid) == PCI_CHIP_HASWELL_SDV_B_GT1 || \
274 (devid) == PCI_CHIP_HASWELL_SDV_E_GT1 || \
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200275 (devid) == PCI_CHIP_HASWELL_ULT_GT1 || \
276 (devid) == PCI_CHIP_HASWELL_ULT_M_GT1 || \
277 (devid) == PCI_CHIP_HASWELL_ULT_S_GT1 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300278 (devid) == PCI_CHIP_HASWELL_ULT_B_GT1 || \
279 (devid) == PCI_CHIP_HASWELL_ULT_E_GT1 || \
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200280 (devid) == PCI_CHIP_HASWELL_CRW_GT1 || \
281 (devid) == PCI_CHIP_HASWELL_CRW_M_GT1 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300282 (devid) == PCI_CHIP_HASWELL_CRW_S_GT1 || \
283 (devid) == PCI_CHIP_HASWELL_CRW_B_GT1 || \
284 (devid) == PCI_CHIP_HASWELL_CRW_E_GT1)
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200285#define IS_HSW_GT2(devid) ((devid) == PCI_CHIP_HASWELL_GT2 || \
286 (devid) == PCI_CHIP_HASWELL_M_GT2 || \
287 (devid) == PCI_CHIP_HASWELL_S_GT2 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300288 (devid) == PCI_CHIP_HASWELL_B_GT2 || \
289 (devid) == PCI_CHIP_HASWELL_E_GT2 || \
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200290 (devid) == PCI_CHIP_HASWELL_SDV_GT2 || \
291 (devid) == PCI_CHIP_HASWELL_SDV_M_GT2 || \
292 (devid) == PCI_CHIP_HASWELL_SDV_S_GT2 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300293 (devid) == PCI_CHIP_HASWELL_SDV_B_GT2 || \
294 (devid) == PCI_CHIP_HASWELL_SDV_E_GT2 || \
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200295 (devid) == PCI_CHIP_HASWELL_ULT_GT2 || \
296 (devid) == PCI_CHIP_HASWELL_ULT_M_GT2 || \
297 (devid) == PCI_CHIP_HASWELL_ULT_S_GT2 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300298 (devid) == PCI_CHIP_HASWELL_ULT_B_GT2 || \
299 (devid) == PCI_CHIP_HASWELL_ULT_E_GT2 || \
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200300 (devid) == PCI_CHIP_HASWELL_CRW_GT2 || \
301 (devid) == PCI_CHIP_HASWELL_CRW_M_GT2 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300302 (devid) == PCI_CHIP_HASWELL_CRW_S_GT2 || \
303 (devid) == PCI_CHIP_HASWELL_CRW_B_GT2 || \
304 (devid) == PCI_CHIP_HASWELL_CRW_E_GT2)
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300305#define IS_HSW_GT3(devid) ((devid) == PCI_CHIP_HASWELL_GT3 || \
306 (devid) == PCI_CHIP_HASWELL_M_GT3 || \
307 (devid) == PCI_CHIP_HASWELL_S_GT3 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300308 (devid) == PCI_CHIP_HASWELL_B_GT3 || \
309 (devid) == PCI_CHIP_HASWELL_E_GT3 || \
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300310 (devid) == PCI_CHIP_HASWELL_SDV_GT3 || \
311 (devid) == PCI_CHIP_HASWELL_SDV_M_GT3 || \
312 (devid) == PCI_CHIP_HASWELL_SDV_S_GT3 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300313 (devid) == PCI_CHIP_HASWELL_SDV_B_GT3 || \
314 (devid) == PCI_CHIP_HASWELL_SDV_E_GT3 || \
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300315 (devid) == PCI_CHIP_HASWELL_ULT_GT3 || \
316 (devid) == PCI_CHIP_HASWELL_ULT_M_GT3 || \
317 (devid) == PCI_CHIP_HASWELL_ULT_S_GT3 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300318 (devid) == PCI_CHIP_HASWELL_ULT_B_GT3 || \
319 (devid) == PCI_CHIP_HASWELL_ULT_E_GT3 || \
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300320 (devid) == PCI_CHIP_HASWELL_CRW_GT3 || \
321 (devid) == PCI_CHIP_HASWELL_CRW_M_GT3 || \
Rodrigo Vivi1669a672013-05-13 17:48:40 -0300322 (devid) == PCI_CHIP_HASWELL_CRW_S_GT3 || \
323 (devid) == PCI_CHIP_HASWELL_CRW_B_GT3 || \
324 (devid) == PCI_CHIP_HASWELL_CRW_E_GT3)
Kenneth Graunke61721332012-03-19 13:55:19 -0700325
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200326#define IS_HASWELL(devid) (IS_HSW_GT1(devid) || \
Rodrigo Vivi150c3552013-05-13 17:48:39 -0300327 IS_HSW_GT2(devid) || \
328 IS_HSW_GT3(devid))
Eric Anholt1d318e22011-12-20 13:03:37 -0800329
Ben Widawsky6ea20a02012-12-04 13:56:14 -0800330#define IS_BROADWELL(devid) (((devid & 0xff00) != 0x1600) ? 0 : \
331 (((devid & 0x00f0) >> 4) > 3) ? 0 : \
332 ((devid & 0x000f) == BDW_SPARE) ? 1 : \
333 ((devid & 0x000f) == BDW_ULT) ? 1 : \
334 ((devid & 0x000f) == BDW_IRIS) ? 1 : \
335 ((devid & 0x000f) == BDW_SERVER) ? 1 : \
336 ((devid & 0x000f) == BDW_WORKSTATION) ? 1 : \
337 ((devid & 0x000f) == BDW_ULX) ? 1 : 0)
338
Ville Syrjäläbb1f4262013-02-13 23:05:45 +0200339#define IS_CHERRYVIEW(devid) ((devid) == PCI_CHIP_CHERRYVIEW_0 || \
340 (devid) == PCI_CHIP_CHERRYVIEW_1 || \
341 (devid) == PCI_CHIP_CHERRYVIEW_2 || \
342 (devid) == PCI_CHIP_CHERRYVIEW_3)
Ben Widawsky6ea20a02012-12-04 13:56:14 -0800343
Ville Syrjäläbb1f4262013-02-13 23:05:45 +0200344#define IS_GEN8(devid) (IS_BROADWELL(devid) || \
345 IS_CHERRYVIEW(devid))
Ben Widawsky6ea20a02012-12-04 13:56:14 -0800346
Damien Lespiauc19a9862014-01-20 19:40:39 +0000347#define IS_SKL_GT1(devid) ((devid) == PCI_CHIP_SKYLAKE_ULT_GT1 || \
348 (devid) == PCI_CHIP_SKYLAKE_ULX_GT1 || \
349 (devid) == PCI_CHIP_SKYLAKE_DT_GT1 || \
350 (devid) == PCI_CHIP_SKYLAKE_HALO_GT1 || \
351 (devid) == PCI_CHIP_SKYLAKE_SRV_GT1)
352
353#define IS_SKL_GT2(devid) ((devid) == PCI_CHIP_SKYLAKE_ULT_GT2 || \
354 (devid) == PCI_CHIP_SKYLAKE_ULT_GT2F || \
355 (devid) == PCI_CHIP_SKYLAKE_ULX_GT2 || \
356 (devid) == PCI_CHIP_SKYLAKE_DT_GT2 || \
357 (devid) == PCI_CHIP_SKYLAKE_HALO_GT2 || \
358 (devid) == PCI_CHIP_SKYLAKE_SRV_GT2 || \
359 (devid) == PCI_CHIP_SKYLAKE_WKS_GT2)
360
361#define IS_SKL_GT3(devid) ((devid) == PCI_CHIP_SKYLAKE_ULT_GT3 || \
362 (devid) == PCI_CHIP_SKYLAKE_HALO_GT3 || \
363 (devid) == PCI_CHIP_SKYLAKE_SRV_GT3)
364
365#define IS_SKYLAKE(devid) (IS_SKL_GT1(devid) || \
366 IS_SKL_GT2(devid) || \
367 IS_SKL_GT3(devid))
368
Damien Lespiaue9ea1f42015-05-15 19:34:12 +0100369#define IS_BROXTON(devid) ((devid) == PCI_CHIP_BROXTON_0 || \
370 (devid) == PCI_CHIP_BROXTON_1 || \
371 (devid) == PCI_CHIP_BROXTON_2)
372
373#define IS_GEN9(devid) (IS_SKYLAKE(devid) || \
374 IS_BROXTON(devid))
Damien Lespiauc19a9862014-01-20 19:40:39 +0000375
Ville Syrjälä6e55fd72013-02-18 20:22:21 +0200376#define IS_9XX(dev) (IS_GEN3(dev) || \
377 IS_GEN4(dev) || \
378 IS_GEN5(dev) || \
379 IS_GEN6(dev) || \
Ben Widawsky6ea20a02012-12-04 13:56:14 -0800380 IS_GEN7(dev) || \
Damien Lespiauc19a9862014-01-20 19:40:39 +0000381 IS_GEN8(dev) || \
382 IS_GEN9(dev))
Ben Widawsky6ea20a02012-12-04 13:56:14 -0800383
Eric Anholtcbdd6272009-01-27 17:16:11 -0800384
385#endif /* _INTEL_CHIPSET_H */