blob: 06020d96c6d7881ae257727922083b56f0350397 [file] [log] [blame]
Alex Deucher09361392015-04-20 12:04:22 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22*/
23
24/**
25 * \file amdgpu.h
26 *
27 * Declare public libdrm_amdgpu API
28 *
29 * This file define API exposed by libdrm_amdgpu library.
30 * User wanted to use libdrm_amdgpu functionality must include
31 * this file.
32 *
33 */
34#ifndef _AMDGPU_H_
35#define _AMDGPU_H_
36
37#include <stdint.h>
38#include <stdbool.h>
39
40struct drm_amdgpu_info_hw_ip;
41
42/*--------------------------------------------------------------------------*/
43/* --------------------------- Defines ------------------------------------ */
44/*--------------------------------------------------------------------------*/
45
46/**
47 * Define max. number of Command Buffers (IB) which could be sent to the single
48 * hardware IP to accommodate CE/DE requirements
49 *
50 * \sa amdgpu_cs_ib_info
51*/
52#define AMDGPU_CS_MAX_IBS_PER_SUBMIT 4
53
54/**
Marek Olšák67c994f2015-06-26 21:58:17 +020055 * Special timeout value meaning that the timeout is infinite.
Alex Deucher09361392015-04-20 12:04:22 -040056 */
57#define AMDGPU_TIMEOUT_INFINITE 0xffffffffffffffffull
58
Marek Olšák67c994f2015-06-26 21:58:17 +020059/**
Christian König5463d2e2015-07-09 11:48:32 +020060 * Used in amdgpu_cs_query_fence_status(), meaning that the given timeout
Marek Olšák67c994f2015-06-26 21:58:17 +020061 * is absolute.
62 */
63#define AMDGPU_QUERY_FENCE_TIMEOUT_IS_ABSOLUTE (1 << 0)
Alex Deucher09361392015-04-20 12:04:22 -040064
Alex Deucher09361392015-04-20 12:04:22 -040065/*--------------------------------------------------------------------------*/
66/* ----------------------------- Enums ------------------------------------ */
67/*--------------------------------------------------------------------------*/
68
69/**
70 * Enum describing possible handle types
71 *
72 * \sa amdgpu_bo_import, amdgpu_bo_export
73 *
74*/
75enum amdgpu_bo_handle_type {
76 /** GEM flink name (needs DRM authentication, used by DRI2) */
77 amdgpu_bo_handle_type_gem_flink_name = 0,
78
79 /** KMS handle which is used by all driver ioctls */
80 amdgpu_bo_handle_type_kms = 1,
81
82 /** DMA-buf fd handle */
83 amdgpu_bo_handle_type_dma_buf_fd = 2
84};
85
Sabre Shao23fab592015-07-09 13:50:36 +080086/** Define known types of GPU VM VA ranges */
87enum amdgpu_gpu_va_range
88{
89 /** Allocate from "normal"/general range */
90 amdgpu_gpu_va_range_general = 0
91};
Alex Deucher09361392015-04-20 12:04:22 -040092
93/*--------------------------------------------------------------------------*/
94/* -------------------------- Datatypes ----------------------------------- */
95/*--------------------------------------------------------------------------*/
96
97/**
98 * Define opaque pointer to context associated with fd.
99 * This context will be returned as the result of
100 * "initialize" function and should be pass as the first
101 * parameter to any API call
102 */
103typedef struct amdgpu_device *amdgpu_device_handle;
104
105/**
106 * Define GPU Context type as pointer to opaque structure
107 * Example of GPU Context is the "rendering" context associated
108 * with OpenGL context (glCreateContext)
109 */
110typedef struct amdgpu_context *amdgpu_context_handle;
111
112/**
113 * Define handle for amdgpu resources: buffer, GDS, etc.
114 */
115typedef struct amdgpu_bo *amdgpu_bo_handle;
116
117/**
Christian König6dc2eaf2015-04-22 14:52:34 +0200118 * Define handle for list of BOs
119 */
120typedef struct amdgpu_bo_list *amdgpu_bo_list_handle;
121
Sabre Shao23fab592015-07-09 13:50:36 +0800122/**
123 * Define handle to be used to work with VA allocated ranges
124 */
125typedef struct amdgpu_va *amdgpu_va_handle;
Alex Deucher09361392015-04-20 12:04:22 -0400126
127/*--------------------------------------------------------------------------*/
128/* -------------------------- Structures ---------------------------------- */
129/*--------------------------------------------------------------------------*/
130
131/**
132 * Structure describing memory allocation request
133 *
134 * \sa amdgpu_bo_alloc()
135 *
136*/
137struct amdgpu_bo_alloc_request {
138 /** Allocation request. It must be aligned correctly. */
139 uint64_t alloc_size;
140
141 /**
142 * It may be required to have some specific alignment requirements
143 * for physical back-up storage (e.g. for displayable surface).
144 * If 0 there is no special alignment requirement
145 */
146 uint64_t phys_alignment;
147
148 /**
149 * UMD should specify where to allocate memory and how it
150 * will be accessed by the CPU.
151 */
152 uint32_t preferred_heap;
153
154 /** Additional flags passed on allocation */
155 uint64_t flags;
156};
157
158/**
Alex Deucher09361392015-04-20 12:04:22 -0400159 * Special UMD specific information associated with buffer.
160 *
161 * It may be need to pass some buffer charactersitic as part
162 * of buffer sharing. Such information are defined UMD and
163 * opaque for libdrm_amdgpu as well for kernel driver.
164 *
165 * \sa amdgpu_bo_set_metadata(), amdgpu_bo_query_info,
166 * amdgpu_bo_import(), amdgpu_bo_export
167 *
168*/
169struct amdgpu_bo_metadata {
170 /** Special flag associated with surface */
171 uint64_t flags;
172
173 /**
174 * ASIC-specific tiling information (also used by DCE).
175 * The encoding is defined by the AMDGPU_TILING_* definitions.
176 */
177 uint64_t tiling_info;
178
179 /** Size of metadata associated with the buffer, in bytes. */
180 uint32_t size_metadata;
181
182 /** UMD specific metadata. Opaque for kernel */
183 uint32_t umd_metadata[64];
184};
185
186/**
187 * Structure describing allocated buffer. Client may need
188 * to query such information as part of 'sharing' buffers mechanism
189 *
190 * \sa amdgpu_bo_set_metadata(), amdgpu_bo_query_info(),
191 * amdgpu_bo_import(), amdgpu_bo_export()
192*/
193struct amdgpu_bo_info {
194 /** Allocated memory size */
195 uint64_t alloc_size;
196
197 /**
198 * It may be required to have some specific alignment requirements
199 * for physical back-up storage.
200 */
201 uint64_t phys_alignment;
202
Alex Deucher09361392015-04-20 12:04:22 -0400203 /** Heap where to allocate memory. */
204 uint32_t preferred_heap;
205
206 /** Additional allocation flags. */
207 uint64_t alloc_flags;
208
209 /** Metadata associated with buffer if any. */
210 struct amdgpu_bo_metadata metadata;
211};
212
213/**
214 * Structure with information about "imported" buffer
215 *
216 * \sa amdgpu_bo_import()
217 *
218 */
219struct amdgpu_bo_import_result {
220 /** Handle of memory/buffer to use */
Christian König558e1292015-06-30 16:04:44 +0200221 amdgpu_bo_handle buf_handle;
Alex Deucher09361392015-04-20 12:04:22 -0400222
223 /** Buffer size */
224 uint64_t alloc_size;
Alex Deucher09361392015-04-20 12:04:22 -0400225};
226
Alex Deucher09361392015-04-20 12:04:22 -0400227/**
228 *
229 * Structure to describe GDS partitioning information.
230 * \note OA and GWS resources are asscoiated with GDS partition
231 *
232 * \sa amdgpu_gpu_resource_query_gds_info
233 *
234*/
235struct amdgpu_gds_resource_info {
Christian König558e1292015-06-30 16:04:44 +0200236 uint32_t gds_gfx_partition_size;
237 uint32_t compute_partition_size;
238 uint32_t gds_total_size;
239 uint32_t gws_per_gfx_partition;
240 uint32_t gws_per_compute_partition;
241 uint32_t oa_per_gfx_partition;
242 uint32_t oa_per_compute_partition;
Alex Deucher09361392015-04-20 12:04:22 -0400243};
244
Alex Deucher09361392015-04-20 12:04:22 -0400245/**
Christian König5463d2e2015-07-09 11:48:32 +0200246 * Structure describing CS fence
Christian König0f37bc92015-06-24 14:17:57 +0200247 *
Christian König5463d2e2015-07-09 11:48:32 +0200248 * \sa amdgpu_cs_query_fence_status(), amdgpu_cs_request, amdgpu_cs_submit()
Christian König0f37bc92015-06-24 14:17:57 +0200249 *
250*/
Christian König5463d2e2015-07-09 11:48:32 +0200251struct amdgpu_cs_fence {
252
253 /** In which context IB was sent to execution */
Christian König558e1292015-06-30 16:04:44 +0200254 amdgpu_context_handle context;
Christian König0f37bc92015-06-24 14:17:57 +0200255
256 /** To which HW IP type the fence belongs */
Christian König558e1292015-06-30 16:04:44 +0200257 uint32_t ip_type;
Christian König0f37bc92015-06-24 14:17:57 +0200258
259 /** IP instance index if there are several IPs of the same type. */
Christian König558e1292015-06-30 16:04:44 +0200260 uint32_t ip_instance;
Christian König0f37bc92015-06-24 14:17:57 +0200261
262 /** Ring index of the HW IP */
Christian König558e1292015-06-30 16:04:44 +0200263 uint32_t ring;
Christian König0f37bc92015-06-24 14:17:57 +0200264
Christian König558e1292015-06-30 16:04:44 +0200265 /** Specify fence for which we need to check submission status.*/
266 uint64_t fence;
Christian König0f37bc92015-06-24 14:17:57 +0200267};
268
269/**
Alex Deucher09361392015-04-20 12:04:22 -0400270 * Structure describing IB
271 *
272 * \sa amdgpu_cs_request, amdgpu_cs_submit()
273 *
274*/
275struct amdgpu_cs_ib_info {
276 /** Special flags */
Christian König558e1292015-06-30 16:04:44 +0200277 uint64_t flags;
Alex Deucher09361392015-04-20 12:04:22 -0400278
Marek Olšák76af5c22015-06-02 13:05:41 +0200279 /** Virtual MC address of the command buffer */
Christian König558e1292015-06-30 16:04:44 +0200280 uint64_t ib_mc_address;
Alex Deucher09361392015-04-20 12:04:22 -0400281
282 /**
283 * Size of Command Buffer to be submitted.
284 * - The size is in units of dwords (4 bytes).
Alex Deucher09361392015-04-20 12:04:22 -0400285 * - Could be 0
286 */
Christian König558e1292015-06-30 16:04:44 +0200287 uint32_t size;
Alex Deucher09361392015-04-20 12:04:22 -0400288};
289
290/**
Ken Wang926c8052015-07-10 22:22:27 +0800291 * Structure describing fence information
292 *
293 * \sa amdgpu_cs_request, amdgpu_cs_query_fence,
294 * amdgpu_cs_submit(), amdgpu_cs_query_fence_status()
295*/
296struct amdgpu_cs_fence_info {
297 /** buffer object for the fence */
298 amdgpu_bo_handle handle;
299
300 /** fence offset in the unit of sizeof(uint64_t) */
301 uint64_t offset;
302};
303
304/**
Alex Deucher09361392015-04-20 12:04:22 -0400305 * Structure describing submission request
306 *
307 * \note We could have several IBs as packet. e.g. CE, CE, DE case for gfx
308 *
309 * \sa amdgpu_cs_submit()
310*/
311struct amdgpu_cs_request {
312 /** Specify flags with additional information */
Christian König558e1292015-06-30 16:04:44 +0200313 uint64_t flags;
Alex Deucher09361392015-04-20 12:04:22 -0400314
315 /** Specify HW IP block type to which to send the IB. */
Christian König558e1292015-06-30 16:04:44 +0200316 unsigned ip_type;
Alex Deucher09361392015-04-20 12:04:22 -0400317
318 /** IP instance index if there are several IPs of the same type. */
Christian König558e1292015-06-30 16:04:44 +0200319 unsigned ip_instance;
Alex Deucher09361392015-04-20 12:04:22 -0400320
321 /**
322 * Specify ring index of the IP. We could have several rings
323 * in the same IP. E.g. 0 for SDMA0 and 1 for SDMA1.
324 */
Christian König558e1292015-06-30 16:04:44 +0200325 uint32_t ring;
Alex Deucher09361392015-04-20 12:04:22 -0400326
327 /**
Christian König6dc2eaf2015-04-22 14:52:34 +0200328 * List handle with resources used by this request.
Alex Deucher09361392015-04-20 12:04:22 -0400329 */
Christian König6dc2eaf2015-04-22 14:52:34 +0200330 amdgpu_bo_list_handle resources;
Alex Deucher09361392015-04-20 12:04:22 -0400331
Christian König0f37bc92015-06-24 14:17:57 +0200332 /**
333 * Number of dependencies this Command submission needs to
334 * wait for before starting execution.
335 */
336 uint32_t number_of_dependencies;
337
338 /**
339 * Array of dependencies which need to be met before
340 * execution can start.
341 */
Christian König5463d2e2015-07-09 11:48:32 +0200342 struct amdgpu_cs_fence *dependencies;
Christian König0f37bc92015-06-24 14:17:57 +0200343
Alex Deucher09361392015-04-20 12:04:22 -0400344 /** Number of IBs to submit in the field ibs. */
345 uint32_t number_of_ibs;
346
347 /**
348 * IBs to submit. Those IBs will be submit together as single entity
349 */
350 struct amdgpu_cs_ib_info *ibs;
Ken Wang926c8052015-07-10 22:22:27 +0800351
352 /**
353 * The returned sequence number for the command submission
354 */
355 uint64_t seq_no;
356
357 /**
358 * The fence information
359 */
360 struct amdgpu_cs_fence_info fence_info;
Alex Deucher09361392015-04-20 12:04:22 -0400361};
362
363/**
Alex Deucher09361392015-04-20 12:04:22 -0400364 * Structure which provide information about GPU VM MC Address space
365 * alignments requirements
366 *
367 * \sa amdgpu_query_buffer_size_alignment
368 */
369struct amdgpu_buffer_size_alignments {
370 /** Size alignment requirement for allocation in
371 * local memory */
372 uint64_t size_local;
373
374 /**
375 * Size alignment requirement for allocation in remote memory
376 */
377 uint64_t size_remote;
378};
379
Alex Deucher09361392015-04-20 12:04:22 -0400380/**
381 * Structure which provide information about heap
382 *
383 * \sa amdgpu_query_heap_info()
384 *
385 */
386struct amdgpu_heap_info {
387 /** Theoretical max. available memory in the given heap */
Christian König558e1292015-06-30 16:04:44 +0200388 uint64_t heap_size;
Alex Deucher09361392015-04-20 12:04:22 -0400389
390 /**
391 * Number of bytes allocated in the heap. This includes all processes
392 * and private allocations in the kernel. It changes when new buffers
393 * are allocated, freed, and moved. It cannot be larger than
394 * heap_size.
395 */
Christian König558e1292015-06-30 16:04:44 +0200396 uint64_t heap_usage;
Alex Deucher09361392015-04-20 12:04:22 -0400397
398 /**
399 * Theoretical possible max. size of buffer which
400 * could be allocated in the given heap
401 */
Christian König558e1292015-06-30 16:04:44 +0200402 uint64_t max_allocation;
Alex Deucher09361392015-04-20 12:04:22 -0400403};
404
Alex Deucher09361392015-04-20 12:04:22 -0400405/**
406 * Describe GPU h/w info needed for UMD correct initialization
407 *
408 * \sa amdgpu_query_gpu_info()
409*/
410struct amdgpu_gpu_info {
411 /** Asic id */
412 uint32_t asic_id;
Christian König558e1292015-06-30 16:04:44 +0200413 /** Chip revision */
Alex Deucher09361392015-04-20 12:04:22 -0400414 uint32_t chip_rev;
415 /** Chip external revision */
416 uint32_t chip_external_rev;
417 /** Family ID */
418 uint32_t family_id;
419 /** Special flags */
420 uint64_t ids_flags;
421 /** max engine clock*/
422 uint64_t max_engine_clk;
Ken Wangfc9fc7d2015-06-03 17:07:44 +0800423 /** max memory clock */
424 uint64_t max_memory_clk;
Alex Deucher09361392015-04-20 12:04:22 -0400425 /** number of shader engines */
426 uint32_t num_shader_engines;
427 /** number of shader arrays per engine */
428 uint32_t num_shader_arrays_per_engine;
429 /** Number of available good shader pipes */
430 uint32_t avail_quad_shader_pipes;
431 /** Max. number of shader pipes.(including good and bad pipes */
432 uint32_t max_quad_shader_pipes;
433 /** Number of parameter cache entries per shader quad pipe */
434 uint32_t cache_entries_per_quad_pipe;
435 /** Number of available graphics context */
436 uint32_t num_hw_gfx_contexts;
437 /** Number of render backend pipes */
438 uint32_t rb_pipes;
Alex Deucher09361392015-04-20 12:04:22 -0400439 /** Enabled render backend pipe mask */
440 uint32_t enabled_rb_pipes_mask;
441 /** Frequency of GPU Counter */
442 uint32_t gpu_counter_freq;
443 /** CC_RB_BACKEND_DISABLE.BACKEND_DISABLE per SE */
444 uint32_t backend_disable[4];
445 /** Value of MC_ARB_RAMCFG register*/
446 uint32_t mc_arb_ramcfg;
447 /** Value of GB_ADDR_CONFIG */
448 uint32_t gb_addr_cfg;
449 /** Values of the GB_TILE_MODE0..31 registers */
450 uint32_t gb_tile_mode[32];
451 /** Values of GB_MACROTILE_MODE0..15 registers */
452 uint32_t gb_macro_tile_mode[16];
453 /** Value of PA_SC_RASTER_CONFIG register per SE */
454 uint32_t pa_sc_raster_cfg[4];
455 /** Value of PA_SC_RASTER_CONFIG_1 register per SE */
456 uint32_t pa_sc_raster_cfg1[4];
457 /* CU info */
458 uint32_t cu_active_number;
459 uint32_t cu_ao_mask;
460 uint32_t cu_bitmap[4][4];
Ken Wang4bf29412015-06-03 17:15:29 +0800461 /* video memory type info*/
462 uint32_t vram_type;
463 /* video memory bit width*/
464 uint32_t vram_bit_width;
Ken Wangcdd1edc2015-06-03 17:21:27 +0800465 /** constant engine ram size*/
466 uint32_t ce_ram_size;
Leo Liud2cbe9e2015-07-13 12:51:34 -0400467 /* vce harvesting instance */
468 uint32_t vce_harvest_config;
Alex Deucher09361392015-04-20 12:04:22 -0400469};
470
471
472/*--------------------------------------------------------------------------*/
473/*------------------------- Functions --------------------------------------*/
474/*--------------------------------------------------------------------------*/
475
476/*
477 * Initialization / Cleanup
478 *
479*/
480
Alex Deucher09361392015-04-20 12:04:22 -0400481/**
482 *
483 * \param fd - \c [in] File descriptor for AMD GPU device
484 * received previously as the result of
485 * e.g. drmOpen() call.
Christian König558e1292015-06-30 16:04:44 +0200486 * For legacy fd type, the DRI2/DRI3
487 * authentication should be done before
488 * calling this function.
Alex Deucher09361392015-04-20 12:04:22 -0400489 * \param major_version - \c [out] Major version of library. It is assumed
490 * that adding new functionality will cause
491 * increase in major version
492 * \param minor_version - \c [out] Minor version of library
493 * \param device_handle - \c [out] Pointer to opaque context which should
494 * be passed as the first parameter on each
495 * API call
496 *
497 *
498 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400499 * <0 - Negative POSIX Error code
500 *
501 *
502 * \sa amdgpu_device_deinitialize()
503*/
504int amdgpu_device_initialize(int fd,
505 uint32_t *major_version,
506 uint32_t *minor_version,
507 amdgpu_device_handle *device_handle);
508
Alex Deucher09361392015-04-20 12:04:22 -0400509/**
510 *
511 * When access to such library does not needed any more the special
512 * function must be call giving opportunity to clean up any
513 * resources if needed.
514 *
515 * \param device_handle - \c [in] Context associated with file
516 * descriptor for AMD GPU device
517 * received previously as the
518 * result e.g. of drmOpen() call.
519 *
520 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400521 * <0 - Negative POSIX Error code
522 *
523 * \sa amdgpu_device_initialize()
524 *
525*/
526int amdgpu_device_deinitialize(amdgpu_device_handle device_handle);
527
Alex Deucher09361392015-04-20 12:04:22 -0400528/*
529 * Memory Management
530 *
531*/
532
533/**
534 * Allocate memory to be used by UMD for GPU related operations
535 *
536 * \param dev - \c [in] Device handle.
537 * See #amdgpu_device_initialize()
538 * \param alloc_buffer - \c [in] Pointer to the structure describing an
539 * allocation request
Jammy Zhou8aeffcc2015-07-13 20:57:44 +0800540 * \param buf_handle - \c [out] Allocated buffer handle
Alex Deucher09361392015-04-20 12:04:22 -0400541 *
542 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400543 * <0 - Negative POSIX Error code
544 *
545 * \sa amdgpu_bo_free()
546*/
547int amdgpu_bo_alloc(amdgpu_device_handle dev,
548 struct amdgpu_bo_alloc_request *alloc_buffer,
Jammy Zhou8aeffcc2015-07-13 20:57:44 +0800549 amdgpu_bo_handle *buf_handle);
Alex Deucher09361392015-04-20 12:04:22 -0400550
551/**
552 * Associate opaque data with buffer to be queried by another UMD
553 *
554 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
555 * \param buf_handle - \c [in] Buffer handle
556 * \param info - \c [in] Metadata to associated with buffer
557 *
558 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400559 * <0 - Negative POSIX Error code
560*/
561int amdgpu_bo_set_metadata(amdgpu_bo_handle buf_handle,
562 struct amdgpu_bo_metadata *info);
563
564/**
565 * Query buffer information including metadata previusly associated with
566 * buffer.
567 *
568 * \param dev - \c [in] Device handle.
569 * See #amdgpu_device_initialize()
570 * \param buf_handle - \c [in] Buffer handle
571 * \param info - \c [out] Structure describing buffer
572 *
573 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400574 * <0 - Negative POSIX Error code
575 *
576 * \sa amdgpu_bo_set_metadata(), amdgpu_bo_alloc()
577*/
578int amdgpu_bo_query_info(amdgpu_bo_handle buf_handle,
579 struct amdgpu_bo_info *info);
580
581/**
582 * Allow others to get access to buffer
583 *
584 * \param dev - \c [in] Device handle.
585 * See #amdgpu_device_initialize()
586 * \param buf_handle - \c [in] Buffer handle
587 * \param type - \c [in] Type of handle requested
588 * \param shared_handle - \c [out] Special "shared" handle
589 *
590 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400591 * <0 - Negative POSIX Error code
592 *
593 * \sa amdgpu_bo_import()
594 *
595*/
596int amdgpu_bo_export(amdgpu_bo_handle buf_handle,
597 enum amdgpu_bo_handle_type type,
598 uint32_t *shared_handle);
599
600/**
601 * Request access to "shared" buffer
602 *
603 * \param dev - \c [in] Device handle.
604 * See #amdgpu_device_initialize()
605 * \param type - \c [in] Type of handle requested
606 * \param shared_handle - \c [in] Shared handle received as result "import"
607 * operation
608 * \param output - \c [out] Pointer to structure with information
609 * about imported buffer
610 *
611 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400612 * <0 - Negative POSIX Error code
613 *
614 * \note Buffer must be "imported" only using new "fd" (different from
615 * one used by "exporter").
616 *
617 * \sa amdgpu_bo_export()
618 *
619*/
620int amdgpu_bo_import(amdgpu_device_handle dev,
621 enum amdgpu_bo_handle_type type,
622 uint32_t shared_handle,
623 struct amdgpu_bo_import_result *output);
624
625/**
Christian König558e1292015-06-30 16:04:44 +0200626 * Request GPU access to user allocated memory e.g. via "malloc"
627 *
628 * \param dev - [in] Device handle. See #amdgpu_device_initialize()
629 * \param cpu - [in] CPU address of user allocated memory which we
630 * want to map to GPU address space (make GPU accessible)
631 * (This address must be correctly aligned).
632 * \param size - [in] Size of allocation (must be correctly aligned)
Jammy Zhou8aeffcc2015-07-13 20:57:44 +0800633 * \param buf_handle - [out] Buffer handle for the userptr memory
Christian König558e1292015-06-30 16:04:44 +0200634 * resource on submission and be used in other operations.
635 *
636 *
Christian König28462eb2015-06-30 16:27:27 +0200637 * \return 0 on success\n
638 * <0 - Negative POSIX Error code
Christian König558e1292015-06-30 16:04:44 +0200639 *
640 * \note
641 * This call doesn't guarantee that such memory will be persistently
642 * "locked" / make non-pageable. The purpose of this call is to provide
643 * opportunity for GPU get access to this resource during submission.
644 *
645 * The maximum amount of memory which could be mapped in this call depends
646 * if overcommit is disabled or not. If overcommit is disabled than the max.
647 * amount of memory to be pinned will be limited by left "free" size in total
648 * amount of memory which could be locked simultaneously ("GART" size).
649 *
650 * Supported (theoretical) max. size of mapping is restricted only by
651 * "GART" size.
652 *
653 * It is responsibility of caller to correctly specify access rights
654 * on VA assignment.
655*/
656int amdgpu_create_bo_from_user_mem(amdgpu_device_handle dev,
657 void *cpu, uint64_t size,
Jammy Zhou8aeffcc2015-07-13 20:57:44 +0800658 amdgpu_bo_handle *buf_handle);
Christian König558e1292015-06-30 16:04:44 +0200659
660/**
Alex Deucher09361392015-04-20 12:04:22 -0400661 * Free previosuly allocated memory
662 *
663 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
664 * \param buf_handle - \c [in] Buffer handle to free
665 *
666 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400667 * <0 - Negative POSIX Error code
668 *
669 * \note In the case of memory shared between different applications all
670 * resources will be “physically” freed only all such applications
671 * will be terminated
672 * \note If is UMD responsibility to ‘free’ buffer only when there is no
673 * more GPU access
674 *
675 * \sa amdgpu_bo_set_metadata(), amdgpu_bo_alloc()
676 *
677*/
678int amdgpu_bo_free(amdgpu_bo_handle buf_handle);
679
680/**
681 * Request CPU access to GPU accessable memory
682 *
683 * \param buf_handle - \c [in] Buffer handle
684 * \param cpu - \c [out] CPU address to be used for access
685 *
686 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400687 * <0 - Negative POSIX Error code
688 *
689 * \sa amdgpu_bo_cpu_unmap()
690 *
691*/
692int amdgpu_bo_cpu_map(amdgpu_bo_handle buf_handle, void **cpu);
693
694/**
695 * Release CPU access to GPU memory
696 *
697 * \param buf_handle - \c [in] Buffer handle
698 *
699 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400700 * <0 - Negative POSIX Error code
701 *
702 * \sa amdgpu_bo_cpu_map()
703 *
704*/
705int amdgpu_bo_cpu_unmap(amdgpu_bo_handle buf_handle);
706
Alex Deucher09361392015-04-20 12:04:22 -0400707/**
708 * Wait until a buffer is not used by the device.
709 *
710 * \param dev - \c [in] Device handle. See #amdgpu_lib_initialize()
711 * \param buf_handle - \c [in] Buffer handle.
712 * \param timeout_ns - Timeout in nanoseconds.
713 * \param buffer_busy - 0 if buffer is idle, all GPU access was completed
714 * and no GPU access is scheduled.
715 * 1 GPU access is in fly or scheduled
716 *
717 * \return 0 - on success
Christian König558e1292015-06-30 16:04:44 +0200718 * <0 - Negative POSIX Error code
Alex Deucher09361392015-04-20 12:04:22 -0400719 */
720int amdgpu_bo_wait_for_idle(amdgpu_bo_handle buf_handle,
721 uint64_t timeout_ns,
722 bool *buffer_busy);
723
Christian König6dc2eaf2015-04-22 14:52:34 +0200724/**
725 * Creates a BO list handle for command submission.
726 *
727 * \param dev - \c [in] Device handle.
728 * See #amdgpu_device_initialize()
729 * \param number_of_resources - \c [in] Number of BOs in the list
730 * \param resources - \c [in] List of BO handles
731 * \param resource_prios - \c [in] Optional priority for each handle
732 * \param result - \c [out] Created BO list handle
733 *
734 * \return 0 on success\n
Christian König6dc2eaf2015-04-22 14:52:34 +0200735 * <0 - Negative POSIX Error code
736 *
737 * \sa amdgpu_bo_list_destroy()
738*/
739int amdgpu_bo_list_create(amdgpu_device_handle dev,
740 uint32_t number_of_resources,
741 amdgpu_bo_handle *resources,
742 uint8_t *resource_prios,
743 amdgpu_bo_list_handle *result);
744
745/**
746 * Destroys a BO list handle.
747 *
748 * \param handle - \c [in] BO list handle.
749 *
750 * \return 0 on success\n
Christian König6dc2eaf2015-04-22 14:52:34 +0200751 * <0 - Negative POSIX Error code
752 *
753 * \sa amdgpu_bo_list_create()
754*/
755int amdgpu_bo_list_destroy(amdgpu_bo_list_handle handle);
Alex Deucher09361392015-04-20 12:04:22 -0400756
Jammy Zhou72446982015-05-18 20:27:24 +0800757/**
758 * Update resources for existing BO list
759 *
760 * \param handle - \c [in] BO list handle
761 * \param number_of_resources - \c [in] Number of BOs in the list
762 * \param resources - \c [in] List of BO handles
763 * \param resource_prios - \c [in] Optional priority for each handle
764 *
765 * \return 0 on success\n
Jammy Zhou72446982015-05-18 20:27:24 +0800766 * <0 - Negative POSIX Error code
767 *
768 * \sa amdgpu_bo_list_update()
769*/
770int amdgpu_bo_list_update(amdgpu_bo_list_handle handle,
771 uint32_t number_of_resources,
772 amdgpu_bo_handle *resources,
773 uint8_t *resource_prios);
774
Alex Deucher09361392015-04-20 12:04:22 -0400775/*
Alex Deucher09361392015-04-20 12:04:22 -0400776 * GPU Execution context
777 *
778*/
779
780/**
781 * Create GPU execution Context
782 *
783 * For the purpose of GPU Scheduler and GPU Robustness extensions it is
784 * necessary to have information/identify rendering/compute contexts.
785 * It also may be needed to associate some specific requirements with such
786 * contexts. Kernel driver will guarantee that submission from the same
787 * context will always be executed in order (first come, first serve).
788 *
789 *
790 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
791 * \param context - \c [out] GPU Context handle
792 *
793 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400794 * <0 - Negative POSIX Error code
795 *
796 * \sa amdgpu_cs_ctx_free()
797 *
798*/
799int amdgpu_cs_ctx_create(amdgpu_device_handle dev,
800 amdgpu_context_handle *context);
801
802/**
803 *
804 * Destroy GPU execution context when not needed any more
805 *
Alex Deucher09361392015-04-20 12:04:22 -0400806 * \param context - \c [in] GPU Context handle
807 *
808 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400809 * <0 - Negative POSIX Error code
810 *
811 * \sa amdgpu_cs_ctx_create()
812 *
813*/
Christian König9c2afff2015-04-22 12:21:13 +0200814int amdgpu_cs_ctx_free(amdgpu_context_handle context);
Alex Deucher09361392015-04-20 12:04:22 -0400815
816/**
817 * Query reset state for the specific GPU Context
818 *
Alex Deucher09361392015-04-20 12:04:22 -0400819 * \param context - \c [in] GPU Context handle
Marek Olšák4b39a8e2015-05-05 21:23:02 +0200820 * \param state - \c [out] One of AMDGPU_CTX_*_RESET
821 * \param hangs - \c [out] Number of hangs caused by the context.
Alex Deucher09361392015-04-20 12:04:22 -0400822 *
823 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400824 * <0 - Negative POSIX Error code
825 *
826 * \sa amdgpu_cs_ctx_create()
827 *
828*/
Christian König9c2afff2015-04-22 12:21:13 +0200829int amdgpu_cs_query_reset_state(amdgpu_context_handle context,
Marek Olšák4b39a8e2015-05-05 21:23:02 +0200830 uint32_t *state, uint32_t *hangs);
Alex Deucher09361392015-04-20 12:04:22 -0400831
Alex Deucher09361392015-04-20 12:04:22 -0400832/*
833 * Command Buffers Management
834 *
835*/
836
Alex Deucher09361392015-04-20 12:04:22 -0400837/**
838 * Send request to submit command buffers to hardware.
839 *
840 * Kernel driver could use GPU Scheduler to make decision when physically
841 * sent this request to the hardware. Accordingly this request could be put
842 * in queue and sent for execution later. The only guarantee is that request
843 * from the same GPU context to the same ip:ip_instance:ring will be executed in
844 * order.
845 *
Ken Wang926c8052015-07-10 22:22:27 +0800846 * The caller can specify the user fence buffer/location with the fence_info in the
847 * cs_request.The sequence number is returned via the 'seq_no' paramter
848 * in ibs_request structure.
849 *
Alex Deucher09361392015-04-20 12:04:22 -0400850 *
851 * \param dev - \c [in] Device handle.
852 * See #amdgpu_device_initialize()
853 * \param context - \c [in] GPU Context
854 * \param flags - \c [in] Global submission flags
Ken Wang926c8052015-07-10 22:22:27 +0800855 * \param ibs_request - \c [in/out] Pointer to submission requests.
Alex Deucher09361392015-04-20 12:04:22 -0400856 * We could submit to the several
857 * engines/rings simulteniously as
858 * 'atomic' operation
859 * \param number_of_requests - \c [in] Number of submission requests
Alex Deucher09361392015-04-20 12:04:22 -0400860 *
861 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400862 * <0 - Negative POSIX Error code
863 *
Alex Deucher09361392015-04-20 12:04:22 -0400864 * \note It is required to pass correct resource list with buffer handles
865 * which will be accessible by command buffers from submission
866 * This will allow kernel driver to correctly implement "paging".
867 * Failure to do so will have unpredictable results.
868 *
869 * \sa amdgpu_command_buffer_alloc(), amdgpu_command_buffer_free(),
870 * amdgpu_cs_query_fence_status()
871 *
872*/
Christian König9c2afff2015-04-22 12:21:13 +0200873int amdgpu_cs_submit(amdgpu_context_handle context,
Alex Deucher09361392015-04-20 12:04:22 -0400874 uint64_t flags,
875 struct amdgpu_cs_request *ibs_request,
Ken Wang926c8052015-07-10 22:22:27 +0800876 uint32_t number_of_requests);
Alex Deucher09361392015-04-20 12:04:22 -0400877
878/**
879 * Query status of Command Buffer Submission
880 *
Alex Deucher09361392015-04-20 12:04:22 -0400881 * \param fence - \c [in] Structure describing fence to query
Jammy Zhouf91b56d2015-07-09 13:51:13 +0800882 * \param timeout_ns - \c [in] Timeout value to wait
883 * \param flags - \c [in] Flags for the query
Alex Deucher09361392015-04-20 12:04:22 -0400884 * \param expired - \c [out] If fence expired or not.\n
885 * 0 – if fence is not expired\n
886 * !0 - otherwise
887 *
888 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400889 * <0 - Negative POSIX Error code
890 *
891 * \note If UMD wants only to check operation status and returned immediately
892 * then timeout value as 0 must be passed. In this case success will be
893 * returned in the case if submission was completed or timeout error
894 * code.
895 *
896 * \sa amdgpu_cs_submit()
897*/
Christian König5463d2e2015-07-09 11:48:32 +0200898int amdgpu_cs_query_fence_status(struct amdgpu_cs_fence *fence,
Jammy Zhouf91b56d2015-07-09 13:51:13 +0800899 uint64_t timeout_ns,
900 uint64_t flags,
Alex Deucher09361392015-04-20 12:04:22 -0400901 uint32_t *expired);
902
Alex Deucher09361392015-04-20 12:04:22 -0400903/*
904 * Query / Info API
905 *
906*/
907
Alex Deucher09361392015-04-20 12:04:22 -0400908/**
909 * Query allocation size alignments
910 *
911 * UMD should query information about GPU VM MC size alignments requirements
912 * to be able correctly choose required allocation size and implement
913 * internal optimization if needed.
914 *
915 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
916 * \param info - \c [out] Pointer to structure to get size alignment
917 * requirements
918 *
919 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400920 * <0 - Negative POSIX Error code
921 *
922*/
923int amdgpu_query_buffer_size_alignment(amdgpu_device_handle dev,
Christian König558e1292015-06-30 16:04:44 +0200924 struct amdgpu_buffer_size_alignments
925 *info);
Alex Deucher09361392015-04-20 12:04:22 -0400926
927/**
928 * Query firmware versions
929 *
930 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
931 * \param fw_type - \c [in] AMDGPU_INFO_FW_*
932 * \param ip_instance - \c [in] Index of the IP block of the same type.
933 * \param index - \c [in] Index of the engine. (for SDMA and MEC)
934 * \param version - \c [out] Pointer to to the "version" return value
935 * \param feature - \c [out] Pointer to to the "feature" return value
936 *
937 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400938 * <0 - Negative POSIX Error code
939 *
940*/
941int amdgpu_query_firmware_version(amdgpu_device_handle dev, unsigned fw_type,
942 unsigned ip_instance, unsigned index,
943 uint32_t *version, uint32_t *feature);
944
Alex Deucher09361392015-04-20 12:04:22 -0400945/**
946 * Query the number of HW IP instances of a certain type.
947 *
948 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
949 * \param type - \c [in] Hardware IP block type = AMDGPU_HW_IP_*
950 * \param count - \c [out] Pointer to structure to get information
951 *
952 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400953 * <0 - Negative POSIX Error code
954*/
955int amdgpu_query_hw_ip_count(amdgpu_device_handle dev, unsigned type,
956 uint32_t *count);
957
Alex Deucher09361392015-04-20 12:04:22 -0400958/**
959 * Query engine information
960 *
961 * This query allows UMD to query information different engines and their
962 * capabilities.
963 *
964 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
965 * \param type - \c [in] Hardware IP block type = AMDGPU_HW_IP_*
966 * \param ip_instance - \c [in] Index of the IP block of the same type.
967 * \param info - \c [out] Pointer to structure to get information
968 *
969 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400970 * <0 - Negative POSIX Error code
971*/
972int amdgpu_query_hw_ip_info(amdgpu_device_handle dev, unsigned type,
973 unsigned ip_instance,
974 struct drm_amdgpu_info_hw_ip *info);
975
Alex Deucher09361392015-04-20 12:04:22 -0400976/**
977 * Query heap information
978 *
979 * This query allows UMD to query potentially available memory resources and
980 * adjust their logic if necessary.
981 *
982 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
983 * \param heap - \c [in] Heap type
984 * \param info - \c [in] Pointer to structure to get needed information
985 *
986 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -0400987 * <0 - Negative POSIX Error code
988 *
989*/
Christian König558e1292015-06-30 16:04:44 +0200990int amdgpu_query_heap_info(amdgpu_device_handle dev, uint32_t heap,
991 uint32_t flags, struct amdgpu_heap_info *info);
Alex Deucher09361392015-04-20 12:04:22 -0400992
993/**
994 * Get the CRTC ID from the mode object ID
995 *
996 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
997 * \param id - \c [in] Mode object ID
998 * \param result - \c [in] Pointer to the CRTC ID
999 *
1000 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -04001001 * <0 - Negative POSIX Error code
1002 *
1003*/
1004int amdgpu_query_crtc_from_id(amdgpu_device_handle dev, unsigned id,
1005 int32_t *result);
1006
Alex Deucher09361392015-04-20 12:04:22 -04001007/**
1008 * Query GPU H/w Info
1009 *
1010 * Query hardware specific information
1011 *
1012 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
1013 * \param heap - \c [in] Heap type
1014 * \param info - \c [in] Pointer to structure to get needed information
1015 *
1016 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -04001017 * <0 - Negative POSIX Error code
1018 *
1019*/
1020int amdgpu_query_gpu_info(amdgpu_device_handle dev,
1021 struct amdgpu_gpu_info *info);
1022
Alex Deucher09361392015-04-20 12:04:22 -04001023/**
1024 * Query hardware or driver information.
1025 *
1026 * The return size is query-specific and depends on the "info_id" parameter.
1027 * No more than "size" bytes is returned.
1028 *
1029 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
1030 * \param info_id - \c [in] AMDGPU_INFO_*
1031 * \param size - \c [in] Size of the returned value.
1032 * \param value - \c [out] Pointer to the return value.
1033 *
1034 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -04001035 * <0 - Negative POSIX error code
1036 *
1037*/
1038int amdgpu_query_info(amdgpu_device_handle dev, unsigned info_id,
1039 unsigned size, void *value);
1040
Christian König558e1292015-06-30 16:04:44 +02001041/**
1042 * Query information about GDS
1043 *
1044 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize()
1045 * \param gds_info - \c [out] Pointer to structure to get GDS information
1046 *
1047 * \return 0 on success\n
Christian König558e1292015-06-30 16:04:44 +02001048 * <0 - Negative POSIX Error code
1049 *
1050*/
1051int amdgpu_query_gds_info(amdgpu_device_handle dev,
1052 struct amdgpu_gds_resource_info *gds_info);
Alex Deucher09361392015-04-20 12:04:22 -04001053
1054/**
1055 * Read a set of consecutive memory-mapped registers.
1056 * Not all registers are allowed to be read by userspace.
1057 *
1058 * \param dev - \c [in] Device handle. See #amdgpu_device_initialize(
1059 * \param dword_offset - \c [in] Register offset in dwords
1060 * \param count - \c [in] The number of registers to read starting
1061 * from the offset
1062 * \param instance - \c [in] GRBM_GFX_INDEX selector. It may have other
1063 * uses. Set it to 0xffffffff if unsure.
1064 * \param flags - \c [in] Flags with additional information.
1065 * \param values - \c [out] The pointer to return values.
1066 *
1067 * \return 0 on success\n
Alex Deucher09361392015-04-20 12:04:22 -04001068 * <0 - Negative POSIX error code
1069 *
1070*/
1071int amdgpu_read_mm_registers(amdgpu_device_handle dev, unsigned dword_offset,
1072 unsigned count, uint32_t instance, uint32_t flags,
1073 uint32_t *values);
1074
Sabre Shao23fab592015-07-09 13:50:36 +08001075/**
1076 * Allocate virtual address range
1077 *
1078 * \param dev - [in] Device handle. See #amdgpu_device_initialize()
1079 * \param va_range_type - \c [in] Type of MC va range from which to allocate
1080 * \param size - \c [in] Size of range. Size must be correctly* aligned.
1081 * It is client responsibility to correctly aligned size based on the future
1082 * usage of allocated range.
1083 * \param va_base_alignment - \c [in] Overwrite base address alignment
1084 * requirement for GPU VM MC virtual
1085 * address assignment. Must be multiple of size alignments received as
1086 * 'amdgpu_buffer_size_alignments'.
1087 * If 0 use the default one.
1088 * \param va_base_required - \c [in] Specified required va base address.
1089 * If 0 then library choose available one.
1090 * If !0 value will be passed and those value already "in use" then
1091 * corresponding error status will be returned.
1092 * \param va_base_allocated - \c [out] On return: Allocated VA base to be used
1093 * by client.
1094 * \param va_range_handle - \c [out] On return: Handle assigned to allocation
Jammy Zhou95d0f352015-07-16 10:29:58 +08001095 * \param flags - \c [in] flags for special VA range
Sabre Shao23fab592015-07-09 13:50:36 +08001096 *
1097 * \return 0 on success\n
1098 * >0 - AMD specific error code\n
1099 * <0 - Negative POSIX Error code
1100 *
1101 * \notes \n
1102 * It is client responsibility to correctly handle VA assignments and usage.
1103 * Neither kernel driver nor libdrm_amdpgu are able to prevent and
1104 * detect wrong va assignemnt.
1105 *
1106 * It is client responsibility to correctly handle multi-GPU cases and to pass
1107 * the corresponding arrays of all devices handles where corresponding VA will
1108 * be used.
1109 *
1110*/
1111int amdgpu_va_range_alloc(amdgpu_device_handle dev,
1112 enum amdgpu_gpu_va_range va_range_type,
1113 uint64_t size,
1114 uint64_t va_base_alignment,
1115 uint64_t va_base_required,
1116 uint64_t *va_base_allocated,
Jammy Zhou95d0f352015-07-16 10:29:58 +08001117 amdgpu_va_handle *va_range_handle,
1118 uint64_t flags);
Sabre Shao23fab592015-07-09 13:50:36 +08001119
1120/**
1121 * Free previously allocated virtual address range
1122 *
1123 *
1124 * \param va_range_handle - \c [in] Handle assigned to VA allocation
1125 *
1126 * \return 0 on success\n
1127 * >0 - AMD specific error code\n
1128 * <0 - Negative POSIX Error code
1129 *
1130*/
1131int amdgpu_va_range_free(amdgpu_va_handle va_range_handle);
1132
Sabre Shao12802da2015-07-09 13:53:24 +08001133/**
1134* Query virtual address range
1135*
1136* UMD can query GPU VM range supported by each device
1137* to initialize its own VAM accordingly.
1138*
1139* \param dev - [in] Device handle. See #amdgpu_device_initialize()
1140* \param type - \c [in] Type of virtual address range
1141* \param offset - \c [out] Start offset of virtual address range
1142* \param size - \c [out] Size of virtual address range
1143*
1144* \return 0 on success\n
1145* <0 - Negative POSIX Error code
1146*
1147*/
1148
1149int amdgpu_va_range_query(amdgpu_device_handle dev,
1150 enum amdgpu_gpu_va_range type,
1151 uint64_t *start,
1152 uint64_t *end);
1153
Jammy Zhou8aeffcc2015-07-13 20:57:44 +08001154/**
1155 * VA mapping/unmapping for the buffer object
1156 *
1157 * \param bo - \c [in] BO handle
1158 * \param offset - \c [in] Start offset to map
1159 * \param size - \c [in] Size to map
1160 * \param addr - \c [in] Start virtual address.
1161 * \param flags - \c [in] Supported flags for mapping/unmapping
1162 * \param ops - \c [in] AMDGPU_VA_OP_MAP or AMDGPU_VA_OP_UNMAP
1163 *
1164 * \return 0 on success\n
1165 * <0 - Negative POSIX Error code
1166 *
1167*/
1168
1169int amdgpu_bo_va_op(amdgpu_bo_handle bo,
1170 uint64_t offset,
1171 uint64_t size,
1172 uint64_t addr,
1173 uint64_t flags,
1174 uint32_t ops);
1175
Alex Deucher09361392015-04-20 12:04:22 -04001176#endif /* #ifdef _AMDGPU_H_ */