blob: bc97b032dcf9b69b1dc98eeacd38638c836c54f9 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000117
118 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000119 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000120 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000121 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000122 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000123 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
124 const SmallVectorImpl<MCParsedAsmOperand*> &);
125 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
126 const SmallVectorImpl<MCParsedAsmOperand*> &);
127 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
128 const SmallVectorImpl<MCParsedAsmOperand*> &);
129 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000131
132 bool validateInstruction(MCInst &Inst,
133 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
134
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000135public:
Evan Chengffc0e732011-07-09 05:47:46 +0000136 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000137 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000138 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000139
Evan Chengebdeeab2011-07-08 01:53:10 +0000140 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000141 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000142 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000143
Jim Grosbach1355cf12011-07-26 17:10:22 +0000144 // Implementation of the MCTargetAsmParser interface:
145 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
146 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000147 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000148 bool ParseDirective(AsmToken DirectiveID);
149
150 bool MatchAndEmitInstruction(SMLoc IDLoc,
151 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
152 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000153};
Jim Grosbach16c74252010-10-29 14:46:02 +0000154} // end anonymous namespace
155
Chris Lattner3a697562010-10-28 17:20:03 +0000156namespace {
157
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000158/// ARMOperand - Instances of this class represent a parsed ARM machine
159/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000160class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000161 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000162 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000163 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000164 CoprocNum,
165 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000166 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000167 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000168 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000169 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000170 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000171 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000172 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000173 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000174 DPRRegisterList,
175 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000176 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000177 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000178 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000179 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000180 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000181 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000182 } Kind;
183
Sean Callanan76264762010-04-02 22:27:05 +0000184 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000185 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000186
187 union {
188 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000189 ARMCC::CondCodes Val;
190 } CC;
191
192 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000193 ARM_MB::MemBOpt Val;
194 } MBOpt;
195
196 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000197 unsigned Val;
198 } Cop;
199
200 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000201 ARM_PROC::IFlags Val;
202 } IFlags;
203
204 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000205 unsigned Val;
206 } MMask;
207
208 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000209 const char *Data;
210 unsigned Length;
211 } Tok;
212
213 struct {
214 unsigned RegNum;
215 } Reg;
216
Bill Wendling8155e5b2010-11-06 22:19:43 +0000217 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000218 const MCExpr *Val;
219 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000220
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000221 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000222 struct {
223 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000224 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
225 // was specified.
226 const MCConstantExpr *OffsetImm; // Offset immediate value
227 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
228 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
229 unsigned ShiftValue; // shift for OffsetReg.
230 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000231 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000232
233 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000234 unsigned RegNum;
235 unsigned Imm;
236 } PostIdxReg;
237
238 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000239 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000240 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000241 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000242 struct {
243 ARM_AM::ShiftOpc ShiftTy;
244 unsigned SrcReg;
245 unsigned ShiftReg;
246 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000247 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000248 struct {
249 ARM_AM::ShiftOpc ShiftTy;
250 unsigned SrcReg;
251 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000252 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000253 struct {
254 unsigned Imm;
255 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000256 struct {
257 unsigned LSB;
258 unsigned Width;
259 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000260 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000261
Bill Wendling146018f2010-11-06 21:42:12 +0000262 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
263public:
Sean Callanan76264762010-04-02 22:27:05 +0000264 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
265 Kind = o.Kind;
266 StartLoc = o.StartLoc;
267 EndLoc = o.EndLoc;
268 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000269 case CondCode:
270 CC = o.CC;
271 break;
Sean Callanan76264762010-04-02 22:27:05 +0000272 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000273 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000274 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000275 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000276 case Register:
277 Reg = o.Reg;
278 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000279 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000280 case DPRRegisterList:
281 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000282 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000283 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000284 case CoprocNum:
285 case CoprocReg:
286 Cop = o.Cop;
287 break;
Sean Callanan76264762010-04-02 22:27:05 +0000288 case Immediate:
289 Imm = o.Imm;
290 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000291 case MemBarrierOpt:
292 MBOpt = o.MBOpt;
293 break;
Sean Callanan76264762010-04-02 22:27:05 +0000294 case Memory:
295 Mem = o.Mem;
296 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000297 case PostIndexRegister:
298 PostIdxReg = o.PostIdxReg;
299 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000300 case MSRMask:
301 MMask = o.MMask;
302 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000303 case ProcIFlags:
304 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000305 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000306 case ShifterImmediate:
307 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000308 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000309 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000310 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000311 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000312 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000313 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000314 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000315 case RotateImmediate:
316 RotImm = o.RotImm;
317 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000318 case BitfieldDescriptor:
319 Bitfield = o.Bitfield;
320 break;
Sean Callanan76264762010-04-02 22:27:05 +0000321 }
322 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000323
Sean Callanan76264762010-04-02 22:27:05 +0000324 /// getStartLoc - Get the location of the first token of this operand.
325 SMLoc getStartLoc() const { return StartLoc; }
326 /// getEndLoc - Get the location of the last token of this operand.
327 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000328
Daniel Dunbar8462b302010-08-11 06:36:53 +0000329 ARMCC::CondCodes getCondCode() const {
330 assert(Kind == CondCode && "Invalid access!");
331 return CC.Val;
332 }
333
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000334 unsigned getCoproc() const {
335 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
336 return Cop.Val;
337 }
338
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000339 StringRef getToken() const {
340 assert(Kind == Token && "Invalid access!");
341 return StringRef(Tok.Data, Tok.Length);
342 }
343
344 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000345 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000346 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000347 }
348
Bill Wendling5fa22a12010-11-09 23:28:44 +0000349 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000350 assert((Kind == RegisterList || Kind == DPRRegisterList ||
351 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000352 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000353 }
354
Kevin Enderbycfe07242009-10-13 22:19:02 +0000355 const MCExpr *getImm() const {
356 assert(Kind == Immediate && "Invalid access!");
357 return Imm.Val;
358 }
359
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000360 ARM_MB::MemBOpt getMemBarrierOpt() const {
361 assert(Kind == MemBarrierOpt && "Invalid access!");
362 return MBOpt.Val;
363 }
364
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000365 ARM_PROC::IFlags getProcIFlags() const {
366 assert(Kind == ProcIFlags && "Invalid access!");
367 return IFlags.Val;
368 }
369
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000370 unsigned getMSRMask() const {
371 assert(Kind == MSRMask && "Invalid access!");
372 return MMask.Val;
373 }
374
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000375 bool isCoprocNum() const { return Kind == CoprocNum; }
376 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000377 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000378 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000379 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000380 bool isImm0_255() const {
381 if (Kind != Immediate)
382 return false;
383 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
384 if (!CE) return false;
385 int64_t Value = CE->getValue();
386 return Value >= 0 && Value < 256;
387 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000388 bool isImm0_7() const {
389 if (Kind != Immediate)
390 return false;
391 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
392 if (!CE) return false;
393 int64_t Value = CE->getValue();
394 return Value >= 0 && Value < 8;
395 }
396 bool isImm0_15() const {
397 if (Kind != Immediate)
398 return false;
399 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
400 if (!CE) return false;
401 int64_t Value = CE->getValue();
402 return Value >= 0 && Value < 16;
403 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000404 bool isImm0_31() const {
405 if (Kind != Immediate)
406 return false;
407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
408 if (!CE) return false;
409 int64_t Value = CE->getValue();
410 return Value >= 0 && Value < 32;
411 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000412 bool isImm1_16() const {
413 if (Kind != Immediate)
414 return false;
415 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
416 if (!CE) return false;
417 int64_t Value = CE->getValue();
418 return Value > 0 && Value < 17;
419 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000420 bool isImm1_32() const {
421 if (Kind != Immediate)
422 return false;
423 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
424 if (!CE) return false;
425 int64_t Value = CE->getValue();
426 return Value > 0 && Value < 33;
427 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000428 bool isImm0_65535() const {
429 if (Kind != Immediate)
430 return false;
431 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
432 if (!CE) return false;
433 int64_t Value = CE->getValue();
434 return Value >= 0 && Value < 65536;
435 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000436 bool isImm0_65535Expr() const {
437 if (Kind != Immediate)
438 return false;
439 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
440 // If it's not a constant expression, it'll generate a fixup and be
441 // handled later.
442 if (!CE) return true;
443 int64_t Value = CE->getValue();
444 return Value >= 0 && Value < 65536;
445 }
Jim Grosbached838482011-07-26 16:24:27 +0000446 bool isImm24bit() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return Value >= 0 && Value <= 0xffffff;
453 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000454 bool isPKHLSLImm() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return Value >= 0 && Value < 32;
461 }
462 bool isPKHASRImm() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 if (!CE) return false;
467 int64_t Value = CE->getValue();
468 return Value > 0 && Value <= 32;
469 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000470 bool isARMSOImm() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return ARM_AM::getSOImmVal(Value) != -1;
477 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000478 bool isT2SOImm() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 if (!CE) return false;
483 int64_t Value = CE->getValue();
484 return ARM_AM::getT2SOImmVal(Value) != -1;
485 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000486 bool isSetEndImm() const {
487 if (Kind != Immediate)
488 return false;
489 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
490 if (!CE) return false;
491 int64_t Value = CE->getValue();
492 return Value == 1 || Value == 0;
493 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000494 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000495 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000496 bool isDPRRegList() const { return Kind == DPRRegisterList; }
497 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000498 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000499 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000500 bool isMemory() const { return Kind == Memory; }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000501 bool isPostIdxReg() const { return Kind == PostIndexRegister; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000502 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000503 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
504 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000505 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000506 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000507 bool isMemNoOffset() const {
508 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000509 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000510 // No offset of any kind.
511 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000512 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000513 bool isAddrMode2() const {
514 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000515 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000516 // Check for register offset.
517 if (Mem.OffsetRegNum) return true;
518 // Immediate offset in range [-4095, 4095].
519 if (!Mem.OffsetImm) return true;
520 int64_t Val = Mem.OffsetImm->getValue();
521 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000522 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000523 bool isAddrMode5() const {
524 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000525 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000526 // Check for register offset.
527 if (Mem.OffsetRegNum) return false;
528 // Immediate offset in range [-1020, 1020] and a multiple of 4.
529 if (!Mem.OffsetImm) return true;
530 int64_t Val = Mem.OffsetImm->getValue();
531 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000532 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000533 bool isMemRegOffset() const {
534 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000535 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000536 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000537 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000538 bool isMemThumbRR() const {
539 // Thumb reg+reg addressing is simple. Just two registers, a base and
540 // an offset. No shifts, negations or any other complicating factors.
541 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
542 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000543 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000544 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000545 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000546 bool isMemImm8Offset() const {
547 if (Kind != Memory || Mem.OffsetRegNum != 0)
548 return false;
549 // Immediate offset in range [-255, 255].
550 if (!Mem.OffsetImm) return true;
551 int64_t Val = Mem.OffsetImm->getValue();
552 return Val > -256 && Val < 256;
553 }
554 bool isMemImm12Offset() const {
555 if (Kind != Memory || Mem.OffsetRegNum != 0)
556 return false;
557 // Immediate offset in range [-4095, 4095].
558 if (!Mem.OffsetImm) return true;
559 int64_t Val = Mem.OffsetImm->getValue();
560 return Val > -4096 && Val < 4096;
561 }
562 bool isPostIdxImm8() const {
563 if (Kind != Immediate)
564 return false;
565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
566 if (!CE) return false;
567 int64_t Val = CE->getValue();
568 return Val > -256 && Val < 256;
569 }
570
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000571 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000572 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000573
574 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000575 // Add as immediates when possible. Null MCExpr = 0.
576 if (Expr == 0)
577 Inst.addOperand(MCOperand::CreateImm(0));
578 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000579 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
580 else
581 Inst.addOperand(MCOperand::CreateExpr(Expr));
582 }
583
Daniel Dunbar8462b302010-08-11 06:36:53 +0000584 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000585 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000586 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000587 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
588 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000589 }
590
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000591 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
592 assert(N == 1 && "Invalid number of operands!");
593 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
594 }
595
596 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
597 assert(N == 1 && "Invalid number of operands!");
598 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
599 }
600
Jim Grosbachd67641b2010-12-06 18:21:12 +0000601 void addCCOutOperands(MCInst &Inst, unsigned N) const {
602 assert(N == 1 && "Invalid number of operands!");
603 Inst.addOperand(MCOperand::CreateReg(getReg()));
604 }
605
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000606 void addRegOperands(MCInst &Inst, unsigned N) const {
607 assert(N == 1 && "Invalid number of operands!");
608 Inst.addOperand(MCOperand::CreateReg(getReg()));
609 }
610
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000611 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000612 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000613 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
614 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
615 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000616 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000617 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000618 }
619
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000620 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000621 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000622 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
623 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000624 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000625 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000626 }
627
628
Jim Grosbach580f4a92011-07-25 22:20:28 +0000629 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000630 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000631 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
632 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000633 }
634
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000635 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000636 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000637 const SmallVectorImpl<unsigned> &RegList = getRegList();
638 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000639 I = RegList.begin(), E = RegList.end(); I != E; ++I)
640 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000641 }
642
Bill Wendling0f630752010-11-17 04:32:08 +0000643 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
644 addRegListOperands(Inst, N);
645 }
646
647 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
648 addRegListOperands(Inst, N);
649 }
650
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000651 void addRotImmOperands(MCInst &Inst, unsigned N) const {
652 assert(N == 1 && "Invalid number of operands!");
653 // Encoded as val>>3. The printer handles display as 8, 16, 24.
654 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
655 }
656
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000657 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
658 assert(N == 1 && "Invalid number of operands!");
659 // Munge the lsb/width into a bitfield mask.
660 unsigned lsb = Bitfield.LSB;
661 unsigned width = Bitfield.Width;
662 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
663 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
664 (32 - (lsb + width)));
665 Inst.addOperand(MCOperand::CreateImm(Mask));
666 }
667
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000668 void addImmOperands(MCInst &Inst, unsigned N) const {
669 assert(N == 1 && "Invalid number of operands!");
670 addExpr(Inst, getImm());
671 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000672
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000673 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
674 assert(N == 1 && "Invalid number of operands!");
675 addExpr(Inst, getImm());
676 }
677
Jim Grosbach83ab0702011-07-13 22:01:08 +0000678 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
679 assert(N == 1 && "Invalid number of operands!");
680 addExpr(Inst, getImm());
681 }
682
683 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
684 assert(N == 1 && "Invalid number of operands!");
685 addExpr(Inst, getImm());
686 }
687
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000688 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
689 assert(N == 1 && "Invalid number of operands!");
690 addExpr(Inst, getImm());
691 }
692
Jim Grosbachf4943352011-07-25 23:09:14 +0000693 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
694 assert(N == 1 && "Invalid number of operands!");
695 // The constant encodes as the immediate-1, and we store in the instruction
696 // the bits as encoded, so subtract off one here.
697 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
698 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
699 }
700
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000701 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
702 assert(N == 1 && "Invalid number of operands!");
703 // The constant encodes as the immediate-1, and we store in the instruction
704 // the bits as encoded, so subtract off one here.
705 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
706 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
707 }
708
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000709 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
710 assert(N == 1 && "Invalid number of operands!");
711 addExpr(Inst, getImm());
712 }
713
Jim Grosbachffa32252011-07-19 19:13:28 +0000714 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
715 assert(N == 1 && "Invalid number of operands!");
716 addExpr(Inst, getImm());
717 }
718
Jim Grosbached838482011-07-26 16:24:27 +0000719 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
720 assert(N == 1 && "Invalid number of operands!");
721 addExpr(Inst, getImm());
722 }
723
Jim Grosbachf6c05252011-07-21 17:23:04 +0000724 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
725 assert(N == 1 && "Invalid number of operands!");
726 addExpr(Inst, getImm());
727 }
728
729 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
730 assert(N == 1 && "Invalid number of operands!");
731 // An ASR value of 32 encodes as 0, so that's how we want to add it to
732 // the instruction as well.
733 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
734 int Val = CE->getValue();
735 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
736 }
737
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000738 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
739 assert(N == 1 && "Invalid number of operands!");
740 addExpr(Inst, getImm());
741 }
742
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000743 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
744 assert(N == 1 && "Invalid number of operands!");
745 addExpr(Inst, getImm());
746 }
747
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000748 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
749 assert(N == 1 && "Invalid number of operands!");
750 addExpr(Inst, getImm());
751 }
752
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000753 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
754 assert(N == 1 && "Invalid number of operands!");
755 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
756 }
757
Jim Grosbach7ce05792011-08-03 23:50:40 +0000758 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
759 assert(N == 1 && "Invalid number of operands!");
760 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000761 }
762
Jim Grosbach7ce05792011-08-03 23:50:40 +0000763 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
764 assert(N == 3 && "Invalid number of operands!");
765 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
766 if (!Mem.OffsetRegNum) {
767 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
768 // Special case for #-0
769 if (Val == INT32_MIN) Val = 0;
770 if (Val < 0) Val = -Val;
771 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
772 } else {
773 // For register offset, we encode the shift type and negation flag
774 // here.
775 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
776 0, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000777 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000778 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
779 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
780 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000781 }
782
Jim Grosbach7ce05792011-08-03 23:50:40 +0000783 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
784 assert(N == 2 && "Invalid number of operands!");
785 // The lower two bits are always zero and as such are not encoded.
786 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
787 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
788 // Special case for #-0
789 if (Val == INT32_MIN) Val = 0;
790 if (Val < 0) Val = -Val;
791 Val = ARM_AM::getAM5Opc(AddSub, Val);
792 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
793 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000794 }
795
Jim Grosbach7ce05792011-08-03 23:50:40 +0000796 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
797 assert(N == 2 && "Invalid number of operands!");
798 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
799 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
800 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000801 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000802
Jim Grosbach7ce05792011-08-03 23:50:40 +0000803 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
804 assert(N == 2 && "Invalid number of operands!");
805 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
806 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
807 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000808 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000809
Jim Grosbach7ce05792011-08-03 23:50:40 +0000810 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
811 assert(N == 3 && "Invalid number of operands!");
812 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
813 Mem.ShiftValue, Mem.ShiftType);
814 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
815 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
816 Inst.addOperand(MCOperand::CreateImm(Val));
817 }
818
819 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
820 assert(N == 2 && "Invalid number of operands!");
821 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
822 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
823 }
824
825 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
826 assert(N == 1 && "Invalid number of operands!");
827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
828 assert(CE && "non-constant post-idx-imm8 operand!");
829 int Imm = CE->getValue();
830 bool isAdd = Imm >= 0;
831 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
832 Inst.addOperand(MCOperand::CreateImm(Imm));
833 }
834
835 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
836 assert(N == 2 && "Invalid number of operands!");
837 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
838 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000839 }
840
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000841 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
842 assert(N == 1 && "Invalid number of operands!");
843 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
844 }
845
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000846 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
847 assert(N == 1 && "Invalid number of operands!");
848 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
849 }
850
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000851 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000852
Chris Lattner3a697562010-10-28 17:20:03 +0000853 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
854 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000855 Op->CC.Val = CC;
856 Op->StartLoc = S;
857 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000858 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000859 }
860
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000861 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
862 ARMOperand *Op = new ARMOperand(CoprocNum);
863 Op->Cop.Val = CopVal;
864 Op->StartLoc = S;
865 Op->EndLoc = S;
866 return Op;
867 }
868
869 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
870 ARMOperand *Op = new ARMOperand(CoprocReg);
871 Op->Cop.Val = CopVal;
872 Op->StartLoc = S;
873 Op->EndLoc = S;
874 return Op;
875 }
876
Jim Grosbachd67641b2010-12-06 18:21:12 +0000877 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
878 ARMOperand *Op = new ARMOperand(CCOut);
879 Op->Reg.RegNum = RegNum;
880 Op->StartLoc = S;
881 Op->EndLoc = S;
882 return Op;
883 }
884
Chris Lattner3a697562010-10-28 17:20:03 +0000885 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
886 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000887 Op->Tok.Data = Str.data();
888 Op->Tok.Length = Str.size();
889 Op->StartLoc = S;
890 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000891 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000892 }
893
Bill Wendling50d0f582010-11-18 23:43:05 +0000894 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000895 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000896 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000897 Op->StartLoc = S;
898 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000899 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000900 }
901
Jim Grosbache8606dc2011-07-13 17:50:29 +0000902 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
903 unsigned SrcReg,
904 unsigned ShiftReg,
905 unsigned ShiftImm,
906 SMLoc S, SMLoc E) {
907 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000908 Op->RegShiftedReg.ShiftTy = ShTy;
909 Op->RegShiftedReg.SrcReg = SrcReg;
910 Op->RegShiftedReg.ShiftReg = ShiftReg;
911 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000912 Op->StartLoc = S;
913 Op->EndLoc = E;
914 return Op;
915 }
916
Owen Anderson92a20222011-07-21 18:54:16 +0000917 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
918 unsigned SrcReg,
919 unsigned ShiftImm,
920 SMLoc S, SMLoc E) {
921 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000922 Op->RegShiftedImm.ShiftTy = ShTy;
923 Op->RegShiftedImm.SrcReg = SrcReg;
924 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000925 Op->StartLoc = S;
926 Op->EndLoc = E;
927 return Op;
928 }
929
Jim Grosbach580f4a92011-07-25 22:20:28 +0000930 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +0000931 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000932 ARMOperand *Op = new ARMOperand(ShifterImmediate);
933 Op->ShifterImm.isASR = isASR;
934 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +0000935 Op->StartLoc = S;
936 Op->EndLoc = E;
937 return Op;
938 }
939
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000940 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
941 ARMOperand *Op = new ARMOperand(RotateImmediate);
942 Op->RotImm.Imm = Imm;
943 Op->StartLoc = S;
944 Op->EndLoc = E;
945 return Op;
946 }
947
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000948 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
949 SMLoc S, SMLoc E) {
950 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
951 Op->Bitfield.LSB = LSB;
952 Op->Bitfield.Width = Width;
953 Op->StartLoc = S;
954 Op->EndLoc = E;
955 return Op;
956 }
957
Bill Wendling7729e062010-11-09 22:44:22 +0000958 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +0000959 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000960 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +0000961 KindTy Kind = RegisterList;
962
Evan Cheng275944a2011-07-25 21:32:49 +0000963 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
964 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +0000965 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +0000966 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
967 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +0000968 Kind = SPRRegisterList;
969
970 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +0000971 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000972 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +0000973 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +0000974 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000975 Op->StartLoc = StartLoc;
976 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000977 return Op;
978 }
979
Chris Lattner3a697562010-10-28 17:20:03 +0000980 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
981 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +0000982 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +0000983 Op->StartLoc = S;
984 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000985 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +0000986 }
987
Jim Grosbach7ce05792011-08-03 23:50:40 +0000988 static ARMOperand *CreateMem(unsigned BaseRegNum,
989 const MCConstantExpr *OffsetImm,
990 unsigned OffsetRegNum,
991 ARM_AM::ShiftOpc ShiftType,
992 unsigned ShiftValue,
993 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +0000994 SMLoc S, SMLoc E) {
995 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +0000996 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000997 Op->Mem.OffsetImm = OffsetImm;
998 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000999 Op->Mem.ShiftType = ShiftType;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001000 Op->Mem.ShiftValue = ShiftValue;
1001 Op->Mem.isNegative = isNegative;
1002 Op->StartLoc = S;
1003 Op->EndLoc = E;
1004 return Op;
1005 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001006
Jim Grosbach7ce05792011-08-03 23:50:40 +00001007 static ARMOperand *CreatePostIdxReg(unsigned RegNum, unsigned Imm,
1008 SMLoc S, SMLoc E) {
1009 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1010 Op->PostIdxReg.RegNum = RegNum;
1011 Op->PostIdxReg.Imm = Imm;
Sean Callanan76264762010-04-02 22:27:05 +00001012 Op->StartLoc = S;
1013 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001014 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001015 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001016
1017 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1018 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1019 Op->MBOpt.Val = Opt;
1020 Op->StartLoc = S;
1021 Op->EndLoc = S;
1022 return Op;
1023 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001024
1025 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1026 ARMOperand *Op = new ARMOperand(ProcIFlags);
1027 Op->IFlags.Val = IFlags;
1028 Op->StartLoc = S;
1029 Op->EndLoc = S;
1030 return Op;
1031 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001032
1033 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1034 ARMOperand *Op = new ARMOperand(MSRMask);
1035 Op->MMask.Val = MMask;
1036 Op->StartLoc = S;
1037 Op->EndLoc = S;
1038 return Op;
1039 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001040};
1041
1042} // end anonymous namespace.
1043
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001044void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001045 switch (Kind) {
1046 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001047 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001048 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001049 case CCOut:
1050 OS << "<ccout " << getReg() << ">";
1051 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001052 case CoprocNum:
1053 OS << "<coprocessor number: " << getCoproc() << ">";
1054 break;
1055 case CoprocReg:
1056 OS << "<coprocessor register: " << getCoproc() << ">";
1057 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001058 case MSRMask:
1059 OS << "<mask: " << getMSRMask() << ">";
1060 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001061 case Immediate:
1062 getImm()->print(OS);
1063 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001064 case MemBarrierOpt:
1065 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1066 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001067 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001068 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001069 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001070 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001071 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001072 case PostIndexRegister:
1073 OS << "post-idx register "
1074 << getAddrOpcStr(ARM_AM::getAM3Op(PostIdxReg.Imm))
1075 << PostIdxReg.RegNum
1076 << ">";
1077 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001078 case ProcIFlags: {
1079 OS << "<ARM_PROC::";
1080 unsigned IFlags = getProcIFlags();
1081 for (int i=2; i >= 0; --i)
1082 if (IFlags & (1 << i))
1083 OS << ARM_PROC::IFlagsToString(1 << i);
1084 OS << ">";
1085 break;
1086 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001087 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001088 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001089 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001090 case ShifterImmediate:
1091 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1092 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001093 break;
1094 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001095 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001096 << RegShiftedReg.SrcReg
1097 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1098 << ", " << RegShiftedReg.ShiftReg << ", "
1099 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001100 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001101 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001102 case ShiftedImmediate:
1103 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001104 << RegShiftedImm.SrcReg
1105 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1106 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001107 << ">";
1108 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001109 case RotateImmediate:
1110 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1111 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001112 case BitfieldDescriptor:
1113 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1114 << ", width: " << Bitfield.Width << ">";
1115 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001116 case RegisterList:
1117 case DPRRegisterList:
1118 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001119 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001120
Bill Wendling5fa22a12010-11-09 23:28:44 +00001121 const SmallVectorImpl<unsigned> &RegList = getRegList();
1122 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001123 I = RegList.begin(), E = RegList.end(); I != E; ) {
1124 OS << *I;
1125 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001126 }
1127
1128 OS << ">";
1129 break;
1130 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001131 case Token:
1132 OS << "'" << getToken() << "'";
1133 break;
1134 }
1135}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001136
1137/// @name Auto-generated Match Functions
1138/// {
1139
1140static unsigned MatchRegisterName(StringRef Name);
1141
1142/// }
1143
Bob Wilson69df7232011-02-03 21:46:10 +00001144bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1145 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001146 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001147
1148 return (RegNo == (unsigned)-1);
1149}
1150
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001151/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001152/// and if it is a register name the token is eaten and the register number is
1153/// returned. Otherwise return -1.
1154///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001155int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001156 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001157 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001158
Chris Lattnere5658fa2010-10-30 04:09:10 +00001159 // FIXME: Validate register for the current architecture; we have to do
1160 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001161 std::string upperCase = Tok.getString().str();
1162 std::string lowerCase = LowercaseString(upperCase);
1163 unsigned RegNum = MatchRegisterName(lowerCase);
1164 if (!RegNum) {
1165 RegNum = StringSwitch<unsigned>(lowerCase)
1166 .Case("r13", ARM::SP)
1167 .Case("r14", ARM::LR)
1168 .Case("r15", ARM::PC)
1169 .Case("ip", ARM::R12)
1170 .Default(0);
1171 }
1172 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001173
Chris Lattnere5658fa2010-10-30 04:09:10 +00001174 Parser.Lex(); // Eat identifier token.
1175 return RegNum;
1176}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001177
Jim Grosbach19906722011-07-13 18:49:30 +00001178// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1179// If a recoverable error occurs, return 1. If an irrecoverable error
1180// occurs, return -1. An irrecoverable error is one where tokens have been
1181// consumed in the process of trying to parse the shifter (i.e., when it is
1182// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001183int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001184 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1185 SMLoc S = Parser.getTok().getLoc();
1186 const AsmToken &Tok = Parser.getTok();
1187 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1188
1189 std::string upperCase = Tok.getString().str();
1190 std::string lowerCase = LowercaseString(upperCase);
1191 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1192 .Case("lsl", ARM_AM::lsl)
1193 .Case("lsr", ARM_AM::lsr)
1194 .Case("asr", ARM_AM::asr)
1195 .Case("ror", ARM_AM::ror)
1196 .Case("rrx", ARM_AM::rrx)
1197 .Default(ARM_AM::no_shift);
1198
1199 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001200 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001201
Jim Grosbache8606dc2011-07-13 17:50:29 +00001202 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001203
Jim Grosbache8606dc2011-07-13 17:50:29 +00001204 // The source register for the shift has already been added to the
1205 // operand list, so we need to pop it off and combine it into the shifted
1206 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001207 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001208 if (!PrevOp->isReg())
1209 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1210 int SrcReg = PrevOp->getReg();
1211 int64_t Imm = 0;
1212 int ShiftReg = 0;
1213 if (ShiftTy == ARM_AM::rrx) {
1214 // RRX Doesn't have an explicit shift amount. The encoder expects
1215 // the shift register to be the same as the source register. Seems odd,
1216 // but OK.
1217 ShiftReg = SrcReg;
1218 } else {
1219 // Figure out if this is shifted by a constant or a register (for non-RRX).
1220 if (Parser.getTok().is(AsmToken::Hash)) {
1221 Parser.Lex(); // Eat hash.
1222 SMLoc ImmLoc = Parser.getTok().getLoc();
1223 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001224 if (getParser().ParseExpression(ShiftExpr)) {
1225 Error(ImmLoc, "invalid immediate shift value");
1226 return -1;
1227 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001228 // The expression must be evaluatable as an immediate.
1229 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001230 if (!CE) {
1231 Error(ImmLoc, "invalid immediate shift value");
1232 return -1;
1233 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001234 // Range check the immediate.
1235 // lsl, ror: 0 <= imm <= 31
1236 // lsr, asr: 0 <= imm <= 32
1237 Imm = CE->getValue();
1238 if (Imm < 0 ||
1239 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1240 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001241 Error(ImmLoc, "immediate shift value out of range");
1242 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001243 }
1244 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001245 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001246 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001247 if (ShiftReg == -1) {
1248 Error (L, "expected immediate or register in shift operand");
1249 return -1;
1250 }
1251 } else {
1252 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001253 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001254 return -1;
1255 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001256 }
1257
Owen Anderson92a20222011-07-21 18:54:16 +00001258 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1259 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001260 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001261 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001262 else
1263 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1264 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001265
Jim Grosbach19906722011-07-13 18:49:30 +00001266 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001267}
1268
1269
Bill Wendling50d0f582010-11-18 23:43:05 +00001270/// Try to parse a register name. The token must be an Identifier when called.
1271/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1272/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001273///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001274/// TODO this is likely to change to allow different register types and or to
1275/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001276bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001277tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001278 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001279 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001280 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001281 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001282
Bill Wendling50d0f582010-11-18 23:43:05 +00001283 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001284
Chris Lattnere5658fa2010-10-30 04:09:10 +00001285 const AsmToken &ExclaimTok = Parser.getTok();
1286 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001287 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1288 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001289 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001290 }
1291
Bill Wendling50d0f582010-11-18 23:43:05 +00001292 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001293}
1294
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001295/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1296/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1297/// "c5", ...
1298static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001299 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1300 // but efficient.
1301 switch (Name.size()) {
1302 default: break;
1303 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001304 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001305 return -1;
1306 switch (Name[1]) {
1307 default: return -1;
1308 case '0': return 0;
1309 case '1': return 1;
1310 case '2': return 2;
1311 case '3': return 3;
1312 case '4': return 4;
1313 case '5': return 5;
1314 case '6': return 6;
1315 case '7': return 7;
1316 case '8': return 8;
1317 case '9': return 9;
1318 }
1319 break;
1320 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001321 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001322 return -1;
1323 switch (Name[2]) {
1324 default: return -1;
1325 case '0': return 10;
1326 case '1': return 11;
1327 case '2': return 12;
1328 case '3': return 13;
1329 case '4': return 14;
1330 case '5': return 15;
1331 }
1332 break;
1333 }
1334
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001335 return -1;
1336}
1337
Jim Grosbach43904292011-07-25 20:14:50 +00001338/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001339/// token must be an Identifier when called, and if it is a coprocessor
1340/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001341ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001342parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001343 SMLoc S = Parser.getTok().getLoc();
1344 const AsmToken &Tok = Parser.getTok();
1345 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1346
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001347 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001348 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001349 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001350
1351 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001352 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001353 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001354}
1355
Jim Grosbach43904292011-07-25 20:14:50 +00001356/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001357/// token must be an Identifier when called, and if it is a coprocessor
1358/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001359ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001360parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001361 SMLoc S = Parser.getTok().getLoc();
1362 const AsmToken &Tok = Parser.getTok();
1363 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1364
1365 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1366 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001367 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001368
1369 Parser.Lex(); // Eat identifier token.
1370 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001371 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001372}
1373
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001374/// Parse a register list, return it if successful else return null. The first
1375/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001376bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001377parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001378 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001379 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001380 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001381
Bill Wendling7729e062010-11-09 22:44:22 +00001382 // Read the rest of the registers in the list.
1383 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001384 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001385
Bill Wendling7729e062010-11-09 22:44:22 +00001386 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001387 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001388 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001389
Sean Callanan18b83232010-01-19 21:44:56 +00001390 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001391 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001392 if (RegTok.isNot(AsmToken::Identifier)) {
1393 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001394 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001395 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001396
Jim Grosbach1355cf12011-07-26 17:10:22 +00001397 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001398 if (RegNum == -1) {
1399 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001400 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001401 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001402
Bill Wendlinge7176102010-11-06 22:36:58 +00001403 if (IsRange) {
1404 int Reg = PrevRegNum;
1405 do {
1406 ++Reg;
1407 Registers.push_back(std::make_pair(Reg, RegLoc));
1408 } while (Reg != RegNum);
1409 } else {
1410 Registers.push_back(std::make_pair(RegNum, RegLoc));
1411 }
1412
1413 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001414 } while (Parser.getTok().is(AsmToken::Comma) ||
1415 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001416
1417 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001418 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001419 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1420 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001421 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001422 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001423
Bill Wendlinge7176102010-11-06 22:36:58 +00001424 SMLoc E = RCurlyTok.getLoc();
1425 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001426
Bill Wendlinge7176102010-11-06 22:36:58 +00001427 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001428 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001429 RI = Registers.begin(), RE = Registers.end();
1430
Bill Wendling7caebff2011-01-12 21:20:59 +00001431 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001432 bool EmittedWarning = false;
1433
Bill Wendling7caebff2011-01-12 21:20:59 +00001434 DenseMap<unsigned, bool> RegMap;
1435 RegMap[HighRegNum] = true;
1436
Bill Wendlinge7176102010-11-06 22:36:58 +00001437 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001438 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001439 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001440
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001441 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001442 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001443 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001444 }
1445
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001446 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001447 Warning(RegInfo.second,
1448 "register not in ascending order in register list");
1449
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001450 RegMap[Reg] = true;
1451 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001452 }
1453
Bill Wendling50d0f582010-11-18 23:43:05 +00001454 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1455 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001456}
1457
Jim Grosbach43904292011-07-25 20:14:50 +00001458/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001459ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001460parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001461 SMLoc S = Parser.getTok().getLoc();
1462 const AsmToken &Tok = Parser.getTok();
1463 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1464 StringRef OptStr = Tok.getString();
1465
1466 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1467 .Case("sy", ARM_MB::SY)
1468 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001469 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001470 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001471 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001472 .Case("ishst", ARM_MB::ISHST)
1473 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001474 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001475 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001476 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001477 .Case("osh", ARM_MB::OSH)
1478 .Case("oshst", ARM_MB::OSHST)
1479 .Default(~0U);
1480
1481 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001482 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001483
1484 Parser.Lex(); // Eat identifier token.
1485 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001486 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001487}
1488
Jim Grosbach43904292011-07-25 20:14:50 +00001489/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001490ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001491parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001492 SMLoc S = Parser.getTok().getLoc();
1493 const AsmToken &Tok = Parser.getTok();
1494 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1495 StringRef IFlagsStr = Tok.getString();
1496
1497 unsigned IFlags = 0;
1498 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1499 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1500 .Case("a", ARM_PROC::A)
1501 .Case("i", ARM_PROC::I)
1502 .Case("f", ARM_PROC::F)
1503 .Default(~0U);
1504
1505 // If some specific iflag is already set, it means that some letter is
1506 // present more than once, this is not acceptable.
1507 if (Flag == ~0U || (IFlags & Flag))
1508 return MatchOperand_NoMatch;
1509
1510 IFlags |= Flag;
1511 }
1512
1513 Parser.Lex(); // Eat identifier token.
1514 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1515 return MatchOperand_Success;
1516}
1517
Jim Grosbach43904292011-07-25 20:14:50 +00001518/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001519ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001520parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001521 SMLoc S = Parser.getTok().getLoc();
1522 const AsmToken &Tok = Parser.getTok();
1523 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1524 StringRef Mask = Tok.getString();
1525
1526 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1527 size_t Start = 0, Next = Mask.find('_');
1528 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001529 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001530 if (Next != StringRef::npos)
1531 Flags = Mask.slice(Next+1, Mask.size());
1532
1533 // FlagsVal contains the complete mask:
1534 // 3-0: Mask
1535 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1536 unsigned FlagsVal = 0;
1537
1538 if (SpecReg == "apsr") {
1539 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001540 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001541 .Case("g", 0x4) // same as CPSR_s
1542 .Case("nzcvqg", 0xc) // same as CPSR_fs
1543 .Default(~0U);
1544
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001545 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001546 if (!Flags.empty())
1547 return MatchOperand_NoMatch;
1548 else
1549 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001550 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001551 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001552 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1553 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001554 for (int i = 0, e = Flags.size(); i != e; ++i) {
1555 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1556 .Case("c", 1)
1557 .Case("x", 2)
1558 .Case("s", 4)
1559 .Case("f", 8)
1560 .Default(~0U);
1561
1562 // If some specific flag is already set, it means that some letter is
1563 // present more than once, this is not acceptable.
1564 if (FlagsVal == ~0U || (FlagsVal & Flag))
1565 return MatchOperand_NoMatch;
1566 FlagsVal |= Flag;
1567 }
1568 } else // No match for special register.
1569 return MatchOperand_NoMatch;
1570
1571 // Special register without flags are equivalent to "fc" flags.
1572 if (!FlagsVal)
1573 FlagsVal = 0x9;
1574
1575 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1576 if (SpecReg == "spsr")
1577 FlagsVal |= 16;
1578
1579 Parser.Lex(); // Eat identifier token.
1580 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1581 return MatchOperand_Success;
1582}
1583
Jim Grosbachf6c05252011-07-21 17:23:04 +00001584ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1585parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1586 int Low, int High) {
1587 const AsmToken &Tok = Parser.getTok();
1588 if (Tok.isNot(AsmToken::Identifier)) {
1589 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1590 return MatchOperand_ParseFail;
1591 }
1592 StringRef ShiftName = Tok.getString();
1593 std::string LowerOp = LowercaseString(Op);
1594 std::string UpperOp = UppercaseString(Op);
1595 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1596 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1597 return MatchOperand_ParseFail;
1598 }
1599 Parser.Lex(); // Eat shift type token.
1600
1601 // There must be a '#' and a shift amount.
1602 if (Parser.getTok().isNot(AsmToken::Hash)) {
1603 Error(Parser.getTok().getLoc(), "'#' expected");
1604 return MatchOperand_ParseFail;
1605 }
1606 Parser.Lex(); // Eat hash token.
1607
1608 const MCExpr *ShiftAmount;
1609 SMLoc Loc = Parser.getTok().getLoc();
1610 if (getParser().ParseExpression(ShiftAmount)) {
1611 Error(Loc, "illegal expression");
1612 return MatchOperand_ParseFail;
1613 }
1614 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1615 if (!CE) {
1616 Error(Loc, "constant expression expected");
1617 return MatchOperand_ParseFail;
1618 }
1619 int Val = CE->getValue();
1620 if (Val < Low || Val > High) {
1621 Error(Loc, "immediate value out of range");
1622 return MatchOperand_ParseFail;
1623 }
1624
1625 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1626
1627 return MatchOperand_Success;
1628}
1629
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001630ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1631parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1632 const AsmToken &Tok = Parser.getTok();
1633 SMLoc S = Tok.getLoc();
1634 if (Tok.isNot(AsmToken::Identifier)) {
1635 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1636 return MatchOperand_ParseFail;
1637 }
1638 int Val = StringSwitch<int>(Tok.getString())
1639 .Case("be", 1)
1640 .Case("le", 0)
1641 .Default(-1);
1642 Parser.Lex(); // Eat the token.
1643
1644 if (Val == -1) {
1645 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1646 return MatchOperand_ParseFail;
1647 }
1648 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1649 getContext()),
1650 S, Parser.getTok().getLoc()));
1651 return MatchOperand_Success;
1652}
1653
Jim Grosbach580f4a92011-07-25 22:20:28 +00001654/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1655/// instructions. Legal values are:
1656/// lsl #n 'n' in [0,31]
1657/// asr #n 'n' in [1,32]
1658/// n == 32 encoded as n == 0.
1659ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1660parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1661 const AsmToken &Tok = Parser.getTok();
1662 SMLoc S = Tok.getLoc();
1663 if (Tok.isNot(AsmToken::Identifier)) {
1664 Error(S, "shift operator 'asr' or 'lsl' expected");
1665 return MatchOperand_ParseFail;
1666 }
1667 StringRef ShiftName = Tok.getString();
1668 bool isASR;
1669 if (ShiftName == "lsl" || ShiftName == "LSL")
1670 isASR = false;
1671 else if (ShiftName == "asr" || ShiftName == "ASR")
1672 isASR = true;
1673 else {
1674 Error(S, "shift operator 'asr' or 'lsl' expected");
1675 return MatchOperand_ParseFail;
1676 }
1677 Parser.Lex(); // Eat the operator.
1678
1679 // A '#' and a shift amount.
1680 if (Parser.getTok().isNot(AsmToken::Hash)) {
1681 Error(Parser.getTok().getLoc(), "'#' expected");
1682 return MatchOperand_ParseFail;
1683 }
1684 Parser.Lex(); // Eat hash token.
1685
1686 const MCExpr *ShiftAmount;
1687 SMLoc E = Parser.getTok().getLoc();
1688 if (getParser().ParseExpression(ShiftAmount)) {
1689 Error(E, "malformed shift expression");
1690 return MatchOperand_ParseFail;
1691 }
1692 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1693 if (!CE) {
1694 Error(E, "shift amount must be an immediate");
1695 return MatchOperand_ParseFail;
1696 }
1697
1698 int64_t Val = CE->getValue();
1699 if (isASR) {
1700 // Shift amount must be in [1,32]
1701 if (Val < 1 || Val > 32) {
1702 Error(E, "'asr' shift amount must be in range [1,32]");
1703 return MatchOperand_ParseFail;
1704 }
1705 // asr #32 encoded as asr #0.
1706 if (Val == 32) Val = 0;
1707 } else {
1708 // Shift amount must be in [1,32]
1709 if (Val < 0 || Val > 31) {
1710 Error(E, "'lsr' shift amount must be in range [0,31]");
1711 return MatchOperand_ParseFail;
1712 }
1713 }
1714
1715 E = Parser.getTok().getLoc();
1716 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1717
1718 return MatchOperand_Success;
1719}
1720
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001721/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1722/// of instructions. Legal values are:
1723/// ror #n 'n' in {0, 8, 16, 24}
1724ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1725parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1726 const AsmToken &Tok = Parser.getTok();
1727 SMLoc S = Tok.getLoc();
1728 if (Tok.isNot(AsmToken::Identifier)) {
1729 Error(S, "rotate operator 'ror' expected");
1730 return MatchOperand_ParseFail;
1731 }
1732 StringRef ShiftName = Tok.getString();
1733 if (ShiftName != "ror" && ShiftName != "ROR") {
1734 Error(S, "rotate operator 'ror' expected");
1735 return MatchOperand_ParseFail;
1736 }
1737 Parser.Lex(); // Eat the operator.
1738
1739 // A '#' and a rotate amount.
1740 if (Parser.getTok().isNot(AsmToken::Hash)) {
1741 Error(Parser.getTok().getLoc(), "'#' expected");
1742 return MatchOperand_ParseFail;
1743 }
1744 Parser.Lex(); // Eat hash token.
1745
1746 const MCExpr *ShiftAmount;
1747 SMLoc E = Parser.getTok().getLoc();
1748 if (getParser().ParseExpression(ShiftAmount)) {
1749 Error(E, "malformed rotate expression");
1750 return MatchOperand_ParseFail;
1751 }
1752 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1753 if (!CE) {
1754 Error(E, "rotate amount must be an immediate");
1755 return MatchOperand_ParseFail;
1756 }
1757
1758 int64_t Val = CE->getValue();
1759 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1760 // normally, zero is represented in asm by omitting the rotate operand
1761 // entirely.
1762 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1763 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1764 return MatchOperand_ParseFail;
1765 }
1766
1767 E = Parser.getTok().getLoc();
1768 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1769
1770 return MatchOperand_Success;
1771}
1772
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001773ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1774parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1775 SMLoc S = Parser.getTok().getLoc();
1776 // The bitfield descriptor is really two operands, the LSB and the width.
1777 if (Parser.getTok().isNot(AsmToken::Hash)) {
1778 Error(Parser.getTok().getLoc(), "'#' expected");
1779 return MatchOperand_ParseFail;
1780 }
1781 Parser.Lex(); // Eat hash token.
1782
1783 const MCExpr *LSBExpr;
1784 SMLoc E = Parser.getTok().getLoc();
1785 if (getParser().ParseExpression(LSBExpr)) {
1786 Error(E, "malformed immediate expression");
1787 return MatchOperand_ParseFail;
1788 }
1789 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1790 if (!CE) {
1791 Error(E, "'lsb' operand must be an immediate");
1792 return MatchOperand_ParseFail;
1793 }
1794
1795 int64_t LSB = CE->getValue();
1796 // The LSB must be in the range [0,31]
1797 if (LSB < 0 || LSB > 31) {
1798 Error(E, "'lsb' operand must be in the range [0,31]");
1799 return MatchOperand_ParseFail;
1800 }
1801 E = Parser.getTok().getLoc();
1802
1803 // Expect another immediate operand.
1804 if (Parser.getTok().isNot(AsmToken::Comma)) {
1805 Error(Parser.getTok().getLoc(), "too few operands");
1806 return MatchOperand_ParseFail;
1807 }
1808 Parser.Lex(); // Eat hash token.
1809 if (Parser.getTok().isNot(AsmToken::Hash)) {
1810 Error(Parser.getTok().getLoc(), "'#' expected");
1811 return MatchOperand_ParseFail;
1812 }
1813 Parser.Lex(); // Eat hash token.
1814
1815 const MCExpr *WidthExpr;
1816 if (getParser().ParseExpression(WidthExpr)) {
1817 Error(E, "malformed immediate expression");
1818 return MatchOperand_ParseFail;
1819 }
1820 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1821 if (!CE) {
1822 Error(E, "'width' operand must be an immediate");
1823 return MatchOperand_ParseFail;
1824 }
1825
1826 int64_t Width = CE->getValue();
1827 // The LSB must be in the range [1,32-lsb]
1828 if (Width < 1 || Width > 32 - LSB) {
1829 Error(E, "'width' operand must be in the range [1,32-lsb]");
1830 return MatchOperand_ParseFail;
1831 }
1832 E = Parser.getTok().getLoc();
1833
1834 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1835
1836 return MatchOperand_Success;
1837}
1838
Jim Grosbach7ce05792011-08-03 23:50:40 +00001839ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1840parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1841 // Check for a post-index addressing register operand. Specifically:
1842 // postidx_reg := '+' register
1843 // | '-' register
1844 // | register
1845
1846 // This method must return MatchOperand_NoMatch without consuming any tokens
1847 // in the case where there is no match, as other alternatives take other
1848 // parse methods.
1849 AsmToken Tok = Parser.getTok();
1850 SMLoc S = Tok.getLoc();
1851 bool haveEaten = false;
1852 unsigned Imm = ARM_AM::getAM3Opc(ARM_AM::add, 0);
1853 int Reg = -1;
1854 if (Tok.is(AsmToken::Plus)) {
1855 Parser.Lex(); // Eat the '+' token.
1856 haveEaten = true;
1857 } else if (Tok.is(AsmToken::Minus)) {
1858 Parser.Lex(); // Eat the '-' token.
1859 Imm = ARM_AM::getAM3Opc(ARM_AM::sub, 0);
1860 haveEaten = true;
1861 }
1862 if (Parser.getTok().is(AsmToken::Identifier))
1863 Reg = tryParseRegister();
1864 if (Reg == -1) {
1865 if (!haveEaten)
1866 return MatchOperand_NoMatch;
1867 Error(Parser.getTok().getLoc(), "register expected");
1868 return MatchOperand_ParseFail;
1869 }
1870 SMLoc E = Parser.getTok().getLoc();
1871
1872 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, Imm, S, E));
1873
1874 return MatchOperand_Success;
1875}
1876
Jim Grosbach1355cf12011-07-26 17:10:22 +00001877/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001878/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1879/// when they refer multiple MIOperands inside a single one.
1880bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001881cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001882 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1883 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1884
1885 // Create a writeback register dummy placeholder.
1886 Inst.addOperand(MCOperand::CreateImm(0));
1887
Jim Grosbach7ce05792011-08-03 23:50:40 +00001888 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001889 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1890 return true;
1891}
1892
Jim Grosbach1355cf12011-07-26 17:10:22 +00001893/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001894/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1895/// when they refer multiple MIOperands inside a single one.
1896bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001897cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001898 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1899 // Create a writeback register dummy placeholder.
1900 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001901 assert(0 && "cvtStWriteBackRegAddrMode2 not implemented yet!");
1902 return true;
1903}
1904
1905/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
1906/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1907/// when they refer multiple MIOperands inside a single one.
1908bool ARMAsmParser::
1909cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
1910 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1911 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001912 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001913 // Create a writeback register dummy placeholder.
1914 Inst.addOperand(MCOperand::CreateImm(0));
1915 // addr
1916 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1917 // offset
1918 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
1919 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001920 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1921 return true;
1922}
1923
Jim Grosbach7ce05792011-08-03 23:50:40 +00001924/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001925/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1926/// when they refer multiple MIOperands inside a single one.
1927bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00001928cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
1929 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1930 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00001931 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001932 // Create a writeback register dummy placeholder.
1933 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001934 // addr
1935 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1936 // offset
1937 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
1938 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001939 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1940 return true;
1941}
1942
Jim Grosbach7ce05792011-08-03 23:50:40 +00001943/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001944/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1945/// when they refer multiple MIOperands inside a single one.
1946bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00001947cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
1948 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001949 // Create a writeback register dummy placeholder.
1950 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001951 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001952 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001953 // addr
1954 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1955 // offset
1956 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
1957 // pred
1958 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1959 return true;
1960}
1961
1962/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
1963/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1964/// when they refer multiple MIOperands inside a single one.
1965bool ARMAsmParser::
1966cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
1967 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1968 // Create a writeback register dummy placeholder.
1969 Inst.addOperand(MCOperand::CreateImm(0));
1970 // Rt
1971 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1972 // addr
1973 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1974 // offset
1975 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
1976 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001977 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1978 return true;
1979}
1980
Bill Wendlinge7176102010-11-06 22:36:58 +00001981/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001982/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001983bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00001984parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00001985 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001986 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001987 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001988 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001989 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001990
Sean Callanan18b83232010-01-19 21:44:56 +00001991 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001992 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001993 if (BaseRegNum == -1)
1994 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001995
Daniel Dunbar05710932011-01-18 05:34:17 +00001996 // The next token must either be a comma or a closing bracket.
1997 const AsmToken &Tok = Parser.getTok();
1998 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00001999 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002000
Jim Grosbach7ce05792011-08-03 23:50:40 +00002001 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002002 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002003 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002004
Jim Grosbach7ce05792011-08-03 23:50:40 +00002005 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2006 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002007
Jim Grosbach7ce05792011-08-03 23:50:40 +00002008 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002009 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002010
Jim Grosbach7ce05792011-08-03 23:50:40 +00002011 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2012 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002013
Jim Grosbach7ce05792011-08-03 23:50:40 +00002014 // If we have a '#' it's an immediate offset, else assume it's a register
2015 // offset.
2016 if (Parser.getTok().is(AsmToken::Hash)) {
2017 Parser.Lex(); // Eat the '#'.
2018 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002019
Jim Grosbach7ce05792011-08-03 23:50:40 +00002020 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002021
Jim Grosbach7ce05792011-08-03 23:50:40 +00002022 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002023 if (getParser().ParseExpression(Offset))
2024 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002025
2026 // The expression has to be a constant. Memory references with relocations
2027 // don't come through here, as they use the <label> forms of the relevant
2028 // instructions.
2029 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2030 if (!CE)
2031 return Error (E, "constant expression expected");
2032
2033 // Now we should have the closing ']'
2034 E = Parser.getTok().getLoc();
2035 if (Parser.getTok().isNot(AsmToken::RBrac))
2036 return Error(E, "']' expected");
2037 Parser.Lex(); // Eat right bracket token.
2038
2039 // Don't worry about range checking the value here. That's handled by
2040 // the is*() predicates.
2041 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2042 ARM_AM::no_shift, 0, false, S,E));
2043
2044 // If there's a pre-indexing writeback marker, '!', just add it as a token
2045 // operand.
2046 if (Parser.getTok().is(AsmToken::Exclaim)) {
2047 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2048 Parser.Lex(); // Eat the '!'.
2049 }
2050
2051 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002052 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002053
2054 // The register offset is optionally preceded by a '+' or '-'
2055 bool isNegative = false;
2056 if (Parser.getTok().is(AsmToken::Minus)) {
2057 isNegative = true;
2058 Parser.Lex(); // Eat the '-'.
2059 } else if (Parser.getTok().is(AsmToken::Plus)) {
2060 // Nothing to do.
2061 Parser.Lex(); // Eat the '+'.
2062 }
2063
2064 E = Parser.getTok().getLoc();
2065 int OffsetRegNum = tryParseRegister();
2066 if (OffsetRegNum == -1)
2067 return Error(E, "register expected");
2068
2069 // If there's a shift operator, handle it.
2070 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
2071 unsigned ShiftValue = 0;
2072 if (Parser.getTok().is(AsmToken::Comma)) {
2073 Parser.Lex(); // Eat the ','.
2074 if (parseMemRegOffsetShift(ShiftType, ShiftValue))
2075 return true;
2076 }
2077
2078 // Now we should have the closing ']'
2079 E = Parser.getTok().getLoc();
2080 if (Parser.getTok().isNot(AsmToken::RBrac))
2081 return Error(E, "']' expected");
2082 Parser.Lex(); // Eat right bracket token.
2083
2084 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
2085 ShiftType, ShiftValue, isNegative,
2086 S, E));
2087
2088
2089
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002090 return false;
2091}
2092
Jim Grosbach7ce05792011-08-03 23:50:40 +00002093/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002094/// ( lsl | lsr | asr | ror ) , # shift_amount
2095/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002096/// return true if it parses a shift otherwise it returns false.
2097bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2098 unsigned &Amount) {
2099 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002100 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002101 if (Tok.isNot(AsmToken::Identifier))
2102 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002103 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002104 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002105 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002106 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002107 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002108 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002109 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002110 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002111 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002112 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002113 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002114 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002115 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002116 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002117
Jim Grosbach7ce05792011-08-03 23:50:40 +00002118 // rrx stands alone.
2119 Amount = 0;
2120 if (St != ARM_AM::rrx) {
2121 Loc = Parser.getTok().getLoc();
2122 // A '#' and a shift amount.
2123 const AsmToken &HashTok = Parser.getTok();
2124 if (HashTok.isNot(AsmToken::Hash))
2125 return Error(HashTok.getLoc(), "'#' expected");
2126 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002127
Jim Grosbach7ce05792011-08-03 23:50:40 +00002128 const MCExpr *Expr;
2129 if (getParser().ParseExpression(Expr))
2130 return true;
2131 // Range check the immediate.
2132 // lsl, ror: 0 <= imm <= 31
2133 // lsr, asr: 0 <= imm <= 32
2134 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2135 if (!CE)
2136 return Error(Loc, "shift amount must be an immediate");
2137 int64_t Imm = CE->getValue();
2138 if (Imm < 0 ||
2139 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2140 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2141 return Error(Loc, "immediate shift value out of range");
2142 Amount = Imm;
2143 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002144
2145 return false;
2146}
2147
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002148/// Parse a arm instruction operand. For now this parses the operand regardless
2149/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002150bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002151 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002152 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002153
2154 // Check if the current operand has a custom associated parser, if so, try to
2155 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002156 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2157 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002158 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002159 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2160 // there was a match, but an error occurred, in which case, just return that
2161 // the operand parsing failed.
2162 if (ResTy == MatchOperand_ParseFail)
2163 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002164
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002165 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002166 default:
2167 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002168 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002169 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002170 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002171 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002172 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002173 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002174 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002175 else if (Res == -1) // irrecoverable error
2176 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002177
2178 // Fall though for the Identifier case that is not a register or a
2179 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002180 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002181 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2182 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002183 // This was not a register so parse other operands that start with an
2184 // identifier (like labels) as expressions and create them as immediates.
2185 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002186 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002187 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002188 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002189 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002190 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2191 return false;
2192 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002193 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002194 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002195 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002196 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002197 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002198 // #42 -> immediate.
2199 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002200 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002201 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002202 const MCExpr *ImmVal;
2203 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002204 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002205 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002206 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2207 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002208 case AsmToken::Colon: {
2209 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002210 // FIXME: Check it's an expression prefix,
2211 // e.g. (FOO - :lower16:BAR) isn't legal.
2212 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002213 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002214 return true;
2215
Evan Cheng75972122011-01-13 07:58:56 +00002216 const MCExpr *SubExprVal;
2217 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002218 return true;
2219
Evan Cheng75972122011-01-13 07:58:56 +00002220 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2221 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002222 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002223 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002224 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002225 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002226 }
2227}
2228
Jim Grosbach1355cf12011-07-26 17:10:22 +00002229// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002230// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002231bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002232 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002233
2234 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002235 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002236 Parser.Lex(); // Eat ':'
2237
2238 if (getLexer().isNot(AsmToken::Identifier)) {
2239 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2240 return true;
2241 }
2242
2243 StringRef IDVal = Parser.getTok().getIdentifier();
2244 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002245 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002246 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002247 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002248 } else {
2249 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2250 return true;
2251 }
2252 Parser.Lex();
2253
2254 if (getLexer().isNot(AsmToken::Colon)) {
2255 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2256 return true;
2257 }
2258 Parser.Lex(); // Eat the last ':'
2259 return false;
2260}
2261
2262const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002263ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002264 MCSymbolRefExpr::VariantKind Variant) {
2265 // Recurse over the given expression, rebuilding it to apply the given variant
2266 // to the leftmost symbol.
2267 if (Variant == MCSymbolRefExpr::VK_None)
2268 return E;
2269
2270 switch (E->getKind()) {
2271 case MCExpr::Target:
2272 llvm_unreachable("Can't handle target expr yet");
2273 case MCExpr::Constant:
2274 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2275
2276 case MCExpr::SymbolRef: {
2277 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2278
2279 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2280 return 0;
2281
2282 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2283 }
2284
2285 case MCExpr::Unary:
2286 llvm_unreachable("Can't handle unary expressions yet");
2287
2288 case MCExpr::Binary: {
2289 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002290 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002291 const MCExpr *RHS = BE->getRHS();
2292 if (!LHS)
2293 return 0;
2294
2295 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2296 }
2297 }
2298
2299 assert(0 && "Invalid expression kind!");
2300 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002301}
2302
Daniel Dunbar352e1482011-01-11 15:59:50 +00002303/// \brief Given a mnemonic, split out possible predication code and carry
2304/// setting letters to form a canonical mnemonic and flags.
2305//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002306// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002307StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002308 unsigned &PredicationCode,
2309 bool &CarrySetting,
2310 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002311 PredicationCode = ARMCC::AL;
2312 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002313 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002314
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002315 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002316 //
2317 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002318 if ((Mnemonic == "movs" && isThumb()) ||
2319 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2320 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2321 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2322 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2323 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2324 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2325 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002326 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002327
Jim Grosbach3f00e312011-07-11 17:09:57 +00002328 // First, split out any predication code. Ignore mnemonics we know aren't
2329 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002330 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002331 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002332 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002333 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2334 .Case("eq", ARMCC::EQ)
2335 .Case("ne", ARMCC::NE)
2336 .Case("hs", ARMCC::HS)
2337 .Case("cs", ARMCC::HS)
2338 .Case("lo", ARMCC::LO)
2339 .Case("cc", ARMCC::LO)
2340 .Case("mi", ARMCC::MI)
2341 .Case("pl", ARMCC::PL)
2342 .Case("vs", ARMCC::VS)
2343 .Case("vc", ARMCC::VC)
2344 .Case("hi", ARMCC::HI)
2345 .Case("ls", ARMCC::LS)
2346 .Case("ge", ARMCC::GE)
2347 .Case("lt", ARMCC::LT)
2348 .Case("gt", ARMCC::GT)
2349 .Case("le", ARMCC::LE)
2350 .Case("al", ARMCC::AL)
2351 .Default(~0U);
2352 if (CC != ~0U) {
2353 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2354 PredicationCode = CC;
2355 }
Bill Wendling52925b62010-10-29 23:50:21 +00002356 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002357
Daniel Dunbar352e1482011-01-11 15:59:50 +00002358 // Next, determine if we have a carry setting bit. We explicitly ignore all
2359 // the instructions we know end in 's'.
2360 if (Mnemonic.endswith("s") &&
2361 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002362 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2363 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2364 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002365 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2366 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002367 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2368 CarrySetting = true;
2369 }
2370
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002371 // The "cps" instruction can have a interrupt mode operand which is glued into
2372 // the mnemonic. Check if this is the case, split it and parse the imod op
2373 if (Mnemonic.startswith("cps")) {
2374 // Split out any imod code.
2375 unsigned IMod =
2376 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2377 .Case("ie", ARM_PROC::IE)
2378 .Case("id", ARM_PROC::ID)
2379 .Default(~0U);
2380 if (IMod != ~0U) {
2381 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2382 ProcessorIMod = IMod;
2383 }
2384 }
2385
Daniel Dunbar352e1482011-01-11 15:59:50 +00002386 return Mnemonic;
2387}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002388
2389/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2390/// inclusion of carry set or predication code operands.
2391//
2392// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002393void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002394getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002395 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002396 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2397 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2398 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2399 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002400 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002401 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2402 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002403 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002404 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002405 CanAcceptCarrySet = true;
2406 } else {
2407 CanAcceptCarrySet = false;
2408 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002409
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002410 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2411 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2412 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2413 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002414 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002415 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002416 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002417 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2418 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002419 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002420 CanAcceptPredicationCode = false;
2421 } else {
2422 CanAcceptPredicationCode = true;
2423 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002424
Evan Chengebdeeab2011-07-08 01:53:10 +00002425 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002426 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002427 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002428 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002429}
2430
2431/// Parse an arm instruction mnemonic followed by its operands.
2432bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2433 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2434 // Create the leading tokens for the mnemonic, split by '.' characters.
2435 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002436 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002437
Daniel Dunbar352e1482011-01-11 15:59:50 +00002438 // Split out the predication code and carry setting flag from the mnemonic.
2439 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002440 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002441 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002442 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002443 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002444
Jim Grosbachffa32252011-07-19 19:13:28 +00002445 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2446
2447 // FIXME: This is all a pretty gross hack. We should automatically handle
2448 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002449
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002450 // Next, add the CCOut and ConditionCode operands, if needed.
2451 //
2452 // For mnemonics which can ever incorporate a carry setting bit or predication
2453 // code, our matching model involves us always generating CCOut and
2454 // ConditionCode operands to match the mnemonic "as written" and then we let
2455 // the matcher deal with finding the right instruction or generating an
2456 // appropriate error.
2457 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002458 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002459
Jim Grosbach33c16a22011-07-14 22:04:21 +00002460 // If we had a carry-set on an instruction that can't do that, issue an
2461 // error.
2462 if (!CanAcceptCarrySet && CarrySetting) {
2463 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002464 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002465 "' can not set flags, but 's' suffix specified");
2466 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002467 // If we had a predication code on an instruction that can't do that, issue an
2468 // error.
2469 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2470 Parser.EatToEndOfStatement();
2471 return Error(NameLoc, "instruction '" + Mnemonic +
2472 "' is not predicable, but condition code specified");
2473 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002474
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002475 // Add the carry setting operand, if necessary.
2476 //
2477 // FIXME: It would be awesome if we could somehow invent a location such that
2478 // match errors on this operand would print a nice diagnostic about how the
2479 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002480 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002481 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2482 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002483
2484 // Add the predication code operand, if necessary.
2485 if (CanAcceptPredicationCode) {
2486 Operands.push_back(ARMOperand::CreateCondCode(
2487 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002488 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002489
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002490 // Add the processor imod operand, if necessary.
2491 if (ProcessorIMod) {
2492 Operands.push_back(ARMOperand::CreateImm(
2493 MCConstantExpr::Create(ProcessorIMod, getContext()),
2494 NameLoc, NameLoc));
2495 } else {
2496 // This mnemonic can't ever accept a imod, but the user wrote
2497 // one (or misspelled another mnemonic).
2498
2499 // FIXME: Issue a nice error.
2500 }
2501
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002502 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002503 while (Next != StringRef::npos) {
2504 Start = Next;
2505 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002506 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002507
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002508 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002509 }
2510
2511 // Read the remaining operands.
2512 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002513 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002514 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002515 Parser.EatToEndOfStatement();
2516 return true;
2517 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002518
2519 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002520 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002521
2522 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002523 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002524 Parser.EatToEndOfStatement();
2525 return true;
2526 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002527 }
2528 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002529
Chris Lattnercbf8a982010-09-11 16:18:25 +00002530 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2531 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002532 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002533 }
Bill Wendling146018f2010-11-06 21:42:12 +00002534
Chris Lattner34e53142010-09-08 05:10:46 +00002535 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002536
2537
2538 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2539 // another does not. Specifically, the MOVW instruction does not. So we
2540 // special case it here and remove the defaulted (non-setting) cc_out
2541 // operand if that's the instruction we're trying to match.
2542 //
2543 // We do this post-processing of the explicit operands rather than just
2544 // conditionally adding the cc_out in the first place because we need
2545 // to check the type of the parsed immediate operand.
2546 if (Mnemonic == "mov" && Operands.size() > 4 &&
2547 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002548 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2549 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002550 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2551 Operands.erase(Operands.begin() + 1);
2552 delete Op;
2553 }
2554
Jim Grosbachcf121c32011-07-28 21:57:55 +00002555 // ARM mode 'blx' need special handling, as the register operand version
2556 // is predicable, but the label operand version is not. So, we can't rely
2557 // on the Mnemonic based checking to correctly figure out when to put
2558 // a CondCode operand in the list. If we're trying to match the label
2559 // version, remove the CondCode operand here.
2560 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2561 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2562 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2563 Operands.erase(Operands.begin() + 1);
2564 delete Op;
2565 }
Chris Lattner98986712010-01-14 22:21:20 +00002566 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002567}
2568
Jim Grosbach189610f2011-07-26 18:25:39 +00002569// Validate context-sensitive operand constraints.
2570// FIXME: We would really like to be able to tablegen'erate this.
2571bool ARMAsmParser::
2572validateInstruction(MCInst &Inst,
2573 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2574 switch (Inst.getOpcode()) {
2575 case ARM::LDREXD: {
2576 // Rt2 must be Rt + 1.
2577 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2578 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2579 if (Rt2 != Rt + 1)
2580 return Error(Operands[3]->getStartLoc(),
2581 "destination operands must be sequential");
2582 return false;
2583 }
2584 case ARM::STREXD: {
2585 // Rt2 must be Rt + 1.
2586 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2587 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2588 if (Rt2 != Rt + 1)
2589 return Error(Operands[4]->getStartLoc(),
2590 "source operands must be sequential");
2591 return false;
2592 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002593 case ARM::SBFX:
2594 case ARM::UBFX: {
2595 // width must be in range [1, 32-lsb]
2596 unsigned lsb = Inst.getOperand(2).getImm();
2597 unsigned widthm1 = Inst.getOperand(3).getImm();
2598 if (widthm1 >= 32 - lsb)
2599 return Error(Operands[5]->getStartLoc(),
2600 "bitfield width must be in range [1,32-lsb]");
2601 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002602 }
2603
2604 return false;
2605}
2606
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002607bool ARMAsmParser::
2608MatchAndEmitInstruction(SMLoc IDLoc,
2609 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2610 MCStreamer &Out) {
2611 MCInst Inst;
2612 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002613 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002614 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002615 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002616 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002617 // Context sensitive operand constraints aren't handled by the matcher,
2618 // so check them here.
2619 if (validateInstruction(Inst, Operands))
2620 return true;
2621
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002622 Out.EmitInstruction(Inst);
2623 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002624 case Match_MissingFeature:
2625 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2626 return true;
2627 case Match_InvalidOperand: {
2628 SMLoc ErrorLoc = IDLoc;
2629 if (ErrorInfo != ~0U) {
2630 if (ErrorInfo >= Operands.size())
2631 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002632
Chris Lattnere73d4f82010-10-28 21:41:58 +00002633 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2634 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2635 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002636
Chris Lattnere73d4f82010-10-28 21:41:58 +00002637 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002638 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002639 case Match_MnemonicFail:
2640 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002641 case Match_ConversionFail:
2642 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002643 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002644
Eric Christopherc223e2b2010-10-29 09:26:59 +00002645 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002646 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002647}
2648
Jim Grosbach1355cf12011-07-26 17:10:22 +00002649/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002650bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2651 StringRef IDVal = DirectiveID.getIdentifier();
2652 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002653 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002654 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002655 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002656 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002657 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002658 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002659 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002660 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002661 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002662 return true;
2663}
2664
Jim Grosbach1355cf12011-07-26 17:10:22 +00002665/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002666/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002667bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002668 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2669 for (;;) {
2670 const MCExpr *Value;
2671 if (getParser().ParseExpression(Value))
2672 return true;
2673
Chris Lattneraaec2052010-01-19 19:46:13 +00002674 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002675
2676 if (getLexer().is(AsmToken::EndOfStatement))
2677 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002678
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002679 // FIXME: Improve diagnostic.
2680 if (getLexer().isNot(AsmToken::Comma))
2681 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002682 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002683 }
2684 }
2685
Sean Callananb9a25b72010-01-19 20:27:46 +00002686 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002687 return false;
2688}
2689
Jim Grosbach1355cf12011-07-26 17:10:22 +00002690/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002691/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002692bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002693 if (getLexer().isNot(AsmToken::EndOfStatement))
2694 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002695 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002696
2697 // TODO: set thumb mode
2698 // TODO: tell the MC streamer the mode
2699 // getParser().getStreamer().Emit???();
2700 return false;
2701}
2702
Jim Grosbach1355cf12011-07-26 17:10:22 +00002703/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002704/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002705bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002706 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2707 bool isMachO = MAI.hasSubsectionsViaSymbols();
2708 StringRef Name;
2709
2710 // Darwin asm has function name after .thumb_func direction
2711 // ELF doesn't
2712 if (isMachO) {
2713 const AsmToken &Tok = Parser.getTok();
2714 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2715 return Error(L, "unexpected token in .thumb_func directive");
2716 Name = Tok.getString();
2717 Parser.Lex(); // Consume the identifier token.
2718 }
2719
Kevin Enderby515d5092009-10-15 20:48:48 +00002720 if (getLexer().isNot(AsmToken::EndOfStatement))
2721 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002722 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002723
Rafael Espindola64695402011-05-16 16:17:21 +00002724 // FIXME: assuming function name will be the line following .thumb_func
2725 if (!isMachO) {
2726 Name = Parser.getTok().getString();
2727 }
2728
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002729 // Mark symbol as a thumb symbol.
2730 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2731 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002732 return false;
2733}
2734
Jim Grosbach1355cf12011-07-26 17:10:22 +00002735/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002736/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002737bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002738 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002739 if (Tok.isNot(AsmToken::Identifier))
2740 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002741 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002742 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002743 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002744 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002745 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002746 else
2747 return Error(L, "unrecognized syntax mode in .syntax directive");
2748
2749 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002750 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002751 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002752
2753 // TODO tell the MC streamer the mode
2754 // getParser().getStreamer().Emit???();
2755 return false;
2756}
2757
Jim Grosbach1355cf12011-07-26 17:10:22 +00002758/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002759/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002760bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002761 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002762 if (Tok.isNot(AsmToken::Integer))
2763 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002764 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002765 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002766 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002767 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002768 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002769 else
2770 return Error(L, "invalid operand to .code directive");
2771
2772 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002773 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002774 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002775
Evan Cheng32869202011-07-08 22:36:29 +00002776 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002777 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002778 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002779 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2780 }
Evan Cheng32869202011-07-08 22:36:29 +00002781 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002782 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002783 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002784 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2785 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002786 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002787
Kevin Enderby515d5092009-10-15 20:48:48 +00002788 return false;
2789}
2790
Sean Callanan90b70972010-04-07 20:29:34 +00002791extern "C" void LLVMInitializeARMAsmLexer();
2792
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002793/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002794extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002795 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2796 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002797 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002798}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002799
Chris Lattner0692ee62010-09-06 19:11:01 +00002800#define GET_REGISTER_MATCHER
2801#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002802#include "ARMGenAsmMatcher.inc"