blob: ea5528a951a00b08ce18c40f640a0cbc667ec24a [file] [log] [blame]
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Daniel Dunbar0b0441e2009-07-18 23:03:22 +000010#include "X86.h"
Daniel Dunbar78929e52009-07-20 20:01:54 +000011#include "llvm/ADT/SmallVector.h"
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000012#include "llvm/ADT/Twine.h"
Daniel Dunbard80432a2009-07-28 20:47:52 +000013#include "llvm/MC/MCAsmLexer.h"
Daniel Dunbar4b0f4ef2009-07-20 18:55:04 +000014#include "llvm/MC/MCAsmParser.h"
Daniel Dunbara54716c2009-07-31 02:32:59 +000015#include "llvm/MC/MCInst.h"
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000016#include "llvm/MC/MCValue.h"
17#include "llvm/Support/SourceMgr.h"
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +000018#include "llvm/Target/TargetRegistry.h"
19#include "llvm/Target/TargetAsmParser.h"
20using namespace llvm;
21
22namespace {
Benjamin Kramer264834b2009-07-31 11:35:26 +000023struct X86Operand;
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000024
25class X86ATTAsmParser : public TargetAsmParser {
26 MCAsmParser &Parser;
27
28private:
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000029 MCAsmParser &getParser() const { return Parser; }
30
31 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
32
33 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
34
35 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
36
37 bool ParseRegister(X86Operand &Op);
38
39 bool ParseOperand(X86Operand &Op);
40
41 bool ParseMemOperand(X86Operand &Op);
Daniel Dunbar85f1b392009-07-29 00:02:19 +000042
43 /// @name Auto-generated Match Functions
44 /// {
45
Daniel Dunbarfe6759e2009-08-07 08:26:05 +000046 bool MatchInstruction(SmallVectorImpl<X86Operand> &Operands,
47 MCInst &Inst);
48
Daniel Dunbarb0e6abe2009-08-08 21:22:41 +000049 /// MatchRegisterName - Match the given string to a register name, or 0 if
50 /// there is no match.
51 unsigned MatchRegisterName(const StringRef &Name);
Daniel Dunbar85f1b392009-07-29 00:02:19 +000052
53 /// }
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000054
55public:
56 X86ATTAsmParser(const Target &T, MCAsmParser &_Parser)
57 : TargetAsmParser(T), Parser(_Parser) {}
58
59 virtual bool ParseInstruction(const StringRef &Name, MCInst &Inst);
60};
Chris Lattnere54532b2009-07-29 06:33:53 +000061
62} // end anonymous namespace
63
64
65namespace {
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000066
67/// X86Operand - Instances of this class represent a parsed X86 machine
68/// instruction.
69struct X86Operand {
70 enum {
Daniel Dunbarfe6759e2009-08-07 08:26:05 +000071 Token,
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000072 Register,
73 Immediate,
74 Memory
75 } Kind;
76
77 union {
78 struct {
Daniel Dunbarfe6759e2009-08-07 08:26:05 +000079 const char *Data;
80 unsigned Length;
81 } Tok;
82
83 struct {
Daniel Dunbar14c5bf82009-07-28 22:40:46 +000084 unsigned RegNo;
85 } Reg;
86
87 struct {
88 MCValue Val;
89 } Imm;
90
91 struct {
92 unsigned SegReg;
93 MCValue Disp;
94 unsigned BaseReg;
95 unsigned IndexReg;
96 unsigned Scale;
97 } Mem;
Daniel Dunbar78929e52009-07-20 20:01:54 +000098 };
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +000099
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000100 StringRef getToken() const {
101 assert(Kind == Token && "Invalid access!");
102 return StringRef(Tok.Data, Tok.Length);
103 }
104
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000105 unsigned getReg() const {
106 assert(Kind == Register && "Invalid access!");
107 return Reg.RegNo;
108 }
Daniel Dunbard80432a2009-07-28 20:47:52 +0000109
Daniel Dunbarb7ddef12009-07-31 20:53:16 +0000110 const MCValue &getImm() const {
111 assert(Kind == Immediate && "Invalid access!");
112 return Imm.Val;
113 }
114
115 const MCValue &getMemDisp() const {
116 assert(Kind == Memory && "Invalid access!");
117 return Mem.Disp;
118 }
119 unsigned getMemSegReg() const {
120 assert(Kind == Memory && "Invalid access!");
121 return Mem.SegReg;
122 }
123 unsigned getMemBaseReg() const {
124 assert(Kind == Memory && "Invalid access!");
125 return Mem.BaseReg;
126 }
127 unsigned getMemIndexReg() const {
128 assert(Kind == Memory && "Invalid access!");
129 return Mem.IndexReg;
130 }
131 unsigned getMemScale() const {
132 assert(Kind == Memory && "Invalid access!");
133 return Mem.Scale;
134 }
135
Daniel Dunbar378bee92009-08-08 07:50:56 +0000136 bool isToken() const {return Kind == Token; }
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000137
138 bool isImm() const { return Kind == Immediate; }
139
140 bool isMem() const { return Kind == Memory; }
141
142 bool isReg() const { return Kind == Register; }
143
144 void addRegOperands(MCInst &Inst, unsigned N) {
145 assert(N == 1 && "Invalid number of operands!");
146 Inst.addOperand(MCOperand::CreateReg(getReg()));
147 }
148
149 void addImmOperands(MCInst &Inst, unsigned N) {
150 assert(N == 1 && "Invalid number of operands!");
151 Inst.addOperand(MCOperand::CreateMCValue(getImm()));
152 }
153
154 void addMemOperands(MCInst &Inst, unsigned N) {
155 assert((N == 4 || N == 5) && "Invalid number of operands!");
156
157 Inst.addOperand(MCOperand::CreateReg(getMemBaseReg()));
158 Inst.addOperand(MCOperand::CreateImm(getMemScale()));
159 Inst.addOperand(MCOperand::CreateReg(getMemIndexReg()));
160 Inst.addOperand(MCOperand::CreateMCValue(getMemDisp()));
161
162 // FIXME: What a hack.
163 if (N == 5)
164 Inst.addOperand(MCOperand::CreateReg(getMemSegReg()));
165 }
166
167 static X86Operand CreateToken(StringRef Str) {
168 X86Operand Res;
169 Res.Kind = Token;
170 Res.Tok.Data = Str.data();
171 Res.Tok.Length = Str.size();
172 return Res;
173 }
174
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000175 static X86Operand CreateReg(unsigned RegNo) {
176 X86Operand Res;
177 Res.Kind = Register;
178 Res.Reg.RegNo = RegNo;
179 return Res;
180 }
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000181
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000182 static X86Operand CreateImm(MCValue Val) {
183 X86Operand Res;
184 Res.Kind = Immediate;
185 Res.Imm.Val = Val;
186 return Res;
187 }
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000188
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000189 static X86Operand CreateMem(unsigned SegReg, MCValue Disp, unsigned BaseReg,
190 unsigned IndexReg, unsigned Scale) {
Daniel Dunbar24091712009-07-31 22:22:54 +0000191 // We should never just have a displacement, that would be an immediate.
192 assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!");
193
Daniel Dunbarb7ddef12009-07-31 20:53:16 +0000194 // The scale should always be one of {1,2,4,8}.
195 assert(((Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8)) &&
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000196 "Invalid scale!");
197 X86Operand Res;
198 Res.Kind = Memory;
199 Res.Mem.SegReg = SegReg;
200 Res.Mem.Disp = Disp;
201 Res.Mem.BaseReg = BaseReg;
202 Res.Mem.IndexReg = IndexReg;
203 Res.Mem.Scale = Scale;
204 return Res;
205 }
206};
Daniel Dunbar4b0f4ef2009-07-20 18:55:04 +0000207
Chris Lattnere54532b2009-07-29 06:33:53 +0000208} // end anonymous namespace.
Daniel Dunbard80432a2009-07-28 20:47:52 +0000209
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000210
211bool X86ATTAsmParser::ParseRegister(X86Operand &Op) {
Chris Lattnere54532b2009-07-29 06:33:53 +0000212 const AsmToken &Tok = getLexer().getTok();
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000213 assert(Tok.is(AsmToken::Register) && "Invalid token kind!");
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000214
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000215 // FIXME: Validate register for the current architecture; we have to do
216 // validation later, so maybe there is no need for this here.
217 unsigned RegNo;
218 assert(Tok.getString().startswith("%") && "Invalid register name!");
Daniel Dunbarb0e6abe2009-08-08 21:22:41 +0000219
220 RegNo = MatchRegisterName(Tok.getString().substr(1));
221 if (RegNo == 0)
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000222 return Error(Tok.getLoc(), "invalid register name");
223
224 Op = X86Operand::CreateReg(RegNo);
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000225 getLexer().Lex(); // Eat register token.
226
227 return false;
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +0000228}
229
Daniel Dunbar78929e52009-07-20 20:01:54 +0000230bool X86ATTAsmParser::ParseOperand(X86Operand &Op) {
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000231 switch (getLexer().getKind()) {
232 default:
233 return ParseMemOperand(Op);
234 case AsmToken::Register:
235 // FIXME: if a segment register, this could either be just the seg reg, or
236 // the start of a memory operand.
237 return ParseRegister(Op);
238 case AsmToken::Dollar: {
239 // $42 -> immediate.
240 getLexer().Lex();
241 MCValue Val;
242 if (getParser().ParseRelocatableExpression(Val))
243 return true;
244 Op = X86Operand::CreateImm(Val);
245 return false;
246 }
Chris Lattnere54532b2009-07-29 06:33:53 +0000247 case AsmToken::Star:
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000248 getLexer().Lex(); // Eat the star.
249
250 if (getLexer().is(AsmToken::Register)) {
251 if (ParseRegister(Op))
252 return true;
253 } else if (ParseMemOperand(Op))
254 return true;
255
256 // FIXME: Note the '*' in the operand for use by the matcher.
257 return false;
258 }
Daniel Dunbar78929e52009-07-20 20:01:54 +0000259}
260
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000261/// ParseMemOperand: segment: disp(basereg, indexreg, scale)
262bool X86ATTAsmParser::ParseMemOperand(X86Operand &Op) {
263 // FIXME: If SegReg ':' (e.g. %gs:), eat and remember.
264 unsigned SegReg = 0;
265
266 // We have to disambiguate a parenthesized expression "(4+5)" from the start
267 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
268 // only way to do this without lookahead is to eat the ( and see what is after
269 // it.
270 MCValue Disp = MCValue::get(0, 0, 0);
271 if (getLexer().isNot(AsmToken::LParen)) {
272 if (getParser().ParseRelocatableExpression(Disp)) return true;
273
274 // After parsing the base expression we could either have a parenthesized
275 // memory address or not. If not, return now. If so, eat the (.
276 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbar24091712009-07-31 22:22:54 +0000277 // Unless we have a segment register, treat this as an immediate.
278 if (SegReg)
279 Op = X86Operand::CreateMem(SegReg, Disp, 0, 0, 1);
280 else
281 Op = X86Operand::CreateImm(Disp);
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000282 return false;
283 }
284
285 // Eat the '('.
286 getLexer().Lex();
287 } else {
288 // Okay, we have a '('. We don't know if this is an expression or not, but
289 // so we have to eat the ( to see beyond it.
290 getLexer().Lex(); // Eat the '('.
291
292 if (getLexer().is(AsmToken::Register) || getLexer().is(AsmToken::Comma)) {
293 // Nothing to do here, fall into the code below with the '(' part of the
294 // memory operand consumed.
295 } else {
296 // It must be an parenthesized expression, parse it now.
297 if (getParser().ParseParenRelocatableExpression(Disp))
298 return true;
299
300 // After parsing the base expression we could either have a parenthesized
301 // memory address or not. If not, return now. If so, eat the (.
302 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbar24091712009-07-31 22:22:54 +0000303 // Unless we have a segment register, treat this as an immediate.
304 if (SegReg)
305 Op = X86Operand::CreateMem(SegReg, Disp, 0, 0, 1);
306 else
307 Op = X86Operand::CreateImm(Disp);
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000308 return false;
309 }
310
311 // Eat the '('.
312 getLexer().Lex();
313 }
314 }
315
316 // If we reached here, then we just ate the ( of the memory operand. Process
317 // the rest of the memory operand.
Daniel Dunbarb7ddef12009-07-31 20:53:16 +0000318 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000319
320 if (getLexer().is(AsmToken::Register)) {
321 if (ParseRegister(Op))
322 return true;
323 BaseReg = Op.getReg();
324 }
325
326 if (getLexer().is(AsmToken::Comma)) {
327 getLexer().Lex(); // Eat the comma.
328
329 // Following the comma we should have either an index register, or a scale
330 // value. We don't support the later form, but we want to parse it
331 // correctly.
332 //
333 // Not that even though it would be completely consistent to support syntax
334 // like "1(%eax,,1)", the assembler doesn't.
335 if (getLexer().is(AsmToken::Register)) {
336 if (ParseRegister(Op))
337 return true;
338 IndexReg = Op.getReg();
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000339
340 if (getLexer().isNot(AsmToken::RParen)) {
341 // Parse the scale amount:
342 // ::= ',' [scale-expression]
343 if (getLexer().isNot(AsmToken::Comma))
344 return true;
345 getLexer().Lex(); // Eat the comma.
346
347 if (getLexer().isNot(AsmToken::RParen)) {
348 SMLoc Loc = getLexer().getTok().getLoc();
349
350 int64_t ScaleVal;
351 if (getParser().ParseAbsoluteExpression(ScaleVal))
352 return true;
353
354 // Validate the scale amount.
355 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8)
356 return Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
357 Scale = (unsigned)ScaleVal;
358 }
359 }
360 } else if (getLexer().isNot(AsmToken::RParen)) {
361 // Otherwise we have the unsupported form of a scale amount without an
362 // index.
363 SMLoc Loc = getLexer().getTok().getLoc();
364
365 int64_t Value;
366 if (getParser().ParseAbsoluteExpression(Value))
367 return true;
368
369 return Error(Loc, "cannot have scale factor without index register");
370 }
371 }
372
373 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
374 if (getLexer().isNot(AsmToken::RParen))
375 return Error(getLexer().getTok().getLoc(),
376 "unexpected token in memory operand");
377 getLexer().Lex(); // Eat the ')'.
378
379 Op = X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale);
380 return false;
381}
382
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000383bool X86ATTAsmParser::ParseInstruction(const StringRef &Name, MCInst &Inst) {
Daniel Dunbar62beebc2009-08-07 20:33:39 +0000384 SmallVector<X86Operand, 8> Operands;
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000385
386 Operands.push_back(X86Operand::CreateToken(Name));
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000387
Daniel Dunbara54716c2009-07-31 02:32:59 +0000388 SMLoc Loc = getLexer().getTok().getLoc();
Daniel Dunbar14c5bf82009-07-28 22:40:46 +0000389 if (getLexer().isNot(AsmToken::EndOfStatement)) {
390 // Read the first operand.
391 Operands.push_back(X86Operand());
392 if (ParseOperand(Operands.back()))
393 return true;
394
395 while (getLexer().is(AsmToken::Comma)) {
396 getLexer().Lex(); // Eat the comma.
397
398 // Parse and remember the operand.
399 Operands.push_back(X86Operand());
400 if (ParseOperand(Operands.back()))
401 return true;
402 }
403 }
404
Daniel Dunbarfe6759e2009-08-07 08:26:05 +0000405 if (!MatchInstruction(Operands, Inst))
Daniel Dunbara54716c2009-07-31 02:32:59 +0000406 return false;
407
408 // FIXME: We should give nicer diagnostics about the exact failure.
409
410 // FIXME: For now we just treat unrecognized instructions as "warnings".
411 Warning(Loc, "unrecognized instruction");
412
413 return false;
Daniel Dunbar4b0f4ef2009-07-20 18:55:04 +0000414}
415
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +0000416// Force static initialization.
417extern "C" void LLVMInitializeX86AsmParser() {
Daniel Dunbarc680b012009-07-25 06:49:55 +0000418 RegisterAsmParser<X86ATTAsmParser> X(TheX86_32Target);
419 RegisterAsmParser<X86ATTAsmParser> Y(TheX86_64Target);
Daniel Dunbarc7df3cb2009-07-17 20:42:00 +0000420}
Daniel Dunbar85f1b392009-07-29 00:02:19 +0000421
422#include "X86GenAsmMatcher.inc"