blob: 7cfed1de6daf367619ed6820dc60263d51edff93 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000117
118 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000119 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000120 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000121 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000122 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000123 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
124 const SmallVectorImpl<MCParsedAsmOperand*> &);
125 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
126 const SmallVectorImpl<MCParsedAsmOperand*> &);
127 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
128 const SmallVectorImpl<MCParsedAsmOperand*> &);
129 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000131
132 bool validateInstruction(MCInst &Inst,
133 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
134
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000135public:
Evan Chengffc0e732011-07-09 05:47:46 +0000136 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000137 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000138 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000139
Evan Chengebdeeab2011-07-08 01:53:10 +0000140 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000141 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000142 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000143
Jim Grosbach1355cf12011-07-26 17:10:22 +0000144 // Implementation of the MCTargetAsmParser interface:
145 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
146 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000147 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000148 bool ParseDirective(AsmToken DirectiveID);
149
150 bool MatchAndEmitInstruction(SMLoc IDLoc,
151 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
152 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000153};
Jim Grosbach16c74252010-10-29 14:46:02 +0000154} // end anonymous namespace
155
Chris Lattner3a697562010-10-28 17:20:03 +0000156namespace {
157
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000158/// ARMOperand - Instances of this class represent a parsed ARM machine
159/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000160class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000161 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000162 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000163 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000164 CoprocNum,
165 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000166 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000167 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000168 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000169 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000170 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000171 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000172 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000173 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000174 DPRRegisterList,
175 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000176 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000177 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000178 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000179 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000180 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000181 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000182 } Kind;
183
Sean Callanan76264762010-04-02 22:27:05 +0000184 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000185 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000186
187 union {
188 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000189 ARMCC::CondCodes Val;
190 } CC;
191
192 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000193 ARM_MB::MemBOpt Val;
194 } MBOpt;
195
196 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000197 unsigned Val;
198 } Cop;
199
200 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000201 ARM_PROC::IFlags Val;
202 } IFlags;
203
204 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000205 unsigned Val;
206 } MMask;
207
208 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000209 const char *Data;
210 unsigned Length;
211 } Tok;
212
213 struct {
214 unsigned RegNum;
215 } Reg;
216
Bill Wendling8155e5b2010-11-06 22:19:43 +0000217 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000218 const MCExpr *Val;
219 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000220
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000221 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000222 struct {
223 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000224 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
225 // was specified.
226 const MCConstantExpr *OffsetImm; // Offset immediate value
227 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
228 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000229 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000230 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000231 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000232
233 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000234 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000235 bool isAdd;
236 ARM_AM::ShiftOpc ShiftTy;
237 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000238 } PostIdxReg;
239
240 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000241 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000242 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000243 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000244 struct {
245 ARM_AM::ShiftOpc ShiftTy;
246 unsigned SrcReg;
247 unsigned ShiftReg;
248 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000249 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000250 struct {
251 ARM_AM::ShiftOpc ShiftTy;
252 unsigned SrcReg;
253 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000254 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000255 struct {
256 unsigned Imm;
257 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000258 struct {
259 unsigned LSB;
260 unsigned Width;
261 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000262 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000263
Bill Wendling146018f2010-11-06 21:42:12 +0000264 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
265public:
Sean Callanan76264762010-04-02 22:27:05 +0000266 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
267 Kind = o.Kind;
268 StartLoc = o.StartLoc;
269 EndLoc = o.EndLoc;
270 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000271 case CondCode:
272 CC = o.CC;
273 break;
Sean Callanan76264762010-04-02 22:27:05 +0000274 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000275 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000276 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000277 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000278 case Register:
279 Reg = o.Reg;
280 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000281 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000282 case DPRRegisterList:
283 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000284 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000285 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000286 case CoprocNum:
287 case CoprocReg:
288 Cop = o.Cop;
289 break;
Sean Callanan76264762010-04-02 22:27:05 +0000290 case Immediate:
291 Imm = o.Imm;
292 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000293 case MemBarrierOpt:
294 MBOpt = o.MBOpt;
295 break;
Sean Callanan76264762010-04-02 22:27:05 +0000296 case Memory:
297 Mem = o.Mem;
298 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000299 case PostIndexRegister:
300 PostIdxReg = o.PostIdxReg;
301 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000302 case MSRMask:
303 MMask = o.MMask;
304 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000305 case ProcIFlags:
306 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000307 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000308 case ShifterImmediate:
309 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000310 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000311 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000312 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000313 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000314 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000315 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000316 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000317 case RotateImmediate:
318 RotImm = o.RotImm;
319 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000320 case BitfieldDescriptor:
321 Bitfield = o.Bitfield;
322 break;
Sean Callanan76264762010-04-02 22:27:05 +0000323 }
324 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000325
Sean Callanan76264762010-04-02 22:27:05 +0000326 /// getStartLoc - Get the location of the first token of this operand.
327 SMLoc getStartLoc() const { return StartLoc; }
328 /// getEndLoc - Get the location of the last token of this operand.
329 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000330
Daniel Dunbar8462b302010-08-11 06:36:53 +0000331 ARMCC::CondCodes getCondCode() const {
332 assert(Kind == CondCode && "Invalid access!");
333 return CC.Val;
334 }
335
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000336 unsigned getCoproc() const {
337 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
338 return Cop.Val;
339 }
340
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000341 StringRef getToken() const {
342 assert(Kind == Token && "Invalid access!");
343 return StringRef(Tok.Data, Tok.Length);
344 }
345
346 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000347 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000348 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000349 }
350
Bill Wendling5fa22a12010-11-09 23:28:44 +0000351 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000352 assert((Kind == RegisterList || Kind == DPRRegisterList ||
353 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000354 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000355 }
356
Kevin Enderbycfe07242009-10-13 22:19:02 +0000357 const MCExpr *getImm() const {
358 assert(Kind == Immediate && "Invalid access!");
359 return Imm.Val;
360 }
361
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000362 ARM_MB::MemBOpt getMemBarrierOpt() const {
363 assert(Kind == MemBarrierOpt && "Invalid access!");
364 return MBOpt.Val;
365 }
366
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000367 ARM_PROC::IFlags getProcIFlags() const {
368 assert(Kind == ProcIFlags && "Invalid access!");
369 return IFlags.Val;
370 }
371
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000372 unsigned getMSRMask() const {
373 assert(Kind == MSRMask && "Invalid access!");
374 return MMask.Val;
375 }
376
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000377 bool isCoprocNum() const { return Kind == CoprocNum; }
378 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000379 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000380 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000381 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000382 bool isImm0_255() const {
383 if (Kind != Immediate)
384 return false;
385 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
386 if (!CE) return false;
387 int64_t Value = CE->getValue();
388 return Value >= 0 && Value < 256;
389 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000390 bool isImm0_7() const {
391 if (Kind != Immediate)
392 return false;
393 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
394 if (!CE) return false;
395 int64_t Value = CE->getValue();
396 return Value >= 0 && Value < 8;
397 }
398 bool isImm0_15() const {
399 if (Kind != Immediate)
400 return false;
401 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
402 if (!CE) return false;
403 int64_t Value = CE->getValue();
404 return Value >= 0 && Value < 16;
405 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000406 bool isImm0_31() const {
407 if (Kind != Immediate)
408 return false;
409 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
410 if (!CE) return false;
411 int64_t Value = CE->getValue();
412 return Value >= 0 && Value < 32;
413 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000414 bool isImm1_16() const {
415 if (Kind != Immediate)
416 return false;
417 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
418 if (!CE) return false;
419 int64_t Value = CE->getValue();
420 return Value > 0 && Value < 17;
421 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000422 bool isImm1_32() const {
423 if (Kind != Immediate)
424 return false;
425 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
426 if (!CE) return false;
427 int64_t Value = CE->getValue();
428 return Value > 0 && Value < 33;
429 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000430 bool isImm0_65535() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return Value >= 0 && Value < 65536;
437 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000438 bool isImm0_65535Expr() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 // If it's not a constant expression, it'll generate a fixup and be
443 // handled later.
444 if (!CE) return true;
445 int64_t Value = CE->getValue();
446 return Value >= 0 && Value < 65536;
447 }
Jim Grosbached838482011-07-26 16:24:27 +0000448 bool isImm24bit() const {
449 if (Kind != Immediate)
450 return false;
451 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
452 if (!CE) return false;
453 int64_t Value = CE->getValue();
454 return Value >= 0 && Value <= 0xffffff;
455 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000456 bool isPKHLSLImm() const {
457 if (Kind != Immediate)
458 return false;
459 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
460 if (!CE) return false;
461 int64_t Value = CE->getValue();
462 return Value >= 0 && Value < 32;
463 }
464 bool isPKHASRImm() const {
465 if (Kind != Immediate)
466 return false;
467 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
468 if (!CE) return false;
469 int64_t Value = CE->getValue();
470 return Value > 0 && Value <= 32;
471 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000472 bool isARMSOImm() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return ARM_AM::getSOImmVal(Value) != -1;
479 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000480 bool isT2SOImm() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return ARM_AM::getT2SOImmVal(Value) != -1;
487 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000488 bool isSetEndImm() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value == 1 || Value == 0;
495 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000496 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000497 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000498 bool isDPRRegList() const { return Kind == DPRRegisterList; }
499 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000500 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000501 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000502 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000503 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000504 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
505 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000506 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000507 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000508 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
509 bool isPostIdxReg() const {
510 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
511 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000512 bool isMemNoOffset() const {
513 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000514 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000515 // No offset of any kind.
516 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000517 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000518 bool isAddrMode2() const {
519 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000520 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000521 // Check for register offset.
522 if (Mem.OffsetRegNum) return true;
523 // Immediate offset in range [-4095, 4095].
524 if (!Mem.OffsetImm) return true;
525 int64_t Val = Mem.OffsetImm->getValue();
526 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000527 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000528 bool isAM2OffsetImm() const {
529 if (Kind != Immediate)
530 return false;
531 // Immediate offset in range [-4095, 4095].
532 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
533 if (!CE) return false;
534 int64_t Val = CE->getValue();
535 return Val > -4096 && Val < 4096;
536 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000537 bool isAddrMode5() const {
538 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000539 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000540 // Check for register offset.
541 if (Mem.OffsetRegNum) return false;
542 // Immediate offset in range [-1020, 1020] and a multiple of 4.
543 if (!Mem.OffsetImm) return true;
544 int64_t Val = Mem.OffsetImm->getValue();
545 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000546 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000547 bool isMemRegOffset() const {
548 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000549 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000550 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000551 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000552 bool isMemThumbRR() const {
553 // Thumb reg+reg addressing is simple. Just two registers, a base and
554 // an offset. No shifts, negations or any other complicating factors.
555 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
556 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000557 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000558 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000559 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000560 bool isMemImm8Offset() const {
561 if (Kind != Memory || Mem.OffsetRegNum != 0)
562 return false;
563 // Immediate offset in range [-255, 255].
564 if (!Mem.OffsetImm) return true;
565 int64_t Val = Mem.OffsetImm->getValue();
566 return Val > -256 && Val < 256;
567 }
568 bool isMemImm12Offset() const {
569 if (Kind != Memory || Mem.OffsetRegNum != 0)
570 return false;
571 // Immediate offset in range [-4095, 4095].
572 if (!Mem.OffsetImm) return true;
573 int64_t Val = Mem.OffsetImm->getValue();
574 return Val > -4096 && Val < 4096;
575 }
576 bool isPostIdxImm8() const {
577 if (Kind != Immediate)
578 return false;
579 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
580 if (!CE) return false;
581 int64_t Val = CE->getValue();
582 return Val > -256 && Val < 256;
583 }
584
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000585 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000586 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000587
588 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000589 // Add as immediates when possible. Null MCExpr = 0.
590 if (Expr == 0)
591 Inst.addOperand(MCOperand::CreateImm(0));
592 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000593 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
594 else
595 Inst.addOperand(MCOperand::CreateExpr(Expr));
596 }
597
Daniel Dunbar8462b302010-08-11 06:36:53 +0000598 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000599 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000600 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000601 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
602 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000603 }
604
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000605 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
606 assert(N == 1 && "Invalid number of operands!");
607 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
608 }
609
610 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
611 assert(N == 1 && "Invalid number of operands!");
612 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
613 }
614
Jim Grosbachd67641b2010-12-06 18:21:12 +0000615 void addCCOutOperands(MCInst &Inst, unsigned N) const {
616 assert(N == 1 && "Invalid number of operands!");
617 Inst.addOperand(MCOperand::CreateReg(getReg()));
618 }
619
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000620 void addRegOperands(MCInst &Inst, unsigned N) const {
621 assert(N == 1 && "Invalid number of operands!");
622 Inst.addOperand(MCOperand::CreateReg(getReg()));
623 }
624
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000625 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000626 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000627 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
628 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
629 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000630 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000631 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000632 }
633
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000634 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000635 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000636 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
637 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000638 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000639 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000640 }
641
642
Jim Grosbach580f4a92011-07-25 22:20:28 +0000643 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000644 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000645 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
646 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000647 }
648
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000649 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000650 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000651 const SmallVectorImpl<unsigned> &RegList = getRegList();
652 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000653 I = RegList.begin(), E = RegList.end(); I != E; ++I)
654 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000655 }
656
Bill Wendling0f630752010-11-17 04:32:08 +0000657 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
658 addRegListOperands(Inst, N);
659 }
660
661 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
662 addRegListOperands(Inst, N);
663 }
664
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000665 void addRotImmOperands(MCInst &Inst, unsigned N) const {
666 assert(N == 1 && "Invalid number of operands!");
667 // Encoded as val>>3. The printer handles display as 8, 16, 24.
668 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
669 }
670
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000671 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
672 assert(N == 1 && "Invalid number of operands!");
673 // Munge the lsb/width into a bitfield mask.
674 unsigned lsb = Bitfield.LSB;
675 unsigned width = Bitfield.Width;
676 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
677 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
678 (32 - (lsb + width)));
679 Inst.addOperand(MCOperand::CreateImm(Mask));
680 }
681
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000682 void addImmOperands(MCInst &Inst, unsigned N) const {
683 assert(N == 1 && "Invalid number of operands!");
684 addExpr(Inst, getImm());
685 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000686
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000687 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
688 assert(N == 1 && "Invalid number of operands!");
689 addExpr(Inst, getImm());
690 }
691
Jim Grosbach83ab0702011-07-13 22:01:08 +0000692 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
693 assert(N == 1 && "Invalid number of operands!");
694 addExpr(Inst, getImm());
695 }
696
697 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
698 assert(N == 1 && "Invalid number of operands!");
699 addExpr(Inst, getImm());
700 }
701
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000702 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
703 assert(N == 1 && "Invalid number of operands!");
704 addExpr(Inst, getImm());
705 }
706
Jim Grosbachf4943352011-07-25 23:09:14 +0000707 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
708 assert(N == 1 && "Invalid number of operands!");
709 // The constant encodes as the immediate-1, and we store in the instruction
710 // the bits as encoded, so subtract off one here.
711 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
712 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
713 }
714
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000715 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
716 assert(N == 1 && "Invalid number of operands!");
717 // The constant encodes as the immediate-1, and we store in the instruction
718 // the bits as encoded, so subtract off one here.
719 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
720 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
721 }
722
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000723 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
724 assert(N == 1 && "Invalid number of operands!");
725 addExpr(Inst, getImm());
726 }
727
Jim Grosbachffa32252011-07-19 19:13:28 +0000728 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
729 assert(N == 1 && "Invalid number of operands!");
730 addExpr(Inst, getImm());
731 }
732
Jim Grosbached838482011-07-26 16:24:27 +0000733 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
734 assert(N == 1 && "Invalid number of operands!");
735 addExpr(Inst, getImm());
736 }
737
Jim Grosbachf6c05252011-07-21 17:23:04 +0000738 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
739 assert(N == 1 && "Invalid number of operands!");
740 addExpr(Inst, getImm());
741 }
742
743 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
744 assert(N == 1 && "Invalid number of operands!");
745 // An ASR value of 32 encodes as 0, so that's how we want to add it to
746 // the instruction as well.
747 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
748 int Val = CE->getValue();
749 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
750 }
751
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000752 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
753 assert(N == 1 && "Invalid number of operands!");
754 addExpr(Inst, getImm());
755 }
756
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000757 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
758 assert(N == 1 && "Invalid number of operands!");
759 addExpr(Inst, getImm());
760 }
761
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000762 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
763 assert(N == 1 && "Invalid number of operands!");
764 addExpr(Inst, getImm());
765 }
766
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000767 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
768 assert(N == 1 && "Invalid number of operands!");
769 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
770 }
771
Jim Grosbach7ce05792011-08-03 23:50:40 +0000772 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
773 assert(N == 1 && "Invalid number of operands!");
774 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000775 }
776
Jim Grosbach7ce05792011-08-03 23:50:40 +0000777 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
778 assert(N == 3 && "Invalid number of operands!");
779 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
780 if (!Mem.OffsetRegNum) {
781 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
782 // Special case for #-0
783 if (Val == INT32_MIN) Val = 0;
784 if (Val < 0) Val = -Val;
785 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
786 } else {
787 // For register offset, we encode the shift type and negation flag
788 // here.
789 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
790 0, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000791 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000792 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
793 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
794 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000795 }
796
Jim Grosbach039c2e12011-08-04 23:01:30 +0000797 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
798 assert(N == 2 && "Invalid number of operands!");
799 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
800 assert(CE && "non-constant AM2OffsetImm operand!");
801 int32_t Val = CE->getValue();
802 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
803 // Special case for #-0
804 if (Val == INT32_MIN) Val = 0;
805 if (Val < 0) Val = -Val;
806 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
807 Inst.addOperand(MCOperand::CreateReg(0));
808 Inst.addOperand(MCOperand::CreateImm(Val));
809 }
810
Jim Grosbach7ce05792011-08-03 23:50:40 +0000811 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
812 assert(N == 2 && "Invalid number of operands!");
813 // The lower two bits are always zero and as such are not encoded.
814 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
815 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
816 // Special case for #-0
817 if (Val == INT32_MIN) Val = 0;
818 if (Val < 0) Val = -Val;
819 Val = ARM_AM::getAM5Opc(AddSub, Val);
820 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
821 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000822 }
823
Jim Grosbach7ce05792011-08-03 23:50:40 +0000824 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
825 assert(N == 2 && "Invalid number of operands!");
826 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
827 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
828 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000829 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000830
Jim Grosbach7ce05792011-08-03 23:50:40 +0000831 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
832 assert(N == 2 && "Invalid number of operands!");
833 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
834 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
835 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000836 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000837
Jim Grosbach7ce05792011-08-03 23:50:40 +0000838 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
839 assert(N == 3 && "Invalid number of operands!");
840 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000841 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000842 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
843 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
844 Inst.addOperand(MCOperand::CreateImm(Val));
845 }
846
847 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
848 assert(N == 2 && "Invalid number of operands!");
849 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
850 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
851 }
852
853 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
854 assert(N == 1 && "Invalid number of operands!");
855 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
856 assert(CE && "non-constant post-idx-imm8 operand!");
857 int Imm = CE->getValue();
858 bool isAdd = Imm >= 0;
859 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
860 Inst.addOperand(MCOperand::CreateImm(Imm));
861 }
862
863 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
864 assert(N == 2 && "Invalid number of operands!");
865 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000866 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
867 }
868
869 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
870 assert(N == 2 && "Invalid number of operands!");
871 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
872 // The sign, shift type, and shift amount are encoded in a single operand
873 // using the AM2 encoding helpers.
874 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
875 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
876 PostIdxReg.ShiftTy);
877 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000878 }
879
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000880 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
881 assert(N == 1 && "Invalid number of operands!");
882 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
883 }
884
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000885 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
886 assert(N == 1 && "Invalid number of operands!");
887 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
888 }
889
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000890 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000891
Chris Lattner3a697562010-10-28 17:20:03 +0000892 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
893 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000894 Op->CC.Val = CC;
895 Op->StartLoc = S;
896 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000897 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000898 }
899
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000900 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
901 ARMOperand *Op = new ARMOperand(CoprocNum);
902 Op->Cop.Val = CopVal;
903 Op->StartLoc = S;
904 Op->EndLoc = S;
905 return Op;
906 }
907
908 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
909 ARMOperand *Op = new ARMOperand(CoprocReg);
910 Op->Cop.Val = CopVal;
911 Op->StartLoc = S;
912 Op->EndLoc = S;
913 return Op;
914 }
915
Jim Grosbachd67641b2010-12-06 18:21:12 +0000916 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
917 ARMOperand *Op = new ARMOperand(CCOut);
918 Op->Reg.RegNum = RegNum;
919 Op->StartLoc = S;
920 Op->EndLoc = S;
921 return Op;
922 }
923
Chris Lattner3a697562010-10-28 17:20:03 +0000924 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
925 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000926 Op->Tok.Data = Str.data();
927 Op->Tok.Length = Str.size();
928 Op->StartLoc = S;
929 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000930 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000931 }
932
Bill Wendling50d0f582010-11-18 23:43:05 +0000933 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000934 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000935 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000936 Op->StartLoc = S;
937 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000938 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000939 }
940
Jim Grosbache8606dc2011-07-13 17:50:29 +0000941 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
942 unsigned SrcReg,
943 unsigned ShiftReg,
944 unsigned ShiftImm,
945 SMLoc S, SMLoc E) {
946 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000947 Op->RegShiftedReg.ShiftTy = ShTy;
948 Op->RegShiftedReg.SrcReg = SrcReg;
949 Op->RegShiftedReg.ShiftReg = ShiftReg;
950 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000951 Op->StartLoc = S;
952 Op->EndLoc = E;
953 return Op;
954 }
955
Owen Anderson92a20222011-07-21 18:54:16 +0000956 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
957 unsigned SrcReg,
958 unsigned ShiftImm,
959 SMLoc S, SMLoc E) {
960 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000961 Op->RegShiftedImm.ShiftTy = ShTy;
962 Op->RegShiftedImm.SrcReg = SrcReg;
963 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000964 Op->StartLoc = S;
965 Op->EndLoc = E;
966 return Op;
967 }
968
Jim Grosbach580f4a92011-07-25 22:20:28 +0000969 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +0000970 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000971 ARMOperand *Op = new ARMOperand(ShifterImmediate);
972 Op->ShifterImm.isASR = isASR;
973 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +0000974 Op->StartLoc = S;
975 Op->EndLoc = E;
976 return Op;
977 }
978
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000979 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
980 ARMOperand *Op = new ARMOperand(RotateImmediate);
981 Op->RotImm.Imm = Imm;
982 Op->StartLoc = S;
983 Op->EndLoc = E;
984 return Op;
985 }
986
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000987 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
988 SMLoc S, SMLoc E) {
989 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
990 Op->Bitfield.LSB = LSB;
991 Op->Bitfield.Width = Width;
992 Op->StartLoc = S;
993 Op->EndLoc = E;
994 return Op;
995 }
996
Bill Wendling7729e062010-11-09 22:44:22 +0000997 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +0000998 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000999 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001000 KindTy Kind = RegisterList;
1001
Evan Cheng275944a2011-07-25 21:32:49 +00001002 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1003 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001004 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001005 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1006 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001007 Kind = SPRRegisterList;
1008
1009 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001010 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001011 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001012 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001013 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001014 Op->StartLoc = StartLoc;
1015 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001016 return Op;
1017 }
1018
Chris Lattner3a697562010-10-28 17:20:03 +00001019 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1020 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001021 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001022 Op->StartLoc = S;
1023 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001024 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001025 }
1026
Jim Grosbach7ce05792011-08-03 23:50:40 +00001027 static ARMOperand *CreateMem(unsigned BaseRegNum,
1028 const MCConstantExpr *OffsetImm,
1029 unsigned OffsetRegNum,
1030 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001031 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001032 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001033 SMLoc S, SMLoc E) {
1034 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001035 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001036 Op->Mem.OffsetImm = OffsetImm;
1037 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001038 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001039 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001040 Op->Mem.isNegative = isNegative;
1041 Op->StartLoc = S;
1042 Op->EndLoc = E;
1043 return Op;
1044 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001045
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001046 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1047 ARM_AM::ShiftOpc ShiftTy,
1048 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001049 SMLoc S, SMLoc E) {
1050 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1051 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001052 Op->PostIdxReg.isAdd = isAdd;
1053 Op->PostIdxReg.ShiftTy = ShiftTy;
1054 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001055 Op->StartLoc = S;
1056 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001057 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001058 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001059
1060 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1061 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1062 Op->MBOpt.Val = Opt;
1063 Op->StartLoc = S;
1064 Op->EndLoc = S;
1065 return Op;
1066 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001067
1068 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1069 ARMOperand *Op = new ARMOperand(ProcIFlags);
1070 Op->IFlags.Val = IFlags;
1071 Op->StartLoc = S;
1072 Op->EndLoc = S;
1073 return Op;
1074 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001075
1076 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1077 ARMOperand *Op = new ARMOperand(MSRMask);
1078 Op->MMask.Val = MMask;
1079 Op->StartLoc = S;
1080 Op->EndLoc = S;
1081 return Op;
1082 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001083};
1084
1085} // end anonymous namespace.
1086
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001087void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001088 switch (Kind) {
1089 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001090 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001091 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001092 case CCOut:
1093 OS << "<ccout " << getReg() << ">";
1094 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001095 case CoprocNum:
1096 OS << "<coprocessor number: " << getCoproc() << ">";
1097 break;
1098 case CoprocReg:
1099 OS << "<coprocessor register: " << getCoproc() << ">";
1100 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001101 case MSRMask:
1102 OS << "<mask: " << getMSRMask() << ">";
1103 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001104 case Immediate:
1105 getImm()->print(OS);
1106 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001107 case MemBarrierOpt:
1108 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1109 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001110 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001111 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001112 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001113 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001114 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001115 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001116 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1117 << PostIdxReg.RegNum;
1118 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1119 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1120 << PostIdxReg.ShiftImm;
1121 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001122 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001123 case ProcIFlags: {
1124 OS << "<ARM_PROC::";
1125 unsigned IFlags = getProcIFlags();
1126 for (int i=2; i >= 0; --i)
1127 if (IFlags & (1 << i))
1128 OS << ARM_PROC::IFlagsToString(1 << i);
1129 OS << ">";
1130 break;
1131 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001132 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001133 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001134 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001135 case ShifterImmediate:
1136 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1137 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001138 break;
1139 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001140 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001141 << RegShiftedReg.SrcReg
1142 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1143 << ", " << RegShiftedReg.ShiftReg << ", "
1144 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001145 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001146 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001147 case ShiftedImmediate:
1148 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001149 << RegShiftedImm.SrcReg
1150 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1151 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001152 << ">";
1153 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001154 case RotateImmediate:
1155 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1156 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001157 case BitfieldDescriptor:
1158 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1159 << ", width: " << Bitfield.Width << ">";
1160 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001161 case RegisterList:
1162 case DPRRegisterList:
1163 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001164 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001165
Bill Wendling5fa22a12010-11-09 23:28:44 +00001166 const SmallVectorImpl<unsigned> &RegList = getRegList();
1167 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001168 I = RegList.begin(), E = RegList.end(); I != E; ) {
1169 OS << *I;
1170 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001171 }
1172
1173 OS << ">";
1174 break;
1175 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001176 case Token:
1177 OS << "'" << getToken() << "'";
1178 break;
1179 }
1180}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001181
1182/// @name Auto-generated Match Functions
1183/// {
1184
1185static unsigned MatchRegisterName(StringRef Name);
1186
1187/// }
1188
Bob Wilson69df7232011-02-03 21:46:10 +00001189bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1190 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001191 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001192
1193 return (RegNo == (unsigned)-1);
1194}
1195
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001196/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001197/// and if it is a register name the token is eaten and the register number is
1198/// returned. Otherwise return -1.
1199///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001200int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001201 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001202 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001203
Chris Lattnere5658fa2010-10-30 04:09:10 +00001204 // FIXME: Validate register for the current architecture; we have to do
1205 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001206 std::string upperCase = Tok.getString().str();
1207 std::string lowerCase = LowercaseString(upperCase);
1208 unsigned RegNum = MatchRegisterName(lowerCase);
1209 if (!RegNum) {
1210 RegNum = StringSwitch<unsigned>(lowerCase)
1211 .Case("r13", ARM::SP)
1212 .Case("r14", ARM::LR)
1213 .Case("r15", ARM::PC)
1214 .Case("ip", ARM::R12)
1215 .Default(0);
1216 }
1217 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001218
Chris Lattnere5658fa2010-10-30 04:09:10 +00001219 Parser.Lex(); // Eat identifier token.
1220 return RegNum;
1221}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001222
Jim Grosbach19906722011-07-13 18:49:30 +00001223// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1224// If a recoverable error occurs, return 1. If an irrecoverable error
1225// occurs, return -1. An irrecoverable error is one where tokens have been
1226// consumed in the process of trying to parse the shifter (i.e., when it is
1227// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001228int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001229 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1230 SMLoc S = Parser.getTok().getLoc();
1231 const AsmToken &Tok = Parser.getTok();
1232 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1233
1234 std::string upperCase = Tok.getString().str();
1235 std::string lowerCase = LowercaseString(upperCase);
1236 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1237 .Case("lsl", ARM_AM::lsl)
1238 .Case("lsr", ARM_AM::lsr)
1239 .Case("asr", ARM_AM::asr)
1240 .Case("ror", ARM_AM::ror)
1241 .Case("rrx", ARM_AM::rrx)
1242 .Default(ARM_AM::no_shift);
1243
1244 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001245 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001246
Jim Grosbache8606dc2011-07-13 17:50:29 +00001247 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001248
Jim Grosbache8606dc2011-07-13 17:50:29 +00001249 // The source register for the shift has already been added to the
1250 // operand list, so we need to pop it off and combine it into the shifted
1251 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001252 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001253 if (!PrevOp->isReg())
1254 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1255 int SrcReg = PrevOp->getReg();
1256 int64_t Imm = 0;
1257 int ShiftReg = 0;
1258 if (ShiftTy == ARM_AM::rrx) {
1259 // RRX Doesn't have an explicit shift amount. The encoder expects
1260 // the shift register to be the same as the source register. Seems odd,
1261 // but OK.
1262 ShiftReg = SrcReg;
1263 } else {
1264 // Figure out if this is shifted by a constant or a register (for non-RRX).
1265 if (Parser.getTok().is(AsmToken::Hash)) {
1266 Parser.Lex(); // Eat hash.
1267 SMLoc ImmLoc = Parser.getTok().getLoc();
1268 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001269 if (getParser().ParseExpression(ShiftExpr)) {
1270 Error(ImmLoc, "invalid immediate shift value");
1271 return -1;
1272 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001273 // The expression must be evaluatable as an immediate.
1274 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001275 if (!CE) {
1276 Error(ImmLoc, "invalid immediate shift value");
1277 return -1;
1278 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001279 // Range check the immediate.
1280 // lsl, ror: 0 <= imm <= 31
1281 // lsr, asr: 0 <= imm <= 32
1282 Imm = CE->getValue();
1283 if (Imm < 0 ||
1284 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1285 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001286 Error(ImmLoc, "immediate shift value out of range");
1287 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001288 }
1289 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001290 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001291 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001292 if (ShiftReg == -1) {
1293 Error (L, "expected immediate or register in shift operand");
1294 return -1;
1295 }
1296 } else {
1297 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001298 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001299 return -1;
1300 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001301 }
1302
Owen Anderson92a20222011-07-21 18:54:16 +00001303 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1304 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001305 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001306 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001307 else
1308 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1309 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001310
Jim Grosbach19906722011-07-13 18:49:30 +00001311 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001312}
1313
1314
Bill Wendling50d0f582010-11-18 23:43:05 +00001315/// Try to parse a register name. The token must be an Identifier when called.
1316/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1317/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001318///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001319/// TODO this is likely to change to allow different register types and or to
1320/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001321bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001322tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001323 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001324 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001325 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001326 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001327
Bill Wendling50d0f582010-11-18 23:43:05 +00001328 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001329
Chris Lattnere5658fa2010-10-30 04:09:10 +00001330 const AsmToken &ExclaimTok = Parser.getTok();
1331 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001332 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1333 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001334 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001335 }
1336
Bill Wendling50d0f582010-11-18 23:43:05 +00001337 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001338}
1339
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001340/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1341/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1342/// "c5", ...
1343static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001344 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1345 // but efficient.
1346 switch (Name.size()) {
1347 default: break;
1348 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001349 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001350 return -1;
1351 switch (Name[1]) {
1352 default: return -1;
1353 case '0': return 0;
1354 case '1': return 1;
1355 case '2': return 2;
1356 case '3': return 3;
1357 case '4': return 4;
1358 case '5': return 5;
1359 case '6': return 6;
1360 case '7': return 7;
1361 case '8': return 8;
1362 case '9': return 9;
1363 }
1364 break;
1365 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001366 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001367 return -1;
1368 switch (Name[2]) {
1369 default: return -1;
1370 case '0': return 10;
1371 case '1': return 11;
1372 case '2': return 12;
1373 case '3': return 13;
1374 case '4': return 14;
1375 case '5': return 15;
1376 }
1377 break;
1378 }
1379
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001380 return -1;
1381}
1382
Jim Grosbach43904292011-07-25 20:14:50 +00001383/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001384/// token must be an Identifier when called, and if it is a coprocessor
1385/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001386ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001387parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001388 SMLoc S = Parser.getTok().getLoc();
1389 const AsmToken &Tok = Parser.getTok();
1390 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1391
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001392 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001393 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001394 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001395
1396 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001397 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001398 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001399}
1400
Jim Grosbach43904292011-07-25 20:14:50 +00001401/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001402/// token must be an Identifier when called, and if it is a coprocessor
1403/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001404ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001405parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001406 SMLoc S = Parser.getTok().getLoc();
1407 const AsmToken &Tok = Parser.getTok();
1408 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1409
1410 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1411 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001412 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001413
1414 Parser.Lex(); // Eat identifier token.
1415 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001416 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001417}
1418
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001419/// Parse a register list, return it if successful else return null. The first
1420/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001421bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001422parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001423 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001424 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001425 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001426
Bill Wendling7729e062010-11-09 22:44:22 +00001427 // Read the rest of the registers in the list.
1428 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001429 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001430
Bill Wendling7729e062010-11-09 22:44:22 +00001431 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001432 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001433 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001434
Sean Callanan18b83232010-01-19 21:44:56 +00001435 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001436 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001437 if (RegTok.isNot(AsmToken::Identifier)) {
1438 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001439 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001440 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001441
Jim Grosbach1355cf12011-07-26 17:10:22 +00001442 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001443 if (RegNum == -1) {
1444 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001445 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001446 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001447
Bill Wendlinge7176102010-11-06 22:36:58 +00001448 if (IsRange) {
1449 int Reg = PrevRegNum;
1450 do {
1451 ++Reg;
1452 Registers.push_back(std::make_pair(Reg, RegLoc));
1453 } while (Reg != RegNum);
1454 } else {
1455 Registers.push_back(std::make_pair(RegNum, RegLoc));
1456 }
1457
1458 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001459 } while (Parser.getTok().is(AsmToken::Comma) ||
1460 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001461
1462 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001463 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001464 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1465 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001466 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001467 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001468
Bill Wendlinge7176102010-11-06 22:36:58 +00001469 SMLoc E = RCurlyTok.getLoc();
1470 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001471
Bill Wendlinge7176102010-11-06 22:36:58 +00001472 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001473 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001474 RI = Registers.begin(), RE = Registers.end();
1475
Bill Wendling7caebff2011-01-12 21:20:59 +00001476 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001477 bool EmittedWarning = false;
1478
Bill Wendling7caebff2011-01-12 21:20:59 +00001479 DenseMap<unsigned, bool> RegMap;
1480 RegMap[HighRegNum] = true;
1481
Bill Wendlinge7176102010-11-06 22:36:58 +00001482 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001483 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001484 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001485
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001486 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001487 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001488 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001489 }
1490
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001491 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001492 Warning(RegInfo.second,
1493 "register not in ascending order in register list");
1494
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001495 RegMap[Reg] = true;
1496 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001497 }
1498
Bill Wendling50d0f582010-11-18 23:43:05 +00001499 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1500 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001501}
1502
Jim Grosbach43904292011-07-25 20:14:50 +00001503/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001504ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001505parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001506 SMLoc S = Parser.getTok().getLoc();
1507 const AsmToken &Tok = Parser.getTok();
1508 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1509 StringRef OptStr = Tok.getString();
1510
1511 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1512 .Case("sy", ARM_MB::SY)
1513 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001514 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001515 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001516 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001517 .Case("ishst", ARM_MB::ISHST)
1518 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001519 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001520 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001521 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001522 .Case("osh", ARM_MB::OSH)
1523 .Case("oshst", ARM_MB::OSHST)
1524 .Default(~0U);
1525
1526 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001527 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001528
1529 Parser.Lex(); // Eat identifier token.
1530 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001531 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001532}
1533
Jim Grosbach43904292011-07-25 20:14:50 +00001534/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001535ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001536parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001537 SMLoc S = Parser.getTok().getLoc();
1538 const AsmToken &Tok = Parser.getTok();
1539 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1540 StringRef IFlagsStr = Tok.getString();
1541
1542 unsigned IFlags = 0;
1543 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1544 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1545 .Case("a", ARM_PROC::A)
1546 .Case("i", ARM_PROC::I)
1547 .Case("f", ARM_PROC::F)
1548 .Default(~0U);
1549
1550 // If some specific iflag is already set, it means that some letter is
1551 // present more than once, this is not acceptable.
1552 if (Flag == ~0U || (IFlags & Flag))
1553 return MatchOperand_NoMatch;
1554
1555 IFlags |= Flag;
1556 }
1557
1558 Parser.Lex(); // Eat identifier token.
1559 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1560 return MatchOperand_Success;
1561}
1562
Jim Grosbach43904292011-07-25 20:14:50 +00001563/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001564ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001565parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001566 SMLoc S = Parser.getTok().getLoc();
1567 const AsmToken &Tok = Parser.getTok();
1568 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1569 StringRef Mask = Tok.getString();
1570
1571 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1572 size_t Start = 0, Next = Mask.find('_');
1573 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001574 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001575 if (Next != StringRef::npos)
1576 Flags = Mask.slice(Next+1, Mask.size());
1577
1578 // FlagsVal contains the complete mask:
1579 // 3-0: Mask
1580 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1581 unsigned FlagsVal = 0;
1582
1583 if (SpecReg == "apsr") {
1584 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001585 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001586 .Case("g", 0x4) // same as CPSR_s
1587 .Case("nzcvqg", 0xc) // same as CPSR_fs
1588 .Default(~0U);
1589
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001590 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001591 if (!Flags.empty())
1592 return MatchOperand_NoMatch;
1593 else
1594 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001595 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001596 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001597 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1598 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001599 for (int i = 0, e = Flags.size(); i != e; ++i) {
1600 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1601 .Case("c", 1)
1602 .Case("x", 2)
1603 .Case("s", 4)
1604 .Case("f", 8)
1605 .Default(~0U);
1606
1607 // If some specific flag is already set, it means that some letter is
1608 // present more than once, this is not acceptable.
1609 if (FlagsVal == ~0U || (FlagsVal & Flag))
1610 return MatchOperand_NoMatch;
1611 FlagsVal |= Flag;
1612 }
1613 } else // No match for special register.
1614 return MatchOperand_NoMatch;
1615
1616 // Special register without flags are equivalent to "fc" flags.
1617 if (!FlagsVal)
1618 FlagsVal = 0x9;
1619
1620 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1621 if (SpecReg == "spsr")
1622 FlagsVal |= 16;
1623
1624 Parser.Lex(); // Eat identifier token.
1625 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1626 return MatchOperand_Success;
1627}
1628
Jim Grosbachf6c05252011-07-21 17:23:04 +00001629ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1630parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1631 int Low, int High) {
1632 const AsmToken &Tok = Parser.getTok();
1633 if (Tok.isNot(AsmToken::Identifier)) {
1634 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1635 return MatchOperand_ParseFail;
1636 }
1637 StringRef ShiftName = Tok.getString();
1638 std::string LowerOp = LowercaseString(Op);
1639 std::string UpperOp = UppercaseString(Op);
1640 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1641 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1642 return MatchOperand_ParseFail;
1643 }
1644 Parser.Lex(); // Eat shift type token.
1645
1646 // There must be a '#' and a shift amount.
1647 if (Parser.getTok().isNot(AsmToken::Hash)) {
1648 Error(Parser.getTok().getLoc(), "'#' expected");
1649 return MatchOperand_ParseFail;
1650 }
1651 Parser.Lex(); // Eat hash token.
1652
1653 const MCExpr *ShiftAmount;
1654 SMLoc Loc = Parser.getTok().getLoc();
1655 if (getParser().ParseExpression(ShiftAmount)) {
1656 Error(Loc, "illegal expression");
1657 return MatchOperand_ParseFail;
1658 }
1659 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1660 if (!CE) {
1661 Error(Loc, "constant expression expected");
1662 return MatchOperand_ParseFail;
1663 }
1664 int Val = CE->getValue();
1665 if (Val < Low || Val > High) {
1666 Error(Loc, "immediate value out of range");
1667 return MatchOperand_ParseFail;
1668 }
1669
1670 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1671
1672 return MatchOperand_Success;
1673}
1674
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001675ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1676parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1677 const AsmToken &Tok = Parser.getTok();
1678 SMLoc S = Tok.getLoc();
1679 if (Tok.isNot(AsmToken::Identifier)) {
1680 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1681 return MatchOperand_ParseFail;
1682 }
1683 int Val = StringSwitch<int>(Tok.getString())
1684 .Case("be", 1)
1685 .Case("le", 0)
1686 .Default(-1);
1687 Parser.Lex(); // Eat the token.
1688
1689 if (Val == -1) {
1690 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1691 return MatchOperand_ParseFail;
1692 }
1693 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1694 getContext()),
1695 S, Parser.getTok().getLoc()));
1696 return MatchOperand_Success;
1697}
1698
Jim Grosbach580f4a92011-07-25 22:20:28 +00001699/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1700/// instructions. Legal values are:
1701/// lsl #n 'n' in [0,31]
1702/// asr #n 'n' in [1,32]
1703/// n == 32 encoded as n == 0.
1704ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1705parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1706 const AsmToken &Tok = Parser.getTok();
1707 SMLoc S = Tok.getLoc();
1708 if (Tok.isNot(AsmToken::Identifier)) {
1709 Error(S, "shift operator 'asr' or 'lsl' expected");
1710 return MatchOperand_ParseFail;
1711 }
1712 StringRef ShiftName = Tok.getString();
1713 bool isASR;
1714 if (ShiftName == "lsl" || ShiftName == "LSL")
1715 isASR = false;
1716 else if (ShiftName == "asr" || ShiftName == "ASR")
1717 isASR = true;
1718 else {
1719 Error(S, "shift operator 'asr' or 'lsl' expected");
1720 return MatchOperand_ParseFail;
1721 }
1722 Parser.Lex(); // Eat the operator.
1723
1724 // A '#' and a shift amount.
1725 if (Parser.getTok().isNot(AsmToken::Hash)) {
1726 Error(Parser.getTok().getLoc(), "'#' expected");
1727 return MatchOperand_ParseFail;
1728 }
1729 Parser.Lex(); // Eat hash token.
1730
1731 const MCExpr *ShiftAmount;
1732 SMLoc E = Parser.getTok().getLoc();
1733 if (getParser().ParseExpression(ShiftAmount)) {
1734 Error(E, "malformed shift expression");
1735 return MatchOperand_ParseFail;
1736 }
1737 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1738 if (!CE) {
1739 Error(E, "shift amount must be an immediate");
1740 return MatchOperand_ParseFail;
1741 }
1742
1743 int64_t Val = CE->getValue();
1744 if (isASR) {
1745 // Shift amount must be in [1,32]
1746 if (Val < 1 || Val > 32) {
1747 Error(E, "'asr' shift amount must be in range [1,32]");
1748 return MatchOperand_ParseFail;
1749 }
1750 // asr #32 encoded as asr #0.
1751 if (Val == 32) Val = 0;
1752 } else {
1753 // Shift amount must be in [1,32]
1754 if (Val < 0 || Val > 31) {
1755 Error(E, "'lsr' shift amount must be in range [0,31]");
1756 return MatchOperand_ParseFail;
1757 }
1758 }
1759
1760 E = Parser.getTok().getLoc();
1761 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1762
1763 return MatchOperand_Success;
1764}
1765
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001766/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1767/// of instructions. Legal values are:
1768/// ror #n 'n' in {0, 8, 16, 24}
1769ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1770parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1771 const AsmToken &Tok = Parser.getTok();
1772 SMLoc S = Tok.getLoc();
1773 if (Tok.isNot(AsmToken::Identifier)) {
1774 Error(S, "rotate operator 'ror' expected");
1775 return MatchOperand_ParseFail;
1776 }
1777 StringRef ShiftName = Tok.getString();
1778 if (ShiftName != "ror" && ShiftName != "ROR") {
1779 Error(S, "rotate operator 'ror' expected");
1780 return MatchOperand_ParseFail;
1781 }
1782 Parser.Lex(); // Eat the operator.
1783
1784 // A '#' and a rotate amount.
1785 if (Parser.getTok().isNot(AsmToken::Hash)) {
1786 Error(Parser.getTok().getLoc(), "'#' expected");
1787 return MatchOperand_ParseFail;
1788 }
1789 Parser.Lex(); // Eat hash token.
1790
1791 const MCExpr *ShiftAmount;
1792 SMLoc E = Parser.getTok().getLoc();
1793 if (getParser().ParseExpression(ShiftAmount)) {
1794 Error(E, "malformed rotate expression");
1795 return MatchOperand_ParseFail;
1796 }
1797 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1798 if (!CE) {
1799 Error(E, "rotate amount must be an immediate");
1800 return MatchOperand_ParseFail;
1801 }
1802
1803 int64_t Val = CE->getValue();
1804 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1805 // normally, zero is represented in asm by omitting the rotate operand
1806 // entirely.
1807 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1808 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1809 return MatchOperand_ParseFail;
1810 }
1811
1812 E = Parser.getTok().getLoc();
1813 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1814
1815 return MatchOperand_Success;
1816}
1817
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001818ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1819parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1820 SMLoc S = Parser.getTok().getLoc();
1821 // The bitfield descriptor is really two operands, the LSB and the width.
1822 if (Parser.getTok().isNot(AsmToken::Hash)) {
1823 Error(Parser.getTok().getLoc(), "'#' expected");
1824 return MatchOperand_ParseFail;
1825 }
1826 Parser.Lex(); // Eat hash token.
1827
1828 const MCExpr *LSBExpr;
1829 SMLoc E = Parser.getTok().getLoc();
1830 if (getParser().ParseExpression(LSBExpr)) {
1831 Error(E, "malformed immediate expression");
1832 return MatchOperand_ParseFail;
1833 }
1834 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1835 if (!CE) {
1836 Error(E, "'lsb' operand must be an immediate");
1837 return MatchOperand_ParseFail;
1838 }
1839
1840 int64_t LSB = CE->getValue();
1841 // The LSB must be in the range [0,31]
1842 if (LSB < 0 || LSB > 31) {
1843 Error(E, "'lsb' operand must be in the range [0,31]");
1844 return MatchOperand_ParseFail;
1845 }
1846 E = Parser.getTok().getLoc();
1847
1848 // Expect another immediate operand.
1849 if (Parser.getTok().isNot(AsmToken::Comma)) {
1850 Error(Parser.getTok().getLoc(), "too few operands");
1851 return MatchOperand_ParseFail;
1852 }
1853 Parser.Lex(); // Eat hash token.
1854 if (Parser.getTok().isNot(AsmToken::Hash)) {
1855 Error(Parser.getTok().getLoc(), "'#' expected");
1856 return MatchOperand_ParseFail;
1857 }
1858 Parser.Lex(); // Eat hash token.
1859
1860 const MCExpr *WidthExpr;
1861 if (getParser().ParseExpression(WidthExpr)) {
1862 Error(E, "malformed immediate expression");
1863 return MatchOperand_ParseFail;
1864 }
1865 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1866 if (!CE) {
1867 Error(E, "'width' operand must be an immediate");
1868 return MatchOperand_ParseFail;
1869 }
1870
1871 int64_t Width = CE->getValue();
1872 // The LSB must be in the range [1,32-lsb]
1873 if (Width < 1 || Width > 32 - LSB) {
1874 Error(E, "'width' operand must be in the range [1,32-lsb]");
1875 return MatchOperand_ParseFail;
1876 }
1877 E = Parser.getTok().getLoc();
1878
1879 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1880
1881 return MatchOperand_Success;
1882}
1883
Jim Grosbach7ce05792011-08-03 23:50:40 +00001884ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1885parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1886 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001887 // postidx_reg := '+' register {, shift}
1888 // | '-' register {, shift}
1889 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001890
1891 // This method must return MatchOperand_NoMatch without consuming any tokens
1892 // in the case where there is no match, as other alternatives take other
1893 // parse methods.
1894 AsmToken Tok = Parser.getTok();
1895 SMLoc S = Tok.getLoc();
1896 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00001897 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001898 int Reg = -1;
1899 if (Tok.is(AsmToken::Plus)) {
1900 Parser.Lex(); // Eat the '+' token.
1901 haveEaten = true;
1902 } else if (Tok.is(AsmToken::Minus)) {
1903 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00001904 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001905 haveEaten = true;
1906 }
1907 if (Parser.getTok().is(AsmToken::Identifier))
1908 Reg = tryParseRegister();
1909 if (Reg == -1) {
1910 if (!haveEaten)
1911 return MatchOperand_NoMatch;
1912 Error(Parser.getTok().getLoc(), "register expected");
1913 return MatchOperand_ParseFail;
1914 }
1915 SMLoc E = Parser.getTok().getLoc();
1916
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001917 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
1918 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001919 if (Parser.getTok().is(AsmToken::Comma)) {
1920 Parser.Lex(); // Eat the ','.
1921 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
1922 return MatchOperand_ParseFail;
1923 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001924
1925 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
1926 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001927
1928 return MatchOperand_Success;
1929}
1930
Jim Grosbach1355cf12011-07-26 17:10:22 +00001931/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001932/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1933/// when they refer multiple MIOperands inside a single one.
1934bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001935cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001936 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1937 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1938
1939 // Create a writeback register dummy placeholder.
1940 Inst.addOperand(MCOperand::CreateImm(0));
1941
Jim Grosbach7ce05792011-08-03 23:50:40 +00001942 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001943 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1944 return true;
1945}
1946
Jim Grosbach1355cf12011-07-26 17:10:22 +00001947/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001948/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1949/// when they refer multiple MIOperands inside a single one.
1950bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001951cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001952 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1953 // Create a writeback register dummy placeholder.
1954 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001955 assert(0 && "cvtStWriteBackRegAddrMode2 not implemented yet!");
1956 return true;
1957}
1958
1959/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
1960/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1961/// when they refer multiple MIOperands inside a single one.
1962bool ARMAsmParser::
1963cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
1964 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1965 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001966 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001967 // Create a writeback register dummy placeholder.
1968 Inst.addOperand(MCOperand::CreateImm(0));
1969 // addr
1970 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1971 // offset
1972 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
1973 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001974 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1975 return true;
1976}
1977
Jim Grosbach7ce05792011-08-03 23:50:40 +00001978/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001979/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1980/// when they refer multiple MIOperands inside a single one.
1981bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00001982cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
1983 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1984 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00001985 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001986 // Create a writeback register dummy placeholder.
1987 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001988 // addr
1989 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1990 // offset
1991 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
1992 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001993 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1994 return true;
1995}
1996
Jim Grosbach7ce05792011-08-03 23:50:40 +00001997/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001998/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1999/// when they refer multiple MIOperands inside a single one.
2000bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002001cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2002 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002003 // Create a writeback register dummy placeholder.
2004 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002005 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002006 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002007 // addr
2008 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2009 // offset
2010 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2011 // pred
2012 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2013 return true;
2014}
2015
2016/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2017/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2018/// when they refer multiple MIOperands inside a single one.
2019bool ARMAsmParser::
2020cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2021 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2022 // Create a writeback register dummy placeholder.
2023 Inst.addOperand(MCOperand::CreateImm(0));
2024 // Rt
2025 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2026 // addr
2027 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2028 // offset
2029 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2030 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002031 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2032 return true;
2033}
2034
Bill Wendlinge7176102010-11-06 22:36:58 +00002035/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002036/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002037bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002038parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002039 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002040 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002041 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002042 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002043 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002044
Sean Callanan18b83232010-01-19 21:44:56 +00002045 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002046 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002047 if (BaseRegNum == -1)
2048 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002049
Daniel Dunbar05710932011-01-18 05:34:17 +00002050 // The next token must either be a comma or a closing bracket.
2051 const AsmToken &Tok = Parser.getTok();
2052 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002053 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002054
Jim Grosbach7ce05792011-08-03 23:50:40 +00002055 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002056 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002057 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002058
Jim Grosbach7ce05792011-08-03 23:50:40 +00002059 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2060 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002061
Jim Grosbach7ce05792011-08-03 23:50:40 +00002062 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002063 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002064
Jim Grosbach7ce05792011-08-03 23:50:40 +00002065 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2066 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002067
Jim Grosbach7ce05792011-08-03 23:50:40 +00002068 // If we have a '#' it's an immediate offset, else assume it's a register
2069 // offset.
2070 if (Parser.getTok().is(AsmToken::Hash)) {
2071 Parser.Lex(); // Eat the '#'.
2072 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002073
Jim Grosbach7ce05792011-08-03 23:50:40 +00002074 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002075
Jim Grosbach7ce05792011-08-03 23:50:40 +00002076 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002077 if (getParser().ParseExpression(Offset))
2078 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002079
2080 // The expression has to be a constant. Memory references with relocations
2081 // don't come through here, as they use the <label> forms of the relevant
2082 // instructions.
2083 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2084 if (!CE)
2085 return Error (E, "constant expression expected");
2086
2087 // Now we should have the closing ']'
2088 E = Parser.getTok().getLoc();
2089 if (Parser.getTok().isNot(AsmToken::RBrac))
2090 return Error(E, "']' expected");
2091 Parser.Lex(); // Eat right bracket token.
2092
2093 // Don't worry about range checking the value here. That's handled by
2094 // the is*() predicates.
2095 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2096 ARM_AM::no_shift, 0, false, S,E));
2097
2098 // If there's a pre-indexing writeback marker, '!', just add it as a token
2099 // operand.
2100 if (Parser.getTok().is(AsmToken::Exclaim)) {
2101 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2102 Parser.Lex(); // Eat the '!'.
2103 }
2104
2105 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002106 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002107
2108 // The register offset is optionally preceded by a '+' or '-'
2109 bool isNegative = false;
2110 if (Parser.getTok().is(AsmToken::Minus)) {
2111 isNegative = true;
2112 Parser.Lex(); // Eat the '-'.
2113 } else if (Parser.getTok().is(AsmToken::Plus)) {
2114 // Nothing to do.
2115 Parser.Lex(); // Eat the '+'.
2116 }
2117
2118 E = Parser.getTok().getLoc();
2119 int OffsetRegNum = tryParseRegister();
2120 if (OffsetRegNum == -1)
2121 return Error(E, "register expected");
2122
2123 // If there's a shift operator, handle it.
2124 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002125 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002126 if (Parser.getTok().is(AsmToken::Comma)) {
2127 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002128 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002129 return true;
2130 }
2131
2132 // Now we should have the closing ']'
2133 E = Parser.getTok().getLoc();
2134 if (Parser.getTok().isNot(AsmToken::RBrac))
2135 return Error(E, "']' expected");
2136 Parser.Lex(); // Eat right bracket token.
2137
2138 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002139 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002140 S, E));
2141
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002142 // If there's a pre-indexing writeback marker, '!', just add it as a token
2143 // operand.
2144 if (Parser.getTok().is(AsmToken::Exclaim)) {
2145 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2146 Parser.Lex(); // Eat the '!'.
2147 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002148
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002149 return false;
2150}
2151
Jim Grosbach7ce05792011-08-03 23:50:40 +00002152/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002153/// ( lsl | lsr | asr | ror ) , # shift_amount
2154/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002155/// return true if it parses a shift otherwise it returns false.
2156bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2157 unsigned &Amount) {
2158 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002159 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002160 if (Tok.isNot(AsmToken::Identifier))
2161 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002162 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002163 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002164 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002165 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002166 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002167 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002168 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002169 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002170 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002171 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002172 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002173 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002174 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002175 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002176
Jim Grosbach7ce05792011-08-03 23:50:40 +00002177 // rrx stands alone.
2178 Amount = 0;
2179 if (St != ARM_AM::rrx) {
2180 Loc = Parser.getTok().getLoc();
2181 // A '#' and a shift amount.
2182 const AsmToken &HashTok = Parser.getTok();
2183 if (HashTok.isNot(AsmToken::Hash))
2184 return Error(HashTok.getLoc(), "'#' expected");
2185 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002186
Jim Grosbach7ce05792011-08-03 23:50:40 +00002187 const MCExpr *Expr;
2188 if (getParser().ParseExpression(Expr))
2189 return true;
2190 // Range check the immediate.
2191 // lsl, ror: 0 <= imm <= 31
2192 // lsr, asr: 0 <= imm <= 32
2193 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2194 if (!CE)
2195 return Error(Loc, "shift amount must be an immediate");
2196 int64_t Imm = CE->getValue();
2197 if (Imm < 0 ||
2198 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2199 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2200 return Error(Loc, "immediate shift value out of range");
2201 Amount = Imm;
2202 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002203
2204 return false;
2205}
2206
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002207/// Parse a arm instruction operand. For now this parses the operand regardless
2208/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002209bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002210 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002211 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002212
2213 // Check if the current operand has a custom associated parser, if so, try to
2214 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002215 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2216 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002217 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002218 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2219 // there was a match, but an error occurred, in which case, just return that
2220 // the operand parsing failed.
2221 if (ResTy == MatchOperand_ParseFail)
2222 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002223
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002224 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002225 default:
2226 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002227 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002228 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002229 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002230 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002231 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002232 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002233 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002234 else if (Res == -1) // irrecoverable error
2235 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002236
2237 // Fall though for the Identifier case that is not a register or a
2238 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002239 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002240 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2241 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002242 // This was not a register so parse other operands that start with an
2243 // identifier (like labels) as expressions and create them as immediates.
2244 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002245 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002246 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002247 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002248 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002249 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2250 return false;
2251 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002252 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002253 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002254 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002255 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002256 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002257 // #42 -> immediate.
2258 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002259 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002260 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002261 const MCExpr *ImmVal;
2262 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002263 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002264 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002265 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2266 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002267 case AsmToken::Colon: {
2268 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002269 // FIXME: Check it's an expression prefix,
2270 // e.g. (FOO - :lower16:BAR) isn't legal.
2271 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002272 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002273 return true;
2274
Evan Cheng75972122011-01-13 07:58:56 +00002275 const MCExpr *SubExprVal;
2276 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002277 return true;
2278
Evan Cheng75972122011-01-13 07:58:56 +00002279 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2280 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002281 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002282 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002283 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002284 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002285 }
2286}
2287
Jim Grosbach1355cf12011-07-26 17:10:22 +00002288// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002289// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002290bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002291 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002292
2293 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002294 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002295 Parser.Lex(); // Eat ':'
2296
2297 if (getLexer().isNot(AsmToken::Identifier)) {
2298 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2299 return true;
2300 }
2301
2302 StringRef IDVal = Parser.getTok().getIdentifier();
2303 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002304 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002305 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002306 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002307 } else {
2308 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2309 return true;
2310 }
2311 Parser.Lex();
2312
2313 if (getLexer().isNot(AsmToken::Colon)) {
2314 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2315 return true;
2316 }
2317 Parser.Lex(); // Eat the last ':'
2318 return false;
2319}
2320
2321const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002322ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002323 MCSymbolRefExpr::VariantKind Variant) {
2324 // Recurse over the given expression, rebuilding it to apply the given variant
2325 // to the leftmost symbol.
2326 if (Variant == MCSymbolRefExpr::VK_None)
2327 return E;
2328
2329 switch (E->getKind()) {
2330 case MCExpr::Target:
2331 llvm_unreachable("Can't handle target expr yet");
2332 case MCExpr::Constant:
2333 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2334
2335 case MCExpr::SymbolRef: {
2336 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2337
2338 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2339 return 0;
2340
2341 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2342 }
2343
2344 case MCExpr::Unary:
2345 llvm_unreachable("Can't handle unary expressions yet");
2346
2347 case MCExpr::Binary: {
2348 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002349 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002350 const MCExpr *RHS = BE->getRHS();
2351 if (!LHS)
2352 return 0;
2353
2354 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2355 }
2356 }
2357
2358 assert(0 && "Invalid expression kind!");
2359 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002360}
2361
Daniel Dunbar352e1482011-01-11 15:59:50 +00002362/// \brief Given a mnemonic, split out possible predication code and carry
2363/// setting letters to form a canonical mnemonic and flags.
2364//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002365// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002366StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002367 unsigned &PredicationCode,
2368 bool &CarrySetting,
2369 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002370 PredicationCode = ARMCC::AL;
2371 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002372 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002373
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002374 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002375 //
2376 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002377 if ((Mnemonic == "movs" && isThumb()) ||
2378 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2379 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2380 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2381 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2382 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2383 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2384 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002385 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002386
Jim Grosbach3f00e312011-07-11 17:09:57 +00002387 // First, split out any predication code. Ignore mnemonics we know aren't
2388 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002389 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002390 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002391 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002392 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2393 .Case("eq", ARMCC::EQ)
2394 .Case("ne", ARMCC::NE)
2395 .Case("hs", ARMCC::HS)
2396 .Case("cs", ARMCC::HS)
2397 .Case("lo", ARMCC::LO)
2398 .Case("cc", ARMCC::LO)
2399 .Case("mi", ARMCC::MI)
2400 .Case("pl", ARMCC::PL)
2401 .Case("vs", ARMCC::VS)
2402 .Case("vc", ARMCC::VC)
2403 .Case("hi", ARMCC::HI)
2404 .Case("ls", ARMCC::LS)
2405 .Case("ge", ARMCC::GE)
2406 .Case("lt", ARMCC::LT)
2407 .Case("gt", ARMCC::GT)
2408 .Case("le", ARMCC::LE)
2409 .Case("al", ARMCC::AL)
2410 .Default(~0U);
2411 if (CC != ~0U) {
2412 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2413 PredicationCode = CC;
2414 }
Bill Wendling52925b62010-10-29 23:50:21 +00002415 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002416
Daniel Dunbar352e1482011-01-11 15:59:50 +00002417 // Next, determine if we have a carry setting bit. We explicitly ignore all
2418 // the instructions we know end in 's'.
2419 if (Mnemonic.endswith("s") &&
2420 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002421 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2422 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2423 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002424 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2425 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002426 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2427 CarrySetting = true;
2428 }
2429
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002430 // The "cps" instruction can have a interrupt mode operand which is glued into
2431 // the mnemonic. Check if this is the case, split it and parse the imod op
2432 if (Mnemonic.startswith("cps")) {
2433 // Split out any imod code.
2434 unsigned IMod =
2435 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2436 .Case("ie", ARM_PROC::IE)
2437 .Case("id", ARM_PROC::ID)
2438 .Default(~0U);
2439 if (IMod != ~0U) {
2440 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2441 ProcessorIMod = IMod;
2442 }
2443 }
2444
Daniel Dunbar352e1482011-01-11 15:59:50 +00002445 return Mnemonic;
2446}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002447
2448/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2449/// inclusion of carry set or predication code operands.
2450//
2451// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002452void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002453getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002454 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002455 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2456 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2457 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2458 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002459 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002460 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2461 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002462 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002463 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002464 CanAcceptCarrySet = true;
2465 } else {
2466 CanAcceptCarrySet = false;
2467 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002468
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002469 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2470 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2471 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2472 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002473 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002474 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002475 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002476 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2477 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002478 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002479 CanAcceptPredicationCode = false;
2480 } else {
2481 CanAcceptPredicationCode = true;
2482 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002483
Evan Chengebdeeab2011-07-08 01:53:10 +00002484 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002485 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002486 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002487 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002488}
2489
2490/// Parse an arm instruction mnemonic followed by its operands.
2491bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2492 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2493 // Create the leading tokens for the mnemonic, split by '.' characters.
2494 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002495 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002496
Daniel Dunbar352e1482011-01-11 15:59:50 +00002497 // Split out the predication code and carry setting flag from the mnemonic.
2498 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002499 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002500 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002501 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002502 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002503
Jim Grosbachffa32252011-07-19 19:13:28 +00002504 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2505
2506 // FIXME: This is all a pretty gross hack. We should automatically handle
2507 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002508
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002509 // Next, add the CCOut and ConditionCode operands, if needed.
2510 //
2511 // For mnemonics which can ever incorporate a carry setting bit or predication
2512 // code, our matching model involves us always generating CCOut and
2513 // ConditionCode operands to match the mnemonic "as written" and then we let
2514 // the matcher deal with finding the right instruction or generating an
2515 // appropriate error.
2516 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002517 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002518
Jim Grosbach33c16a22011-07-14 22:04:21 +00002519 // If we had a carry-set on an instruction that can't do that, issue an
2520 // error.
2521 if (!CanAcceptCarrySet && CarrySetting) {
2522 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002523 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002524 "' can not set flags, but 's' suffix specified");
2525 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002526 // If we had a predication code on an instruction that can't do that, issue an
2527 // error.
2528 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2529 Parser.EatToEndOfStatement();
2530 return Error(NameLoc, "instruction '" + Mnemonic +
2531 "' is not predicable, but condition code specified");
2532 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002533
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002534 // Add the carry setting operand, if necessary.
2535 //
2536 // FIXME: It would be awesome if we could somehow invent a location such that
2537 // match errors on this operand would print a nice diagnostic about how the
2538 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002539 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002540 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2541 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002542
2543 // Add the predication code operand, if necessary.
2544 if (CanAcceptPredicationCode) {
2545 Operands.push_back(ARMOperand::CreateCondCode(
2546 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002547 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002548
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002549 // Add the processor imod operand, if necessary.
2550 if (ProcessorIMod) {
2551 Operands.push_back(ARMOperand::CreateImm(
2552 MCConstantExpr::Create(ProcessorIMod, getContext()),
2553 NameLoc, NameLoc));
2554 } else {
2555 // This mnemonic can't ever accept a imod, but the user wrote
2556 // one (or misspelled another mnemonic).
2557
2558 // FIXME: Issue a nice error.
2559 }
2560
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002561 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002562 while (Next != StringRef::npos) {
2563 Start = Next;
2564 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002565 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002566
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002567 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002568 }
2569
2570 // Read the remaining operands.
2571 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002572 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002573 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002574 Parser.EatToEndOfStatement();
2575 return true;
2576 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002577
2578 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002579 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002580
2581 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002582 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002583 Parser.EatToEndOfStatement();
2584 return true;
2585 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002586 }
2587 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002588
Chris Lattnercbf8a982010-09-11 16:18:25 +00002589 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2590 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002591 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002592 }
Bill Wendling146018f2010-11-06 21:42:12 +00002593
Chris Lattner34e53142010-09-08 05:10:46 +00002594 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002595
2596
2597 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2598 // another does not. Specifically, the MOVW instruction does not. So we
2599 // special case it here and remove the defaulted (non-setting) cc_out
2600 // operand if that's the instruction we're trying to match.
2601 //
2602 // We do this post-processing of the explicit operands rather than just
2603 // conditionally adding the cc_out in the first place because we need
2604 // to check the type of the parsed immediate operand.
2605 if (Mnemonic == "mov" && Operands.size() > 4 &&
2606 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002607 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2608 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002609 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2610 Operands.erase(Operands.begin() + 1);
2611 delete Op;
2612 }
2613
Jim Grosbachcf121c32011-07-28 21:57:55 +00002614 // ARM mode 'blx' need special handling, as the register operand version
2615 // is predicable, but the label operand version is not. So, we can't rely
2616 // on the Mnemonic based checking to correctly figure out when to put
2617 // a CondCode operand in the list. If we're trying to match the label
2618 // version, remove the CondCode operand here.
2619 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2620 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2621 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2622 Operands.erase(Operands.begin() + 1);
2623 delete Op;
2624 }
Chris Lattner98986712010-01-14 22:21:20 +00002625 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002626}
2627
Jim Grosbach189610f2011-07-26 18:25:39 +00002628// Validate context-sensitive operand constraints.
2629// FIXME: We would really like to be able to tablegen'erate this.
2630bool ARMAsmParser::
2631validateInstruction(MCInst &Inst,
2632 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2633 switch (Inst.getOpcode()) {
2634 case ARM::LDREXD: {
2635 // Rt2 must be Rt + 1.
2636 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2637 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2638 if (Rt2 != Rt + 1)
2639 return Error(Operands[3]->getStartLoc(),
2640 "destination operands must be sequential");
2641 return false;
2642 }
2643 case ARM::STREXD: {
2644 // Rt2 must be Rt + 1.
2645 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2646 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2647 if (Rt2 != Rt + 1)
2648 return Error(Operands[4]->getStartLoc(),
2649 "source operands must be sequential");
2650 return false;
2651 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002652 case ARM::SBFX:
2653 case ARM::UBFX: {
2654 // width must be in range [1, 32-lsb]
2655 unsigned lsb = Inst.getOperand(2).getImm();
2656 unsigned widthm1 = Inst.getOperand(3).getImm();
2657 if (widthm1 >= 32 - lsb)
2658 return Error(Operands[5]->getStartLoc(),
2659 "bitfield width must be in range [1,32-lsb]");
2660 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002661 }
2662
2663 return false;
2664}
2665
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002666bool ARMAsmParser::
2667MatchAndEmitInstruction(SMLoc IDLoc,
2668 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2669 MCStreamer &Out) {
2670 MCInst Inst;
2671 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002672 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002673 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002674 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002675 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002676 // Context sensitive operand constraints aren't handled by the matcher,
2677 // so check them here.
2678 if (validateInstruction(Inst, Operands))
2679 return true;
2680
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002681 Out.EmitInstruction(Inst);
2682 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002683 case Match_MissingFeature:
2684 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2685 return true;
2686 case Match_InvalidOperand: {
2687 SMLoc ErrorLoc = IDLoc;
2688 if (ErrorInfo != ~0U) {
2689 if (ErrorInfo >= Operands.size())
2690 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002691
Chris Lattnere73d4f82010-10-28 21:41:58 +00002692 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2693 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2694 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002695
Chris Lattnere73d4f82010-10-28 21:41:58 +00002696 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002697 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002698 case Match_MnemonicFail:
2699 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002700 case Match_ConversionFail:
2701 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002702 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002703
Eric Christopherc223e2b2010-10-29 09:26:59 +00002704 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002705 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002706}
2707
Jim Grosbach1355cf12011-07-26 17:10:22 +00002708/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002709bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2710 StringRef IDVal = DirectiveID.getIdentifier();
2711 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002712 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002713 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002714 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002715 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002716 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002717 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002718 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002719 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002720 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002721 return true;
2722}
2723
Jim Grosbach1355cf12011-07-26 17:10:22 +00002724/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002725/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002726bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002727 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2728 for (;;) {
2729 const MCExpr *Value;
2730 if (getParser().ParseExpression(Value))
2731 return true;
2732
Chris Lattneraaec2052010-01-19 19:46:13 +00002733 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002734
2735 if (getLexer().is(AsmToken::EndOfStatement))
2736 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002737
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002738 // FIXME: Improve diagnostic.
2739 if (getLexer().isNot(AsmToken::Comma))
2740 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002741 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002742 }
2743 }
2744
Sean Callananb9a25b72010-01-19 20:27:46 +00002745 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002746 return false;
2747}
2748
Jim Grosbach1355cf12011-07-26 17:10:22 +00002749/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002750/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002751bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002752 if (getLexer().isNot(AsmToken::EndOfStatement))
2753 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002754 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002755
2756 // TODO: set thumb mode
2757 // TODO: tell the MC streamer the mode
2758 // getParser().getStreamer().Emit???();
2759 return false;
2760}
2761
Jim Grosbach1355cf12011-07-26 17:10:22 +00002762/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002763/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002764bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002765 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2766 bool isMachO = MAI.hasSubsectionsViaSymbols();
2767 StringRef Name;
2768
2769 // Darwin asm has function name after .thumb_func direction
2770 // ELF doesn't
2771 if (isMachO) {
2772 const AsmToken &Tok = Parser.getTok();
2773 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2774 return Error(L, "unexpected token in .thumb_func directive");
2775 Name = Tok.getString();
2776 Parser.Lex(); // Consume the identifier token.
2777 }
2778
Kevin Enderby515d5092009-10-15 20:48:48 +00002779 if (getLexer().isNot(AsmToken::EndOfStatement))
2780 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002781 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002782
Rafael Espindola64695402011-05-16 16:17:21 +00002783 // FIXME: assuming function name will be the line following .thumb_func
2784 if (!isMachO) {
2785 Name = Parser.getTok().getString();
2786 }
2787
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002788 // Mark symbol as a thumb symbol.
2789 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2790 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002791 return false;
2792}
2793
Jim Grosbach1355cf12011-07-26 17:10:22 +00002794/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002795/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002796bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002797 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002798 if (Tok.isNot(AsmToken::Identifier))
2799 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002800 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002801 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002802 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002803 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002804 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002805 else
2806 return Error(L, "unrecognized syntax mode in .syntax directive");
2807
2808 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002809 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002810 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002811
2812 // TODO tell the MC streamer the mode
2813 // getParser().getStreamer().Emit???();
2814 return false;
2815}
2816
Jim Grosbach1355cf12011-07-26 17:10:22 +00002817/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002818/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002819bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002820 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002821 if (Tok.isNot(AsmToken::Integer))
2822 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002823 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002824 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002825 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002826 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002827 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002828 else
2829 return Error(L, "invalid operand to .code directive");
2830
2831 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002832 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002833 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002834
Evan Cheng32869202011-07-08 22:36:29 +00002835 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002836 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002837 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002838 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2839 }
Evan Cheng32869202011-07-08 22:36:29 +00002840 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002841 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002842 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002843 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2844 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002845 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002846
Kevin Enderby515d5092009-10-15 20:48:48 +00002847 return false;
2848}
2849
Sean Callanan90b70972010-04-07 20:29:34 +00002850extern "C" void LLVMInitializeARMAsmLexer();
2851
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002852/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002853extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002854 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2855 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002856 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002857}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002858
Chris Lattner0692ee62010-09-06 19:11:01 +00002859#define GET_REGISTER_MATCHER
2860#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002861#include "ARMGenAsmMatcher.inc"