blob: 4bae82467bfb860633dbdb3d73d50486f933332f [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000117
118 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000119 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000120 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000121 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000122 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000123 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
124 const SmallVectorImpl<MCParsedAsmOperand*> &);
125 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
126 const SmallVectorImpl<MCParsedAsmOperand*> &);
127 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
128 const SmallVectorImpl<MCParsedAsmOperand*> &);
129 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000131
132 bool validateInstruction(MCInst &Inst,
133 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
134
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000135public:
Evan Chengffc0e732011-07-09 05:47:46 +0000136 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000137 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000138 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000139
Evan Chengebdeeab2011-07-08 01:53:10 +0000140 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000141 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000142 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000143
Jim Grosbach1355cf12011-07-26 17:10:22 +0000144 // Implementation of the MCTargetAsmParser interface:
145 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
146 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000147 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000148 bool ParseDirective(AsmToken DirectiveID);
149
150 bool MatchAndEmitInstruction(SMLoc IDLoc,
151 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
152 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000153};
Jim Grosbach16c74252010-10-29 14:46:02 +0000154} // end anonymous namespace
155
Chris Lattner3a697562010-10-28 17:20:03 +0000156namespace {
157
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000158/// ARMOperand - Instances of this class represent a parsed ARM machine
159/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000160class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000161 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000162 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000163 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000164 CoprocNum,
165 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000166 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000167 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000168 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000169 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000170 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000171 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000172 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000173 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000174 DPRRegisterList,
175 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000176 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000177 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000178 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000179 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000180 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000181 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000182 } Kind;
183
Sean Callanan76264762010-04-02 22:27:05 +0000184 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000185 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000186
187 union {
188 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000189 ARMCC::CondCodes Val;
190 } CC;
191
192 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000193 ARM_MB::MemBOpt Val;
194 } MBOpt;
195
196 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000197 unsigned Val;
198 } Cop;
199
200 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000201 ARM_PROC::IFlags Val;
202 } IFlags;
203
204 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000205 unsigned Val;
206 } MMask;
207
208 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000209 const char *Data;
210 unsigned Length;
211 } Tok;
212
213 struct {
214 unsigned RegNum;
215 } Reg;
216
Bill Wendling8155e5b2010-11-06 22:19:43 +0000217 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000218 const MCExpr *Val;
219 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000220
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000221 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000222 struct {
223 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000224 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
225 // was specified.
226 const MCConstantExpr *OffsetImm; // Offset immediate value
227 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
228 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000229 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000230 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000231 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000232
233 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000234 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000235 bool isAdd;
236 ARM_AM::ShiftOpc ShiftTy;
237 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000238 } PostIdxReg;
239
240 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000241 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000242 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000243 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000244 struct {
245 ARM_AM::ShiftOpc ShiftTy;
246 unsigned SrcReg;
247 unsigned ShiftReg;
248 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000249 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000250 struct {
251 ARM_AM::ShiftOpc ShiftTy;
252 unsigned SrcReg;
253 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000254 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000255 struct {
256 unsigned Imm;
257 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000258 struct {
259 unsigned LSB;
260 unsigned Width;
261 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000262 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000263
Bill Wendling146018f2010-11-06 21:42:12 +0000264 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
265public:
Sean Callanan76264762010-04-02 22:27:05 +0000266 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
267 Kind = o.Kind;
268 StartLoc = o.StartLoc;
269 EndLoc = o.EndLoc;
270 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000271 case CondCode:
272 CC = o.CC;
273 break;
Sean Callanan76264762010-04-02 22:27:05 +0000274 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000275 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000276 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000277 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000278 case Register:
279 Reg = o.Reg;
280 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000281 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000282 case DPRRegisterList:
283 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000284 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000285 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000286 case CoprocNum:
287 case CoprocReg:
288 Cop = o.Cop;
289 break;
Sean Callanan76264762010-04-02 22:27:05 +0000290 case Immediate:
291 Imm = o.Imm;
292 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000293 case MemBarrierOpt:
294 MBOpt = o.MBOpt;
295 break;
Sean Callanan76264762010-04-02 22:27:05 +0000296 case Memory:
297 Mem = o.Mem;
298 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000299 case PostIndexRegister:
300 PostIdxReg = o.PostIdxReg;
301 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000302 case MSRMask:
303 MMask = o.MMask;
304 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000305 case ProcIFlags:
306 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000307 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000308 case ShifterImmediate:
309 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000310 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000311 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000312 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000313 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000314 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000315 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000316 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000317 case RotateImmediate:
318 RotImm = o.RotImm;
319 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000320 case BitfieldDescriptor:
321 Bitfield = o.Bitfield;
322 break;
Sean Callanan76264762010-04-02 22:27:05 +0000323 }
324 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000325
Sean Callanan76264762010-04-02 22:27:05 +0000326 /// getStartLoc - Get the location of the first token of this operand.
327 SMLoc getStartLoc() const { return StartLoc; }
328 /// getEndLoc - Get the location of the last token of this operand.
329 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000330
Daniel Dunbar8462b302010-08-11 06:36:53 +0000331 ARMCC::CondCodes getCondCode() const {
332 assert(Kind == CondCode && "Invalid access!");
333 return CC.Val;
334 }
335
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000336 unsigned getCoproc() const {
337 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
338 return Cop.Val;
339 }
340
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000341 StringRef getToken() const {
342 assert(Kind == Token && "Invalid access!");
343 return StringRef(Tok.Data, Tok.Length);
344 }
345
346 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000347 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000348 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000349 }
350
Bill Wendling5fa22a12010-11-09 23:28:44 +0000351 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000352 assert((Kind == RegisterList || Kind == DPRRegisterList ||
353 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000354 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000355 }
356
Kevin Enderbycfe07242009-10-13 22:19:02 +0000357 const MCExpr *getImm() const {
358 assert(Kind == Immediate && "Invalid access!");
359 return Imm.Val;
360 }
361
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000362 ARM_MB::MemBOpt getMemBarrierOpt() const {
363 assert(Kind == MemBarrierOpt && "Invalid access!");
364 return MBOpt.Val;
365 }
366
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000367 ARM_PROC::IFlags getProcIFlags() const {
368 assert(Kind == ProcIFlags && "Invalid access!");
369 return IFlags.Val;
370 }
371
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000372 unsigned getMSRMask() const {
373 assert(Kind == MSRMask && "Invalid access!");
374 return MMask.Val;
375 }
376
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000377 bool isCoprocNum() const { return Kind == CoprocNum; }
378 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000379 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000380 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000381 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000382 bool isImm0_255() const {
383 if (Kind != Immediate)
384 return false;
385 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
386 if (!CE) return false;
387 int64_t Value = CE->getValue();
388 return Value >= 0 && Value < 256;
389 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000390 bool isImm0_7() const {
391 if (Kind != Immediate)
392 return false;
393 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
394 if (!CE) return false;
395 int64_t Value = CE->getValue();
396 return Value >= 0 && Value < 8;
397 }
398 bool isImm0_15() const {
399 if (Kind != Immediate)
400 return false;
401 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
402 if (!CE) return false;
403 int64_t Value = CE->getValue();
404 return Value >= 0 && Value < 16;
405 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000406 bool isImm0_31() const {
407 if (Kind != Immediate)
408 return false;
409 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
410 if (!CE) return false;
411 int64_t Value = CE->getValue();
412 return Value >= 0 && Value < 32;
413 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000414 bool isImm1_16() const {
415 if (Kind != Immediate)
416 return false;
417 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
418 if (!CE) return false;
419 int64_t Value = CE->getValue();
420 return Value > 0 && Value < 17;
421 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000422 bool isImm1_32() const {
423 if (Kind != Immediate)
424 return false;
425 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
426 if (!CE) return false;
427 int64_t Value = CE->getValue();
428 return Value > 0 && Value < 33;
429 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000430 bool isImm0_65535() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return Value >= 0 && Value < 65536;
437 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000438 bool isImm0_65535Expr() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 // If it's not a constant expression, it'll generate a fixup and be
443 // handled later.
444 if (!CE) return true;
445 int64_t Value = CE->getValue();
446 return Value >= 0 && Value < 65536;
447 }
Jim Grosbached838482011-07-26 16:24:27 +0000448 bool isImm24bit() const {
449 if (Kind != Immediate)
450 return false;
451 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
452 if (!CE) return false;
453 int64_t Value = CE->getValue();
454 return Value >= 0 && Value <= 0xffffff;
455 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000456 bool isPKHLSLImm() const {
457 if (Kind != Immediate)
458 return false;
459 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
460 if (!CE) return false;
461 int64_t Value = CE->getValue();
462 return Value >= 0 && Value < 32;
463 }
464 bool isPKHASRImm() const {
465 if (Kind != Immediate)
466 return false;
467 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
468 if (!CE) return false;
469 int64_t Value = CE->getValue();
470 return Value > 0 && Value <= 32;
471 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000472 bool isARMSOImm() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return ARM_AM::getSOImmVal(Value) != -1;
479 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000480 bool isT2SOImm() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return ARM_AM::getT2SOImmVal(Value) != -1;
487 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000488 bool isSetEndImm() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value == 1 || Value == 0;
495 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000496 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000497 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000498 bool isDPRRegList() const { return Kind == DPRRegisterList; }
499 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000500 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000501 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000502 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000503 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000504 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
505 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000506 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000507 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000508 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
509 bool isPostIdxReg() const {
510 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
511 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000512 bool isMemNoOffset() const {
513 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000514 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000515 // No offset of any kind.
516 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000517 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000518 bool isAddrMode2() const {
519 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000520 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000521 // Check for register offset.
522 if (Mem.OffsetRegNum) return true;
523 // Immediate offset in range [-4095, 4095].
524 if (!Mem.OffsetImm) return true;
525 int64_t Val = Mem.OffsetImm->getValue();
526 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000527 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000528 bool isAM2OffsetImm() const {
529 if (Kind != Immediate)
530 return false;
531 // Immediate offset in range [-4095, 4095].
532 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
533 if (!CE) return false;
534 int64_t Val = CE->getValue();
535 return Val > -4096 && Val < 4096;
536 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000537 bool isAddrMode5() const {
538 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000539 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000540 // Check for register offset.
541 if (Mem.OffsetRegNum) return false;
542 // Immediate offset in range [-1020, 1020] and a multiple of 4.
543 if (!Mem.OffsetImm) return true;
544 int64_t Val = Mem.OffsetImm->getValue();
545 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000546 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000547 bool isMemRegOffset() const {
548 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000549 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000550 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000551 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000552 bool isMemThumbRR() const {
553 // Thumb reg+reg addressing is simple. Just two registers, a base and
554 // an offset. No shifts, negations or any other complicating factors.
555 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
556 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000557 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000558 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000559 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000560 bool isMemImm8Offset() const {
561 if (Kind != Memory || Mem.OffsetRegNum != 0)
562 return false;
563 // Immediate offset in range [-255, 255].
564 if (!Mem.OffsetImm) return true;
565 int64_t Val = Mem.OffsetImm->getValue();
566 return Val > -256 && Val < 256;
567 }
568 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000569 // If we have an immediate that's not a constant, treat it as a label
570 // reference needing a fixup. If it is a constant, it's something else
571 // and we reject it.
572 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
573 return true;
574
Jim Grosbach7ce05792011-08-03 23:50:40 +0000575 if (Kind != Memory || Mem.OffsetRegNum != 0)
576 return false;
577 // Immediate offset in range [-4095, 4095].
578 if (!Mem.OffsetImm) return true;
579 int64_t Val = Mem.OffsetImm->getValue();
580 return Val > -4096 && Val < 4096;
581 }
582 bool isPostIdxImm8() const {
583 if (Kind != Immediate)
584 return false;
585 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
586 if (!CE) return false;
587 int64_t Val = CE->getValue();
588 return Val > -256 && Val < 256;
589 }
590
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000591 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000592 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000593
594 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000595 // Add as immediates when possible. Null MCExpr = 0.
596 if (Expr == 0)
597 Inst.addOperand(MCOperand::CreateImm(0));
598 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000599 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
600 else
601 Inst.addOperand(MCOperand::CreateExpr(Expr));
602 }
603
Daniel Dunbar8462b302010-08-11 06:36:53 +0000604 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000605 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000606 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000607 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
608 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000609 }
610
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000611 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
612 assert(N == 1 && "Invalid number of operands!");
613 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
614 }
615
616 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
617 assert(N == 1 && "Invalid number of operands!");
618 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
619 }
620
Jim Grosbachd67641b2010-12-06 18:21:12 +0000621 void addCCOutOperands(MCInst &Inst, unsigned N) const {
622 assert(N == 1 && "Invalid number of operands!");
623 Inst.addOperand(MCOperand::CreateReg(getReg()));
624 }
625
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000626 void addRegOperands(MCInst &Inst, unsigned N) const {
627 assert(N == 1 && "Invalid number of operands!");
628 Inst.addOperand(MCOperand::CreateReg(getReg()));
629 }
630
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000631 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000632 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000633 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
634 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
635 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000636 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000637 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000638 }
639
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000640 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000641 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000642 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
643 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000644 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000645 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000646 }
647
648
Jim Grosbach580f4a92011-07-25 22:20:28 +0000649 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000650 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000651 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
652 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000653 }
654
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000655 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000656 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000657 const SmallVectorImpl<unsigned> &RegList = getRegList();
658 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000659 I = RegList.begin(), E = RegList.end(); I != E; ++I)
660 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000661 }
662
Bill Wendling0f630752010-11-17 04:32:08 +0000663 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
664 addRegListOperands(Inst, N);
665 }
666
667 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
668 addRegListOperands(Inst, N);
669 }
670
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000671 void addRotImmOperands(MCInst &Inst, unsigned N) const {
672 assert(N == 1 && "Invalid number of operands!");
673 // Encoded as val>>3. The printer handles display as 8, 16, 24.
674 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
675 }
676
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000677 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
678 assert(N == 1 && "Invalid number of operands!");
679 // Munge the lsb/width into a bitfield mask.
680 unsigned lsb = Bitfield.LSB;
681 unsigned width = Bitfield.Width;
682 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
683 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
684 (32 - (lsb + width)));
685 Inst.addOperand(MCOperand::CreateImm(Mask));
686 }
687
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000688 void addImmOperands(MCInst &Inst, unsigned N) const {
689 assert(N == 1 && "Invalid number of operands!");
690 addExpr(Inst, getImm());
691 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000692
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000693 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
694 assert(N == 1 && "Invalid number of operands!");
695 addExpr(Inst, getImm());
696 }
697
Jim Grosbach83ab0702011-07-13 22:01:08 +0000698 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
699 assert(N == 1 && "Invalid number of operands!");
700 addExpr(Inst, getImm());
701 }
702
703 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
704 assert(N == 1 && "Invalid number of operands!");
705 addExpr(Inst, getImm());
706 }
707
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000708 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
709 assert(N == 1 && "Invalid number of operands!");
710 addExpr(Inst, getImm());
711 }
712
Jim Grosbachf4943352011-07-25 23:09:14 +0000713 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
714 assert(N == 1 && "Invalid number of operands!");
715 // The constant encodes as the immediate-1, and we store in the instruction
716 // the bits as encoded, so subtract off one here.
717 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
718 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
719 }
720
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000721 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
722 assert(N == 1 && "Invalid number of operands!");
723 // The constant encodes as the immediate-1, and we store in the instruction
724 // the bits as encoded, so subtract off one here.
725 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
726 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
727 }
728
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000729 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
730 assert(N == 1 && "Invalid number of operands!");
731 addExpr(Inst, getImm());
732 }
733
Jim Grosbachffa32252011-07-19 19:13:28 +0000734 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
735 assert(N == 1 && "Invalid number of operands!");
736 addExpr(Inst, getImm());
737 }
738
Jim Grosbached838482011-07-26 16:24:27 +0000739 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
740 assert(N == 1 && "Invalid number of operands!");
741 addExpr(Inst, getImm());
742 }
743
Jim Grosbachf6c05252011-07-21 17:23:04 +0000744 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
745 assert(N == 1 && "Invalid number of operands!");
746 addExpr(Inst, getImm());
747 }
748
749 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
750 assert(N == 1 && "Invalid number of operands!");
751 // An ASR value of 32 encodes as 0, so that's how we want to add it to
752 // the instruction as well.
753 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
754 int Val = CE->getValue();
755 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
756 }
757
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000758 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
759 assert(N == 1 && "Invalid number of operands!");
760 addExpr(Inst, getImm());
761 }
762
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000763 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
764 assert(N == 1 && "Invalid number of operands!");
765 addExpr(Inst, getImm());
766 }
767
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000768 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
769 assert(N == 1 && "Invalid number of operands!");
770 addExpr(Inst, getImm());
771 }
772
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000773 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
774 assert(N == 1 && "Invalid number of operands!");
775 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
776 }
777
Jim Grosbach7ce05792011-08-03 23:50:40 +0000778 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
779 assert(N == 1 && "Invalid number of operands!");
780 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000781 }
782
Jim Grosbach7ce05792011-08-03 23:50:40 +0000783 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
784 assert(N == 3 && "Invalid number of operands!");
785 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
786 if (!Mem.OffsetRegNum) {
787 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
788 // Special case for #-0
789 if (Val == INT32_MIN) Val = 0;
790 if (Val < 0) Val = -Val;
791 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
792 } else {
793 // For register offset, we encode the shift type and negation flag
794 // here.
795 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
796 0, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000797 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000798 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
799 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
800 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000801 }
802
Jim Grosbach039c2e12011-08-04 23:01:30 +0000803 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
804 assert(N == 2 && "Invalid number of operands!");
805 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
806 assert(CE && "non-constant AM2OffsetImm operand!");
807 int32_t Val = CE->getValue();
808 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
809 // Special case for #-0
810 if (Val == INT32_MIN) Val = 0;
811 if (Val < 0) Val = -Val;
812 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
813 Inst.addOperand(MCOperand::CreateReg(0));
814 Inst.addOperand(MCOperand::CreateImm(Val));
815 }
816
Jim Grosbach7ce05792011-08-03 23:50:40 +0000817 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
818 assert(N == 2 && "Invalid number of operands!");
819 // The lower two bits are always zero and as such are not encoded.
820 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
821 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
822 // Special case for #-0
823 if (Val == INT32_MIN) Val = 0;
824 if (Val < 0) Val = -Val;
825 Val = ARM_AM::getAM5Opc(AddSub, Val);
826 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
827 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000828 }
829
Jim Grosbach7ce05792011-08-03 23:50:40 +0000830 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
831 assert(N == 2 && "Invalid number of operands!");
832 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
833 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
834 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000835 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000836
Jim Grosbach7ce05792011-08-03 23:50:40 +0000837 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
838 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000839 // If this is an immediate, it's a label reference.
840 if (Kind == Immediate) {
841 addExpr(Inst, getImm());
842 Inst.addOperand(MCOperand::CreateImm(0));
843 return;
844 }
845
846 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000847 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
848 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
849 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000850 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000851
Jim Grosbach7ce05792011-08-03 23:50:40 +0000852 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
853 assert(N == 3 && "Invalid number of operands!");
854 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000855 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000856 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
857 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
858 Inst.addOperand(MCOperand::CreateImm(Val));
859 }
860
861 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
862 assert(N == 2 && "Invalid number of operands!");
863 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
864 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
865 }
866
867 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
868 assert(N == 1 && "Invalid number of operands!");
869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
870 assert(CE && "non-constant post-idx-imm8 operand!");
871 int Imm = CE->getValue();
872 bool isAdd = Imm >= 0;
873 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
874 Inst.addOperand(MCOperand::CreateImm(Imm));
875 }
876
877 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
878 assert(N == 2 && "Invalid number of operands!");
879 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000880 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
881 }
882
883 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
884 assert(N == 2 && "Invalid number of operands!");
885 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
886 // The sign, shift type, and shift amount are encoded in a single operand
887 // using the AM2 encoding helpers.
888 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
889 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
890 PostIdxReg.ShiftTy);
891 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000892 }
893
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000894 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
895 assert(N == 1 && "Invalid number of operands!");
896 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
897 }
898
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000899 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
900 assert(N == 1 && "Invalid number of operands!");
901 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
902 }
903
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000904 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000905
Chris Lattner3a697562010-10-28 17:20:03 +0000906 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
907 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000908 Op->CC.Val = CC;
909 Op->StartLoc = S;
910 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000911 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000912 }
913
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000914 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
915 ARMOperand *Op = new ARMOperand(CoprocNum);
916 Op->Cop.Val = CopVal;
917 Op->StartLoc = S;
918 Op->EndLoc = S;
919 return Op;
920 }
921
922 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
923 ARMOperand *Op = new ARMOperand(CoprocReg);
924 Op->Cop.Val = CopVal;
925 Op->StartLoc = S;
926 Op->EndLoc = S;
927 return Op;
928 }
929
Jim Grosbachd67641b2010-12-06 18:21:12 +0000930 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
931 ARMOperand *Op = new ARMOperand(CCOut);
932 Op->Reg.RegNum = RegNum;
933 Op->StartLoc = S;
934 Op->EndLoc = S;
935 return Op;
936 }
937
Chris Lattner3a697562010-10-28 17:20:03 +0000938 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
939 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000940 Op->Tok.Data = Str.data();
941 Op->Tok.Length = Str.size();
942 Op->StartLoc = S;
943 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000944 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000945 }
946
Bill Wendling50d0f582010-11-18 23:43:05 +0000947 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000948 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000949 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000950 Op->StartLoc = S;
951 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000952 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000953 }
954
Jim Grosbache8606dc2011-07-13 17:50:29 +0000955 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
956 unsigned SrcReg,
957 unsigned ShiftReg,
958 unsigned ShiftImm,
959 SMLoc S, SMLoc E) {
960 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000961 Op->RegShiftedReg.ShiftTy = ShTy;
962 Op->RegShiftedReg.SrcReg = SrcReg;
963 Op->RegShiftedReg.ShiftReg = ShiftReg;
964 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000965 Op->StartLoc = S;
966 Op->EndLoc = E;
967 return Op;
968 }
969
Owen Anderson92a20222011-07-21 18:54:16 +0000970 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
971 unsigned SrcReg,
972 unsigned ShiftImm,
973 SMLoc S, SMLoc E) {
974 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000975 Op->RegShiftedImm.ShiftTy = ShTy;
976 Op->RegShiftedImm.SrcReg = SrcReg;
977 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000978 Op->StartLoc = S;
979 Op->EndLoc = E;
980 return Op;
981 }
982
Jim Grosbach580f4a92011-07-25 22:20:28 +0000983 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +0000984 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000985 ARMOperand *Op = new ARMOperand(ShifterImmediate);
986 Op->ShifterImm.isASR = isASR;
987 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +0000988 Op->StartLoc = S;
989 Op->EndLoc = E;
990 return Op;
991 }
992
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000993 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
994 ARMOperand *Op = new ARMOperand(RotateImmediate);
995 Op->RotImm.Imm = Imm;
996 Op->StartLoc = S;
997 Op->EndLoc = E;
998 return Op;
999 }
1000
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001001 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1002 SMLoc S, SMLoc E) {
1003 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1004 Op->Bitfield.LSB = LSB;
1005 Op->Bitfield.Width = Width;
1006 Op->StartLoc = S;
1007 Op->EndLoc = E;
1008 return Op;
1009 }
1010
Bill Wendling7729e062010-11-09 22:44:22 +00001011 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001012 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001013 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001014 KindTy Kind = RegisterList;
1015
Evan Cheng275944a2011-07-25 21:32:49 +00001016 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1017 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001018 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001019 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1020 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001021 Kind = SPRRegisterList;
1022
1023 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001024 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001025 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001026 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001027 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001028 Op->StartLoc = StartLoc;
1029 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001030 return Op;
1031 }
1032
Chris Lattner3a697562010-10-28 17:20:03 +00001033 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1034 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001035 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001036 Op->StartLoc = S;
1037 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001038 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001039 }
1040
Jim Grosbach7ce05792011-08-03 23:50:40 +00001041 static ARMOperand *CreateMem(unsigned BaseRegNum,
1042 const MCConstantExpr *OffsetImm,
1043 unsigned OffsetRegNum,
1044 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001045 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001046 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001047 SMLoc S, SMLoc E) {
1048 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001049 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001050 Op->Mem.OffsetImm = OffsetImm;
1051 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001052 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001053 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001054 Op->Mem.isNegative = isNegative;
1055 Op->StartLoc = S;
1056 Op->EndLoc = E;
1057 return Op;
1058 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001059
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001060 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1061 ARM_AM::ShiftOpc ShiftTy,
1062 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001063 SMLoc S, SMLoc E) {
1064 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1065 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001066 Op->PostIdxReg.isAdd = isAdd;
1067 Op->PostIdxReg.ShiftTy = ShiftTy;
1068 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001069 Op->StartLoc = S;
1070 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001071 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001072 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001073
1074 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1075 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1076 Op->MBOpt.Val = Opt;
1077 Op->StartLoc = S;
1078 Op->EndLoc = S;
1079 return Op;
1080 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001081
1082 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1083 ARMOperand *Op = new ARMOperand(ProcIFlags);
1084 Op->IFlags.Val = IFlags;
1085 Op->StartLoc = S;
1086 Op->EndLoc = S;
1087 return Op;
1088 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001089
1090 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1091 ARMOperand *Op = new ARMOperand(MSRMask);
1092 Op->MMask.Val = MMask;
1093 Op->StartLoc = S;
1094 Op->EndLoc = S;
1095 return Op;
1096 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001097};
1098
1099} // end anonymous namespace.
1100
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001101void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001102 switch (Kind) {
1103 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001104 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001105 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001106 case CCOut:
1107 OS << "<ccout " << getReg() << ">";
1108 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001109 case CoprocNum:
1110 OS << "<coprocessor number: " << getCoproc() << ">";
1111 break;
1112 case CoprocReg:
1113 OS << "<coprocessor register: " << getCoproc() << ">";
1114 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001115 case MSRMask:
1116 OS << "<mask: " << getMSRMask() << ">";
1117 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001118 case Immediate:
1119 getImm()->print(OS);
1120 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001121 case MemBarrierOpt:
1122 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1123 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001124 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001125 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001126 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001127 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001128 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001129 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001130 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1131 << PostIdxReg.RegNum;
1132 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1133 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1134 << PostIdxReg.ShiftImm;
1135 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001136 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001137 case ProcIFlags: {
1138 OS << "<ARM_PROC::";
1139 unsigned IFlags = getProcIFlags();
1140 for (int i=2; i >= 0; --i)
1141 if (IFlags & (1 << i))
1142 OS << ARM_PROC::IFlagsToString(1 << i);
1143 OS << ">";
1144 break;
1145 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001146 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001147 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001148 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001149 case ShifterImmediate:
1150 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1151 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001152 break;
1153 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001154 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001155 << RegShiftedReg.SrcReg
1156 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1157 << ", " << RegShiftedReg.ShiftReg << ", "
1158 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001159 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001160 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001161 case ShiftedImmediate:
1162 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001163 << RegShiftedImm.SrcReg
1164 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1165 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001166 << ">";
1167 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001168 case RotateImmediate:
1169 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1170 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001171 case BitfieldDescriptor:
1172 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1173 << ", width: " << Bitfield.Width << ">";
1174 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001175 case RegisterList:
1176 case DPRRegisterList:
1177 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001178 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001179
Bill Wendling5fa22a12010-11-09 23:28:44 +00001180 const SmallVectorImpl<unsigned> &RegList = getRegList();
1181 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001182 I = RegList.begin(), E = RegList.end(); I != E; ) {
1183 OS << *I;
1184 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001185 }
1186
1187 OS << ">";
1188 break;
1189 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001190 case Token:
1191 OS << "'" << getToken() << "'";
1192 break;
1193 }
1194}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001195
1196/// @name Auto-generated Match Functions
1197/// {
1198
1199static unsigned MatchRegisterName(StringRef Name);
1200
1201/// }
1202
Bob Wilson69df7232011-02-03 21:46:10 +00001203bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1204 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001205 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001206
1207 return (RegNo == (unsigned)-1);
1208}
1209
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001210/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001211/// and if it is a register name the token is eaten and the register number is
1212/// returned. Otherwise return -1.
1213///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001214int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001215 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001216 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001217
Chris Lattnere5658fa2010-10-30 04:09:10 +00001218 // FIXME: Validate register for the current architecture; we have to do
1219 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001220 std::string upperCase = Tok.getString().str();
1221 std::string lowerCase = LowercaseString(upperCase);
1222 unsigned RegNum = MatchRegisterName(lowerCase);
1223 if (!RegNum) {
1224 RegNum = StringSwitch<unsigned>(lowerCase)
1225 .Case("r13", ARM::SP)
1226 .Case("r14", ARM::LR)
1227 .Case("r15", ARM::PC)
1228 .Case("ip", ARM::R12)
1229 .Default(0);
1230 }
1231 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001232
Chris Lattnere5658fa2010-10-30 04:09:10 +00001233 Parser.Lex(); // Eat identifier token.
1234 return RegNum;
1235}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001236
Jim Grosbach19906722011-07-13 18:49:30 +00001237// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1238// If a recoverable error occurs, return 1. If an irrecoverable error
1239// occurs, return -1. An irrecoverable error is one where tokens have been
1240// consumed in the process of trying to parse the shifter (i.e., when it is
1241// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001242int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001243 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1244 SMLoc S = Parser.getTok().getLoc();
1245 const AsmToken &Tok = Parser.getTok();
1246 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1247
1248 std::string upperCase = Tok.getString().str();
1249 std::string lowerCase = LowercaseString(upperCase);
1250 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1251 .Case("lsl", ARM_AM::lsl)
1252 .Case("lsr", ARM_AM::lsr)
1253 .Case("asr", ARM_AM::asr)
1254 .Case("ror", ARM_AM::ror)
1255 .Case("rrx", ARM_AM::rrx)
1256 .Default(ARM_AM::no_shift);
1257
1258 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001259 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001260
Jim Grosbache8606dc2011-07-13 17:50:29 +00001261 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001262
Jim Grosbache8606dc2011-07-13 17:50:29 +00001263 // The source register for the shift has already been added to the
1264 // operand list, so we need to pop it off and combine it into the shifted
1265 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001266 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001267 if (!PrevOp->isReg())
1268 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1269 int SrcReg = PrevOp->getReg();
1270 int64_t Imm = 0;
1271 int ShiftReg = 0;
1272 if (ShiftTy == ARM_AM::rrx) {
1273 // RRX Doesn't have an explicit shift amount. The encoder expects
1274 // the shift register to be the same as the source register. Seems odd,
1275 // but OK.
1276 ShiftReg = SrcReg;
1277 } else {
1278 // Figure out if this is shifted by a constant or a register (for non-RRX).
1279 if (Parser.getTok().is(AsmToken::Hash)) {
1280 Parser.Lex(); // Eat hash.
1281 SMLoc ImmLoc = Parser.getTok().getLoc();
1282 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001283 if (getParser().ParseExpression(ShiftExpr)) {
1284 Error(ImmLoc, "invalid immediate shift value");
1285 return -1;
1286 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001287 // The expression must be evaluatable as an immediate.
1288 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001289 if (!CE) {
1290 Error(ImmLoc, "invalid immediate shift value");
1291 return -1;
1292 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001293 // Range check the immediate.
1294 // lsl, ror: 0 <= imm <= 31
1295 // lsr, asr: 0 <= imm <= 32
1296 Imm = CE->getValue();
1297 if (Imm < 0 ||
1298 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1299 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001300 Error(ImmLoc, "immediate shift value out of range");
1301 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001302 }
1303 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001304 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001305 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001306 if (ShiftReg == -1) {
1307 Error (L, "expected immediate or register in shift operand");
1308 return -1;
1309 }
1310 } else {
1311 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001312 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001313 return -1;
1314 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001315 }
1316
Owen Anderson92a20222011-07-21 18:54:16 +00001317 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1318 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001319 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001320 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001321 else
1322 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1323 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001324
Jim Grosbach19906722011-07-13 18:49:30 +00001325 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001326}
1327
1328
Bill Wendling50d0f582010-11-18 23:43:05 +00001329/// Try to parse a register name. The token must be an Identifier when called.
1330/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1331/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001332///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001333/// TODO this is likely to change to allow different register types and or to
1334/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001335bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001336tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001337 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001338 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001339 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001340 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001341
Bill Wendling50d0f582010-11-18 23:43:05 +00001342 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001343
Chris Lattnere5658fa2010-10-30 04:09:10 +00001344 const AsmToken &ExclaimTok = Parser.getTok();
1345 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001346 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1347 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001348 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001349 }
1350
Bill Wendling50d0f582010-11-18 23:43:05 +00001351 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001352}
1353
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001354/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1355/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1356/// "c5", ...
1357static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001358 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1359 // but efficient.
1360 switch (Name.size()) {
1361 default: break;
1362 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001363 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001364 return -1;
1365 switch (Name[1]) {
1366 default: return -1;
1367 case '0': return 0;
1368 case '1': return 1;
1369 case '2': return 2;
1370 case '3': return 3;
1371 case '4': return 4;
1372 case '5': return 5;
1373 case '6': return 6;
1374 case '7': return 7;
1375 case '8': return 8;
1376 case '9': return 9;
1377 }
1378 break;
1379 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001380 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001381 return -1;
1382 switch (Name[2]) {
1383 default: return -1;
1384 case '0': return 10;
1385 case '1': return 11;
1386 case '2': return 12;
1387 case '3': return 13;
1388 case '4': return 14;
1389 case '5': return 15;
1390 }
1391 break;
1392 }
1393
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001394 return -1;
1395}
1396
Jim Grosbach43904292011-07-25 20:14:50 +00001397/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001398/// token must be an Identifier when called, and if it is a coprocessor
1399/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001400ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001401parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001402 SMLoc S = Parser.getTok().getLoc();
1403 const AsmToken &Tok = Parser.getTok();
1404 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1405
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001406 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001407 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001408 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001409
1410 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001411 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001412 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001413}
1414
Jim Grosbach43904292011-07-25 20:14:50 +00001415/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001416/// token must be an Identifier when called, and if it is a coprocessor
1417/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001418ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001419parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001420 SMLoc S = Parser.getTok().getLoc();
1421 const AsmToken &Tok = Parser.getTok();
1422 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1423
1424 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1425 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001426 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001427
1428 Parser.Lex(); // Eat identifier token.
1429 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001430 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001431}
1432
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001433/// Parse a register list, return it if successful else return null. The first
1434/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001435bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001436parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001437 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001438 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001439 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001440
Bill Wendling7729e062010-11-09 22:44:22 +00001441 // Read the rest of the registers in the list.
1442 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001443 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001444
Bill Wendling7729e062010-11-09 22:44:22 +00001445 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001446 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001447 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001448
Sean Callanan18b83232010-01-19 21:44:56 +00001449 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001450 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001451 if (RegTok.isNot(AsmToken::Identifier)) {
1452 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001453 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001454 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001455
Jim Grosbach1355cf12011-07-26 17:10:22 +00001456 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001457 if (RegNum == -1) {
1458 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001459 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001460 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001461
Bill Wendlinge7176102010-11-06 22:36:58 +00001462 if (IsRange) {
1463 int Reg = PrevRegNum;
1464 do {
1465 ++Reg;
1466 Registers.push_back(std::make_pair(Reg, RegLoc));
1467 } while (Reg != RegNum);
1468 } else {
1469 Registers.push_back(std::make_pair(RegNum, RegLoc));
1470 }
1471
1472 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001473 } while (Parser.getTok().is(AsmToken::Comma) ||
1474 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001475
1476 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001477 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001478 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1479 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001480 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001481 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001482
Bill Wendlinge7176102010-11-06 22:36:58 +00001483 SMLoc E = RCurlyTok.getLoc();
1484 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001485
Bill Wendlinge7176102010-11-06 22:36:58 +00001486 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001487 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001488 RI = Registers.begin(), RE = Registers.end();
1489
Bill Wendling7caebff2011-01-12 21:20:59 +00001490 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001491 bool EmittedWarning = false;
1492
Bill Wendling7caebff2011-01-12 21:20:59 +00001493 DenseMap<unsigned, bool> RegMap;
1494 RegMap[HighRegNum] = true;
1495
Bill Wendlinge7176102010-11-06 22:36:58 +00001496 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001497 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001498 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001499
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001500 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001501 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001502 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001503 }
1504
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001505 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001506 Warning(RegInfo.second,
1507 "register not in ascending order in register list");
1508
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001509 RegMap[Reg] = true;
1510 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001511 }
1512
Bill Wendling50d0f582010-11-18 23:43:05 +00001513 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1514 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001515}
1516
Jim Grosbach43904292011-07-25 20:14:50 +00001517/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001518ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001519parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001520 SMLoc S = Parser.getTok().getLoc();
1521 const AsmToken &Tok = Parser.getTok();
1522 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1523 StringRef OptStr = Tok.getString();
1524
1525 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1526 .Case("sy", ARM_MB::SY)
1527 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001528 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001529 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001530 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001531 .Case("ishst", ARM_MB::ISHST)
1532 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001533 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001534 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001535 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001536 .Case("osh", ARM_MB::OSH)
1537 .Case("oshst", ARM_MB::OSHST)
1538 .Default(~0U);
1539
1540 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001541 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001542
1543 Parser.Lex(); // Eat identifier token.
1544 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001545 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001546}
1547
Jim Grosbach43904292011-07-25 20:14:50 +00001548/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001549ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001550parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001551 SMLoc S = Parser.getTok().getLoc();
1552 const AsmToken &Tok = Parser.getTok();
1553 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1554 StringRef IFlagsStr = Tok.getString();
1555
1556 unsigned IFlags = 0;
1557 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1558 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1559 .Case("a", ARM_PROC::A)
1560 .Case("i", ARM_PROC::I)
1561 .Case("f", ARM_PROC::F)
1562 .Default(~0U);
1563
1564 // If some specific iflag is already set, it means that some letter is
1565 // present more than once, this is not acceptable.
1566 if (Flag == ~0U || (IFlags & Flag))
1567 return MatchOperand_NoMatch;
1568
1569 IFlags |= Flag;
1570 }
1571
1572 Parser.Lex(); // Eat identifier token.
1573 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1574 return MatchOperand_Success;
1575}
1576
Jim Grosbach43904292011-07-25 20:14:50 +00001577/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001578ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001579parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001580 SMLoc S = Parser.getTok().getLoc();
1581 const AsmToken &Tok = Parser.getTok();
1582 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1583 StringRef Mask = Tok.getString();
1584
1585 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1586 size_t Start = 0, Next = Mask.find('_');
1587 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001588 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001589 if (Next != StringRef::npos)
1590 Flags = Mask.slice(Next+1, Mask.size());
1591
1592 // FlagsVal contains the complete mask:
1593 // 3-0: Mask
1594 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1595 unsigned FlagsVal = 0;
1596
1597 if (SpecReg == "apsr") {
1598 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001599 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001600 .Case("g", 0x4) // same as CPSR_s
1601 .Case("nzcvqg", 0xc) // same as CPSR_fs
1602 .Default(~0U);
1603
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001604 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001605 if (!Flags.empty())
1606 return MatchOperand_NoMatch;
1607 else
1608 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001609 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001610 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001611 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1612 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001613 for (int i = 0, e = Flags.size(); i != e; ++i) {
1614 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1615 .Case("c", 1)
1616 .Case("x", 2)
1617 .Case("s", 4)
1618 .Case("f", 8)
1619 .Default(~0U);
1620
1621 // If some specific flag is already set, it means that some letter is
1622 // present more than once, this is not acceptable.
1623 if (FlagsVal == ~0U || (FlagsVal & Flag))
1624 return MatchOperand_NoMatch;
1625 FlagsVal |= Flag;
1626 }
1627 } else // No match for special register.
1628 return MatchOperand_NoMatch;
1629
1630 // Special register without flags are equivalent to "fc" flags.
1631 if (!FlagsVal)
1632 FlagsVal = 0x9;
1633
1634 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1635 if (SpecReg == "spsr")
1636 FlagsVal |= 16;
1637
1638 Parser.Lex(); // Eat identifier token.
1639 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1640 return MatchOperand_Success;
1641}
1642
Jim Grosbachf6c05252011-07-21 17:23:04 +00001643ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1644parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1645 int Low, int High) {
1646 const AsmToken &Tok = Parser.getTok();
1647 if (Tok.isNot(AsmToken::Identifier)) {
1648 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1649 return MatchOperand_ParseFail;
1650 }
1651 StringRef ShiftName = Tok.getString();
1652 std::string LowerOp = LowercaseString(Op);
1653 std::string UpperOp = UppercaseString(Op);
1654 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1655 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1656 return MatchOperand_ParseFail;
1657 }
1658 Parser.Lex(); // Eat shift type token.
1659
1660 // There must be a '#' and a shift amount.
1661 if (Parser.getTok().isNot(AsmToken::Hash)) {
1662 Error(Parser.getTok().getLoc(), "'#' expected");
1663 return MatchOperand_ParseFail;
1664 }
1665 Parser.Lex(); // Eat hash token.
1666
1667 const MCExpr *ShiftAmount;
1668 SMLoc Loc = Parser.getTok().getLoc();
1669 if (getParser().ParseExpression(ShiftAmount)) {
1670 Error(Loc, "illegal expression");
1671 return MatchOperand_ParseFail;
1672 }
1673 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1674 if (!CE) {
1675 Error(Loc, "constant expression expected");
1676 return MatchOperand_ParseFail;
1677 }
1678 int Val = CE->getValue();
1679 if (Val < Low || Val > High) {
1680 Error(Loc, "immediate value out of range");
1681 return MatchOperand_ParseFail;
1682 }
1683
1684 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1685
1686 return MatchOperand_Success;
1687}
1688
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001689ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1690parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1691 const AsmToken &Tok = Parser.getTok();
1692 SMLoc S = Tok.getLoc();
1693 if (Tok.isNot(AsmToken::Identifier)) {
1694 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1695 return MatchOperand_ParseFail;
1696 }
1697 int Val = StringSwitch<int>(Tok.getString())
1698 .Case("be", 1)
1699 .Case("le", 0)
1700 .Default(-1);
1701 Parser.Lex(); // Eat the token.
1702
1703 if (Val == -1) {
1704 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1705 return MatchOperand_ParseFail;
1706 }
1707 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1708 getContext()),
1709 S, Parser.getTok().getLoc()));
1710 return MatchOperand_Success;
1711}
1712
Jim Grosbach580f4a92011-07-25 22:20:28 +00001713/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1714/// instructions. Legal values are:
1715/// lsl #n 'n' in [0,31]
1716/// asr #n 'n' in [1,32]
1717/// n == 32 encoded as n == 0.
1718ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1719parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1720 const AsmToken &Tok = Parser.getTok();
1721 SMLoc S = Tok.getLoc();
1722 if (Tok.isNot(AsmToken::Identifier)) {
1723 Error(S, "shift operator 'asr' or 'lsl' expected");
1724 return MatchOperand_ParseFail;
1725 }
1726 StringRef ShiftName = Tok.getString();
1727 bool isASR;
1728 if (ShiftName == "lsl" || ShiftName == "LSL")
1729 isASR = false;
1730 else if (ShiftName == "asr" || ShiftName == "ASR")
1731 isASR = true;
1732 else {
1733 Error(S, "shift operator 'asr' or 'lsl' expected");
1734 return MatchOperand_ParseFail;
1735 }
1736 Parser.Lex(); // Eat the operator.
1737
1738 // A '#' and a shift amount.
1739 if (Parser.getTok().isNot(AsmToken::Hash)) {
1740 Error(Parser.getTok().getLoc(), "'#' expected");
1741 return MatchOperand_ParseFail;
1742 }
1743 Parser.Lex(); // Eat hash token.
1744
1745 const MCExpr *ShiftAmount;
1746 SMLoc E = Parser.getTok().getLoc();
1747 if (getParser().ParseExpression(ShiftAmount)) {
1748 Error(E, "malformed shift expression");
1749 return MatchOperand_ParseFail;
1750 }
1751 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1752 if (!CE) {
1753 Error(E, "shift amount must be an immediate");
1754 return MatchOperand_ParseFail;
1755 }
1756
1757 int64_t Val = CE->getValue();
1758 if (isASR) {
1759 // Shift amount must be in [1,32]
1760 if (Val < 1 || Val > 32) {
1761 Error(E, "'asr' shift amount must be in range [1,32]");
1762 return MatchOperand_ParseFail;
1763 }
1764 // asr #32 encoded as asr #0.
1765 if (Val == 32) Val = 0;
1766 } else {
1767 // Shift amount must be in [1,32]
1768 if (Val < 0 || Val > 31) {
1769 Error(E, "'lsr' shift amount must be in range [0,31]");
1770 return MatchOperand_ParseFail;
1771 }
1772 }
1773
1774 E = Parser.getTok().getLoc();
1775 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1776
1777 return MatchOperand_Success;
1778}
1779
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001780/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1781/// of instructions. Legal values are:
1782/// ror #n 'n' in {0, 8, 16, 24}
1783ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1784parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1785 const AsmToken &Tok = Parser.getTok();
1786 SMLoc S = Tok.getLoc();
1787 if (Tok.isNot(AsmToken::Identifier)) {
1788 Error(S, "rotate operator 'ror' expected");
1789 return MatchOperand_ParseFail;
1790 }
1791 StringRef ShiftName = Tok.getString();
1792 if (ShiftName != "ror" && ShiftName != "ROR") {
1793 Error(S, "rotate operator 'ror' expected");
1794 return MatchOperand_ParseFail;
1795 }
1796 Parser.Lex(); // Eat the operator.
1797
1798 // A '#' and a rotate amount.
1799 if (Parser.getTok().isNot(AsmToken::Hash)) {
1800 Error(Parser.getTok().getLoc(), "'#' expected");
1801 return MatchOperand_ParseFail;
1802 }
1803 Parser.Lex(); // Eat hash token.
1804
1805 const MCExpr *ShiftAmount;
1806 SMLoc E = Parser.getTok().getLoc();
1807 if (getParser().ParseExpression(ShiftAmount)) {
1808 Error(E, "malformed rotate expression");
1809 return MatchOperand_ParseFail;
1810 }
1811 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1812 if (!CE) {
1813 Error(E, "rotate amount must be an immediate");
1814 return MatchOperand_ParseFail;
1815 }
1816
1817 int64_t Val = CE->getValue();
1818 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1819 // normally, zero is represented in asm by omitting the rotate operand
1820 // entirely.
1821 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1822 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1823 return MatchOperand_ParseFail;
1824 }
1825
1826 E = Parser.getTok().getLoc();
1827 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1828
1829 return MatchOperand_Success;
1830}
1831
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001832ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1833parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1834 SMLoc S = Parser.getTok().getLoc();
1835 // The bitfield descriptor is really two operands, the LSB and the width.
1836 if (Parser.getTok().isNot(AsmToken::Hash)) {
1837 Error(Parser.getTok().getLoc(), "'#' expected");
1838 return MatchOperand_ParseFail;
1839 }
1840 Parser.Lex(); // Eat hash token.
1841
1842 const MCExpr *LSBExpr;
1843 SMLoc E = Parser.getTok().getLoc();
1844 if (getParser().ParseExpression(LSBExpr)) {
1845 Error(E, "malformed immediate expression");
1846 return MatchOperand_ParseFail;
1847 }
1848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1849 if (!CE) {
1850 Error(E, "'lsb' operand must be an immediate");
1851 return MatchOperand_ParseFail;
1852 }
1853
1854 int64_t LSB = CE->getValue();
1855 // The LSB must be in the range [0,31]
1856 if (LSB < 0 || LSB > 31) {
1857 Error(E, "'lsb' operand must be in the range [0,31]");
1858 return MatchOperand_ParseFail;
1859 }
1860 E = Parser.getTok().getLoc();
1861
1862 // Expect another immediate operand.
1863 if (Parser.getTok().isNot(AsmToken::Comma)) {
1864 Error(Parser.getTok().getLoc(), "too few operands");
1865 return MatchOperand_ParseFail;
1866 }
1867 Parser.Lex(); // Eat hash token.
1868 if (Parser.getTok().isNot(AsmToken::Hash)) {
1869 Error(Parser.getTok().getLoc(), "'#' expected");
1870 return MatchOperand_ParseFail;
1871 }
1872 Parser.Lex(); // Eat hash token.
1873
1874 const MCExpr *WidthExpr;
1875 if (getParser().ParseExpression(WidthExpr)) {
1876 Error(E, "malformed immediate expression");
1877 return MatchOperand_ParseFail;
1878 }
1879 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1880 if (!CE) {
1881 Error(E, "'width' operand must be an immediate");
1882 return MatchOperand_ParseFail;
1883 }
1884
1885 int64_t Width = CE->getValue();
1886 // The LSB must be in the range [1,32-lsb]
1887 if (Width < 1 || Width > 32 - LSB) {
1888 Error(E, "'width' operand must be in the range [1,32-lsb]");
1889 return MatchOperand_ParseFail;
1890 }
1891 E = Parser.getTok().getLoc();
1892
1893 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1894
1895 return MatchOperand_Success;
1896}
1897
Jim Grosbach7ce05792011-08-03 23:50:40 +00001898ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1899parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1900 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001901 // postidx_reg := '+' register {, shift}
1902 // | '-' register {, shift}
1903 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001904
1905 // This method must return MatchOperand_NoMatch without consuming any tokens
1906 // in the case where there is no match, as other alternatives take other
1907 // parse methods.
1908 AsmToken Tok = Parser.getTok();
1909 SMLoc S = Tok.getLoc();
1910 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00001911 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001912 int Reg = -1;
1913 if (Tok.is(AsmToken::Plus)) {
1914 Parser.Lex(); // Eat the '+' token.
1915 haveEaten = true;
1916 } else if (Tok.is(AsmToken::Minus)) {
1917 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00001918 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001919 haveEaten = true;
1920 }
1921 if (Parser.getTok().is(AsmToken::Identifier))
1922 Reg = tryParseRegister();
1923 if (Reg == -1) {
1924 if (!haveEaten)
1925 return MatchOperand_NoMatch;
1926 Error(Parser.getTok().getLoc(), "register expected");
1927 return MatchOperand_ParseFail;
1928 }
1929 SMLoc E = Parser.getTok().getLoc();
1930
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001931 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
1932 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001933 if (Parser.getTok().is(AsmToken::Comma)) {
1934 Parser.Lex(); // Eat the ','.
1935 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
1936 return MatchOperand_ParseFail;
1937 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001938
1939 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
1940 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001941
1942 return MatchOperand_Success;
1943}
1944
Jim Grosbach1355cf12011-07-26 17:10:22 +00001945/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001946/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1947/// when they refer multiple MIOperands inside a single one.
1948bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001949cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001950 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1951 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1952
1953 // Create a writeback register dummy placeholder.
1954 Inst.addOperand(MCOperand::CreateImm(0));
1955
Jim Grosbach7ce05792011-08-03 23:50:40 +00001956 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001957 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1958 return true;
1959}
1960
Jim Grosbach1355cf12011-07-26 17:10:22 +00001961/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001962/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1963/// when they refer multiple MIOperands inside a single one.
1964bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001965cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001966 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1967 // Create a writeback register dummy placeholder.
1968 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001969 assert(0 && "cvtStWriteBackRegAddrMode2 not implemented yet!");
1970 return true;
1971}
1972
1973/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
1974/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1975/// when they refer multiple MIOperands inside a single one.
1976bool ARMAsmParser::
1977cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
1978 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1979 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001980 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001981 // Create a writeback register dummy placeholder.
1982 Inst.addOperand(MCOperand::CreateImm(0));
1983 // addr
1984 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1985 // offset
1986 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
1987 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001988 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1989 return true;
1990}
1991
Jim Grosbach7ce05792011-08-03 23:50:40 +00001992/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001993/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1994/// when they refer multiple MIOperands inside a single one.
1995bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00001996cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
1997 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1998 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00001999 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002000 // Create a writeback register dummy placeholder.
2001 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002002 // addr
2003 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2004 // offset
2005 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2006 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002007 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2008 return true;
2009}
2010
Jim Grosbach7ce05792011-08-03 23:50:40 +00002011/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002012/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2013/// when they refer multiple MIOperands inside a single one.
2014bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002015cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2016 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002017 // Create a writeback register dummy placeholder.
2018 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002019 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002020 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002021 // addr
2022 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2023 // offset
2024 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2025 // pred
2026 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2027 return true;
2028}
2029
2030/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2031/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2032/// when they refer multiple MIOperands inside a single one.
2033bool ARMAsmParser::
2034cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2035 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2036 // Create a writeback register dummy placeholder.
2037 Inst.addOperand(MCOperand::CreateImm(0));
2038 // Rt
2039 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2040 // addr
2041 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2042 // offset
2043 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2044 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002045 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2046 return true;
2047}
2048
Bill Wendlinge7176102010-11-06 22:36:58 +00002049/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002050/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002051bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002052parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002053 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002054 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002055 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002056 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002057 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002058
Sean Callanan18b83232010-01-19 21:44:56 +00002059 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002060 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002061 if (BaseRegNum == -1)
2062 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002063
Daniel Dunbar05710932011-01-18 05:34:17 +00002064 // The next token must either be a comma or a closing bracket.
2065 const AsmToken &Tok = Parser.getTok();
2066 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002067 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002068
Jim Grosbach7ce05792011-08-03 23:50:40 +00002069 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002070 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002071 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002072
Jim Grosbach7ce05792011-08-03 23:50:40 +00002073 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2074 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002075
Jim Grosbach7ce05792011-08-03 23:50:40 +00002076 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002077 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002078
Jim Grosbach7ce05792011-08-03 23:50:40 +00002079 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2080 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002081
Jim Grosbach7ce05792011-08-03 23:50:40 +00002082 // If we have a '#' it's an immediate offset, else assume it's a register
2083 // offset.
2084 if (Parser.getTok().is(AsmToken::Hash)) {
2085 Parser.Lex(); // Eat the '#'.
2086 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002087
Jim Grosbach7ce05792011-08-03 23:50:40 +00002088 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002089
Jim Grosbach7ce05792011-08-03 23:50:40 +00002090 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002091 if (getParser().ParseExpression(Offset))
2092 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002093
2094 // The expression has to be a constant. Memory references with relocations
2095 // don't come through here, as they use the <label> forms of the relevant
2096 // instructions.
2097 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2098 if (!CE)
2099 return Error (E, "constant expression expected");
2100
2101 // Now we should have the closing ']'
2102 E = Parser.getTok().getLoc();
2103 if (Parser.getTok().isNot(AsmToken::RBrac))
2104 return Error(E, "']' expected");
2105 Parser.Lex(); // Eat right bracket token.
2106
2107 // Don't worry about range checking the value here. That's handled by
2108 // the is*() predicates.
2109 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2110 ARM_AM::no_shift, 0, false, S,E));
2111
2112 // If there's a pre-indexing writeback marker, '!', just add it as a token
2113 // operand.
2114 if (Parser.getTok().is(AsmToken::Exclaim)) {
2115 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2116 Parser.Lex(); // Eat the '!'.
2117 }
2118
2119 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002120 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002121
2122 // The register offset is optionally preceded by a '+' or '-'
2123 bool isNegative = false;
2124 if (Parser.getTok().is(AsmToken::Minus)) {
2125 isNegative = true;
2126 Parser.Lex(); // Eat the '-'.
2127 } else if (Parser.getTok().is(AsmToken::Plus)) {
2128 // Nothing to do.
2129 Parser.Lex(); // Eat the '+'.
2130 }
2131
2132 E = Parser.getTok().getLoc();
2133 int OffsetRegNum = tryParseRegister();
2134 if (OffsetRegNum == -1)
2135 return Error(E, "register expected");
2136
2137 // If there's a shift operator, handle it.
2138 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002139 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002140 if (Parser.getTok().is(AsmToken::Comma)) {
2141 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002142 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002143 return true;
2144 }
2145
2146 // Now we should have the closing ']'
2147 E = Parser.getTok().getLoc();
2148 if (Parser.getTok().isNot(AsmToken::RBrac))
2149 return Error(E, "']' expected");
2150 Parser.Lex(); // Eat right bracket token.
2151
2152 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002153 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002154 S, E));
2155
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002156 // If there's a pre-indexing writeback marker, '!', just add it as a token
2157 // operand.
2158 if (Parser.getTok().is(AsmToken::Exclaim)) {
2159 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2160 Parser.Lex(); // Eat the '!'.
2161 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002162
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002163 return false;
2164}
2165
Jim Grosbach7ce05792011-08-03 23:50:40 +00002166/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002167/// ( lsl | lsr | asr | ror ) , # shift_amount
2168/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002169/// return true if it parses a shift otherwise it returns false.
2170bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2171 unsigned &Amount) {
2172 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002173 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002174 if (Tok.isNot(AsmToken::Identifier))
2175 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002176 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002177 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002178 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002179 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002180 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002181 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002182 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002183 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002184 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002185 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002186 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002187 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002188 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002189 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002190
Jim Grosbach7ce05792011-08-03 23:50:40 +00002191 // rrx stands alone.
2192 Amount = 0;
2193 if (St != ARM_AM::rrx) {
2194 Loc = Parser.getTok().getLoc();
2195 // A '#' and a shift amount.
2196 const AsmToken &HashTok = Parser.getTok();
2197 if (HashTok.isNot(AsmToken::Hash))
2198 return Error(HashTok.getLoc(), "'#' expected");
2199 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002200
Jim Grosbach7ce05792011-08-03 23:50:40 +00002201 const MCExpr *Expr;
2202 if (getParser().ParseExpression(Expr))
2203 return true;
2204 // Range check the immediate.
2205 // lsl, ror: 0 <= imm <= 31
2206 // lsr, asr: 0 <= imm <= 32
2207 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2208 if (!CE)
2209 return Error(Loc, "shift amount must be an immediate");
2210 int64_t Imm = CE->getValue();
2211 if (Imm < 0 ||
2212 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2213 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2214 return Error(Loc, "immediate shift value out of range");
2215 Amount = Imm;
2216 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002217
2218 return false;
2219}
2220
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002221/// Parse a arm instruction operand. For now this parses the operand regardless
2222/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002223bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002224 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002225 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002226
2227 // Check if the current operand has a custom associated parser, if so, try to
2228 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002229 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2230 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002231 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002232 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2233 // there was a match, but an error occurred, in which case, just return that
2234 // the operand parsing failed.
2235 if (ResTy == MatchOperand_ParseFail)
2236 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002237
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002238 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002239 default:
2240 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002241 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002242 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002243 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002244 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002245 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002246 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002247 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002248 else if (Res == -1) // irrecoverable error
2249 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002250
2251 // Fall though for the Identifier case that is not a register or a
2252 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002253 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002254 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2255 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002256 // This was not a register so parse other operands that start with an
2257 // identifier (like labels) as expressions and create them as immediates.
2258 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002259 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002260 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002261 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002262 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002263 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2264 return false;
2265 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002266 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002267 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002268 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002269 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002270 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002271 // #42 -> immediate.
2272 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002273 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002274 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002275 const MCExpr *ImmVal;
2276 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002277 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002278 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002279 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2280 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002281 case AsmToken::Colon: {
2282 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002283 // FIXME: Check it's an expression prefix,
2284 // e.g. (FOO - :lower16:BAR) isn't legal.
2285 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002286 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002287 return true;
2288
Evan Cheng75972122011-01-13 07:58:56 +00002289 const MCExpr *SubExprVal;
2290 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002291 return true;
2292
Evan Cheng75972122011-01-13 07:58:56 +00002293 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2294 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002295 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002296 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002297 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002298 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002299 }
2300}
2301
Jim Grosbach1355cf12011-07-26 17:10:22 +00002302// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002303// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002304bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002305 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002306
2307 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002308 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002309 Parser.Lex(); // Eat ':'
2310
2311 if (getLexer().isNot(AsmToken::Identifier)) {
2312 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2313 return true;
2314 }
2315
2316 StringRef IDVal = Parser.getTok().getIdentifier();
2317 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002318 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002319 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002320 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002321 } else {
2322 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2323 return true;
2324 }
2325 Parser.Lex();
2326
2327 if (getLexer().isNot(AsmToken::Colon)) {
2328 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2329 return true;
2330 }
2331 Parser.Lex(); // Eat the last ':'
2332 return false;
2333}
2334
2335const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002336ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002337 MCSymbolRefExpr::VariantKind Variant) {
2338 // Recurse over the given expression, rebuilding it to apply the given variant
2339 // to the leftmost symbol.
2340 if (Variant == MCSymbolRefExpr::VK_None)
2341 return E;
2342
2343 switch (E->getKind()) {
2344 case MCExpr::Target:
2345 llvm_unreachable("Can't handle target expr yet");
2346 case MCExpr::Constant:
2347 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2348
2349 case MCExpr::SymbolRef: {
2350 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2351
2352 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2353 return 0;
2354
2355 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2356 }
2357
2358 case MCExpr::Unary:
2359 llvm_unreachable("Can't handle unary expressions yet");
2360
2361 case MCExpr::Binary: {
2362 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002363 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002364 const MCExpr *RHS = BE->getRHS();
2365 if (!LHS)
2366 return 0;
2367
2368 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2369 }
2370 }
2371
2372 assert(0 && "Invalid expression kind!");
2373 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002374}
2375
Daniel Dunbar352e1482011-01-11 15:59:50 +00002376/// \brief Given a mnemonic, split out possible predication code and carry
2377/// setting letters to form a canonical mnemonic and flags.
2378//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002379// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002380StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002381 unsigned &PredicationCode,
2382 bool &CarrySetting,
2383 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002384 PredicationCode = ARMCC::AL;
2385 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002386 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002387
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002388 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002389 //
2390 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002391 if ((Mnemonic == "movs" && isThumb()) ||
2392 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2393 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2394 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2395 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2396 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2397 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2398 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002399 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002400
Jim Grosbach3f00e312011-07-11 17:09:57 +00002401 // First, split out any predication code. Ignore mnemonics we know aren't
2402 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002403 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002404 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002405 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002406 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2407 .Case("eq", ARMCC::EQ)
2408 .Case("ne", ARMCC::NE)
2409 .Case("hs", ARMCC::HS)
2410 .Case("cs", ARMCC::HS)
2411 .Case("lo", ARMCC::LO)
2412 .Case("cc", ARMCC::LO)
2413 .Case("mi", ARMCC::MI)
2414 .Case("pl", ARMCC::PL)
2415 .Case("vs", ARMCC::VS)
2416 .Case("vc", ARMCC::VC)
2417 .Case("hi", ARMCC::HI)
2418 .Case("ls", ARMCC::LS)
2419 .Case("ge", ARMCC::GE)
2420 .Case("lt", ARMCC::LT)
2421 .Case("gt", ARMCC::GT)
2422 .Case("le", ARMCC::LE)
2423 .Case("al", ARMCC::AL)
2424 .Default(~0U);
2425 if (CC != ~0U) {
2426 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2427 PredicationCode = CC;
2428 }
Bill Wendling52925b62010-10-29 23:50:21 +00002429 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002430
Daniel Dunbar352e1482011-01-11 15:59:50 +00002431 // Next, determine if we have a carry setting bit. We explicitly ignore all
2432 // the instructions we know end in 's'.
2433 if (Mnemonic.endswith("s") &&
2434 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002435 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2436 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2437 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002438 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2439 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002440 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2441 CarrySetting = true;
2442 }
2443
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002444 // The "cps" instruction can have a interrupt mode operand which is glued into
2445 // the mnemonic. Check if this is the case, split it and parse the imod op
2446 if (Mnemonic.startswith("cps")) {
2447 // Split out any imod code.
2448 unsigned IMod =
2449 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2450 .Case("ie", ARM_PROC::IE)
2451 .Case("id", ARM_PROC::ID)
2452 .Default(~0U);
2453 if (IMod != ~0U) {
2454 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2455 ProcessorIMod = IMod;
2456 }
2457 }
2458
Daniel Dunbar352e1482011-01-11 15:59:50 +00002459 return Mnemonic;
2460}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002461
2462/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2463/// inclusion of carry set or predication code operands.
2464//
2465// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002466void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002467getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002468 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002469 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2470 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2471 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2472 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002473 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002474 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2475 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002476 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002477 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002478 CanAcceptCarrySet = true;
2479 } else {
2480 CanAcceptCarrySet = false;
2481 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002482
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002483 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2484 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2485 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2486 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002487 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002488 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002489 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002490 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2491 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002492 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002493 CanAcceptPredicationCode = false;
2494 } else {
2495 CanAcceptPredicationCode = true;
2496 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002497
Evan Chengebdeeab2011-07-08 01:53:10 +00002498 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002499 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002500 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002501 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002502}
2503
2504/// Parse an arm instruction mnemonic followed by its operands.
2505bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2506 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2507 // Create the leading tokens for the mnemonic, split by '.' characters.
2508 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002509 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002510
Daniel Dunbar352e1482011-01-11 15:59:50 +00002511 // Split out the predication code and carry setting flag from the mnemonic.
2512 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002513 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002514 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002515 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002516 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002517
Jim Grosbachffa32252011-07-19 19:13:28 +00002518 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2519
2520 // FIXME: This is all a pretty gross hack. We should automatically handle
2521 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002522
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002523 // Next, add the CCOut and ConditionCode operands, if needed.
2524 //
2525 // For mnemonics which can ever incorporate a carry setting bit or predication
2526 // code, our matching model involves us always generating CCOut and
2527 // ConditionCode operands to match the mnemonic "as written" and then we let
2528 // the matcher deal with finding the right instruction or generating an
2529 // appropriate error.
2530 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002531 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002532
Jim Grosbach33c16a22011-07-14 22:04:21 +00002533 // If we had a carry-set on an instruction that can't do that, issue an
2534 // error.
2535 if (!CanAcceptCarrySet && CarrySetting) {
2536 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002537 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002538 "' can not set flags, but 's' suffix specified");
2539 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002540 // If we had a predication code on an instruction that can't do that, issue an
2541 // error.
2542 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2543 Parser.EatToEndOfStatement();
2544 return Error(NameLoc, "instruction '" + Mnemonic +
2545 "' is not predicable, but condition code specified");
2546 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002547
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002548 // Add the carry setting operand, if necessary.
2549 //
2550 // FIXME: It would be awesome if we could somehow invent a location such that
2551 // match errors on this operand would print a nice diagnostic about how the
2552 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002553 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002554 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2555 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002556
2557 // Add the predication code operand, if necessary.
2558 if (CanAcceptPredicationCode) {
2559 Operands.push_back(ARMOperand::CreateCondCode(
2560 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002561 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002562
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002563 // Add the processor imod operand, if necessary.
2564 if (ProcessorIMod) {
2565 Operands.push_back(ARMOperand::CreateImm(
2566 MCConstantExpr::Create(ProcessorIMod, getContext()),
2567 NameLoc, NameLoc));
2568 } else {
2569 // This mnemonic can't ever accept a imod, but the user wrote
2570 // one (or misspelled another mnemonic).
2571
2572 // FIXME: Issue a nice error.
2573 }
2574
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002575 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002576 while (Next != StringRef::npos) {
2577 Start = Next;
2578 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002579 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002580
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002581 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002582 }
2583
2584 // Read the remaining operands.
2585 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002586 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002587 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002588 Parser.EatToEndOfStatement();
2589 return true;
2590 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002591
2592 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002593 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002594
2595 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002596 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002597 Parser.EatToEndOfStatement();
2598 return true;
2599 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002600 }
2601 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002602
Chris Lattnercbf8a982010-09-11 16:18:25 +00002603 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2604 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002605 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002606 }
Bill Wendling146018f2010-11-06 21:42:12 +00002607
Chris Lattner34e53142010-09-08 05:10:46 +00002608 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002609
2610
2611 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2612 // another does not. Specifically, the MOVW instruction does not. So we
2613 // special case it here and remove the defaulted (non-setting) cc_out
2614 // operand if that's the instruction we're trying to match.
2615 //
2616 // We do this post-processing of the explicit operands rather than just
2617 // conditionally adding the cc_out in the first place because we need
2618 // to check the type of the parsed immediate operand.
2619 if (Mnemonic == "mov" && Operands.size() > 4 &&
2620 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002621 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2622 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002623 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2624 Operands.erase(Operands.begin() + 1);
2625 delete Op;
2626 }
2627
Jim Grosbachcf121c32011-07-28 21:57:55 +00002628 // ARM mode 'blx' need special handling, as the register operand version
2629 // is predicable, but the label operand version is not. So, we can't rely
2630 // on the Mnemonic based checking to correctly figure out when to put
2631 // a CondCode operand in the list. If we're trying to match the label
2632 // version, remove the CondCode operand here.
2633 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2634 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2635 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2636 Operands.erase(Operands.begin() + 1);
2637 delete Op;
2638 }
Chris Lattner98986712010-01-14 22:21:20 +00002639 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002640}
2641
Jim Grosbach189610f2011-07-26 18:25:39 +00002642// Validate context-sensitive operand constraints.
2643// FIXME: We would really like to be able to tablegen'erate this.
2644bool ARMAsmParser::
2645validateInstruction(MCInst &Inst,
2646 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2647 switch (Inst.getOpcode()) {
2648 case ARM::LDREXD: {
2649 // Rt2 must be Rt + 1.
2650 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2651 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2652 if (Rt2 != Rt + 1)
2653 return Error(Operands[3]->getStartLoc(),
2654 "destination operands must be sequential");
2655 return false;
2656 }
2657 case ARM::STREXD: {
2658 // Rt2 must be Rt + 1.
2659 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2660 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2661 if (Rt2 != Rt + 1)
2662 return Error(Operands[4]->getStartLoc(),
2663 "source operands must be sequential");
2664 return false;
2665 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002666 case ARM::SBFX:
2667 case ARM::UBFX: {
2668 // width must be in range [1, 32-lsb]
2669 unsigned lsb = Inst.getOperand(2).getImm();
2670 unsigned widthm1 = Inst.getOperand(3).getImm();
2671 if (widthm1 >= 32 - lsb)
2672 return Error(Operands[5]->getStartLoc(),
2673 "bitfield width must be in range [1,32-lsb]");
2674 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002675 }
2676
2677 return false;
2678}
2679
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002680bool ARMAsmParser::
2681MatchAndEmitInstruction(SMLoc IDLoc,
2682 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2683 MCStreamer &Out) {
2684 MCInst Inst;
2685 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002686 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002687 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002688 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002689 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002690 // Context sensitive operand constraints aren't handled by the matcher,
2691 // so check them here.
2692 if (validateInstruction(Inst, Operands))
2693 return true;
2694
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002695 Out.EmitInstruction(Inst);
2696 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002697 case Match_MissingFeature:
2698 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2699 return true;
2700 case Match_InvalidOperand: {
2701 SMLoc ErrorLoc = IDLoc;
2702 if (ErrorInfo != ~0U) {
2703 if (ErrorInfo >= Operands.size())
2704 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002705
Chris Lattnere73d4f82010-10-28 21:41:58 +00002706 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2707 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2708 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002709
Chris Lattnere73d4f82010-10-28 21:41:58 +00002710 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002711 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002712 case Match_MnemonicFail:
2713 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002714 case Match_ConversionFail:
2715 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002716 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002717
Eric Christopherc223e2b2010-10-29 09:26:59 +00002718 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002719 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002720}
2721
Jim Grosbach1355cf12011-07-26 17:10:22 +00002722/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002723bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2724 StringRef IDVal = DirectiveID.getIdentifier();
2725 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002726 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002727 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002728 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002729 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002730 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002731 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002732 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002733 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002734 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002735 return true;
2736}
2737
Jim Grosbach1355cf12011-07-26 17:10:22 +00002738/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002739/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002740bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002741 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2742 for (;;) {
2743 const MCExpr *Value;
2744 if (getParser().ParseExpression(Value))
2745 return true;
2746
Chris Lattneraaec2052010-01-19 19:46:13 +00002747 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002748
2749 if (getLexer().is(AsmToken::EndOfStatement))
2750 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002751
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002752 // FIXME: Improve diagnostic.
2753 if (getLexer().isNot(AsmToken::Comma))
2754 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002755 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002756 }
2757 }
2758
Sean Callananb9a25b72010-01-19 20:27:46 +00002759 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002760 return false;
2761}
2762
Jim Grosbach1355cf12011-07-26 17:10:22 +00002763/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002764/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002765bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002766 if (getLexer().isNot(AsmToken::EndOfStatement))
2767 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002768 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002769
2770 // TODO: set thumb mode
2771 // TODO: tell the MC streamer the mode
2772 // getParser().getStreamer().Emit???();
2773 return false;
2774}
2775
Jim Grosbach1355cf12011-07-26 17:10:22 +00002776/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002777/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002778bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002779 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2780 bool isMachO = MAI.hasSubsectionsViaSymbols();
2781 StringRef Name;
2782
2783 // Darwin asm has function name after .thumb_func direction
2784 // ELF doesn't
2785 if (isMachO) {
2786 const AsmToken &Tok = Parser.getTok();
2787 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2788 return Error(L, "unexpected token in .thumb_func directive");
2789 Name = Tok.getString();
2790 Parser.Lex(); // Consume the identifier token.
2791 }
2792
Kevin Enderby515d5092009-10-15 20:48:48 +00002793 if (getLexer().isNot(AsmToken::EndOfStatement))
2794 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002795 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002796
Rafael Espindola64695402011-05-16 16:17:21 +00002797 // FIXME: assuming function name will be the line following .thumb_func
2798 if (!isMachO) {
2799 Name = Parser.getTok().getString();
2800 }
2801
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002802 // Mark symbol as a thumb symbol.
2803 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2804 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002805 return false;
2806}
2807
Jim Grosbach1355cf12011-07-26 17:10:22 +00002808/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002809/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002810bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002811 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002812 if (Tok.isNot(AsmToken::Identifier))
2813 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002814 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002815 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002816 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002817 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002818 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002819 else
2820 return Error(L, "unrecognized syntax mode in .syntax directive");
2821
2822 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002823 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002824 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002825
2826 // TODO tell the MC streamer the mode
2827 // getParser().getStreamer().Emit???();
2828 return false;
2829}
2830
Jim Grosbach1355cf12011-07-26 17:10:22 +00002831/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002832/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002833bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002834 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002835 if (Tok.isNot(AsmToken::Integer))
2836 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002837 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002838 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002839 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002840 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002841 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002842 else
2843 return Error(L, "invalid operand to .code directive");
2844
2845 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002846 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002847 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002848
Evan Cheng32869202011-07-08 22:36:29 +00002849 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002850 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002851 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002852 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2853 }
Evan Cheng32869202011-07-08 22:36:29 +00002854 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002855 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002856 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002857 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2858 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002859 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002860
Kevin Enderby515d5092009-10-15 20:48:48 +00002861 return false;
2862}
2863
Sean Callanan90b70972010-04-07 20:29:34 +00002864extern "C" void LLVMInitializeARMAsmLexer();
2865
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002866/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002867extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002868 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2869 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002870 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002871}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002872
Chris Lattner0692ee62010-09-06 19:11:01 +00002873#define GET_REGISTER_MATCHER
2874#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002875#include "ARMGenAsmMatcher.inc"