blob: f198883fdf98bbcec22dae9608209a5fa87f2e84 [file] [log] [blame]
Andrew Lenharth0934ae02005-07-22 20:52:16 +00001//===-- Alpha/AlphaCodeEmitter.cpp - Convert Alpha code to machine code ---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the Alpha machine instructions
11// into relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AlphaTargetMachine.h"
16#include "AlphaRelocations.h"
17#include "Alpha.h"
18#include "llvm/PassManager.h"
19#include "llvm/CodeGen/MachineCodeEmitter.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
22#include "llvm/CodeGen/Passes.h"
23#include "llvm/Function.h"
24#include "llvm/Support/Debug.h"
25#include "llvm/ADT/Statistic.h"
26using namespace llvm;
27
28namespace {
29 Statistic<>
30 NumEmitted("alpha-emitter", "Number of machine instructions emitted");
31}
32
33namespace {
34 class AlphaCodeEmitter : public MachineFunctionPass {
35 const AlphaInstrInfo *II;
36 MachineCodeEmitter &MCE;
37 std::map<const MachineBasicBlock*, unsigned*> BasicBlockAddrs;
38 std::vector<std::pair<const MachineBasicBlock *, unsigned*> > BBRefs;
39
40 /// getMachineOpValue - evaluates the MachineOperand of a given MachineInstr
41 ///
42 int getMachineOpValue(MachineInstr &MI, MachineOperand &MO);
43
44 public:
45 explicit AlphaCodeEmitter(MachineCodeEmitter &mce) : II(0), MCE(mce) {}
46 AlphaCodeEmitter(MachineCodeEmitter &mce, const AlphaInstrInfo& ii)
47 : II(&ii), MCE(mce) {}
48
49 bool runOnMachineFunction(MachineFunction &MF);
50
51 virtual const char *getPassName() const {
52 return "Alpha Machine Code Emitter";
53 }
54
55 void emitInstruction(const MachineInstr &MI);
56
57 /// emitWord - write a 32-bit word to memory at the current PC
58 ///
59 void emitWord(unsigned w) { MCE.emitWord(w); }
60
61 /// getBinaryCodeForInstr - This function, generated by the
62 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
63 /// machine instructions.
64 ///
65 unsigned getBinaryCodeForInstr(MachineInstr &MI);
66
67 private:
68 void emitBasicBlock(MachineBasicBlock &MBB);
69
70 };
71}
72
73/// createAlphaCodeEmitterPass - Return a pass that emits the collected Alpha code
74/// to the specified MCE object.
75FunctionPass *llvm::createAlphaCodeEmitterPass(MachineCodeEmitter &MCE) {
76 return new AlphaCodeEmitter(MCE);
77}
78
79bool AlphaCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
80 II = ((AlphaTargetMachine&)MF.getTarget()).getInstrInfo();
81
82 MCE.startFunction(MF);
83 MCE.emitConstantPool(MF.getConstantPool());
84 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
85 emitBasicBlock(*I);
86 MCE.finishFunction(MF);
87
88 // Resolve all forward branches now...
89 for (unsigned i = 0, e = BBRefs.size(); i != e; ++i) {
90 unsigned* Location = (unsigned*)BasicBlockAddrs[BBRefs[i].first];
91 unsigned* Ref = (unsigned*)BBRefs[i].second;
92 intptr_t BranchTargetDisp = (((unsigned char*)Location - (unsigned char*)Ref) >> 2) - 1;
93 DEBUG(std::cerr << "Fixup @ " << (void*)Ref << " to " << (void*)Location
94 << " Disp " << BranchTargetDisp << " using " << (BranchTargetDisp & ((1 << 22)-1)) << "\n");
95 *Ref |= (BranchTargetDisp & ((1 << 21)-1));
96 }
97 BBRefs.clear();
98 BasicBlockAddrs.clear();
99
100 return false;
101}
102
103void AlphaCodeEmitter::emitBasicBlock(MachineBasicBlock &MBB) {
104 uint64_t Addr = MCE.getCurrentPCValue();
105 BasicBlockAddrs[&MBB] = (unsigned*)Addr;
106
107 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
108 I != E; ++I) {
109 MachineInstr &MI = *I;
110 unsigned Opcode = MI.getOpcode();
111 switch(MI.getOpcode()) {
112 default:
113 emitWord(getBinaryCodeForInstr(*I));
114 break;
115 case Alpha::ALTENT:
116 case Alpha::PCLABEL:
117 case Alpha::MEMLABEL:
118 break; //skip these
119 }
120 }
121}
122
123static unsigned getAlphaRegNumber(unsigned Reg) {
124 switch (Reg) {
125 case Alpha::R0 : case Alpha::F0 : return 0;
126 case Alpha::R1 : case Alpha::F1 : return 1;
127 case Alpha::R2 : case Alpha::F2 : return 2;
128 case Alpha::R3 : case Alpha::F3 : return 3;
129 case Alpha::R4 : case Alpha::F4 : return 4;
130 case Alpha::R5 : case Alpha::F5 : return 5;
131 case Alpha::R6 : case Alpha::F6 : return 6;
132 case Alpha::R7 : case Alpha::F7 : return 7;
133 case Alpha::R8 : case Alpha::F8 : return 8;
134 case Alpha::R9 : case Alpha::F9 : return 9;
135 case Alpha::R10 : case Alpha::F10 : return 10;
136 case Alpha::R11 : case Alpha::F11 : return 11;
137 case Alpha::R12 : case Alpha::F12 : return 12;
138 case Alpha::R13 : case Alpha::F13 : return 13;
139 case Alpha::R14 : case Alpha::F14 : return 14;
140 case Alpha::R15 : case Alpha::F15 : return 15;
141 case Alpha::R16 : case Alpha::F16 : return 16;
142 case Alpha::R17 : case Alpha::F17 : return 17;
143 case Alpha::R18 : case Alpha::F18 : return 18;
144 case Alpha::R19 : case Alpha::F19 : return 19;
145 case Alpha::R20 : case Alpha::F20 : return 20;
146 case Alpha::R21 : case Alpha::F21 : return 21;
147 case Alpha::R22 : case Alpha::F22 : return 22;
148 case Alpha::R23 : case Alpha::F23 : return 23;
149 case Alpha::R24 : case Alpha::F24 : return 24;
150 case Alpha::R25 : case Alpha::F25 : return 25;
151 case Alpha::R26 : case Alpha::F26 : return 26;
152 case Alpha::R27 : case Alpha::F27 : return 27;
153 case Alpha::R28 : case Alpha::F28 : return 28;
154 case Alpha::R29 : case Alpha::F29 : return 29;
155 case Alpha::R30 : case Alpha::F30 : return 30;
156 case Alpha::R31 : case Alpha::F31 : return 31;
157 default:
158 assert(0 && "Unhandled reg");
159 abort();
160 }
161}
162
163int AlphaCodeEmitter::getMachineOpValue(MachineInstr &MI, MachineOperand &MO) {
164
165 int rv = 0; // Return value; defaults to 0 for unhandled cases
166 // or things that get fixed up later by the JIT.
167
168 if (MO.isRegister()) {
169 rv = getAlphaRegNumber(MO.getReg());
170 } else if (MO.isImmediate()) {
171 rv = MO.getImmedValue();
172 } else if (MO.isGlobalAddress() || MO.isExternalSymbol()
173 || MO.isConstantPoolIndex()) {
174 DEBUG(std::cerr << MO << " is a relocated op for " << MI << "\n";);
175 bool isExternal = MO.isExternalSymbol() ||
176 (MO.isGlobalAddress() &&
177 ( MO.getGlobal()->hasWeakLinkage() ||
178 MO.getGlobal()->isExternal()) );
179 unsigned Reloc = 0;
180 int Offset = 0;
181 switch (MI.getOpcode()) {
182 case Alpha::LDLr:
183 case Alpha::LDQr:
184 case Alpha::LDBUr:
185 case Alpha::LDWUr:
186 case Alpha::LDSr:
187 case Alpha::LDTr:
188 case Alpha::LDAr:
189 Reloc = Alpha::reloc_gprellow;
190 break;
191 case Alpha::LDAHr:
192 Reloc = Alpha::reloc_gprelhigh;
193 break;
194 case Alpha::LDQl:
195 Reloc = Alpha::reloc_literal;
196 break;
197 case Alpha::LDAg:
198 case Alpha::LDAHg:
199 Reloc = Alpha::reloc_gpdist;
200 Offset = MI.getOperand(3).getImmedValue();
201 break;
202 default:
203 assert(0 && "unknown relocatable instruction");
204 abort();
205 }
206 if (MO.isGlobalAddress())
207 MCE.addRelocation(MachineRelocation((unsigned)MCE.getCurrentPCOffset(),
208 Reloc, MO.getGlobal(), Offset,
209 true, true));
210 else if (MO.isExternalSymbol())
211 MCE.addRelocation(MachineRelocation((unsigned)MCE.getCurrentPCOffset(),
212 Reloc, MO.getSymbolName(), Offset,
213 true));
214 else
215 MCE.addRelocation(MachineRelocation((unsigned)MCE.getCurrentPCOffset(),
216 Reloc, MO.getConstantPoolIndex(),
217 Offset));
218 } else if (MO.isMachineBasicBlock()) {
219 unsigned* CurrPC = (unsigned*)MCE.getCurrentPCValue();
220 BBRefs.push_back(std::make_pair(MO.getMachineBasicBlock(), CurrPC));
221 }else {
222 std::cerr << "ERROR: Unknown type of MachineOperand: " << MO << "\n";
223 abort();
224 }
225
226 return rv;
227}
228
229
230#include "AlphaGenCodeEmitter.inc"
231