blob: 2dc4d12f1773c7d7c28f24daa1bc5e8bd0b43198 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
Owen Anderson8d7d2e12011-08-09 20:55:18 +000012#include "ARM.h"
James Molloyb9505852011-09-07 17:24:38 +000013#include "ARMSubtarget.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000014#include "MCTargetDesc/ARMAddressingModes.h"
Kevin Enderby9e5887b2011-10-04 22:44:48 +000015#include "MCTargetDesc/ARMMCExpr.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Benjamin Kramereea66f62011-11-11 12:39:41 +000019#include "llvm/MC/MCInstrDesc.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000020#include "llvm/MC/MCExpr.h"
21#include "llvm/MC/MCContext.h"
Owen Andersona1c11002011-09-01 23:35:51 +000022#include "llvm/MC/MCDisassembler.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000023#include "llvm/Support/Debug.h"
24#include "llvm/Support/MemoryObject.h"
25#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000027#include "llvm/Support/raw_ostream.h"
28
James Molloyc047dca2011-09-01 18:02:14 +000029using namespace llvm;
Owen Anderson83e3f672011-08-17 17:44:15 +000030
Owen Andersona6804442011-09-01 23:23:50 +000031typedef MCDisassembler::DecodeStatus DecodeStatus;
32
Owen Andersona1c11002011-09-01 23:35:51 +000033namespace {
34/// ARMDisassembler - ARM disassembler for all ARM platforms.
35class ARMDisassembler : public MCDisassembler {
36public:
37 /// Constructor - Initializes the disassembler.
38 ///
James Molloyb9505852011-09-07 17:24:38 +000039 ARMDisassembler(const MCSubtargetInfo &STI) :
40 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000041 }
42
43 ~ARMDisassembler() {
44 }
45
46 /// getInstruction - See MCDisassembler.
47 DecodeStatus getInstruction(MCInst &instr,
48 uint64_t &size,
49 const MemoryObject &region,
50 uint64_t address,
Owen Anderson98c5dda2011-09-15 23:38:46 +000051 raw_ostream &vStream,
52 raw_ostream &cStream) const;
Owen Andersona1c11002011-09-01 23:35:51 +000053
54 /// getEDInfo - See MCDisassembler.
55 EDInstInfo *getEDInfo() const;
56private:
57};
58
59/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
60class ThumbDisassembler : public MCDisassembler {
61public:
62 /// Constructor - Initializes the disassembler.
63 ///
James Molloyb9505852011-09-07 17:24:38 +000064 ThumbDisassembler(const MCSubtargetInfo &STI) :
65 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000066 }
67
68 ~ThumbDisassembler() {
69 }
70
71 /// getInstruction - See MCDisassembler.
72 DecodeStatus getInstruction(MCInst &instr,
73 uint64_t &size,
74 const MemoryObject &region,
75 uint64_t address,
Owen Anderson98c5dda2011-09-15 23:38:46 +000076 raw_ostream &vStream,
77 raw_ostream &cStream) const;
Owen Andersona1c11002011-09-01 23:35:51 +000078
79 /// getEDInfo - See MCDisassembler.
80 EDInstInfo *getEDInfo() const;
81private:
82 mutable std::vector<unsigned> ITBlock;
Owen Andersond2fc31b2011-09-08 22:42:49 +000083 DecodeStatus AddThumbPredicate(MCInst&) const;
Owen Andersona1c11002011-09-01 23:35:51 +000084 void UpdateThumbVFPPredicate(MCInst&) const;
85};
86}
87
Owen Andersona6804442011-09-01 23:23:50 +000088static bool Check(DecodeStatus &Out, DecodeStatus In) {
James Molloyc047dca2011-09-01 18:02:14 +000089 switch (In) {
90 case MCDisassembler::Success:
91 // Out stays the same.
92 return true;
93 case MCDisassembler::SoftFail:
94 Out = In;
95 return true;
96 case MCDisassembler::Fail:
97 Out = In;
98 return false;
99 }
100 return false;
101}
Owen Anderson83e3f672011-08-17 17:44:15 +0000102
James Molloya5d58562011-09-07 19:42:28 +0000103
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000104// Forward declare these because the autogenerated code will reference them.
105// Definitions are further down.
Owen Andersona6804442011-09-01 23:23:50 +0000106static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000108static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000109 unsigned RegNo, uint64_t Address,
110 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000111static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000112 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000113static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000114 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000115static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000116 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000117static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000118 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000119static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000120 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000121static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000122 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000123static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000124 unsigned RegNo,
125 uint64_t Address,
126 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000127static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +0000129
Owen Andersona6804442011-09-01 23:23:50 +0000130static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000132static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000134static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000136static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000138static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000140static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000142
Owen Andersona6804442011-09-01 23:23:50 +0000143static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000145static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000146 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000147static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000148 unsigned Insn,
149 uint64_t Address,
150 const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000151static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000153static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000154 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000155static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000156 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000157static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000158 uint64_t Address, const void *Decoder);
159
Owen Andersona6804442011-09-01 23:23:50 +0000160static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000161 unsigned Insn,
162 uint64_t Adddress,
163 const void *Decoder);
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000164static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
165 uint64_t Address, const void *Decoder);
166static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
167 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000168static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000169 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000170static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000171 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000172static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +0000173 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000174static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000175 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000176static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000177 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000178static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000179 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000180static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000181 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000182static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000184static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000186static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000187 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000188static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000190static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000192static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000193 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000194static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000196static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000198static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000199 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000200static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000202static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000203 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000204static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000205 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000206static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000207 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000208static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000209 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000210static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000211 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000212static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000213 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000214static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000215 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000216static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000217 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000218static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000219 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000220static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000221 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000222static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000223 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000224static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000225 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000226static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000227 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000228static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000229 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000230static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000231 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000232static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000233 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000234static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000235 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000236static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000237 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000238static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000239 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000240static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000241 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000242static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000243 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000244static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000245 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000246static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000247 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000248static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000249 uint64_t Address, const void *Decoder);
Owen Andersoncb9fed62011-10-28 18:02:13 +0000250static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
251 uint64_t Address, const void *Decoder);
Owen Andersonb589be92011-11-15 19:55:00 +0000252static DecodeStatus DecodeVCVTD(llvm::MCInst &Inst, unsigned Insn,
253 uint64_t Address, const void *Decoder);
254static DecodeStatus DecodeVCVTQ(llvm::MCInst &Inst, unsigned Insn,
255 uint64_t Address, const void *Decoder);
256
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000257
Owen Andersona6804442011-09-01 23:23:50 +0000258static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000259 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000260static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000261 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000262static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000263 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000264static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000265 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000266static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000267 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000268static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000269 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000270static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000271 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000272static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000274static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000275 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000276static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000277 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000278static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000279 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000280static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000281 uint64_t Address, const void *Decoder);
Jim Grosbachb6aed502011-09-09 18:37:27 +0000282static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
283 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000284static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000286static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000288static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000290static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000291 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000292static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000294static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000295 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000296static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000297 uint64_t Address, const void *Decoder);
Jim Grosbach7f739be2011-09-19 22:21:13 +0000298static DecodeStatus DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Val,
299 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000300static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000301 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000302static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000303 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000304static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000305 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000306static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000307 uint64_t Address, const void *Decoder);
Owen Andersona6804442011-09-01 23:23:50 +0000308static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000309 uint64_t Address, const void *Decoder);
Jim Grosbacha77295d2011-09-08 22:07:06 +0000310static DecodeStatus DecodeT2LDRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
311 uint64_t Address, const void *Decoder);
312static DecodeStatus DecodeT2STRDPreInstruction(llvm::MCInst &Inst,unsigned Insn,
313 uint64_t Address, const void *Decoder);
Owen Anderson08fef882011-09-09 22:24:36 +0000314static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, unsigned Val,
315 uint64_t Address, const void *Decoder);
Owen Andersona3157b42011-09-12 18:56:30 +0000316static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Val,
317 uint64_t Address, const void *Decoder);
Owen Anderson0afa0092011-09-26 21:06:22 +0000318static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, unsigned Val,
319 uint64_t Address, const void *Decoder);
320
Owen Andersona3157b42011-09-12 18:56:30 +0000321
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000322
323#include "ARMGenDisassemblerTables.inc"
324#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000325#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000326
James Molloyb9505852011-09-07 17:24:38 +0000327static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
328 return new ARMDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000329}
330
James Molloyb9505852011-09-07 17:24:38 +0000331static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
332 return new ThumbDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000333}
334
Sean Callanan9899f702010-04-13 21:21:57 +0000335EDInstInfo *ARMDisassembler::getEDInfo() const {
336 return instInfoARM;
337}
338
339EDInstInfo *ThumbDisassembler::getEDInfo() const {
340 return instInfoARM;
341}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342
Owen Andersona6804442011-09-01 23:23:50 +0000343DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000344 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000345 uint64_t Address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000346 raw_ostream &os,
347 raw_ostream &cs) const {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000348 CommentStream = &cs;
349
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000350 uint8_t bytes[4];
351
James Molloya5d58562011-09-07 19:42:28 +0000352 assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
353 "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
354
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000355 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000356 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
357 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000358 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000359 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000360
361 // Encoded as a small-endian 32-bit word in the stream.
362 uint32_t insn = (bytes[3] << 24) |
363 (bytes[2] << 16) |
364 (bytes[1] << 8) |
365 (bytes[0] << 0);
366
367 // Calling the auto-generated decoder function.
James Molloya5d58562011-09-07 19:42:28 +0000368 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000369 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000370 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000371 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 }
373
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000374 // VFP and NEON instructions, similarly, are shared between ARM
375 // and Thumb modes.
376 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000377 result = decodeVFPInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000378 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000380 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000381 }
382
383 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000384 result = decodeNEONDataInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000385 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000386 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000387 // Add a fake predicate operand, because we share these instruction
388 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000389 if (!DecodePredicateOperand(MI, 0xE, Address, this))
390 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000391 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000392 }
393
394 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000395 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000396 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000398 // Add a fake predicate operand, because we share these instruction
399 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000400 if (!DecodePredicateOperand(MI, 0xE, Address, this))
401 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000402 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000403 }
404
405 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000406 result = decodeNEONDupInstruction32(MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000407 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000408 Size = 4;
409 // Add a fake predicate operand, because we share these instruction
410 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000411 if (!DecodePredicateOperand(MI, 0xE, Address, this))
412 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000413 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 }
415
416 MI.clear();
417
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000418 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000419 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000420}
421
422namespace llvm {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000423extern const MCInstrDesc ARMInsts[];
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000424}
425
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000426/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
427/// immediate Value in the MCInst. The immediate Value has had any PC
428/// adjustment made by the caller. If the instruction is a branch instruction
429/// then isBranch is true, else false. If the getOpInfo() function was set as
430/// part of the setupForSymbolicDisassembly() call then that function is called
431/// to get any symbolic information at the Address for this instruction. If
432/// that returns non-zero then the symbolic information it returns is used to
433/// create an MCExpr and that is added as an operand to the MCInst. If
434/// getOpInfo() returns zero and isBranch is true then a symbol look up for
435/// Value is done and if a symbol is found an MCExpr is created with that, else
436/// an MCExpr with Value is created. This function returns true if it adds an
437/// operand to the MCInst and false otherwise.
438static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
439 bool isBranch, uint64_t InstSize,
440 MCInst &MI, const void *Decoder) {
441 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
442 LLVMOpInfoCallback getOpInfo = Dis->getLLVMOpInfoCallback();
443 if (!getOpInfo)
444 return false;
445
446 struct LLVMOpInfo1 SymbolicOp;
447 SymbolicOp.Value = Value;
448 void *DisInfo = Dis->getDisInfoBlock();
449 if (!getOpInfo(DisInfo, Address, 0 /* Offset */, InstSize, 1, &SymbolicOp)) {
450 if (isBranch) {
451 LLVMSymbolLookupCallback SymbolLookUp =
452 Dis->getLLVMSymbolLookupCallback();
453 if (SymbolLookUp) {
454 uint64_t ReferenceType;
455 ReferenceType = LLVMDisassembler_ReferenceType_In_Branch;
456 const char *ReferenceName;
457 const char *Name = SymbolLookUp(DisInfo, Value, &ReferenceType, Address,
458 &ReferenceName);
459 if (Name) {
460 SymbolicOp.AddSymbol.Name = Name;
461 SymbolicOp.AddSymbol.Present = true;
462 SymbolicOp.Value = 0;
463 }
464 else {
465 SymbolicOp.Value = Value;
466 }
467 if(ReferenceType == LLVMDisassembler_ReferenceType_Out_SymbolStub)
468 (*Dis->CommentStream) << "symbol stub for: " << ReferenceName;
469 }
470 else {
471 return false;
472 }
473 }
474 else {
475 return false;
476 }
477 }
478
479 MCContext *Ctx = Dis->getMCContext();
480 const MCExpr *Add = NULL;
481 if (SymbolicOp.AddSymbol.Present) {
482 if (SymbolicOp.AddSymbol.Name) {
483 StringRef Name(SymbolicOp.AddSymbol.Name);
484 MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
485 Add = MCSymbolRefExpr::Create(Sym, *Ctx);
486 } else {
487 Add = MCConstantExpr::Create(SymbolicOp.AddSymbol.Value, *Ctx);
488 }
489 }
490
491 const MCExpr *Sub = NULL;
492 if (SymbolicOp.SubtractSymbol.Present) {
493 if (SymbolicOp.SubtractSymbol.Name) {
494 StringRef Name(SymbolicOp.SubtractSymbol.Name);
495 MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
496 Sub = MCSymbolRefExpr::Create(Sym, *Ctx);
497 } else {
498 Sub = MCConstantExpr::Create(SymbolicOp.SubtractSymbol.Value, *Ctx);
499 }
500 }
501
502 const MCExpr *Off = NULL;
503 if (SymbolicOp.Value != 0)
504 Off = MCConstantExpr::Create(SymbolicOp.Value, *Ctx);
505
506 const MCExpr *Expr;
507 if (Sub) {
508 const MCExpr *LHS;
509 if (Add)
510 LHS = MCBinaryExpr::CreateSub(Add, Sub, *Ctx);
511 else
512 LHS = MCUnaryExpr::CreateMinus(Sub, *Ctx);
513 if (Off != 0)
514 Expr = MCBinaryExpr::CreateAdd(LHS, Off, *Ctx);
515 else
516 Expr = LHS;
517 } else if (Add) {
518 if (Off != 0)
519 Expr = MCBinaryExpr::CreateAdd(Add, Off, *Ctx);
520 else
521 Expr = Add;
522 } else {
523 if (Off != 0)
524 Expr = Off;
525 else
526 Expr = MCConstantExpr::Create(0, *Ctx);
527 }
528
529 if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_HI16)
530 MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateUpper16(Expr, *Ctx)));
531 else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_LO16)
532 MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateLower16(Expr, *Ctx)));
533 else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_None)
534 MI.addOperand(MCOperand::CreateExpr(Expr));
Jim Grosbach01817c32011-10-20 17:28:20 +0000535 else
Richard Trieu8223e452011-10-14 20:50:26 +0000536 assert(0 && "bad SymbolicOp.VariantKind");
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000537
538 return true;
539}
540
541/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
542/// referenced by a load instruction with the base register that is the Pc.
543/// These can often be values in a literal pool near the Address of the
544/// instruction. The Address of the instruction and its immediate Value are
545/// used as a possible literal pool entry. The SymbolLookUp call back will
546/// return the name of a symbol referenced by the the literal pool's entry if
547/// the referenced address is that of a symbol. Or it will return a pointer to
548/// a literal 'C' string if the referenced address of the literal pool's entry
549/// is an address into a section with 'C' string literals.
550static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
551 const void *Decoder) {
552 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
553 LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
554 if (SymbolLookUp) {
555 void *DisInfo = Dis->getDisInfoBlock();
556 uint64_t ReferenceType;
557 ReferenceType = LLVMDisassembler_ReferenceType_In_PCrel_Load;
558 const char *ReferenceName;
559 (void)SymbolLookUp(DisInfo, Value, &ReferenceType, Address, &ReferenceName);
560 if(ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_SymAddr ||
561 ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_CstrAddr)
562 (*Dis->CommentStream) << "literal pool for: " << ReferenceName;
563 }
564}
565
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566// Thumb1 instructions don't have explicit S bits. Rather, they
567// implicitly set CPSR. Since it's not represented in the encoding, the
568// auto-generated decoder won't inject the CPSR operand. We need to fix
569// that as a post-pass.
570static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
571 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000572 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000573 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000574 for (unsigned i = 0; i < NumOps; ++i, ++I) {
575 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000576 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000577 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000578 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
579 return;
580 }
581 }
582
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000583 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000584}
585
586// Most Thumb instructions don't have explicit predicates in the
587// encoding, but rather get their predicates from IT context. We need
588// to fix up the predicate operands using this context information as a
589// post-pass.
Owen Andersond2fc31b2011-09-08 22:42:49 +0000590MCDisassembler::DecodeStatus
591ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000592 MCDisassembler::DecodeStatus S = Success;
593
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000594 // A few instructions actually have predicates encoded in them. Don't
595 // try to overwrite it if we're seeing one of those.
596 switch (MI.getOpcode()) {
597 case ARM::tBcc:
598 case ARM::t2Bcc:
Owen Andersond2fc31b2011-09-08 22:42:49 +0000599 case ARM::tCBZ:
600 case ARM::tCBNZ:
Owen Anderson9f666b52011-09-19 23:47:10 +0000601 case ARM::tCPS:
602 case ARM::t2CPS3p:
603 case ARM::t2CPS2p:
604 case ARM::t2CPS1p:
Owen Andersond9346fb2011-09-19 23:57:20 +0000605 case ARM::tMOVSr:
Owen Andersonc18e9402011-10-13 17:58:39 +0000606 case ARM::tSETEND:
Owen Anderson441462f2011-09-08 22:48:37 +0000607 // Some instructions (mostly conditional branches) are not
608 // allowed in IT blocks.
Owen Andersond2fc31b2011-09-08 22:42:49 +0000609 if (!ITBlock.empty())
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000610 S = SoftFail;
611 else
612 return Success;
613 break;
614 case ARM::tB:
615 case ARM::t2B:
Owen Anderson04c78772011-09-19 22:34:23 +0000616 case ARM::t2TBB:
617 case ARM::t2TBH:
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000618 // Some instructions (mostly unconditional branches) can
619 // only appears at the end of, or outside of, an IT.
620 if (ITBlock.size() > 1)
621 S = SoftFail;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000622 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000623 default:
624 break;
625 }
626
627 // If we're in an IT block, base the predicate on that. Otherwise,
628 // assume a predicate of AL.
629 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000630 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000631 CC = ITBlock.back();
Owen Anderson9bd655d2011-08-26 06:19:51 +0000632 if (CC == 0xF)
633 CC = ARMCC::AL;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000634 ITBlock.pop_back();
635 } else
636 CC = ARMCC::AL;
637
638 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000639 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000640 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000641 for (unsigned i = 0; i < NumOps; ++i, ++I) {
642 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000643 if (OpInfo[i].isPredicate()) {
644 I = MI.insert(I, MCOperand::CreateImm(CC));
645 ++I;
646 if (CC == ARMCC::AL)
647 MI.insert(I, MCOperand::CreateReg(0));
648 else
649 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000650 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000651 }
652 }
653
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000654 I = MI.insert(I, MCOperand::CreateImm(CC));
655 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000657 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000658 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000659 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Andersond2fc31b2011-09-08 22:42:49 +0000660
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000661 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000662}
663
664// Thumb VFP instructions are a special case. Because we share their
665// encodings between ARM and Thumb modes, and they are predicable in ARM
666// mode, the auto-generated decoder will give them an (incorrect)
667// predicate operand. We need to rewrite these operands based on the IT
668// context as a post-pass.
669void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
670 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000671 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000672 CC = ITBlock.back();
673 ITBlock.pop_back();
674 } else
675 CC = ARMCC::AL;
676
677 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
678 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000679 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
680 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000681 if (OpInfo[i].isPredicate() ) {
682 I->setImm(CC);
683 ++I;
684 if (CC == ARMCC::AL)
685 I->setReg(0);
686 else
687 I->setReg(ARM::CPSR);
688 return;
689 }
690 }
691}
692
Owen Andersona6804442011-09-01 23:23:50 +0000693DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Owen Anderson83e3f672011-08-17 17:44:15 +0000694 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000695 uint64_t Address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000696 raw_ostream &os,
697 raw_ostream &cs) const {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000698 CommentStream = &cs;
699
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000700 uint8_t bytes[4];
701
James Molloya5d58562011-09-07 19:42:28 +0000702 assert((STI.getFeatureBits() & ARM::ModeThumb) &&
703 "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
704
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000705 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000706 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
707 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000708 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000709 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000710
711 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
James Molloya5d58562011-09-07 19:42:28 +0000712 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000713 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000714 Size = 2;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000715 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000716 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000717 }
718
719 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000720 result = decodeThumbSBitInstruction16(MI, insn16, Address, this, STI);
Owen Anderson16280302011-08-16 23:45:44 +0000721 if (result) {
722 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000723 bool InITBlock = !ITBlock.empty();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000724 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000726 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000727 }
728
729 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000730 result = decodeThumb2Instruction16(MI, insn16, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000731 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000732 Size = 2;
Owen Anderson7011eee2011-10-06 23:33:11 +0000733
734 // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
735 // the Thumb predicate.
736 if (MI.getOpcode() == ARM::t2IT && !ITBlock.empty())
737 result = MCDisassembler::SoftFail;
738
Owen Andersond2fc31b2011-09-08 22:42:49 +0000739 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000740
741 // If we find an IT instruction, we need to parse its condition
742 // code and mask operands so that we can apply them correctly
743 // to the subsequent instructions.
744 if (MI.getOpcode() == ARM::t2IT) {
Owen Anderson34626ac2011-09-14 21:06:21 +0000745
Owen Andersoneaca9282011-08-30 22:58:27 +0000746 // (3 - the number of trailing zeros) is the number of then / else.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000747 unsigned firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000748 unsigned Mask = MI.getOperand(1).getImm();
749 unsigned CondBit0 = Mask >> 4 & 1;
750 unsigned NumTZ = CountTrailingZeros_32(Mask);
751 assert(NumTZ <= 3 && "Invalid IT mask!");
752 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
753 bool T = ((Mask >> Pos) & 1) == CondBit0;
754 if (T)
755 ITBlock.insert(ITBlock.begin(), firstcond);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000756 else
Owen Andersoneaca9282011-08-30 22:58:27 +0000757 ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000758 }
Owen Andersoneaca9282011-08-30 22:58:27 +0000759
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760 ITBlock.push_back(firstcond);
761 }
762
Owen Anderson83e3f672011-08-17 17:44:15 +0000763 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000764 }
765
766 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000767 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
768 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000769 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000770 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000771
772 uint32_t insn32 = (bytes[3] << 8) |
773 (bytes[2] << 0) |
774 (bytes[1] << 24) |
775 (bytes[0] << 16);
776 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000777 result = decodeThumbInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000778 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000779 Size = 4;
780 bool InITBlock = ITBlock.size();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000781 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000782 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000783 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000784 }
785
786 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000787 result = decodeThumb2Instruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000788 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000789 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000790 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000791 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000792 }
793
794 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000795 result = decodeVFPInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000796 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000797 Size = 4;
798 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000799 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000800 }
801
802 MI.clear();
James Molloya5d58562011-09-07 19:42:28 +0000803 result = decodeNEONDupInstruction32(MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000804 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000805 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000806 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000807 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000808 }
809
810 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
811 MI.clear();
812 uint32_t NEONLdStInsn = insn32;
813 NEONLdStInsn &= 0xF0FFFFFF;
814 NEONLdStInsn |= 0x04000000;
James Molloya5d58562011-09-07 19:42:28 +0000815 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000816 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000817 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000818 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000819 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000820 }
821 }
822
Owen Anderson8533eba2011-08-10 19:01:10 +0000823 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000824 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000825 uint32_t NEONDataInsn = insn32;
826 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
827 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
828 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
James Molloya5d58562011-09-07 19:42:28 +0000829 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000830 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000831 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000832 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000833 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000834 }
835 }
836
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000837 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000838 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000839}
840
841
842extern "C" void LLVMInitializeARMDisassembler() {
843 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
844 createARMDisassembler);
845 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
846 createThumbDisassembler);
847}
848
849static const unsigned GPRDecoderTable[] = {
850 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
851 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
852 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
853 ARM::R12, ARM::SP, ARM::LR, ARM::PC
854};
855
Owen Andersona6804442011-09-01 23:23:50 +0000856static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000857 uint64_t Address, const void *Decoder) {
858 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000859 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860
861 unsigned Register = GPRDecoderTable[RegNo];
862 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000863 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864}
865
Owen Andersona6804442011-09-01 23:23:50 +0000866static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000867DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
868 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000869 if (RegNo == 15) return MCDisassembler::Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000870 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
871}
872
Owen Andersona6804442011-09-01 23:23:50 +0000873static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000874 uint64_t Address, const void *Decoder) {
875 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000876 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000877 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
878}
879
Owen Andersona6804442011-09-01 23:23:50 +0000880static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000881 uint64_t Address, const void *Decoder) {
882 unsigned Register = 0;
883 switch (RegNo) {
884 case 0:
885 Register = ARM::R0;
886 break;
887 case 1:
888 Register = ARM::R1;
889 break;
890 case 2:
891 Register = ARM::R2;
892 break;
893 case 3:
894 Register = ARM::R3;
895 break;
896 case 9:
897 Register = ARM::R9;
898 break;
899 case 12:
900 Register = ARM::R12;
901 break;
902 default:
James Molloyc047dca2011-09-01 18:02:14 +0000903 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000904 }
905
906 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000907 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908}
909
Owen Andersona6804442011-09-01 23:23:50 +0000910static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000911 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000912 if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000913 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
914}
915
Jim Grosbachc4057822011-08-17 21:58:18 +0000916static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000917 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
918 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
919 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
920 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
921 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
922 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
923 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
924 ARM::S28, ARM::S29, ARM::S30, ARM::S31
925};
926
Owen Andersona6804442011-09-01 23:23:50 +0000927static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000928 uint64_t Address, const void *Decoder) {
929 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000930 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000931
932 unsigned Register = SPRDecoderTable[RegNo];
933 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000934 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000935}
936
Jim Grosbachc4057822011-08-17 21:58:18 +0000937static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000938 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
939 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
940 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
941 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
942 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
943 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
944 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
945 ARM::D28, ARM::D29, ARM::D30, ARM::D31
946};
947
Owen Andersona6804442011-09-01 23:23:50 +0000948static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000949 uint64_t Address, const void *Decoder) {
950 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000951 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000952
953 unsigned Register = DPRDecoderTable[RegNo];
954 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000955 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000956}
957
Owen Andersona6804442011-09-01 23:23:50 +0000958static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000959 uint64_t Address, const void *Decoder) {
960 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000961 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000962 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
963}
964
Owen Andersona6804442011-09-01 23:23:50 +0000965static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +0000966DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
967 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000968 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000969 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000970 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
971}
972
Jim Grosbachc4057822011-08-17 21:58:18 +0000973static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000974 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
975 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
976 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
977 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
978};
979
980
Owen Andersona6804442011-09-01 23:23:50 +0000981static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000982 uint64_t Address, const void *Decoder) {
983 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000984 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000985 RegNo >>= 1;
986
987 unsigned Register = QPRDecoderTable[RegNo];
988 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000989 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000990}
991
Owen Andersona6804442011-09-01 23:23:50 +0000992static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000993 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000994 if (Val == 0xF) return MCDisassembler::Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000995 // AL predicate is not allowed on Thumb1 branches.
996 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
James Molloyc047dca2011-09-01 18:02:14 +0000997 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000998 Inst.addOperand(MCOperand::CreateImm(Val));
999 if (Val == ARMCC::AL) {
1000 Inst.addOperand(MCOperand::CreateReg(0));
1001 } else
1002 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
James Molloyc047dca2011-09-01 18:02:14 +00001003 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001004}
1005
Owen Andersona6804442011-09-01 23:23:50 +00001006static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001007 uint64_t Address, const void *Decoder) {
1008 if (Val)
1009 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1010 else
1011 Inst.addOperand(MCOperand::CreateReg(0));
James Molloyc047dca2011-09-01 18:02:14 +00001012 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001013}
1014
Owen Andersona6804442011-09-01 23:23:50 +00001015static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001016 uint64_t Address, const void *Decoder) {
1017 uint32_t imm = Val & 0xFF;
1018 uint32_t rot = (Val & 0xF00) >> 7;
Eli Friedmanecb830e2011-10-13 23:36:06 +00001019 uint32_t rot_imm = (imm >> rot) | (imm << ((32-rot) & 0x1F));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001020 Inst.addOperand(MCOperand::CreateImm(rot_imm));
James Molloyc047dca2011-09-01 18:02:14 +00001021 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001022}
1023
Owen Andersona6804442011-09-01 23:23:50 +00001024static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001025 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001026 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001027
1028 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1029 unsigned type = fieldFromInstruction32(Val, 5, 2);
1030 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1031
1032 // Register-immediate
Owen Andersona6804442011-09-01 23:23:50 +00001033 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1034 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001035
1036 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
1037 switch (type) {
1038 case 0:
1039 Shift = ARM_AM::lsl;
1040 break;
1041 case 1:
1042 Shift = ARM_AM::lsr;
1043 break;
1044 case 2:
1045 Shift = ARM_AM::asr;
1046 break;
1047 case 3:
1048 Shift = ARM_AM::ror;
1049 break;
1050 }
1051
1052 if (Shift == ARM_AM::ror && imm == 0)
1053 Shift = ARM_AM::rrx;
1054
1055 unsigned Op = Shift | (imm << 3);
1056 Inst.addOperand(MCOperand::CreateImm(Op));
1057
Owen Anderson83e3f672011-08-17 17:44:15 +00001058 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001059}
1060
Owen Andersona6804442011-09-01 23:23:50 +00001061static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001062 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001063 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001064
1065 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1066 unsigned type = fieldFromInstruction32(Val, 5, 2);
1067 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
1068
1069 // Register-register
Owen Andersona6804442011-09-01 23:23:50 +00001070 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1071 return MCDisassembler::Fail;
1072 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1073 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001074
1075 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
1076 switch (type) {
1077 case 0:
1078 Shift = ARM_AM::lsl;
1079 break;
1080 case 1:
1081 Shift = ARM_AM::lsr;
1082 break;
1083 case 2:
1084 Shift = ARM_AM::asr;
1085 break;
1086 case 3:
1087 Shift = ARM_AM::ror;
1088 break;
1089 }
1090
1091 Inst.addOperand(MCOperand::CreateImm(Shift));
1092
Owen Anderson83e3f672011-08-17 17:44:15 +00001093 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001094}
1095
Owen Andersona6804442011-09-01 23:23:50 +00001096static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001097 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001098 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001099
Owen Anderson921d01a2011-09-09 23:13:33 +00001100 bool writebackLoad = false;
1101 unsigned writebackReg = 0;
1102 switch (Inst.getOpcode()) {
1103 default:
1104 break;
1105 case ARM::LDMIA_UPD:
1106 case ARM::LDMDB_UPD:
1107 case ARM::LDMIB_UPD:
1108 case ARM::LDMDA_UPD:
1109 case ARM::t2LDMIA_UPD:
1110 case ARM::t2LDMDB_UPD:
1111 writebackLoad = true;
1112 writebackReg = Inst.getOperand(0).getReg();
1113 break;
1114 }
1115
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001116 // Empty register lists are not allowed.
Owen Anderson244006d2011-11-02 17:46:18 +00001117 if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001118 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001119 if (Val & (1 << i)) {
Owen Andersona6804442011-09-01 23:23:50 +00001120 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
1121 return MCDisassembler::Fail;
Owen Anderson921d01a2011-09-09 23:13:33 +00001122 // Writeback not allowed if Rn is in the target list.
1123 if (writebackLoad && writebackReg == Inst.end()[-1].getReg())
1124 Check(S, MCDisassembler::SoftFail);
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001125 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001126 }
1127
Owen Anderson83e3f672011-08-17 17:44:15 +00001128 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001129}
1130
Owen Andersona6804442011-09-01 23:23:50 +00001131static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001132 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001133 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001134
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001135 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
1136 unsigned regs = Val & 0xFF;
1137
Owen Andersona6804442011-09-01 23:23:50 +00001138 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1139 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001140 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00001141 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1142 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001143 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001144
Owen Anderson83e3f672011-08-17 17:44:15 +00001145 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001146}
1147
Owen Andersona6804442011-09-01 23:23:50 +00001148static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001149 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001150 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001151
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001152 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
1153 unsigned regs = (Val & 0xFF) / 2;
1154
Owen Andersona6804442011-09-01 23:23:50 +00001155 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1156 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001157 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00001158 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1159 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001160 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001161
Owen Anderson83e3f672011-08-17 17:44:15 +00001162 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001163}
1164
Owen Andersona6804442011-09-01 23:23:50 +00001165static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001166 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +00001167 // This operand encodes a mask of contiguous zeros between a specified MSB
1168 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
1169 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +00001170 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +00001171 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001172 unsigned msb = fieldFromInstruction32(Val, 5, 5);
1173 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
Owen Anderson89db0f62011-09-16 22:29:48 +00001174
Owen Andersoncb775512011-09-16 23:30:01 +00001175 DecodeStatus S = MCDisassembler::Success;
1176 if (lsb > msb) Check(S, MCDisassembler::SoftFail);
1177
Owen Anderson8b227782011-09-16 23:04:48 +00001178 uint32_t msb_mask = 0xFFFFFFFF;
1179 if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
1180 uint32_t lsb_mask = (1U << lsb) - 1;
Owen Anderson89db0f62011-09-16 22:29:48 +00001181
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001182 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Andersoncb775512011-09-16 23:30:01 +00001183 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001184}
1185
Owen Andersona6804442011-09-01 23:23:50 +00001186static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001187 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001188 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001189
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001190 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1191 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
1192 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
1193 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
1194 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1195 unsigned U = fieldFromInstruction32(Insn, 23, 1);
1196
1197 switch (Inst.getOpcode()) {
1198 case ARM::LDC_OFFSET:
1199 case ARM::LDC_PRE:
1200 case ARM::LDC_POST:
1201 case ARM::LDC_OPTION:
1202 case ARM::LDCL_OFFSET:
1203 case ARM::LDCL_PRE:
1204 case ARM::LDCL_POST:
1205 case ARM::LDCL_OPTION:
1206 case ARM::STC_OFFSET:
1207 case ARM::STC_PRE:
1208 case ARM::STC_POST:
1209 case ARM::STC_OPTION:
1210 case ARM::STCL_OFFSET:
1211 case ARM::STCL_PRE:
1212 case ARM::STCL_POST:
1213 case ARM::STCL_OPTION:
Owen Anderson8a83f712011-09-07 21:10:42 +00001214 case ARM::t2LDC_OFFSET:
1215 case ARM::t2LDC_PRE:
1216 case ARM::t2LDC_POST:
1217 case ARM::t2LDC_OPTION:
1218 case ARM::t2LDCL_OFFSET:
1219 case ARM::t2LDCL_PRE:
1220 case ARM::t2LDCL_POST:
1221 case ARM::t2LDCL_OPTION:
1222 case ARM::t2STC_OFFSET:
1223 case ARM::t2STC_PRE:
1224 case ARM::t2STC_POST:
1225 case ARM::t2STC_OPTION:
1226 case ARM::t2STCL_OFFSET:
1227 case ARM::t2STCL_PRE:
1228 case ARM::t2STCL_POST:
1229 case ARM::t2STCL_OPTION:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 if (coproc == 0xA || coproc == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00001231 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001232 break;
1233 default:
1234 break;
1235 }
1236
1237 Inst.addOperand(MCOperand::CreateImm(coproc));
1238 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Andersona6804442011-09-01 23:23:50 +00001239 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1240 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001241
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242 switch (Inst.getOpcode()) {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001243 case ARM::t2LDC2_OFFSET:
1244 case ARM::t2LDC2L_OFFSET:
1245 case ARM::t2LDC2_PRE:
1246 case ARM::t2LDC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001247 case ARM::t2STC2_OFFSET:
1248 case ARM::t2STC2L_OFFSET:
1249 case ARM::t2STC2_PRE:
1250 case ARM::t2STC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001251 case ARM::LDC2_OFFSET:
1252 case ARM::LDC2L_OFFSET:
1253 case ARM::LDC2_PRE:
1254 case ARM::LDC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001255 case ARM::STC2_OFFSET:
1256 case ARM::STC2L_OFFSET:
1257 case ARM::STC2_PRE:
1258 case ARM::STC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001259 case ARM::t2LDC_OFFSET:
1260 case ARM::t2LDCL_OFFSET:
1261 case ARM::t2LDC_PRE:
1262 case ARM::t2LDCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001263 case ARM::t2STC_OFFSET:
1264 case ARM::t2STCL_OFFSET:
1265 case ARM::t2STC_PRE:
1266 case ARM::t2STCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001267 case ARM::LDC_OFFSET:
1268 case ARM::LDCL_OFFSET:
1269 case ARM::LDC_PRE:
1270 case ARM::LDCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001271 case ARM::STC_OFFSET:
1272 case ARM::STCL_OFFSET:
1273 case ARM::STC_PRE:
1274 case ARM::STCL_PRE:
Jim Grosbach81b29282011-10-12 21:59:02 +00001275 imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
1276 Inst.addOperand(MCOperand::CreateImm(imm));
1277 break;
1278 case ARM::t2LDC2_POST:
1279 case ARM::t2LDC2L_POST:
1280 case ARM::t2STC2_POST:
1281 case ARM::t2STC2L_POST:
1282 case ARM::LDC2_POST:
1283 case ARM::LDC2L_POST:
1284 case ARM::STC2_POST:
1285 case ARM::STC2L_POST:
1286 case ARM::t2LDC_POST:
1287 case ARM::t2LDCL_POST:
1288 case ARM::t2STC_POST:
1289 case ARM::t2STCL_POST:
1290 case ARM::LDC_POST:
1291 case ARM::LDCL_POST:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001292 case ARM::STC_POST:
1293 case ARM::STCL_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001294 imm |= U << 8;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001295 // fall through.
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001296 default:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001297 // The 'option' variant doesn't encode 'U' in the immediate since
1298 // the immediate is unsigned [0,255].
1299 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001300 break;
1301 }
1302
1303 switch (Inst.getOpcode()) {
1304 case ARM::LDC_OFFSET:
1305 case ARM::LDC_PRE:
1306 case ARM::LDC_POST:
1307 case ARM::LDC_OPTION:
1308 case ARM::LDCL_OFFSET:
1309 case ARM::LDCL_PRE:
1310 case ARM::LDCL_POST:
1311 case ARM::LDCL_OPTION:
1312 case ARM::STC_OFFSET:
1313 case ARM::STC_PRE:
1314 case ARM::STC_POST:
1315 case ARM::STC_OPTION:
1316 case ARM::STCL_OFFSET:
1317 case ARM::STCL_PRE:
1318 case ARM::STCL_POST:
1319 case ARM::STCL_OPTION:
Owen Andersona6804442011-09-01 23:23:50 +00001320 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1321 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001322 break;
1323 default:
1324 break;
1325 }
1326
Owen Anderson83e3f672011-08-17 17:44:15 +00001327 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001328}
1329
Owen Andersona6804442011-09-01 23:23:50 +00001330static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001331DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1332 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001333 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001334
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001335 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1336 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1337 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1338 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1339 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1340 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1341 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1342 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1343
1344 // On stores, the writeback operand precedes Rt.
1345 switch (Inst.getOpcode()) {
1346 case ARM::STR_POST_IMM:
1347 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001348 case ARM::STRB_POST_IMM:
1349 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001350 case ARM::STRT_POST_REG:
1351 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001352 case ARM::STRBT_POST_REG:
1353 case ARM::STRBT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001354 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1355 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001356 break;
1357 default:
1358 break;
1359 }
1360
Owen Andersona6804442011-09-01 23:23:50 +00001361 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1362 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001363
1364 // On loads, the writeback operand comes after Rt.
1365 switch (Inst.getOpcode()) {
1366 case ARM::LDR_POST_IMM:
1367 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001368 case ARM::LDRB_POST_IMM:
1369 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001370 case ARM::LDRBT_POST_REG:
1371 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001372 case ARM::LDRT_POST_REG:
1373 case ARM::LDRT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001374 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1375 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001376 break;
1377 default:
1378 break;
1379 }
1380
Owen Andersona6804442011-09-01 23:23:50 +00001381 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1382 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001383
1384 ARM_AM::AddrOpc Op = ARM_AM::add;
1385 if (!fieldFromInstruction32(Insn, 23, 1))
1386 Op = ARM_AM::sub;
1387
1388 bool writeback = (P == 0) || (W == 1);
1389 unsigned idx_mode = 0;
1390 if (P && writeback)
1391 idx_mode = ARMII::IndexModePre;
1392 else if (!P && writeback)
1393 idx_mode = ARMII::IndexModePost;
1394
Owen Andersona6804442011-09-01 23:23:50 +00001395 if (writeback && (Rn == 15 || Rn == Rt))
1396 S = MCDisassembler::SoftFail; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001397
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001398 if (reg) {
Owen Andersona6804442011-09-01 23:23:50 +00001399 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1400 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001401 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1402 switch( fieldFromInstruction32(Insn, 5, 2)) {
1403 case 0:
1404 Opc = ARM_AM::lsl;
1405 break;
1406 case 1:
1407 Opc = ARM_AM::lsr;
1408 break;
1409 case 2:
1410 Opc = ARM_AM::asr;
1411 break;
1412 case 3:
1413 Opc = ARM_AM::ror;
1414 break;
1415 default:
James Molloyc047dca2011-09-01 18:02:14 +00001416 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001417 }
1418 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1419 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1420
1421 Inst.addOperand(MCOperand::CreateImm(imm));
1422 } else {
1423 Inst.addOperand(MCOperand::CreateReg(0));
1424 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1425 Inst.addOperand(MCOperand::CreateImm(tmp));
1426 }
1427
Owen Andersona6804442011-09-01 23:23:50 +00001428 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1429 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001430
Owen Anderson83e3f672011-08-17 17:44:15 +00001431 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001432}
1433
Owen Andersona6804442011-09-01 23:23:50 +00001434static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001435 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001436 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001437
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1439 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1440 unsigned type = fieldFromInstruction32(Val, 5, 2);
1441 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1442 unsigned U = fieldFromInstruction32(Val, 12, 1);
1443
Owen Anderson51157d22011-08-09 21:38:14 +00001444 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001445 switch (type) {
1446 case 0:
1447 ShOp = ARM_AM::lsl;
1448 break;
1449 case 1:
1450 ShOp = ARM_AM::lsr;
1451 break;
1452 case 2:
1453 ShOp = ARM_AM::asr;
1454 break;
1455 case 3:
1456 ShOp = ARM_AM::ror;
1457 break;
1458 }
1459
Owen Andersona6804442011-09-01 23:23:50 +00001460 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1461 return MCDisassembler::Fail;
1462 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1463 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001464 unsigned shift;
1465 if (U)
1466 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1467 else
1468 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1469 Inst.addOperand(MCOperand::CreateImm(shift));
1470
Owen Anderson83e3f672011-08-17 17:44:15 +00001471 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001472}
1473
Owen Andersona6804442011-09-01 23:23:50 +00001474static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001475DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1476 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001477 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001478
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001479 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1480 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1481 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1482 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1483 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1484 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1485 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1486 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1487 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1488
1489 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001490
1491 // For {LD,ST}RD, Rt must be even, else undefined.
1492 switch (Inst.getOpcode()) {
1493 case ARM::STRD:
1494 case ARM::STRD_PRE:
1495 case ARM::STRD_POST:
1496 case ARM::LDRD:
1497 case ARM::LDRD_PRE:
1498 case ARM::LDRD_POST:
James Molloyc047dca2011-09-01 18:02:14 +00001499 if (Rt & 0x1) return MCDisassembler::Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001500 break;
Owen Andersona6804442011-09-01 23:23:50 +00001501 default:
1502 break;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001503 }
1504
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001505 if (writeback) { // Writeback
1506 if (P)
1507 U |= ARMII::IndexModePre << 9;
1508 else
1509 U |= ARMII::IndexModePost << 9;
1510
1511 // On stores, the writeback operand precedes Rt.
1512 switch (Inst.getOpcode()) {
1513 case ARM::STRD:
1514 case ARM::STRD_PRE:
1515 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001516 case ARM::STRH:
1517 case ARM::STRH_PRE:
1518 case ARM::STRH_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001519 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1520 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001521 break;
1522 default:
1523 break;
1524 }
1525 }
1526
Owen Andersona6804442011-09-01 23:23:50 +00001527 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1528 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001529 switch (Inst.getOpcode()) {
1530 case ARM::STRD:
1531 case ARM::STRD_PRE:
1532 case ARM::STRD_POST:
1533 case ARM::LDRD:
1534 case ARM::LDRD_PRE:
1535 case ARM::LDRD_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001536 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1537 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001538 break;
1539 default:
1540 break;
1541 }
1542
1543 if (writeback) {
1544 // On loads, the writeback operand comes after Rt.
1545 switch (Inst.getOpcode()) {
1546 case ARM::LDRD:
1547 case ARM::LDRD_PRE:
1548 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001549 case ARM::LDRH:
1550 case ARM::LDRH_PRE:
1551 case ARM::LDRH_POST:
1552 case ARM::LDRSH:
1553 case ARM::LDRSH_PRE:
1554 case ARM::LDRSH_POST:
1555 case ARM::LDRSB:
1556 case ARM::LDRSB_PRE:
1557 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001558 case ARM::LDRHTr:
1559 case ARM::LDRSBTr:
Owen Andersona6804442011-09-01 23:23:50 +00001560 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1561 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001562 break;
1563 default:
1564 break;
1565 }
1566 }
1567
Owen Andersona6804442011-09-01 23:23:50 +00001568 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1569 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001570
1571 if (type) {
1572 Inst.addOperand(MCOperand::CreateReg(0));
1573 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1574 } else {
Owen Andersona6804442011-09-01 23:23:50 +00001575 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1576 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001577 Inst.addOperand(MCOperand::CreateImm(U));
1578 }
1579
Owen Andersona6804442011-09-01 23:23:50 +00001580 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1581 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001582
Owen Anderson83e3f672011-08-17 17:44:15 +00001583 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001584}
1585
Owen Andersona6804442011-09-01 23:23:50 +00001586static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001587 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001588 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001589
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001590 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1591 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1592
1593 switch (mode) {
1594 case 0:
1595 mode = ARM_AM::da;
1596 break;
1597 case 1:
1598 mode = ARM_AM::ia;
1599 break;
1600 case 2:
1601 mode = ARM_AM::db;
1602 break;
1603 case 3:
1604 mode = ARM_AM::ib;
1605 break;
1606 }
1607
1608 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Andersona6804442011-09-01 23:23:50 +00001609 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1610 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001611
Owen Anderson83e3f672011-08-17 17:44:15 +00001612 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001613}
1614
Owen Andersona6804442011-09-01 23:23:50 +00001615static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001616 unsigned Insn,
1617 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001618 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001619
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001620 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1621 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1622 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1623
1624 if (pred == 0xF) {
1625 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001626 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001627 Inst.setOpcode(ARM::RFEDA);
1628 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001629 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001630 Inst.setOpcode(ARM::RFEDA_UPD);
1631 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001632 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001633 Inst.setOpcode(ARM::RFEDB);
1634 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001635 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001636 Inst.setOpcode(ARM::RFEDB_UPD);
1637 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001638 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001639 Inst.setOpcode(ARM::RFEIA);
1640 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001641 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001642 Inst.setOpcode(ARM::RFEIA_UPD);
1643 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001644 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001645 Inst.setOpcode(ARM::RFEIB);
1646 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001647 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001648 Inst.setOpcode(ARM::RFEIB_UPD);
1649 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001650 case ARM::STMDA:
1651 Inst.setOpcode(ARM::SRSDA);
1652 break;
1653 case ARM::STMDA_UPD:
1654 Inst.setOpcode(ARM::SRSDA_UPD);
1655 break;
1656 case ARM::STMDB:
1657 Inst.setOpcode(ARM::SRSDB);
1658 break;
1659 case ARM::STMDB_UPD:
1660 Inst.setOpcode(ARM::SRSDB_UPD);
1661 break;
1662 case ARM::STMIA:
1663 Inst.setOpcode(ARM::SRSIA);
1664 break;
1665 case ARM::STMIA_UPD:
1666 Inst.setOpcode(ARM::SRSIA_UPD);
1667 break;
1668 case ARM::STMIB:
1669 Inst.setOpcode(ARM::SRSIB);
1670 break;
1671 case ARM::STMIB_UPD:
1672 Inst.setOpcode(ARM::SRSIB_UPD);
1673 break;
1674 default:
James Molloyc047dca2011-09-01 18:02:14 +00001675 if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001676 }
Owen Anderson846dd952011-08-18 22:31:17 +00001677
1678 // For stores (which become SRS's, the only operand is the mode.
1679 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1680 Inst.addOperand(
1681 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1682 return S;
1683 }
1684
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001685 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1686 }
1687
Owen Andersona6804442011-09-01 23:23:50 +00001688 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1689 return MCDisassembler::Fail;
1690 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1691 return MCDisassembler::Fail; // Tied
1692 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1693 return MCDisassembler::Fail;
1694 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1695 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001696
Owen Anderson83e3f672011-08-17 17:44:15 +00001697 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001698}
1699
Owen Andersona6804442011-09-01 23:23:50 +00001700static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001701 uint64_t Address, const void *Decoder) {
1702 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1703 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1704 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1705 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1706
Owen Andersona6804442011-09-01 23:23:50 +00001707 DecodeStatus S = MCDisassembler::Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001708
Owen Anderson14090bf2011-08-18 22:11:02 +00001709 // imod == '01' --> UNPREDICTABLE
1710 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1711 // return failure here. The '01' imod value is unprintable, so there's
1712 // nothing useful we could do even if we returned UNPREDICTABLE.
1713
James Molloyc047dca2011-09-01 18:02:14 +00001714 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001715
1716 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001717 Inst.setOpcode(ARM::CPS3p);
1718 Inst.addOperand(MCOperand::CreateImm(imod));
1719 Inst.addOperand(MCOperand::CreateImm(iflags));
1720 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001721 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001722 Inst.setOpcode(ARM::CPS2p);
1723 Inst.addOperand(MCOperand::CreateImm(imod));
1724 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001725 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001726 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001727 Inst.setOpcode(ARM::CPS1p);
1728 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001729 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001730 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001731 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001732 Inst.setOpcode(ARM::CPS1p);
1733 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001734 S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001735 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001736
Owen Anderson14090bf2011-08-18 22:11:02 +00001737 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001738}
1739
Owen Andersona6804442011-09-01 23:23:50 +00001740static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +00001741 uint64_t Address, const void *Decoder) {
1742 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1743 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1744 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1745 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1746
Owen Andersona6804442011-09-01 23:23:50 +00001747 DecodeStatus S = MCDisassembler::Success;
Owen Anderson6153a032011-08-23 17:45:18 +00001748
1749 // imod == '01' --> UNPREDICTABLE
1750 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1751 // return failure here. The '01' imod value is unprintable, so there's
1752 // nothing useful we could do even if we returned UNPREDICTABLE.
1753
James Molloyc047dca2011-09-01 18:02:14 +00001754 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson6153a032011-08-23 17:45:18 +00001755
1756 if (imod && M) {
1757 Inst.setOpcode(ARM::t2CPS3p);
1758 Inst.addOperand(MCOperand::CreateImm(imod));
1759 Inst.addOperand(MCOperand::CreateImm(iflags));
1760 Inst.addOperand(MCOperand::CreateImm(mode));
1761 } else if (imod && !M) {
1762 Inst.setOpcode(ARM::t2CPS2p);
1763 Inst.addOperand(MCOperand::CreateImm(imod));
1764 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001765 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001766 } else if (!imod && M) {
1767 Inst.setOpcode(ARM::t2CPS1p);
1768 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001769 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001770 } else {
1771 // imod == '00' && M == '0' --> UNPREDICTABLE
1772 Inst.setOpcode(ARM::t2CPS1p);
1773 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001774 S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001775 }
1776
1777 return S;
1778}
1779
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001780static DecodeStatus DecodeT2MOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
1781 uint64_t Address, const void *Decoder) {
1782 DecodeStatus S = MCDisassembler::Success;
1783
1784 unsigned Rd = fieldFromInstruction32(Insn, 8, 4);
1785 unsigned imm = 0;
1786
1787 imm |= (fieldFromInstruction32(Insn, 0, 8) << 0);
1788 imm |= (fieldFromInstruction32(Insn, 12, 3) << 8);
1789 imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
1790 imm |= (fieldFromInstruction32(Insn, 26, 1) << 11);
1791
1792 if (Inst.getOpcode() == ARM::t2MOVTi16)
1793 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1794 return MCDisassembler::Fail;
1795 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1796 return MCDisassembler::Fail;
1797
1798 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1799 Inst.addOperand(MCOperand::CreateImm(imm));
1800
1801 return S;
1802}
1803
1804static DecodeStatus DecodeArmMOVTWInstruction(llvm::MCInst &Inst, unsigned Insn,
1805 uint64_t Address, const void *Decoder) {
1806 DecodeStatus S = MCDisassembler::Success;
1807
1808 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1809 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1810 unsigned imm = 0;
1811
1812 imm |= (fieldFromInstruction32(Insn, 0, 12) << 0);
1813 imm |= (fieldFromInstruction32(Insn, 16, 4) << 12);
1814
1815 if (Inst.getOpcode() == ARM::MOVTi16)
1816 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1817 return MCDisassembler::Fail;
1818 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1819 return MCDisassembler::Fail;
1820
1821 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1822 Inst.addOperand(MCOperand::CreateImm(imm));
1823
1824 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1825 return MCDisassembler::Fail;
1826
1827 return S;
1828}
Owen Anderson6153a032011-08-23 17:45:18 +00001829
Owen Andersona6804442011-09-01 23:23:50 +00001830static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001831 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001832 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001833
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001834 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1835 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1836 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1837 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1838 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1839
1840 if (pred == 0xF)
1841 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1842
Owen Andersona6804442011-09-01 23:23:50 +00001843 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
1844 return MCDisassembler::Fail;
1845 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
1846 return MCDisassembler::Fail;
1847 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1848 return MCDisassembler::Fail;
1849 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
1850 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001851
Owen Andersona6804442011-09-01 23:23:50 +00001852 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1853 return MCDisassembler::Fail;
Owen Anderson1fb66732011-08-11 22:05:38 +00001854
Owen Anderson83e3f672011-08-17 17:44:15 +00001855 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001856}
1857
Owen Andersona6804442011-09-01 23:23:50 +00001858static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001859 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001860 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001861
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001862 unsigned add = fieldFromInstruction32(Val, 12, 1);
1863 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1864 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1865
Owen Andersona6804442011-09-01 23:23:50 +00001866 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1867 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001868
1869 if (!add) imm *= -1;
1870 if (imm == 0 && !add) imm = INT32_MIN;
1871 Inst.addOperand(MCOperand::CreateImm(imm));
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001872 if (Rn == 15)
1873 tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001874
Owen Anderson83e3f672011-08-17 17:44:15 +00001875 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001876}
1877
Owen Andersona6804442011-09-01 23:23:50 +00001878static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001879 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001880 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001881
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001882 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1883 unsigned U = fieldFromInstruction32(Val, 8, 1);
1884 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1885
Owen Andersona6804442011-09-01 23:23:50 +00001886 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1887 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001888
1889 if (U)
1890 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1891 else
1892 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1893
Owen Anderson83e3f672011-08-17 17:44:15 +00001894 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001895}
1896
Owen Andersona6804442011-09-01 23:23:50 +00001897static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001898 uint64_t Address, const void *Decoder) {
1899 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1900}
1901
Owen Andersona6804442011-09-01 23:23:50 +00001902static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00001903DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1904 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001905 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001906
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001907 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1908 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1909
1910 if (pred == 0xF) {
1911 Inst.setOpcode(ARM::BLXi);
1912 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001913 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001914 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001915 }
1916
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001917 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8, true,
1918 4, Inst, Decoder))
1919 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Andersona6804442011-09-01 23:23:50 +00001920 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1921 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001922
Owen Anderson83e3f672011-08-17 17:44:15 +00001923 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001924}
1925
1926
Owen Andersona6804442011-09-01 23:23:50 +00001927static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001928 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001929 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001930
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001931 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1932 unsigned align = fieldFromInstruction32(Val, 4, 2);
1933
Owen Andersona6804442011-09-01 23:23:50 +00001934 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1935 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001936 if (!align)
1937 Inst.addOperand(MCOperand::CreateImm(0));
1938 else
1939 Inst.addOperand(MCOperand::CreateImm(4 << align));
1940
Owen Anderson83e3f672011-08-17 17:44:15 +00001941 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001942}
1943
Owen Andersona6804442011-09-01 23:23:50 +00001944static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001945 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001946 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001947
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001948 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1949 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1950 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1951 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1952 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1953 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1954
1955 // First output register
Owen Andersona6804442011-09-01 23:23:50 +00001956 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
1957 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001958
1959 // Second output register
1960 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001961 case ARM::VLD3d8:
1962 case ARM::VLD3d16:
1963 case ARM::VLD3d32:
1964 case ARM::VLD3d8_UPD:
1965 case ARM::VLD3d16_UPD:
1966 case ARM::VLD3d32_UPD:
1967 case ARM::VLD4d8:
1968 case ARM::VLD4d16:
1969 case ARM::VLD4d32:
1970 case ARM::VLD4d8_UPD:
1971 case ARM::VLD4d16_UPD:
1972 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001973 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
1974 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001975 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001976 case ARM::VLD3q8:
1977 case ARM::VLD3q16:
1978 case ARM::VLD3q32:
1979 case ARM::VLD3q8_UPD:
1980 case ARM::VLD3q16_UPD:
1981 case ARM::VLD3q32_UPD:
1982 case ARM::VLD4q8:
1983 case ARM::VLD4q16:
1984 case ARM::VLD4q32:
1985 case ARM::VLD4q8_UPD:
1986 case ARM::VLD4q16_UPD:
1987 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00001988 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
1989 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001990 default:
1991 break;
1992 }
1993
1994 // Third output register
1995 switch(Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001996 case ARM::VLD3d8:
1997 case ARM::VLD3d16:
1998 case ARM::VLD3d32:
1999 case ARM::VLD3d8_UPD:
2000 case ARM::VLD3d16_UPD:
2001 case ARM::VLD3d32_UPD:
2002 case ARM::VLD4d8:
2003 case ARM::VLD4d16:
2004 case ARM::VLD4d32:
2005 case ARM::VLD4d8_UPD:
2006 case ARM::VLD4d16_UPD:
2007 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002008 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2009 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002010 break;
2011 case ARM::VLD3q8:
2012 case ARM::VLD3q16:
2013 case ARM::VLD3q32:
2014 case ARM::VLD3q8_UPD:
2015 case ARM::VLD3q16_UPD:
2016 case ARM::VLD3q32_UPD:
2017 case ARM::VLD4q8:
2018 case ARM::VLD4q16:
2019 case ARM::VLD4q32:
2020 case ARM::VLD4q8_UPD:
2021 case ARM::VLD4q16_UPD:
2022 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002023 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2024 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002025 break;
2026 default:
2027 break;
2028 }
2029
2030 // Fourth output register
2031 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002032 case ARM::VLD4d8:
2033 case ARM::VLD4d16:
2034 case ARM::VLD4d32:
2035 case ARM::VLD4d8_UPD:
2036 case ARM::VLD4d16_UPD:
2037 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002038 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2039 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002040 break;
2041 case ARM::VLD4q8:
2042 case ARM::VLD4q16:
2043 case ARM::VLD4q32:
2044 case ARM::VLD4q8_UPD:
2045 case ARM::VLD4q16_UPD:
2046 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002047 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2048 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002049 break;
2050 default:
2051 break;
2052 }
2053
2054 // Writeback operand
2055 switch (Inst.getOpcode()) {
Jim Grosbach10b90a92011-10-24 21:45:13 +00002056 case ARM::VLD1d8wb_fixed:
2057 case ARM::VLD1d16wb_fixed:
2058 case ARM::VLD1d32wb_fixed:
2059 case ARM::VLD1d64wb_fixed:
2060 case ARM::VLD1d8wb_register:
2061 case ARM::VLD1d16wb_register:
2062 case ARM::VLD1d32wb_register:
2063 case ARM::VLD1d64wb_register:
2064 case ARM::VLD1q8wb_fixed:
2065 case ARM::VLD1q16wb_fixed:
2066 case ARM::VLD1q32wb_fixed:
2067 case ARM::VLD1q64wb_fixed:
2068 case ARM::VLD1q8wb_register:
2069 case ARM::VLD1q16wb_register:
2070 case ARM::VLD1q32wb_register:
2071 case ARM::VLD1q64wb_register:
Jim Grosbach59216752011-10-24 23:26:05 +00002072 case ARM::VLD1d8Twb_fixed:
2073 case ARM::VLD1d8Twb_register:
2074 case ARM::VLD1d16Twb_fixed:
2075 case ARM::VLD1d16Twb_register:
2076 case ARM::VLD1d32Twb_fixed:
2077 case ARM::VLD1d32Twb_register:
2078 case ARM::VLD1d64Twb_fixed:
2079 case ARM::VLD1d64Twb_register:
Jim Grosbach399cdca2011-10-25 00:14:01 +00002080 case ARM::VLD1d8Qwb_fixed:
2081 case ARM::VLD1d8Qwb_register:
2082 case ARM::VLD1d16Qwb_fixed:
2083 case ARM::VLD1d16Qwb_register:
2084 case ARM::VLD1d32Qwb_fixed:
2085 case ARM::VLD1d32Qwb_register:
2086 case ARM::VLD1d64Qwb_fixed:
2087 case ARM::VLD1d64Qwb_register:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002088 case ARM::VLD2d8_UPD:
2089 case ARM::VLD2d16_UPD:
2090 case ARM::VLD2d32_UPD:
2091 case ARM::VLD2q8_UPD:
2092 case ARM::VLD2q16_UPD:
2093 case ARM::VLD2q32_UPD:
2094 case ARM::VLD2b8_UPD:
2095 case ARM::VLD2b16_UPD:
2096 case ARM::VLD2b32_UPD:
2097 case ARM::VLD3d8_UPD:
2098 case ARM::VLD3d16_UPD:
2099 case ARM::VLD3d32_UPD:
2100 case ARM::VLD3q8_UPD:
2101 case ARM::VLD3q16_UPD:
2102 case ARM::VLD3q32_UPD:
2103 case ARM::VLD4d8_UPD:
2104 case ARM::VLD4d16_UPD:
2105 case ARM::VLD4d32_UPD:
2106 case ARM::VLD4q8_UPD:
2107 case ARM::VLD4q16_UPD:
2108 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002109 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2110 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002111 break;
2112 default:
2113 break;
2114 }
2115
2116 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00002117 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2118 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002119
2120 // AddrMode6 Offset (register)
Jim Grosbach10b90a92011-10-24 21:45:13 +00002121 switch (Inst.getOpcode()) {
2122 default:
2123 // The below have been updated to have explicit am6offset split
2124 // between fixed and register offset. For those instructions not
2125 // yet updated, we need to add an additional reg0 operand for the
2126 // fixed variant.
2127 //
2128 // The fixed offset encodes as Rm == 0xd, so we check for that.
2129 if (Rm == 0xd) {
2130 Inst.addOperand(MCOperand::CreateReg(0));
2131 break;
2132 }
2133 // Fall through to handle the register offset variant.
2134 case ARM::VLD1d8wb_fixed:
2135 case ARM::VLD1d16wb_fixed:
2136 case ARM::VLD1d32wb_fixed:
2137 case ARM::VLD1d64wb_fixed:
Owen Anderson04b12a42011-10-27 22:53:10 +00002138 case ARM::VLD1d8Twb_fixed:
2139 case ARM::VLD1d16Twb_fixed:
2140 case ARM::VLD1d32Twb_fixed:
2141 case ARM::VLD1d64Twb_fixed:
Owen Andersonfb6ab2b2011-10-31 17:17:32 +00002142 case ARM::VLD1d8Qwb_fixed:
2143 case ARM::VLD1d16Qwb_fixed:
2144 case ARM::VLD1d32Qwb_fixed:
2145 case ARM::VLD1d64Qwb_fixed:
Jim Grosbach10b90a92011-10-24 21:45:13 +00002146 case ARM::VLD1d8wb_register:
2147 case ARM::VLD1d16wb_register:
2148 case ARM::VLD1d32wb_register:
2149 case ARM::VLD1d64wb_register:
2150 case ARM::VLD1q8wb_fixed:
2151 case ARM::VLD1q16wb_fixed:
2152 case ARM::VLD1q32wb_fixed:
2153 case ARM::VLD1q64wb_fixed:
2154 case ARM::VLD1q8wb_register:
2155 case ARM::VLD1q16wb_register:
2156 case ARM::VLD1q32wb_register:
2157 case ARM::VLD1q64wb_register:
2158 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2159 // variant encodes Rm == 0xf. Anything else is a register offset post-
2160 // increment and we need to add the register operand to the instruction.
2161 if (Rm != 0xD && Rm != 0xF &&
2162 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00002163 return MCDisassembler::Fail;
Jim Grosbach10b90a92011-10-24 21:45:13 +00002164 break;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002165 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002166
Owen Anderson83e3f672011-08-17 17:44:15 +00002167 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002168}
2169
Owen Andersona6804442011-09-01 23:23:50 +00002170static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002171 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002172 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002173
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002174 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2175 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2176 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
2177 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2178 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
2179 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2180
2181 // Writeback Operand
2182 switch (Inst.getOpcode()) {
Jim Grosbach4334e032011-10-31 21:50:31 +00002183 case ARM::VST1d8wb_fixed:
2184 case ARM::VST1d16wb_fixed:
2185 case ARM::VST1d32wb_fixed:
2186 case ARM::VST1d64wb_fixed:
2187 case ARM::VST1d8wb_register:
2188 case ARM::VST1d16wb_register:
2189 case ARM::VST1d32wb_register:
2190 case ARM::VST1d64wb_register:
2191 case ARM::VST1q8wb_fixed:
2192 case ARM::VST1q16wb_fixed:
2193 case ARM::VST1q32wb_fixed:
2194 case ARM::VST1q64wb_fixed:
2195 case ARM::VST1q8wb_register:
2196 case ARM::VST1q16wb_register:
2197 case ARM::VST1q32wb_register:
2198 case ARM::VST1q64wb_register:
Jim Grosbachd5ca2012011-11-29 22:38:04 +00002199 case ARM::VST1d8Twb_fixed:
2200 case ARM::VST1d16Twb_fixed:
2201 case ARM::VST1d32Twb_fixed:
2202 case ARM::VST1d64Twb_fixed:
2203 case ARM::VST1d8Twb_register:
2204 case ARM::VST1d16Twb_register:
2205 case ARM::VST1d32Twb_register:
2206 case ARM::VST1d64Twb_register:
Jim Grosbach4c7edb32011-11-29 22:58:48 +00002207 case ARM::VST1d8Qwb_fixed:
2208 case ARM::VST1d16Qwb_fixed:
2209 case ARM::VST1d32Qwb_fixed:
2210 case ARM::VST1d64Qwb_fixed:
2211 case ARM::VST1d8Qwb_register:
2212 case ARM::VST1d16Qwb_register:
2213 case ARM::VST1d32Qwb_register:
2214 case ARM::VST1d64Qwb_register:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002215 case ARM::VST2d8_UPD:
2216 case ARM::VST2d16_UPD:
2217 case ARM::VST2d32_UPD:
2218 case ARM::VST2q8_UPD:
2219 case ARM::VST2q16_UPD:
2220 case ARM::VST2q32_UPD:
2221 case ARM::VST2b8_UPD:
2222 case ARM::VST2b16_UPD:
2223 case ARM::VST2b32_UPD:
2224 case ARM::VST3d8_UPD:
2225 case ARM::VST3d16_UPD:
2226 case ARM::VST3d32_UPD:
2227 case ARM::VST3q8_UPD:
2228 case ARM::VST3q16_UPD:
2229 case ARM::VST3q32_UPD:
2230 case ARM::VST4d8_UPD:
2231 case ARM::VST4d16_UPD:
2232 case ARM::VST4d32_UPD:
2233 case ARM::VST4q8_UPD:
2234 case ARM::VST4q16_UPD:
2235 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002236 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2237 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002238 break;
2239 default:
2240 break;
2241 }
2242
2243 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00002244 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2245 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002246
2247 // AddrMode6 Offset (register)
Owen Anderson60cb6432011-11-01 22:18:13 +00002248 switch (Inst.getOpcode()) {
2249 default:
2250 if (Rm == 0xD)
2251 Inst.addOperand(MCOperand::CreateReg(0));
2252 else if (Rm != 0xF) {
2253 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2254 return MCDisassembler::Fail;
2255 }
2256 break;
2257 case ARM::VST1d8wb_fixed:
2258 case ARM::VST1d16wb_fixed:
2259 case ARM::VST1d32wb_fixed:
2260 case ARM::VST1d64wb_fixed:
2261 case ARM::VST1q8wb_fixed:
2262 case ARM::VST1q16wb_fixed:
2263 case ARM::VST1q32wb_fixed:
2264 case ARM::VST1q64wb_fixed:
2265 break;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002266 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002267
Owen Anderson60cb6432011-11-01 22:18:13 +00002268
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002269 // First input register
Owen Andersona6804442011-09-01 23:23:50 +00002270 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2271 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002272
2273 // Second input register
2274 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002275 case ARM::VST2d8:
2276 case ARM::VST2d16:
2277 case ARM::VST2d32:
2278 case ARM::VST2d8_UPD:
2279 case ARM::VST2d16_UPD:
2280 case ARM::VST2d32_UPD:
2281 case ARM::VST2q8:
2282 case ARM::VST2q16:
2283 case ARM::VST2q32:
2284 case ARM::VST2q8_UPD:
2285 case ARM::VST2q16_UPD:
2286 case ARM::VST2q32_UPD:
2287 case ARM::VST3d8:
2288 case ARM::VST3d16:
2289 case ARM::VST3d32:
2290 case ARM::VST3d8_UPD:
2291 case ARM::VST3d16_UPD:
2292 case ARM::VST3d32_UPD:
2293 case ARM::VST4d8:
2294 case ARM::VST4d16:
2295 case ARM::VST4d32:
2296 case ARM::VST4d8_UPD:
2297 case ARM::VST4d16_UPD:
2298 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002299 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2300 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301 break;
2302 case ARM::VST2b8:
2303 case ARM::VST2b16:
2304 case ARM::VST2b32:
2305 case ARM::VST2b8_UPD:
2306 case ARM::VST2b16_UPD:
2307 case ARM::VST2b32_UPD:
2308 case ARM::VST3q8:
2309 case ARM::VST3q16:
2310 case ARM::VST3q32:
2311 case ARM::VST3q8_UPD:
2312 case ARM::VST3q16_UPD:
2313 case ARM::VST3q32_UPD:
2314 case ARM::VST4q8:
2315 case ARM::VST4q16:
2316 case ARM::VST4q32:
2317 case ARM::VST4q8_UPD:
2318 case ARM::VST4q16_UPD:
2319 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002320 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2321 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002322 break;
2323 default:
2324 break;
2325 }
2326
2327 // Third input register
2328 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002329 case ARM::VST2q8:
2330 case ARM::VST2q16:
2331 case ARM::VST2q32:
2332 case ARM::VST2q8_UPD:
2333 case ARM::VST2q16_UPD:
2334 case ARM::VST2q32_UPD:
2335 case ARM::VST3d8:
2336 case ARM::VST3d16:
2337 case ARM::VST3d32:
2338 case ARM::VST3d8_UPD:
2339 case ARM::VST3d16_UPD:
2340 case ARM::VST3d32_UPD:
2341 case ARM::VST4d8:
2342 case ARM::VST4d16:
2343 case ARM::VST4d32:
2344 case ARM::VST4d8_UPD:
2345 case ARM::VST4d16_UPD:
2346 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002347 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2348 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002349 break;
2350 case ARM::VST3q8:
2351 case ARM::VST3q16:
2352 case ARM::VST3q32:
2353 case ARM::VST3q8_UPD:
2354 case ARM::VST3q16_UPD:
2355 case ARM::VST3q32_UPD:
2356 case ARM::VST4q8:
2357 case ARM::VST4q16:
2358 case ARM::VST4q32:
2359 case ARM::VST4q8_UPD:
2360 case ARM::VST4q16_UPD:
2361 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002362 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2363 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002364 break;
2365 default:
2366 break;
2367 }
2368
2369 // Fourth input register
2370 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002371 case ARM::VST2q8:
2372 case ARM::VST2q16:
2373 case ARM::VST2q32:
2374 case ARM::VST2q8_UPD:
2375 case ARM::VST2q16_UPD:
2376 case ARM::VST2q32_UPD:
2377 case ARM::VST4d8:
2378 case ARM::VST4d16:
2379 case ARM::VST4d32:
2380 case ARM::VST4d8_UPD:
2381 case ARM::VST4d16_UPD:
2382 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002383 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2384 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002385 break;
2386 case ARM::VST4q8:
2387 case ARM::VST4q16:
2388 case ARM::VST4q32:
2389 case ARM::VST4q8_UPD:
2390 case ARM::VST4q16_UPD:
2391 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002392 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2393 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002394 break;
2395 default:
2396 break;
2397 }
2398
Owen Anderson83e3f672011-08-17 17:44:15 +00002399 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002400}
2401
Owen Andersona6804442011-09-01 23:23:50 +00002402static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002403 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002404 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002405
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002406 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2407 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2408 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2409 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2410 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2411 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2412 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2413
2414 align *= (1 << size);
2415
Owen Andersona6804442011-09-01 23:23:50 +00002416 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2417 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002418 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002419 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2420 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002421 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002422
Owen Andersona6804442011-09-01 23:23:50 +00002423 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2424 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002425 Inst.addOperand(MCOperand::CreateImm(align));
2426
Jim Grosbach096334e2011-11-30 19:35:44 +00002427 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2428 // variant encodes Rm == 0xf. Anything else is a register offset post-
2429 // increment and we need to add the register operand to the instruction.
2430 if (Rm != 0xD && Rm != 0xF &&
2431 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2432 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002433
Owen Anderson83e3f672011-08-17 17:44:15 +00002434 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002435}
2436
Owen Andersona6804442011-09-01 23:23:50 +00002437static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002438 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002439 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002440
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002441 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2442 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2443 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2444 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2445 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2446 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2447 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2448 align *= 2*size;
2449
Owen Andersona6804442011-09-01 23:23:50 +00002450 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2451 return MCDisassembler::Fail;
2452 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2453 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002454 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002455 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2456 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002457 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002458
Owen Andersona6804442011-09-01 23:23:50 +00002459 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2460 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002461 Inst.addOperand(MCOperand::CreateImm(align));
2462
2463 if (Rm == 0xD)
2464 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002465 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002466 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2467 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002468 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002469
Owen Anderson83e3f672011-08-17 17:44:15 +00002470 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002471}
2472
Owen Andersona6804442011-09-01 23:23:50 +00002473static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002474 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002475 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002476
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002477 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2478 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2479 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2480 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2481 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2482
Owen Andersona6804442011-09-01 23:23:50 +00002483 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2484 return MCDisassembler::Fail;
2485 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2486 return MCDisassembler::Fail;
2487 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2488 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002489 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002490 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2491 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002492 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002493
Owen Andersona6804442011-09-01 23:23:50 +00002494 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2495 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002496 Inst.addOperand(MCOperand::CreateImm(0));
2497
2498 if (Rm == 0xD)
2499 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002500 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002501 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2502 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002503 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002504
Owen Anderson83e3f672011-08-17 17:44:15 +00002505 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002506}
2507
Owen Andersona6804442011-09-01 23:23:50 +00002508static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002509 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002510 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002511
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002512 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2513 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2514 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2515 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2516 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2517 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2518 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2519
2520 if (size == 0x3) {
2521 size = 4;
2522 align = 16;
2523 } else {
2524 if (size == 2) {
2525 size = 1 << size;
2526 align *= 8;
2527 } else {
2528 size = 1 << size;
2529 align *= 4*size;
2530 }
2531 }
2532
Owen Andersona6804442011-09-01 23:23:50 +00002533 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2534 return MCDisassembler::Fail;
2535 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2536 return MCDisassembler::Fail;
2537 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2538 return MCDisassembler::Fail;
2539 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2540 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002541 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002542 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2543 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002544 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002545
Owen Andersona6804442011-09-01 23:23:50 +00002546 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2547 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002548 Inst.addOperand(MCOperand::CreateImm(align));
2549
2550 if (Rm == 0xD)
2551 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002552 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002553 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2554 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002555 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002556
Owen Anderson83e3f672011-08-17 17:44:15 +00002557 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002558}
2559
Owen Andersona6804442011-09-01 23:23:50 +00002560static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00002561DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2562 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002563 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002564
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002565 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2566 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2567 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2568 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2569 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2570 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2571 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2572 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2573
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002574 if (Q) {
Owen Andersona6804442011-09-01 23:23:50 +00002575 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2576 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002577 } else {
Owen Andersona6804442011-09-01 23:23:50 +00002578 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2579 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002580 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002581
2582 Inst.addOperand(MCOperand::CreateImm(imm));
2583
2584 switch (Inst.getOpcode()) {
2585 case ARM::VORRiv4i16:
2586 case ARM::VORRiv2i32:
2587 case ARM::VBICiv4i16:
2588 case ARM::VBICiv2i32:
Owen Andersona6804442011-09-01 23:23:50 +00002589 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2590 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002591 break;
2592 case ARM::VORRiv8i16:
2593 case ARM::VORRiv4i32:
2594 case ARM::VBICiv8i16:
2595 case ARM::VBICiv4i32:
Owen Andersona6804442011-09-01 23:23:50 +00002596 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2597 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002598 break;
2599 default:
2600 break;
2601 }
2602
Owen Anderson83e3f672011-08-17 17:44:15 +00002603 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002604}
2605
Owen Andersona6804442011-09-01 23:23:50 +00002606static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002607 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002608 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002609
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002610 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2611 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2612 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2613 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2614 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2615
Owen Andersona6804442011-09-01 23:23:50 +00002616 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2617 return MCDisassembler::Fail;
2618 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2619 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002620 Inst.addOperand(MCOperand::CreateImm(8 << size));
2621
Owen Anderson83e3f672011-08-17 17:44:15 +00002622 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002623}
2624
Owen Andersona6804442011-09-01 23:23:50 +00002625static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002626 uint64_t Address, const void *Decoder) {
2627 Inst.addOperand(MCOperand::CreateImm(8 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002628 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002629}
2630
Owen Andersona6804442011-09-01 23:23:50 +00002631static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002632 uint64_t Address, const void *Decoder) {
2633 Inst.addOperand(MCOperand::CreateImm(16 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002634 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002635}
2636
Owen Andersona6804442011-09-01 23:23:50 +00002637static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002638 uint64_t Address, const void *Decoder) {
2639 Inst.addOperand(MCOperand::CreateImm(32 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002640 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002641}
2642
Owen Andersona6804442011-09-01 23:23:50 +00002643static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002644 uint64_t Address, const void *Decoder) {
2645 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002646 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002647}
2648
Owen Andersona6804442011-09-01 23:23:50 +00002649static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002650 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002651 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002652
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002653 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2654 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2655 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2656 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2657 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2658 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2659 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2660 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2661
Owen Andersona6804442011-09-01 23:23:50 +00002662 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2663 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002664 if (op) {
Owen Andersona6804442011-09-01 23:23:50 +00002665 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2666 return MCDisassembler::Fail; // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002667 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002668
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002669 for (unsigned i = 0; i < length; ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00002670 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder)))
2671 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002672 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002673
Owen Andersona6804442011-09-01 23:23:50 +00002674 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2675 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002676
Owen Anderson83e3f672011-08-17 17:44:15 +00002677 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002678}
2679
Owen Andersona6804442011-09-01 23:23:50 +00002680static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002681 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002682 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002683
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002684 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2685 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2686
Owen Andersona6804442011-09-01 23:23:50 +00002687 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
2688 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002689
Owen Anderson96425c82011-08-26 18:09:22 +00002690 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00002691 default:
James Molloyc047dca2011-09-01 18:02:14 +00002692 return MCDisassembler::Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00002693 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00002694 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00002695 case ARM::tADDrSPi:
2696 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2697 break;
Owen Anderson96425c82011-08-26 18:09:22 +00002698 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002699
2700 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002701 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002702}
2703
Owen Andersona6804442011-09-01 23:23:50 +00002704static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002705 uint64_t Address, const void *Decoder) {
2706 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002707 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002708}
2709
Owen Andersona6804442011-09-01 23:23:50 +00002710static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002711 uint64_t Address, const void *Decoder) {
2712 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
James Molloyc047dca2011-09-01 18:02:14 +00002713 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002714}
2715
Owen Andersona6804442011-09-01 23:23:50 +00002716static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002717 uint64_t Address, const void *Decoder) {
2718 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00002719 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002720}
2721
Owen Andersona6804442011-09-01 23:23:50 +00002722static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002723 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002724 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002725
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002726 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2727 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2728
Owen Andersona6804442011-09-01 23:23:50 +00002729 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2730 return MCDisassembler::Fail;
2731 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
2732 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002733
Owen Anderson83e3f672011-08-17 17:44:15 +00002734 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002735}
2736
Owen Andersona6804442011-09-01 23:23:50 +00002737static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002738 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002739 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002740
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002741 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2742 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2743
Owen Andersona6804442011-09-01 23:23:50 +00002744 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
2745 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002746 Inst.addOperand(MCOperand::CreateImm(imm));
2747
Owen Anderson83e3f672011-08-17 17:44:15 +00002748 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002749}
2750
Owen Andersona6804442011-09-01 23:23:50 +00002751static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002752 uint64_t Address, const void *Decoder) {
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002753 unsigned imm = Val << 2;
2754
2755 Inst.addOperand(MCOperand::CreateImm(imm));
2756 tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002757
James Molloyc047dca2011-09-01 18:02:14 +00002758 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002759}
2760
Owen Andersona6804442011-09-01 23:23:50 +00002761static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002762 uint64_t Address, const void *Decoder) {
2763 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002764 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002765
James Molloyc047dca2011-09-01 18:02:14 +00002766 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002767}
2768
Owen Andersona6804442011-09-01 23:23:50 +00002769static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002770 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002771 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002772
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002773 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2774 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2775 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2776
Owen Andersona6804442011-09-01 23:23:50 +00002777 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2778 return MCDisassembler::Fail;
2779 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
2780 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002781 Inst.addOperand(MCOperand::CreateImm(imm));
2782
Owen Anderson83e3f672011-08-17 17:44:15 +00002783 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002784}
2785
Owen Andersona6804442011-09-01 23:23:50 +00002786static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002787 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002788 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002789
Owen Anderson82265a22011-08-23 17:51:38 +00002790 switch (Inst.getOpcode()) {
2791 case ARM::t2PLDs:
2792 case ARM::t2PLDWs:
2793 case ARM::t2PLIs:
2794 break;
2795 default: {
2796 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson31d485e2011-09-23 21:07:25 +00002797 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00002798 return MCDisassembler::Fail;
Owen Anderson82265a22011-08-23 17:51:38 +00002799 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002800 }
2801
2802 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2803 if (Rn == 0xF) {
2804 switch (Inst.getOpcode()) {
2805 case ARM::t2LDRBs:
2806 Inst.setOpcode(ARM::t2LDRBpci);
2807 break;
2808 case ARM::t2LDRHs:
2809 Inst.setOpcode(ARM::t2LDRHpci);
2810 break;
2811 case ARM::t2LDRSHs:
2812 Inst.setOpcode(ARM::t2LDRSHpci);
2813 break;
2814 case ARM::t2LDRSBs:
2815 Inst.setOpcode(ARM::t2LDRSBpci);
2816 break;
2817 case ARM::t2PLDs:
2818 Inst.setOpcode(ARM::t2PLDi12);
2819 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2820 break;
2821 default:
James Molloyc047dca2011-09-01 18:02:14 +00002822 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002823 }
2824
2825 int imm = fieldFromInstruction32(Insn, 0, 12);
2826 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2827 Inst.addOperand(MCOperand::CreateImm(imm));
2828
Owen Anderson83e3f672011-08-17 17:44:15 +00002829 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002830 }
2831
2832 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2833 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2834 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Andersona6804442011-09-01 23:23:50 +00002835 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
2836 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002837
Owen Anderson83e3f672011-08-17 17:44:15 +00002838 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002839}
2840
Owen Andersona6804442011-09-01 23:23:50 +00002841static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002842 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002843 int imm = Val & 0xFF;
2844 if (!(Val & 0x100)) imm *= -1;
2845 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2846
James Molloyc047dca2011-09-01 18:02:14 +00002847 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002848}
2849
Owen Andersona6804442011-09-01 23:23:50 +00002850static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002851 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002852 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002853
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002854 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2855 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2856
Owen Andersona6804442011-09-01 23:23:50 +00002857 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2858 return MCDisassembler::Fail;
2859 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
2860 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002861
Owen Anderson83e3f672011-08-17 17:44:15 +00002862 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002863}
2864
Jim Grosbachb6aed502011-09-09 18:37:27 +00002865static DecodeStatus DecodeT2AddrModeImm0_1020s4(llvm::MCInst &Inst,unsigned Val,
2866 uint64_t Address, const void *Decoder) {
2867 DecodeStatus S = MCDisassembler::Success;
2868
2869 unsigned Rn = fieldFromInstruction32(Val, 8, 4);
2870 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2871
2872 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2873 return MCDisassembler::Fail;
2874
2875 Inst.addOperand(MCOperand::CreateImm(imm));
2876
2877 return S;
2878}
2879
Owen Andersona6804442011-09-01 23:23:50 +00002880static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002881 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002882 int imm = Val & 0xFF;
Owen Anderson705b48f2011-09-16 21:08:33 +00002883 if (Val == 0)
2884 imm = INT32_MIN;
2885 else if (!(Val & 0x100))
2886 imm *= -1;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002887 Inst.addOperand(MCOperand::CreateImm(imm));
2888
James Molloyc047dca2011-09-01 18:02:14 +00002889 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002890}
2891
2892
Owen Andersona6804442011-09-01 23:23:50 +00002893static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002894 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002895 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002896
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002897 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2898 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2899
2900 // Some instructions always use an additive offset.
2901 switch (Inst.getOpcode()) {
2902 case ARM::t2LDRT:
2903 case ARM::t2LDRBT:
2904 case ARM::t2LDRHT:
2905 case ARM::t2LDRSBT:
2906 case ARM::t2LDRSHT:
Owen Andersonecd1c552011-09-19 18:07:10 +00002907 case ARM::t2STRT:
2908 case ARM::t2STRBT:
2909 case ARM::t2STRHT:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002910 imm |= 0x100;
2911 break;
2912 default:
2913 break;
2914 }
2915
Owen Andersona6804442011-09-01 23:23:50 +00002916 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2917 return MCDisassembler::Fail;
2918 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
2919 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002920
Owen Anderson83e3f672011-08-17 17:44:15 +00002921 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002922}
2923
Owen Andersona3157b42011-09-12 18:56:30 +00002924static DecodeStatus DecodeT2LdStPre(llvm::MCInst &Inst, unsigned Insn,
2925 uint64_t Address, const void *Decoder) {
2926 DecodeStatus S = MCDisassembler::Success;
2927
2928 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2929 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2930 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
2931 addr |= fieldFromInstruction32(Insn, 9, 1) << 8;
2932 addr |= Rn << 9;
2933 unsigned load = fieldFromInstruction32(Insn, 20, 1);
2934
2935 if (!load) {
2936 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2937 return MCDisassembler::Fail;
2938 }
2939
Owen Andersone4f2df92011-09-16 22:42:36 +00002940 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
Owen Andersona3157b42011-09-12 18:56:30 +00002941 return MCDisassembler::Fail;
2942
2943 if (load) {
2944 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2945 return MCDisassembler::Fail;
2946 }
2947
2948 if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
2949 return MCDisassembler::Fail;
2950
2951 return S;
2952}
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002953
Owen Andersona6804442011-09-01 23:23:50 +00002954static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002955 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002956 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002957
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002958 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2959 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2960
Owen Andersona6804442011-09-01 23:23:50 +00002961 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2962 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002963 Inst.addOperand(MCOperand::CreateImm(imm));
2964
Owen Anderson83e3f672011-08-17 17:44:15 +00002965 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002966}
2967
2968
Owen Andersona6804442011-09-01 23:23:50 +00002969static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002970 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002971 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2972
2973 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2974 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2975 Inst.addOperand(MCOperand::CreateImm(imm));
2976
James Molloyc047dca2011-09-01 18:02:14 +00002977 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002978}
2979
Owen Andersona6804442011-09-01 23:23:50 +00002980static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002981 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002982 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002983
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002984 if (Inst.getOpcode() == ARM::tADDrSP) {
2985 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2986 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2987
Owen Andersona6804442011-09-01 23:23:50 +00002988 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2989 return MCDisassembler::Fail;
2990 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
2991 return MCDisassembler::Fail;
Owen Anderson99906832011-08-25 18:30:18 +00002992 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002993 } else if (Inst.getOpcode() == ARM::tADDspr) {
2994 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2995
2996 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2997 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00002998 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2999 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003000 }
3001
Owen Anderson83e3f672011-08-17 17:44:15 +00003002 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003003}
3004
Owen Andersona6804442011-09-01 23:23:50 +00003005static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003006 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003007 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
3008 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
3009
3010 Inst.addOperand(MCOperand::CreateImm(imod));
3011 Inst.addOperand(MCOperand::CreateImm(flags));
3012
James Molloyc047dca2011-09-01 18:02:14 +00003013 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003014}
3015
Owen Andersona6804442011-09-01 23:23:50 +00003016static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003017 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003018 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003019 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3020 unsigned add = fieldFromInstruction32(Insn, 4, 1);
3021
Owen Andersona6804442011-09-01 23:23:50 +00003022 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3023 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003024 Inst.addOperand(MCOperand::CreateImm(add));
3025
Owen Anderson83e3f672011-08-17 17:44:15 +00003026 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003027}
3028
Owen Andersona6804442011-09-01 23:23:50 +00003029static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003030 uint64_t Address, const void *Decoder) {
Jim Grosbach01817c32011-10-20 17:28:20 +00003031 if (!tryAddingSymbolicOperand(Address,
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003032 (Address & ~2u) + SignExtend32<22>(Val << 1) + 4,
3033 true, 4, Inst, Decoder))
3034 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003035 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003036}
3037
Owen Andersona6804442011-09-01 23:23:50 +00003038static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003039 uint64_t Address, const void *Decoder) {
3040 if (Val == 0xA || Val == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00003041 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003042
3043 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003044 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003045}
3046
Owen Andersona6804442011-09-01 23:23:50 +00003047static DecodeStatus
Jim Grosbach7f739be2011-09-19 22:21:13 +00003048DecodeThumbTableBranch(llvm::MCInst &Inst, unsigned Insn,
3049 uint64_t Address, const void *Decoder) {
3050 DecodeStatus S = MCDisassembler::Success;
3051
3052 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3053 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3054
3055 if (Rn == ARM::SP) S = MCDisassembler::SoftFail;
3056 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3057 return MCDisassembler::Fail;
3058 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3059 return MCDisassembler::Fail;
3060 return S;
3061}
3062
3063static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00003064DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
3065 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003066 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003067
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003068 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
3069 if (pred == 0xE || pred == 0xF) {
Owen Andersonb45b11b2011-08-31 22:00:41 +00003070 unsigned opc = fieldFromInstruction32(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003071 switch (opc) {
3072 default:
James Molloyc047dca2011-09-01 18:02:14 +00003073 return MCDisassembler::Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003074 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003075 Inst.setOpcode(ARM::t2DSB);
3076 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003077 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003078 Inst.setOpcode(ARM::t2DMB);
3079 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003080 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003081 Inst.setOpcode(ARM::t2ISB);
Owen Anderson6de3c6f2011-09-07 17:55:19 +00003082 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003083 }
3084
3085 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00003086 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003087 }
3088
3089 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
3090 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
3091 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
3092 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
3093 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
3094
Owen Andersona6804442011-09-01 23:23:50 +00003095 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
3096 return MCDisassembler::Fail;
3097 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3098 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003099
Owen Anderson83e3f672011-08-17 17:44:15 +00003100 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003101}
3102
3103// Decode a shifted immediate operand. These basically consist
3104// of an 8-bit value, and a 4-bit directive that specifies either
3105// a splat operation or a rotation.
Owen Andersona6804442011-09-01 23:23:50 +00003106static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003107 uint64_t Address, const void *Decoder) {
3108 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
3109 if (ctrl == 0) {
3110 unsigned byte = fieldFromInstruction32(Val, 8, 2);
3111 unsigned imm = fieldFromInstruction32(Val, 0, 8);
3112 switch (byte) {
3113 case 0:
3114 Inst.addOperand(MCOperand::CreateImm(imm));
3115 break;
3116 case 1:
3117 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
3118 break;
3119 case 2:
3120 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
3121 break;
3122 case 3:
3123 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
3124 (imm << 8) | imm));
3125 break;
3126 }
3127 } else {
3128 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
3129 unsigned rot = fieldFromInstruction32(Val, 7, 5);
3130 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
3131 Inst.addOperand(MCOperand::CreateImm(imm));
3132 }
3133
James Molloyc047dca2011-09-01 18:02:14 +00003134 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003135}
3136
Owen Andersona6804442011-09-01 23:23:50 +00003137static DecodeStatus
Jim Grosbachc4057822011-08-17 21:58:18 +00003138DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
3139 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003140 Inst.addOperand(MCOperand::CreateImm(Val << 1));
James Molloyc047dca2011-09-01 18:02:14 +00003141 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003142}
3143
Owen Andersona6804442011-09-01 23:23:50 +00003144static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003145 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003146 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003147 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003148}
3149
Owen Andersona6804442011-09-01 23:23:50 +00003150static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00003151 uint64_t Address, const void *Decoder) {
3152 switch (Val) {
3153 default:
James Molloyc047dca2011-09-01 18:02:14 +00003154 return MCDisassembler::Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00003155 case 0xF: // SY
3156 case 0xE: // ST
3157 case 0xB: // ISH
3158 case 0xA: // ISHST
3159 case 0x7: // NSH
3160 case 0x6: // NSHST
3161 case 0x3: // OSH
3162 case 0x2: // OSHST
3163 break;
3164 }
3165
3166 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003167 return MCDisassembler::Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00003168}
3169
Owen Andersona6804442011-09-01 23:23:50 +00003170static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003171 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00003172 if (!Val) return MCDisassembler::Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003173 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003174 return MCDisassembler::Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003175}
Owen Andersoncbfc0442011-08-11 21:34:58 +00003176
Owen Andersona6804442011-09-01 23:23:50 +00003177static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003178 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003179 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003180
Owen Anderson3f3570a2011-08-12 17:58:32 +00003181 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3182 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3183 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3184
James Molloyc047dca2011-09-01 18:02:14 +00003185 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003186
Owen Andersona6804442011-09-01 23:23:50 +00003187 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3188 return MCDisassembler::Fail;
3189 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
3190 return MCDisassembler::Fail;
3191 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3192 return MCDisassembler::Fail;
3193 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3194 return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003195
Owen Anderson83e3f672011-08-17 17:44:15 +00003196 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003197}
3198
3199
Owen Andersona6804442011-09-01 23:23:50 +00003200static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003201 uint64_t Address, const void *Decoder){
Owen Andersona6804442011-09-01 23:23:50 +00003202 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003203
Owen Andersoncbfc0442011-08-11 21:34:58 +00003204 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3205 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
3206 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00003207 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003208
Owen Andersona6804442011-09-01 23:23:50 +00003209 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
3210 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003211
James Molloyc047dca2011-09-01 18:02:14 +00003212 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
3213 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003214
Owen Andersona6804442011-09-01 23:23:50 +00003215 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3216 return MCDisassembler::Fail;
3217 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
3218 return MCDisassembler::Fail;
3219 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3220 return MCDisassembler::Fail;
3221 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3222 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003223
Owen Anderson83e3f672011-08-17 17:44:15 +00003224 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003225}
3226
Owen Andersona6804442011-09-01 23:23:50 +00003227static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00003228 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003229 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003230
3231 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3232 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3233 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3234 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3235 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3236 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3237
James Molloyc047dca2011-09-01 18:02:14 +00003238 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003239
Owen Andersona6804442011-09-01 23:23:50 +00003240 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3241 return MCDisassembler::Fail;
3242 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3243 return MCDisassembler::Fail;
3244 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3245 return MCDisassembler::Fail;
3246 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3247 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003248
3249 return S;
3250}
3251
Owen Andersona6804442011-09-01 23:23:50 +00003252static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00003253 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003254 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003255
3256 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3257 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3258 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3259 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3260 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3261 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3262 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3263
James Molloyc047dca2011-09-01 18:02:14 +00003264 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
3265 if (Rm == 0xF) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003266
Owen Andersona6804442011-09-01 23:23:50 +00003267 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3268 return MCDisassembler::Fail;
3269 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3270 return MCDisassembler::Fail;
3271 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3272 return MCDisassembler::Fail;
3273 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3274 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003275
3276 return S;
3277}
3278
3279
Owen Andersona6804442011-09-01 23:23:50 +00003280static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003281 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003282 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003283
Owen Anderson7cdbf082011-08-12 18:12:39 +00003284 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3285 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3286 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3287 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3288 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3289 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003290
James Molloyc047dca2011-09-01 18:02:14 +00003291 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003292
Owen Andersona6804442011-09-01 23:23:50 +00003293 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3294 return MCDisassembler::Fail;
3295 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3296 return MCDisassembler::Fail;
3297 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3298 return MCDisassembler::Fail;
3299 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3300 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003301
Owen Anderson83e3f672011-08-17 17:44:15 +00003302 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003303}
3304
Owen Andersona6804442011-09-01 23:23:50 +00003305static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003306 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003307 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003308
Owen Anderson7cdbf082011-08-12 18:12:39 +00003309 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3310 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3311 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
3312 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
3313 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
3314 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3315
James Molloyc047dca2011-09-01 18:02:14 +00003316 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003317
Owen Andersona6804442011-09-01 23:23:50 +00003318 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3319 return MCDisassembler::Fail;
3320 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3321 return MCDisassembler::Fail;
3322 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3323 return MCDisassembler::Fail;
3324 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3325 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003326
Owen Anderson83e3f672011-08-17 17:44:15 +00003327 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003328}
Owen Anderson7a2e1772011-08-15 18:44:44 +00003329
Owen Andersona6804442011-09-01 23:23:50 +00003330static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003331 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003332 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003333
Owen Anderson7a2e1772011-08-15 18:44:44 +00003334 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3335 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3336 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3337 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3338 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3339
3340 unsigned align = 0;
3341 unsigned index = 0;
3342 switch (size) {
3343 default:
James Molloyc047dca2011-09-01 18:02:14 +00003344 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003345 case 0:
3346 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003347 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003348 index = fieldFromInstruction32(Insn, 5, 3);
3349 break;
3350 case 1:
3351 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003352 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003353 index = fieldFromInstruction32(Insn, 6, 2);
3354 if (fieldFromInstruction32(Insn, 4, 1))
3355 align = 2;
3356 break;
3357 case 2:
3358 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003359 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003360 index = fieldFromInstruction32(Insn, 7, 1);
3361 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3362 align = 4;
3363 }
3364
Owen Andersona6804442011-09-01 23:23:50 +00003365 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3366 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003367 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003368 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3369 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003370 }
Owen Andersona6804442011-09-01 23:23:50 +00003371 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3372 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003373 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003374 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003375 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003376 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3377 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003378 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003379 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003380 }
3381
Owen Andersona6804442011-09-01 23:23:50 +00003382 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3383 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003384 Inst.addOperand(MCOperand::CreateImm(index));
3385
Owen Anderson83e3f672011-08-17 17:44:15 +00003386 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003387}
3388
Owen Andersona6804442011-09-01 23:23:50 +00003389static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003390 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003391 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003392
Owen Anderson7a2e1772011-08-15 18:44:44 +00003393 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3394 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3395 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3396 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3397 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3398
3399 unsigned align = 0;
3400 unsigned index = 0;
3401 switch (size) {
3402 default:
James Molloyc047dca2011-09-01 18:02:14 +00003403 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003404 case 0:
3405 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003406 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003407 index = fieldFromInstruction32(Insn, 5, 3);
3408 break;
3409 case 1:
3410 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003411 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003412 index = fieldFromInstruction32(Insn, 6, 2);
3413 if (fieldFromInstruction32(Insn, 4, 1))
3414 align = 2;
3415 break;
3416 case 2:
3417 if (fieldFromInstruction32(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003418 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003419 index = fieldFromInstruction32(Insn, 7, 1);
3420 if (fieldFromInstruction32(Insn, 4, 2) != 0)
3421 align = 4;
3422 }
3423
3424 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003425 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3426 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003427 }
Owen Andersona6804442011-09-01 23:23:50 +00003428 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3429 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003430 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003431 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003432 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003433 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3434 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003435 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003436 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003437 }
3438
Owen Andersona6804442011-09-01 23:23:50 +00003439 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3440 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003441 Inst.addOperand(MCOperand::CreateImm(index));
3442
Owen Anderson83e3f672011-08-17 17:44:15 +00003443 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003444}
3445
3446
Owen Andersona6804442011-09-01 23:23:50 +00003447static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003448 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003449 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003450
Owen Anderson7a2e1772011-08-15 18:44:44 +00003451 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3452 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3453 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3454 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3455 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3456
3457 unsigned align = 0;
3458 unsigned index = 0;
3459 unsigned inc = 1;
3460 switch (size) {
3461 default:
James Molloyc047dca2011-09-01 18:02:14 +00003462 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003463 case 0:
3464 index = fieldFromInstruction32(Insn, 5, 3);
3465 if (fieldFromInstruction32(Insn, 4, 1))
3466 align = 2;
3467 break;
3468 case 1:
3469 index = fieldFromInstruction32(Insn, 6, 2);
3470 if (fieldFromInstruction32(Insn, 4, 1))
3471 align = 4;
3472 if (fieldFromInstruction32(Insn, 5, 1))
3473 inc = 2;
3474 break;
3475 case 2:
3476 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003477 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003478 index = fieldFromInstruction32(Insn, 7, 1);
3479 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3480 align = 8;
3481 if (fieldFromInstruction32(Insn, 6, 1))
3482 inc = 2;
3483 break;
3484 }
3485
Owen Andersona6804442011-09-01 23:23:50 +00003486 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3487 return MCDisassembler::Fail;
3488 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3489 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003490 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003491 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3492 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003493 }
Owen Andersona6804442011-09-01 23:23:50 +00003494 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3495 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003496 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003497 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003498 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003499 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3500 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003501 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003502 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003503 }
3504
Owen Andersona6804442011-09-01 23:23:50 +00003505 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3506 return MCDisassembler::Fail;
3507 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3508 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003509 Inst.addOperand(MCOperand::CreateImm(index));
3510
Owen Anderson83e3f672011-08-17 17:44:15 +00003511 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003512}
3513
Owen Andersona6804442011-09-01 23:23:50 +00003514static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003515 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003516 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003517
Owen Anderson7a2e1772011-08-15 18:44:44 +00003518 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3519 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3520 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3521 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3522 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3523
3524 unsigned align = 0;
3525 unsigned index = 0;
3526 unsigned inc = 1;
3527 switch (size) {
3528 default:
James Molloyc047dca2011-09-01 18:02:14 +00003529 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003530 case 0:
3531 index = fieldFromInstruction32(Insn, 5, 3);
3532 if (fieldFromInstruction32(Insn, 4, 1))
3533 align = 2;
3534 break;
3535 case 1:
3536 index = fieldFromInstruction32(Insn, 6, 2);
3537 if (fieldFromInstruction32(Insn, 4, 1))
3538 align = 4;
3539 if (fieldFromInstruction32(Insn, 5, 1))
3540 inc = 2;
3541 break;
3542 case 2:
3543 if (fieldFromInstruction32(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003544 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003545 index = fieldFromInstruction32(Insn, 7, 1);
3546 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3547 align = 8;
3548 if (fieldFromInstruction32(Insn, 6, 1))
3549 inc = 2;
3550 break;
3551 }
3552
3553 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003554 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3555 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003556 }
Owen Andersona6804442011-09-01 23:23:50 +00003557 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3558 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003559 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003560 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003561 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003562 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3563 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003564 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003565 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003566 }
3567
Owen Andersona6804442011-09-01 23:23:50 +00003568 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3569 return MCDisassembler::Fail;
3570 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3571 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003572 Inst.addOperand(MCOperand::CreateImm(index));
3573
Owen Anderson83e3f672011-08-17 17:44:15 +00003574 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003575}
3576
3577
Owen Andersona6804442011-09-01 23:23:50 +00003578static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003579 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003580 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003581
Owen Anderson7a2e1772011-08-15 18:44:44 +00003582 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3583 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3584 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3585 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3586 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3587
3588 unsigned align = 0;
3589 unsigned index = 0;
3590 unsigned inc = 1;
3591 switch (size) {
3592 default:
James Molloyc047dca2011-09-01 18:02:14 +00003593 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003594 case 0:
3595 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003596 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003597 index = fieldFromInstruction32(Insn, 5, 3);
3598 break;
3599 case 1:
3600 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003601 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003602 index = fieldFromInstruction32(Insn, 6, 2);
3603 if (fieldFromInstruction32(Insn, 5, 1))
3604 inc = 2;
3605 break;
3606 case 2:
3607 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003608 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003609 index = fieldFromInstruction32(Insn, 7, 1);
3610 if (fieldFromInstruction32(Insn, 6, 1))
3611 inc = 2;
3612 break;
3613 }
3614
Owen Andersona6804442011-09-01 23:23:50 +00003615 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3616 return MCDisassembler::Fail;
3617 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3618 return MCDisassembler::Fail;
3619 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3620 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003621
3622 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003623 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3624 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003625 }
Owen Andersona6804442011-09-01 23:23:50 +00003626 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3627 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003628 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003629 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003630 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003631 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3632 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003633 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003634 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003635 }
3636
Owen Andersona6804442011-09-01 23:23:50 +00003637 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3638 return MCDisassembler::Fail;
3639 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3640 return MCDisassembler::Fail;
3641 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3642 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003643 Inst.addOperand(MCOperand::CreateImm(index));
3644
Owen Anderson83e3f672011-08-17 17:44:15 +00003645 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003646}
3647
Owen Andersona6804442011-09-01 23:23:50 +00003648static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003649 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003650 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003651
Owen Anderson7a2e1772011-08-15 18:44:44 +00003652 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3653 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3654 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3655 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3656 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3657
3658 unsigned align = 0;
3659 unsigned index = 0;
3660 unsigned inc = 1;
3661 switch (size) {
3662 default:
James Molloyc047dca2011-09-01 18:02:14 +00003663 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003664 case 0:
3665 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003666 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003667 index = fieldFromInstruction32(Insn, 5, 3);
3668 break;
3669 case 1:
3670 if (fieldFromInstruction32(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003671 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003672 index = fieldFromInstruction32(Insn, 6, 2);
3673 if (fieldFromInstruction32(Insn, 5, 1))
3674 inc = 2;
3675 break;
3676 case 2:
3677 if (fieldFromInstruction32(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003678 return MCDisassembler::Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003679 index = fieldFromInstruction32(Insn, 7, 1);
3680 if (fieldFromInstruction32(Insn, 6, 1))
3681 inc = 2;
3682 break;
3683 }
3684
3685 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003686 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3687 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003688 }
Owen Andersona6804442011-09-01 23:23:50 +00003689 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3690 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003691 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003692 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003693 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003694 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3695 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003696 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003697 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003698 }
3699
Owen Andersona6804442011-09-01 23:23:50 +00003700 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3701 return MCDisassembler::Fail;
3702 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3703 return MCDisassembler::Fail;
3704 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3705 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003706 Inst.addOperand(MCOperand::CreateImm(index));
3707
Owen Anderson83e3f672011-08-17 17:44:15 +00003708 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003709}
3710
3711
Owen Andersona6804442011-09-01 23:23:50 +00003712static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003713 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003714 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003715
Owen Anderson7a2e1772011-08-15 18:44:44 +00003716 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3717 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3718 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3719 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3720 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3721
3722 unsigned align = 0;
3723 unsigned index = 0;
3724 unsigned inc = 1;
3725 switch (size) {
3726 default:
James Molloyc047dca2011-09-01 18:02:14 +00003727 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003728 case 0:
3729 if (fieldFromInstruction32(Insn, 4, 1))
3730 align = 4;
3731 index = fieldFromInstruction32(Insn, 5, 3);
3732 break;
3733 case 1:
3734 if (fieldFromInstruction32(Insn, 4, 1))
3735 align = 8;
3736 index = fieldFromInstruction32(Insn, 6, 2);
3737 if (fieldFromInstruction32(Insn, 5, 1))
3738 inc = 2;
3739 break;
3740 case 2:
3741 if (fieldFromInstruction32(Insn, 4, 2))
3742 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3743 index = fieldFromInstruction32(Insn, 7, 1);
3744 if (fieldFromInstruction32(Insn, 6, 1))
3745 inc = 2;
3746 break;
3747 }
3748
Owen Andersona6804442011-09-01 23:23:50 +00003749 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3750 return MCDisassembler::Fail;
3751 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3752 return MCDisassembler::Fail;
3753 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3754 return MCDisassembler::Fail;
3755 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3756 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003757
3758 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003759 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3760 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003761 }
Owen Andersona6804442011-09-01 23:23:50 +00003762 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3763 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003764 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003765 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003766 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003767 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3768 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003769 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003770 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003771 }
3772
Owen Andersona6804442011-09-01 23:23:50 +00003773 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3774 return MCDisassembler::Fail;
3775 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3776 return MCDisassembler::Fail;
3777 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3778 return MCDisassembler::Fail;
3779 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3780 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003781 Inst.addOperand(MCOperand::CreateImm(index));
3782
Owen Anderson83e3f672011-08-17 17:44:15 +00003783 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003784}
3785
Owen Andersona6804442011-09-01 23:23:50 +00003786static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003787 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003788 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003789
Owen Anderson7a2e1772011-08-15 18:44:44 +00003790 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3791 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3792 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3793 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3794 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3795
3796 unsigned align = 0;
3797 unsigned index = 0;
3798 unsigned inc = 1;
3799 switch (size) {
3800 default:
James Molloyc047dca2011-09-01 18:02:14 +00003801 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003802 case 0:
3803 if (fieldFromInstruction32(Insn, 4, 1))
3804 align = 4;
3805 index = fieldFromInstruction32(Insn, 5, 3);
3806 break;
3807 case 1:
3808 if (fieldFromInstruction32(Insn, 4, 1))
3809 align = 8;
3810 index = fieldFromInstruction32(Insn, 6, 2);
3811 if (fieldFromInstruction32(Insn, 5, 1))
3812 inc = 2;
3813 break;
3814 case 2:
3815 if (fieldFromInstruction32(Insn, 4, 2))
3816 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3817 index = fieldFromInstruction32(Insn, 7, 1);
3818 if (fieldFromInstruction32(Insn, 6, 1))
3819 inc = 2;
3820 break;
3821 }
3822
3823 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003824 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3825 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003826 }
Owen Andersona6804442011-09-01 23:23:50 +00003827 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3828 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003829 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003830 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003831 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003832 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3833 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003834 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003835 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003836 }
3837
Owen Andersona6804442011-09-01 23:23:50 +00003838 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3839 return MCDisassembler::Fail;
3840 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3841 return MCDisassembler::Fail;
3842 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3843 return MCDisassembler::Fail;
3844 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
3845 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003846 Inst.addOperand(MCOperand::CreateImm(index));
3847
Owen Anderson83e3f672011-08-17 17:44:15 +00003848 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003849}
3850
Owen Andersona6804442011-09-01 23:23:50 +00003851static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003852 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003853 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003854 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3855 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3856 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3857 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3858 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3859
3860 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003861 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003862
Owen Andersona6804442011-09-01 23:23:50 +00003863 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3864 return MCDisassembler::Fail;
3865 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3866 return MCDisassembler::Fail;
3867 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3868 return MCDisassembler::Fail;
3869 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3870 return MCDisassembler::Fail;
3871 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3872 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003873
3874 return S;
3875}
3876
Owen Andersona6804442011-09-01 23:23:50 +00003877static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00003878 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003879 DecodeStatus S = MCDisassembler::Success;
Owen Anderson357ec682011-08-22 20:27:12 +00003880 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3881 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3882 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3883 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3884 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3885
3886 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00003887 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00003888
Owen Andersona6804442011-09-01 23:23:50 +00003889 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
3890 return MCDisassembler::Fail;
3891 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
3892 return MCDisassembler::Fail;
3893 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
3894 return MCDisassembler::Fail;
3895 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
3896 return MCDisassembler::Fail;
3897 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3898 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00003899
3900 return S;
3901}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003902
Owen Andersona6804442011-09-01 23:23:50 +00003903static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoneaca9282011-08-30 22:58:27 +00003904 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003905 DecodeStatus S = MCDisassembler::Success;
Owen Andersoneaca9282011-08-30 22:58:27 +00003906 unsigned pred = fieldFromInstruction16(Insn, 4, 4);
3907 // The InstPrinter needs to have the low bit of the predicate in
3908 // the mask operand to be able to print it properly.
3909 unsigned mask = fieldFromInstruction16(Insn, 0, 5);
3910
3911 if (pred == 0xF) {
3912 pred = 0xE;
James Molloyc047dca2011-09-01 18:02:14 +00003913 S = MCDisassembler::SoftFail;
Owen Andersone234d022011-08-24 17:21:43 +00003914 }
3915
Owen Andersoneaca9282011-08-30 22:58:27 +00003916 if ((mask & 0xF) == 0) {
3917 // Preserve the high bit of the mask, which is the low bit of
3918 // the predicate.
3919 mask &= 0x10;
3920 mask |= 0x8;
James Molloyc047dca2011-09-01 18:02:14 +00003921 S = MCDisassembler::SoftFail;
Owen Andersonf4408202011-08-24 22:40:22 +00003922 }
Owen Andersoneaca9282011-08-30 22:58:27 +00003923
3924 Inst.addOperand(MCOperand::CreateImm(pred));
3925 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00003926 return S;
3927}
Jim Grosbacha77295d2011-09-08 22:07:06 +00003928
3929static DecodeStatus
3930DecodeT2LDRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
3931 uint64_t Address, const void *Decoder) {
3932 DecodeStatus S = MCDisassembler::Success;
3933
3934 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3935 unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
3936 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3937 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
3938 unsigned W = fieldFromInstruction32(Insn, 21, 1);
3939 unsigned U = fieldFromInstruction32(Insn, 23, 1);
3940 unsigned P = fieldFromInstruction32(Insn, 24, 1);
3941 bool writeback = (W == 1) | (P == 0);
3942
3943 addr |= (U << 8) | (Rn << 9);
3944
3945 if (writeback && (Rn == Rt || Rn == Rt2))
3946 Check(S, MCDisassembler::SoftFail);
3947 if (Rt == Rt2)
3948 Check(S, MCDisassembler::SoftFail);
3949
3950 // Rt
3951 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3952 return MCDisassembler::Fail;
3953 // Rt2
3954 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
3955 return MCDisassembler::Fail;
3956 // Writeback operand
3957 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
3958 return MCDisassembler::Fail;
3959 // addr
3960 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
3961 return MCDisassembler::Fail;
3962
3963 return S;
3964}
3965
3966static DecodeStatus
3967DecodeT2STRDPreInstruction(llvm::MCInst &Inst, unsigned Insn,
3968 uint64_t Address, const void *Decoder) {
3969 DecodeStatus S = MCDisassembler::Success;
3970
3971 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3972 unsigned Rt2 = fieldFromInstruction32(Insn, 8, 4);
3973 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3974 unsigned addr = fieldFromInstruction32(Insn, 0, 8);
3975 unsigned W = fieldFromInstruction32(Insn, 21, 1);
3976 unsigned U = fieldFromInstruction32(Insn, 23, 1);
3977 unsigned P = fieldFromInstruction32(Insn, 24, 1);
3978 bool writeback = (W == 1) | (P == 0);
3979
3980 addr |= (U << 8) | (Rn << 9);
3981
3982 if (writeback && (Rn == Rt || Rn == Rt2))
3983 Check(S, MCDisassembler::SoftFail);
3984
3985 // Writeback operand
3986 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
3987 return MCDisassembler::Fail;
3988 // Rt
3989 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
3990 return MCDisassembler::Fail;
3991 // Rt2
3992 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
3993 return MCDisassembler::Fail;
3994 // addr
3995 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
3996 return MCDisassembler::Fail;
3997
3998 return S;
3999}
Owen Anderson08fef882011-09-09 22:24:36 +00004000
4001static DecodeStatus DecodeT2Adr(llvm::MCInst &Inst, uint32_t Insn,
4002 uint64_t Address, const void *Decoder) {
4003 unsigned sign1 = fieldFromInstruction32(Insn, 21, 1);
4004 unsigned sign2 = fieldFromInstruction32(Insn, 23, 1);
4005 if (sign1 != sign2) return MCDisassembler::Fail;
4006
4007 unsigned Val = fieldFromInstruction32(Insn, 0, 8);
4008 Val |= fieldFromInstruction32(Insn, 12, 3) << 8;
4009 Val |= fieldFromInstruction32(Insn, 26, 1) << 11;
4010 Val |= sign1 << 12;
4011 Inst.addOperand(MCOperand::CreateImm(SignExtend32<13>(Val)));
4012
4013 return MCDisassembler::Success;
4014}
4015
Owen Anderson0afa0092011-09-26 21:06:22 +00004016static DecodeStatus DecodeT2ShifterImmOperand(llvm::MCInst &Inst, uint32_t Val,
4017 uint64_t Address,
4018 const void *Decoder) {
4019 DecodeStatus S = MCDisassembler::Success;
4020
4021 // Shift of "asr #32" is not allowed in Thumb2 mode.
4022 if (Val == 0x20) S = MCDisassembler::SoftFail;
4023 Inst.addOperand(MCOperand::CreateImm(Val));
4024 return S;
4025}
4026
Owen Andersoncb9fed62011-10-28 18:02:13 +00004027static DecodeStatus DecodeSwap(llvm::MCInst &Inst, unsigned Insn,
4028 uint64_t Address, const void *Decoder) {
4029 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
4030 unsigned Rt2 = fieldFromInstruction32(Insn, 0, 4);
4031 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
4032 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
4033
4034 if (pred == 0xF)
4035 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
4036
4037 DecodeStatus S = MCDisassembler::Success;
4038 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
4039 return MCDisassembler::Fail;
4040 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
4041 return MCDisassembler::Fail;
4042 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4043 return MCDisassembler::Fail;
4044 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4045 return MCDisassembler::Fail;
4046
4047 return S;
4048}
Owen Andersonb589be92011-11-15 19:55:00 +00004049
4050static DecodeStatus DecodeVCVTD(llvm::MCInst &Inst, unsigned Insn,
4051 uint64_t Address, const void *Decoder) {
4052 unsigned Vd = (fieldFromInstruction32(Insn, 12, 4) << 0);
4053 Vd |= (fieldFromInstruction32(Insn, 22, 1) << 4);
4054 unsigned Vm = (fieldFromInstruction32(Insn, 0, 4) << 0);
4055 Vm |= (fieldFromInstruction32(Insn, 5, 1) << 4);
4056 unsigned imm = fieldFromInstruction32(Insn, 16, 6);
4057 unsigned cmode = fieldFromInstruction32(Insn, 8, 4);
4058
4059 DecodeStatus S = MCDisassembler::Success;
4060
4061 // VMOVv2f32 is ambiguous with these decodings.
Owen Anderson22925d92011-11-15 20:30:41 +00004062 if (!(imm & 0x38) && cmode == 0xF) {
Owen Andersonb589be92011-11-15 19:55:00 +00004063 Inst.setOpcode(ARM::VMOVv2f32);
4064 return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
4065 }
4066
4067 if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
4068
4069 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
4070 return MCDisassembler::Fail;
4071 if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
4072 return MCDisassembler::Fail;
4073 Inst.addOperand(MCOperand::CreateImm(64 - imm));
4074
4075 return S;
4076}
4077
4078static DecodeStatus DecodeVCVTQ(llvm::MCInst &Inst, unsigned Insn,
4079 uint64_t Address, const void *Decoder) {
4080 unsigned Vd = (fieldFromInstruction32(Insn, 12, 4) << 0);
4081 Vd |= (fieldFromInstruction32(Insn, 22, 1) << 4);
4082 unsigned Vm = (fieldFromInstruction32(Insn, 0, 4) << 0);
4083 Vm |= (fieldFromInstruction32(Insn, 5, 1) << 4);
4084 unsigned imm = fieldFromInstruction32(Insn, 16, 6);
4085 unsigned cmode = fieldFromInstruction32(Insn, 8, 4);
4086
4087 DecodeStatus S = MCDisassembler::Success;
4088
4089 // VMOVv4f32 is ambiguous with these decodings.
4090 if (!(imm & 0x38) && cmode == 0xF) {
4091 Inst.setOpcode(ARM::VMOVv4f32);
4092 return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
4093 }
4094
4095 if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
4096
4097 if (!Check(S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
4098 return MCDisassembler::Fail;
4099 if (!Check(S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
4100 return MCDisassembler::Fail;
4101 Inst.addOperand(MCOperand::CreateImm(64 - imm));
4102
4103 return S;
4104}
4105