Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
Jim Grosbach | d8be410 | 2010-09-15 19:27:50 +0000 | [diff] [blame] | 15 | #include "ARMBaseInfo.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 16 | #include "ARMInstPrinter.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 17 | #include "ARMAddressingModes.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 25 | #define GET_INSTRUCTION_NAME |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 26 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 27 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 28 | StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const { |
| 29 | return getInstructionName(Opcode); |
| 30 | } |
| 31 | |
| 32 | |
Chris Lattner | d374087 | 2010-04-04 05:04:31 +0000 | [diff] [blame] | 33 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 34 | // Check for MOVs and print canonical forms, instead. |
| 35 | if (MI->getOpcode() == ARM::MOVs) { |
Jim Grosbach | e6be85e | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 36 | // FIXME: Thumb variants? |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 37 | const MCOperand &Dst = MI->getOperand(0); |
| 38 | const MCOperand &MO1 = MI->getOperand(1); |
| 39 | const MCOperand &MO2 = MI->getOperand(2); |
| 40 | const MCOperand &MO3 = MI->getOperand(3); |
| 41 | |
| 42 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 43 | printSBitModifierOperand(MI, 6, O); |
| 44 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 45 | |
| 46 | O << '\t' << getRegisterName(Dst.getReg()) |
| 47 | << ", " << getRegisterName(MO1.getReg()); |
| 48 | |
| 49 | if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx) |
| 50 | return; |
| 51 | |
| 52 | O << ", "; |
| 53 | |
| 54 | if (MO2.getReg()) { |
| 55 | O << getRegisterName(MO2.getReg()); |
| 56 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
| 57 | } else { |
| 58 | O << "#" << ARM_AM::getSORegOffset(MO3.getImm()); |
| 59 | } |
| 60 | return; |
| 61 | } |
| 62 | |
| 63 | // A8.6.123 PUSH |
| 64 | if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) && |
| 65 | MI->getOperand(0).getReg() == ARM::SP) { |
| 66 | const MCOperand &MO1 = MI->getOperand(2); |
| 67 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) { |
| 68 | O << '\t' << "push"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 69 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 70 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 71 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 72 | return; |
| 73 | } |
| 74 | } |
| 75 | |
| 76 | // A8.6.122 POP |
| 77 | if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) && |
| 78 | MI->getOperand(0).getReg() == ARM::SP) { |
| 79 | const MCOperand &MO1 = MI->getOperand(2); |
| 80 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) { |
| 81 | O << '\t' << "pop"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 82 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 83 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 84 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 85 | return; |
| 86 | } |
| 87 | } |
| 88 | |
| 89 | // A8.6.355 VPUSH |
| 90 | if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) && |
| 91 | MI->getOperand(0).getReg() == ARM::SP) { |
| 92 | const MCOperand &MO1 = MI->getOperand(2); |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 93 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 94 | O << '\t' << "vpush"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 95 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 96 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 97 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 98 | return; |
| 99 | } |
| 100 | } |
| 101 | |
| 102 | // A8.6.354 VPOP |
| 103 | if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) && |
| 104 | MI->getOperand(0).getReg() == ARM::SP) { |
| 105 | const MCOperand &MO1 = MI->getOperand(2); |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 106 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 107 | O << '\t' << "vpop"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 108 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 109 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 110 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 111 | return; |
| 112 | } |
| 113 | } |
| 114 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 115 | printInstruction(MI, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 116 | } |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 117 | |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 118 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame^] | 119 | raw_ostream &O) { |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 120 | const MCOperand &Op = MI->getOperand(OpNo); |
| 121 | if (Op.isReg()) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 122 | unsigned Reg = Op.getReg(); |
Jim Grosbach | 3563628 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 123 | O << getRegisterName(Reg); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 124 | } else if (Op.isImm()) { |
| 125 | O << '#' << Op.getImm(); |
| 126 | } else { |
| 127 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Chris Lattner | 8cb9a3b | 2010-01-18 00:37:40 +0000 | [diff] [blame] | 128 | O << *Op.getExpr(); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 129 | } |
| 130 | } |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 131 | |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 132 | static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream, |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 133 | const MCAsmInfo *MAI) { |
| 134 | // Break it up into two parts that make up a shifter immediate. |
Bob Wilson | b123b8b | 2010-04-13 02:11:48 +0000 | [diff] [blame] | 135 | V = ARM_AM::getSOImmVal(V); |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 136 | assert(V != -1 && "Not a valid so_imm value!"); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 137 | |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 138 | unsigned Imm = ARM_AM::getSOImmValImm(V); |
| 139 | unsigned Rot = ARM_AM::getSOImmValRot(V); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 140 | |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 141 | // Print low-level immediate formation info, per |
| 142 | // A5.1.3: "Data-processing operands - Immediate". |
| 143 | if (Rot) { |
| 144 | O << "#" << Imm << ", " << Rot; |
| 145 | // Pretty printed version. |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 146 | if (CommentStream) |
| 147 | *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n"; |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 148 | } else { |
| 149 | O << "#" << Imm; |
| 150 | } |
| 151 | } |
| 152 | |
| 153 | |
| 154 | /// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit |
| 155 | /// immediate in bits 0-7. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 156 | void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum, |
| 157 | raw_ostream &O) { |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 158 | const MCOperand &MO = MI->getOperand(OpNum); |
| 159 | assert(MO.isImm() && "Not a valid so_imm value!"); |
Jim Grosbach | 74d7e6c | 2010-09-17 21:33:25 +0000 | [diff] [blame] | 160 | printSOImm(O, MO.getImm(), CommentStream, &MAI); |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 161 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 162 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 163 | /// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov' |
| 164 | /// followed by an 'orr' to materialize. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 165 | void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum, |
| 166 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 167 | // FIXME: REMOVE this method. |
| 168 | abort(); |
| 169 | } |
| 170 | |
| 171 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 172 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 173 | // REG 0 0 - e.g. R5 |
| 174 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 175 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 176 | void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum, |
| 177 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 178 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 179 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 180 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 181 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 182 | O << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 183 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 184 | // Print the shift opc. |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 185 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 186 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 187 | if (MO2.getReg()) { |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 188 | O << ' ' << getRegisterName(MO2.getReg()); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 189 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 190 | } else if (ShOpc != ARM_AM::rrx) { |
| 191 | O << " #" << ARM_AM::getSORegOffset(MO3.getImm()); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 192 | } |
| 193 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 194 | |
| 195 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 196 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 197 | raw_ostream &O) { |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 198 | const MCOperand &MO1 = MI->getOperand(Op); |
| 199 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 200 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 201 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 202 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 203 | printOperand(MI, Op, O); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 204 | return; |
| 205 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 206 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 207 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 208 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 209 | if (!MO2.getReg()) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 210 | if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0. |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 211 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 212 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 213 | << ARM_AM::getAM2Offset(MO3.getImm()); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 214 | O << "]"; |
| 215 | return; |
| 216 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 217 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 218 | O << ", " |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 219 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 220 | << getRegisterName(MO2.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 221 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 222 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 223 | O << ", " |
| 224 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 225 | << " #" << ShImm; |
| 226 | O << "]"; |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 227 | } |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 228 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 229 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 230 | unsigned OpNum, |
| 231 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 232 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 233 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 234 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 235 | if (!MO1.getReg()) { |
| 236 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 237 | O << '#' |
| 238 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 239 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 240 | return; |
| 241 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 242 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 243 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 244 | << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 245 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 246 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm())) |
| 247 | O << ", " |
| 248 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm())) |
| 249 | << " #" << ShImm; |
| 250 | } |
| 251 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 252 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum, |
| 253 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 254 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 255 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 256 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 257 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 258 | O << '[' << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 259 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 260 | if (MO2.getReg()) { |
| 261 | O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm()) |
| 262 | << getRegisterName(MO2.getReg()) << ']'; |
| 263 | return; |
| 264 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 265 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 266 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm())) |
| 267 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 268 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 269 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 270 | O << ']'; |
| 271 | } |
| 272 | |
| 273 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 274 | unsigned OpNum, |
| 275 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 276 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 277 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 278 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 279 | if (MO1.getReg()) { |
| 280 | O << (char)ARM_AM::getAM3Op(MO2.getImm()) |
| 281 | << getRegisterName(MO1.getReg()); |
| 282 | return; |
| 283 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 284 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 285 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 286 | O << '#' |
| 287 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 288 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 289 | } |
| 290 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 291 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame^] | 292 | raw_ostream &O) { |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 293 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum) |
| 294 | .getImm()); |
| 295 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 296 | } |
| 297 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 298 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame^] | 299 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 300 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 301 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 302 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 303 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 304 | printOperand(MI, OpNum, O); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 305 | return; |
| 306 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 307 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 308 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 309 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 310 | if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) { |
| 311 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 312 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 313 | << ImmOffs*4; |
| 314 | } |
| 315 | O << "]"; |
| 316 | } |
| 317 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 318 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 319 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 320 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 321 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 322 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 323 | O << "[" << getRegisterName(MO1.getReg()); |
| 324 | if (MO2.getImm()) { |
| 325 | // FIXME: Both darwin as and GNU as violate ARM docs here. |
Bob Wilson | 273ff31 | 2010-07-14 23:54:43 +0000 | [diff] [blame] | 326 | O << ", :" << (MO2.getImm() << 3); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 327 | } |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 328 | O << "]"; |
| 329 | } |
| 330 | |
| 331 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 332 | unsigned OpNum, |
| 333 | raw_ostream &O) { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 334 | const MCOperand &MO = MI->getOperand(OpNum); |
| 335 | if (MO.getReg() == 0) |
| 336 | O << "!"; |
| 337 | else |
| 338 | O << ", " << getRegisterName(MO.getReg()); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 339 | } |
| 340 | |
| 341 | void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame^] | 342 | raw_ostream &O) { |
Jim Grosbach | b74ca9d | 2010-09-16 17:43:25 +0000 | [diff] [blame] | 343 | // All instructions using addrmodepc are pseudos and should have been |
| 344 | // handled explicitly in printInstructionThroughMCStreamer(). If one got |
| 345 | // here, it wasn't, so something's wrong. |
Jim Grosbach | d30cfde | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 346 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 347 | } |
| 348 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 349 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 350 | unsigned OpNum, |
| 351 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 352 | const MCOperand &MO = MI->getOperand(OpNum); |
| 353 | uint32_t v = ~MO.getImm(); |
| 354 | int32_t lsb = CountTrailingZeros_32(v); |
| 355 | int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb; |
| 356 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
| 357 | O << '#' << lsb << ", #" << width; |
| 358 | } |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 359 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 360 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 361 | raw_ostream &O) { |
| 362 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 363 | O << ARM_MB::MemBOptToString(val); |
| 364 | } |
| 365 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 366 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 367 | raw_ostream &O) { |
| 368 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
| 369 | ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp); |
| 370 | switch (Opc) { |
| 371 | case ARM_AM::no_shift: |
| 372 | return; |
| 373 | case ARM_AM::lsl: |
| 374 | O << ", lsl #"; |
| 375 | break; |
| 376 | case ARM_AM::asr: |
| 377 | O << ", asr #"; |
| 378 | break; |
| 379 | default: |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 380 | assert(0 && "unexpected shift opcode for shift immediate operand"); |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 381 | } |
| 382 | O << ARM_AM::getSORegOffset(ShiftOp); |
| 383 | } |
| 384 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 385 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 386 | raw_ostream &O) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 387 | O << "{"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 388 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 389 | if (i != OpNum) O << ", "; |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 390 | O << getRegisterName(MI->getOperand(i).getReg()); |
| 391 | } |
| 392 | O << "}"; |
| 393 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 394 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 395 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
| 396 | raw_ostream &O) { |
| 397 | const MCOperand &Op = MI->getOperand(OpNum); |
| 398 | if (Op.getImm()) |
| 399 | O << "be"; |
| 400 | else |
| 401 | O << "le"; |
| 402 | } |
| 403 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 404 | void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum, |
| 405 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 406 | const MCOperand &Op = MI->getOperand(OpNum); |
| 407 | unsigned option = Op.getImm(); |
| 408 | unsigned mode = option & 31; |
| 409 | bool changemode = option >> 5 & 1; |
| 410 | unsigned AIF = option >> 6 & 7; |
| 411 | unsigned imod = option >> 9 & 3; |
| 412 | if (imod == 2) |
| 413 | O << "ie"; |
| 414 | else if (imod == 3) |
| 415 | O << "id"; |
| 416 | O << '\t'; |
| 417 | if (imod > 1) { |
| 418 | if (AIF & 4) O << 'a'; |
| 419 | if (AIF & 2) O << 'i'; |
| 420 | if (AIF & 1) O << 'f'; |
| 421 | if (AIF > 0 && changemode) O << ", "; |
| 422 | } |
| 423 | if (changemode) |
| 424 | O << '#' << mode; |
| 425 | } |
| 426 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 427 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 428 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 429 | const MCOperand &Op = MI->getOperand(OpNum); |
| 430 | unsigned Mask = Op.getImm(); |
| 431 | if (Mask) { |
| 432 | O << '_'; |
| 433 | if (Mask & 8) O << 'f'; |
| 434 | if (Mask & 4) O << 's'; |
| 435 | if (Mask & 2) O << 'x'; |
| 436 | if (Mask & 1) O << 'c'; |
| 437 | } |
| 438 | } |
| 439 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 440 | void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum, |
| 441 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 442 | const MCOperand &Op = MI->getOperand(OpNum); |
| 443 | O << '#'; |
| 444 | if (Op.getImm() < 0) |
| 445 | O << '-' << (-Op.getImm() - 1); |
| 446 | else |
| 447 | O << Op.getImm(); |
| 448 | } |
| 449 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 450 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 451 | raw_ostream &O) { |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 452 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 453 | if (CC != ARMCC::AL) |
| 454 | O << ARMCondCodeToString(CC); |
| 455 | } |
| 456 | |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 457 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 458 | unsigned OpNum, |
| 459 | raw_ostream &O) { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 460 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 461 | O << ARMCondCodeToString(CC); |
| 462 | } |
| 463 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 464 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 465 | raw_ostream &O) { |
Daniel Dunbar | a7cc652 | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 466 | if (MI->getOperand(OpNum).getReg()) { |
| 467 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 468 | "Expect ARM CPSR register!"); |
Chris Lattner | 233917c | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 469 | O << 's'; |
| 470 | } |
| 471 | } |
| 472 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 473 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 474 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 475 | O << MI->getOperand(OpNum).getImm(); |
| 476 | } |
| 477 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 478 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 479 | raw_ostream &O) { |
Jim Grosbach | d30cfde | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 480 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 481 | } |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 482 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 483 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 484 | raw_ostream &O) { |
Johnny Chen | 541ba7d | 2010-01-25 22:13:10 +0000 | [diff] [blame] | 485 | O << "#" << MI->getOperand(OpNum).getImm() * 4; |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 486 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 487 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 488 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 489 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 490 | // (3 - the number of trailing zeros) is the number of then / else. |
| 491 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
| 492 | unsigned CondBit0 = Mask >> 4 & 1; |
| 493 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 494 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 495 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 496 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 497 | if (T) |
| 498 | O << 't'; |
| 499 | else |
| 500 | O << 'e'; |
| 501 | } |
| 502 | } |
| 503 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 504 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 505 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 506 | const MCOperand &MO1 = MI->getOperand(Op); |
| 507 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 508 | O << "[" << getRegisterName(MO1.getReg()); |
| 509 | O << ", " << getRegisterName(MO2.getReg()) << "]"; |
| 510 | } |
| 511 | |
| 512 | void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 513 | raw_ostream &O, |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 514 | unsigned Scale) { |
| 515 | const MCOperand &MO1 = MI->getOperand(Op); |
| 516 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 517 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 518 | |
| 519 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 520 | printOperand(MI, Op, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 521 | return; |
| 522 | } |
| 523 | |
| 524 | O << "[" << getRegisterName(MO1.getReg()); |
| 525 | if (MO3.getReg()) |
| 526 | O << ", " << getRegisterName(MO3.getReg()); |
| 527 | else if (unsigned ImmOffs = MO2.getImm()) |
| 528 | O << ", #" << ImmOffs * Scale; |
| 529 | O << "]"; |
| 530 | } |
| 531 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 532 | void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op, |
| 533 | raw_ostream &O) { |
| 534 | printThumbAddrModeRI5Operand(MI, Op, O, 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 535 | } |
| 536 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 537 | void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op, |
| 538 | raw_ostream &O) { |
| 539 | printThumbAddrModeRI5Operand(MI, Op, O, 2); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 540 | } |
| 541 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 542 | void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op, |
| 543 | raw_ostream &O) { |
| 544 | printThumbAddrModeRI5Operand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 545 | } |
| 546 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 547 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 548 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 549 | const MCOperand &MO1 = MI->getOperand(Op); |
| 550 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 551 | O << "[" << getRegisterName(MO1.getReg()); |
| 552 | if (unsigned ImmOffs = MO2.getImm()) |
| 553 | O << ", #" << ImmOffs*4; |
| 554 | O << "]"; |
| 555 | } |
| 556 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 557 | void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum, |
| 558 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 559 | O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg()); |
| 560 | if (MI->getOpcode() == ARM::t2TBH) |
| 561 | O << ", lsl #1"; |
| 562 | O << ']'; |
| 563 | } |
| 564 | |
| 565 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 566 | // register with shift forms. |
| 567 | // REG 0 0 - e.g. R5 |
| 568 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 569 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 570 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 571 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 572 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 573 | |
| 574 | unsigned Reg = MO1.getReg(); |
| 575 | O << getRegisterName(Reg); |
| 576 | |
| 577 | // Print the shift opc. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 578 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 579 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 580 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 581 | if (ShOpc != ARM_AM::rrx) |
| 582 | O << " #" << ARM_AM::getSORegOffset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 583 | } |
| 584 | |
Jim Grosbach | 458f2dc | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 585 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
| 586 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 587 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 588 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 589 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 590 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 591 | printOperand(MI, OpNum, O); |
| 592 | return; |
| 593 | } |
| 594 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 595 | O << "[" << getRegisterName(MO1.getReg()); |
| 596 | |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 597 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 598 | bool isSub = OffImm < 0; |
| 599 | // Special value for #-0. All others are normal. |
| 600 | if (OffImm == INT32_MIN) |
| 601 | OffImm = 0; |
| 602 | if (isSub) |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 603 | O << ", #-" << -OffImm; |
| 604 | else if (OffImm > 0) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 605 | O << ", #" << OffImm; |
| 606 | O << "]"; |
| 607 | } |
| 608 | |
| 609 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 610 | unsigned OpNum, |
| 611 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 612 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 613 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 614 | |
| 615 | O << "[" << getRegisterName(MO1.getReg()); |
| 616 | |
| 617 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 618 | // Don't print +0. |
| 619 | if (OffImm < 0) |
| 620 | O << ", #-" << -OffImm; |
| 621 | else if (OffImm > 0) |
| 622 | O << ", #" << OffImm; |
| 623 | O << "]"; |
| 624 | } |
| 625 | |
| 626 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 627 | unsigned OpNum, |
| 628 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 629 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 630 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 631 | |
| 632 | O << "[" << getRegisterName(MO1.getReg()); |
| 633 | |
| 634 | int32_t OffImm = (int32_t)MO2.getImm() / 4; |
| 635 | // Don't print +0. |
| 636 | if (OffImm < 0) |
| 637 | O << ", #-" << -OffImm * 4; |
| 638 | else if (OffImm > 0) |
| 639 | O << ", #" << OffImm * 4; |
| 640 | O << "]"; |
| 641 | } |
| 642 | |
| 643 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 644 | unsigned OpNum, |
| 645 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 646 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 647 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 648 | // Don't print +0. |
| 649 | if (OffImm < 0) |
| 650 | O << "#-" << -OffImm; |
| 651 | else if (OffImm > 0) |
| 652 | O << "#" << OffImm; |
| 653 | } |
| 654 | |
| 655 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 656 | unsigned OpNum, |
| 657 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 658 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 659 | int32_t OffImm = (int32_t)MO1.getImm() / 4; |
| 660 | // Don't print +0. |
| 661 | if (OffImm < 0) |
| 662 | O << "#-" << -OffImm * 4; |
| 663 | else if (OffImm > 0) |
| 664 | O << "#" << OffImm * 4; |
| 665 | } |
| 666 | |
| 667 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 668 | unsigned OpNum, |
| 669 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 670 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 671 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 672 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 673 | |
| 674 | O << "[" << getRegisterName(MO1.getReg()); |
| 675 | |
| 676 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
| 677 | O << ", " << getRegisterName(MO2.getReg()); |
| 678 | |
| 679 | unsigned ShAmt = MO3.getImm(); |
| 680 | if (ShAmt) { |
| 681 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
| 682 | O << ", lsl #" << ShAmt; |
| 683 | } |
| 684 | O << "]"; |
| 685 | } |
| 686 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 687 | void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum, |
| 688 | raw_ostream &O) { |
Jim Grosbach | a8e47b3 | 2010-09-16 03:45:21 +0000 | [diff] [blame] | 689 | O << '#' << (float)MI->getOperand(OpNum).getFPImm(); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 690 | } |
| 691 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 692 | void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum, |
| 693 | raw_ostream &O) { |
Jim Grosbach | a8e47b3 | 2010-09-16 03:45:21 +0000 | [diff] [blame] | 694 | O << '#' << MI->getOperand(OpNum).getFPImm(); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 695 | } |
| 696 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 697 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 698 | raw_ostream &O) { |
Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 699 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 700 | unsigned EltBits; |
| 701 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 702 | O << "#0x" << utohexstr(Val); |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 703 | } |