blob: d20c989af26fd9657fec7054fd4e566282f2fdd4 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
32
Chris Lattnerd3740872010-04-04 05:04:31 +000033void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000034 // Check for MOVs and print canonical forms, instead.
35 if (MI->getOpcode() == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000036 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000037 const MCOperand &Dst = MI->getOperand(0);
38 const MCOperand &MO1 = MI->getOperand(1);
39 const MCOperand &MO2 = MI->getOperand(2);
40 const MCOperand &MO3 = MI->getOperand(3);
41
42 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000043 printSBitModifierOperand(MI, 6, O);
44 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000045
46 O << '\t' << getRegisterName(Dst.getReg())
47 << ", " << getRegisterName(MO1.getReg());
48
49 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
50 return;
51
52 O << ", ";
53
54 if (MO2.getReg()) {
55 O << getRegisterName(MO2.getReg());
56 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
57 } else {
58 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
59 }
60 return;
61 }
62
63 // A8.6.123 PUSH
64 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
65 MI->getOperand(0).getReg() == ARM::SP) {
66 const MCOperand &MO1 = MI->getOperand(2);
67 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
68 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000069 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000070 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000071 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000072 return;
73 }
74 }
75
76 // A8.6.122 POP
77 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
78 MI->getOperand(0).getReg() == ARM::SP) {
79 const MCOperand &MO1 = MI->getOperand(2);
80 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
81 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +000082 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000083 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000084 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000085 return;
86 }
87 }
88
89 // A8.6.355 VPUSH
90 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
91 MI->getOperand(0).getReg() == ARM::SP) {
92 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +000093 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +000094 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +000095 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000096 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000097 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000098 return;
99 }
100 }
101
102 // A8.6.354 VPOP
103 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
104 MI->getOperand(0).getReg() == ARM::SP) {
105 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000106 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000107 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000108 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000109 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000110 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000111 return;
112 }
113 }
114
Chris Lattner35c33bd2010-04-04 04:47:45 +0000115 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000116 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000117
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000118void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000119 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000120 const MCOperand &Op = MI->getOperand(OpNo);
121 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000122 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000123 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000124 } else if (Op.isImm()) {
125 O << '#' << Op.getImm();
126 } else {
127 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000128 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000129 }
130}
Chris Lattner61d35c22009-10-19 21:21:39 +0000131
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000132static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000133 const MCAsmInfo *MAI) {
134 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000135 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000136 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000137
Chris Lattner61d35c22009-10-19 21:21:39 +0000138 unsigned Imm = ARM_AM::getSOImmValImm(V);
139 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000140
Chris Lattner61d35c22009-10-19 21:21:39 +0000141 // Print low-level immediate formation info, per
142 // A5.1.3: "Data-processing operands - Immediate".
143 if (Rot) {
144 O << "#" << Imm << ", " << Rot;
145 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000146 if (CommentStream)
147 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000148 } else {
149 O << "#" << Imm;
150 }
151}
152
153
154/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
155/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000156void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
157 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000158 const MCOperand &MO = MI->getOperand(OpNum);
159 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000160 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000161}
Chris Lattner084f87d2009-10-19 21:57:05 +0000162
Chris Lattner017d9472009-10-20 00:40:56 +0000163/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
164/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000165void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
166 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000167 // FIXME: REMOVE this method.
168 abort();
169}
170
171// so_reg is a 4-operand unit corresponding to register forms of the A5.1
172// "Addressing Mode 1 - Data-processing operands" forms. This includes:
173// REG 0 0 - e.g. R5
174// REG REG 0,SH_OPC - e.g. R5, ROR R3
175// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000176void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
177 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000178 const MCOperand &MO1 = MI->getOperand(OpNum);
179 const MCOperand &MO2 = MI->getOperand(OpNum+1);
180 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000181
Chris Lattner017d9472009-10-20 00:40:56 +0000182 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000183
Chris Lattner017d9472009-10-20 00:40:56 +0000184 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000185 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
186 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000187 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000188 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000189 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000190 } else if (ShOpc != ARM_AM::rrx) {
191 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000192 }
193}
Chris Lattner084f87d2009-10-19 21:57:05 +0000194
195
Chris Lattner35c33bd2010-04-04 04:47:45 +0000196void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
197 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000198 const MCOperand &MO1 = MI->getOperand(Op);
199 const MCOperand &MO2 = MI->getOperand(Op+1);
200 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000201
Chris Lattner084f87d2009-10-19 21:57:05 +0000202 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000203 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000204 return;
205 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000206
Chris Lattner084f87d2009-10-19 21:57:05 +0000207 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000208
Chris Lattner084f87d2009-10-19 21:57:05 +0000209 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000210 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000211 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000212 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
213 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000214 O << "]";
215 return;
216 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000217
Chris Lattner084f87d2009-10-19 21:57:05 +0000218 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000219 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
220 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000221
Chris Lattner084f87d2009-10-19 21:57:05 +0000222 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
223 O << ", "
224 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
225 << " #" << ShImm;
226 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000227}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000228
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000229void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000230 unsigned OpNum,
231 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000232 const MCOperand &MO1 = MI->getOperand(OpNum);
233 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000234
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000235 if (!MO1.getReg()) {
236 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000237 O << '#'
238 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
239 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000240 return;
241 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000242
Johnny Chen9e088762010-03-17 17:52:21 +0000243 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
244 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000245
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000246 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
247 O << ", "
248 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
249 << " #" << ShImm;
250}
251
Chris Lattner35c33bd2010-04-04 04:47:45 +0000252void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
253 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000254 const MCOperand &MO1 = MI->getOperand(OpNum);
255 const MCOperand &MO2 = MI->getOperand(OpNum+1);
256 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000257
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000258 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000259
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000260 if (MO2.getReg()) {
261 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
262 << getRegisterName(MO2.getReg()) << ']';
263 return;
264 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000265
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000266 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
267 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000268 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
269 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000270 O << ']';
271}
272
273void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000274 unsigned OpNum,
275 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000276 const MCOperand &MO1 = MI->getOperand(OpNum);
277 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000278
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000279 if (MO1.getReg()) {
280 O << (char)ARM_AM::getAM3Op(MO2.getImm())
281 << getRegisterName(MO1.getReg());
282 return;
283 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000284
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000285 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000286 O << '#'
287 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
288 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000289}
290
Jim Grosbache6913602010-11-03 01:01:43 +0000291void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000292 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000293 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
294 .getImm());
295 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000296}
297
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000298void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000299 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000300 const MCOperand &MO1 = MI->getOperand(OpNum);
301 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000302
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000303 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000304 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000305 return;
306 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000307
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000308 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000309
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000310 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
311 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000312 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000313 << ImmOffs*4;
314 }
315 O << "]";
316}
317
Chris Lattner35c33bd2010-04-04 04:47:45 +0000318void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
319 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000320 const MCOperand &MO1 = MI->getOperand(OpNum);
321 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000322
Bob Wilson226036e2010-03-20 22:13:40 +0000323 O << "[" << getRegisterName(MO1.getReg());
324 if (MO2.getImm()) {
325 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000326 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000327 }
Bob Wilson226036e2010-03-20 22:13:40 +0000328 O << "]";
329}
330
331void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000332 unsigned OpNum,
333 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000334 const MCOperand &MO = MI->getOperand(OpNum);
335 if (MO.getReg() == 0)
336 O << "!";
337 else
338 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000339}
340
341void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000342 raw_ostream &O) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000343 // All instructions using addrmodepc are pseudos and should have been
344 // handled explicitly in printInstructionThroughMCStreamer(). If one got
345 // here, it wasn't, so something's wrong.
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000346 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000347}
348
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000349void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
350 unsigned OpNum,
351 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000352 const MCOperand &MO = MI->getOperand(OpNum);
353 uint32_t v = ~MO.getImm();
354 int32_t lsb = CountTrailingZeros_32(v);
355 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
356 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
357 O << '#' << lsb << ", #" << width;
358}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000359
Johnny Chen1adc40c2010-08-12 20:46:17 +0000360void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
361 raw_ostream &O) {
362 unsigned val = MI->getOperand(OpNum).getImm();
363 O << ARM_MB::MemBOptToString(val);
364}
365
Bob Wilson22f5dc72010-08-16 18:27:34 +0000366void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000367 raw_ostream &O) {
368 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
369 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
370 switch (Opc) {
371 case ARM_AM::no_shift:
372 return;
373 case ARM_AM::lsl:
374 O << ", lsl #";
375 break;
376 case ARM_AM::asr:
377 O << ", asr #";
378 break;
379 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000380 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000381 }
382 O << ARM_AM::getSORegOffset(ShiftOp);
383}
384
Chris Lattner35c33bd2010-04-04 04:47:45 +0000385void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
386 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000387 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000388 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
389 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000390 O << getRegisterName(MI->getOperand(i).getReg());
391 }
392 O << "}";
393}
Chris Lattner4d152222009-10-19 22:23:04 +0000394
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000395void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
396 raw_ostream &O) {
397 const MCOperand &Op = MI->getOperand(OpNum);
398 if (Op.getImm())
399 O << "be";
400 else
401 O << "le";
402}
403
Chris Lattner35c33bd2010-04-04 04:47:45 +0000404void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
405 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000406 const MCOperand &Op = MI->getOperand(OpNum);
407 unsigned option = Op.getImm();
408 unsigned mode = option & 31;
409 bool changemode = option >> 5 & 1;
410 unsigned AIF = option >> 6 & 7;
411 unsigned imod = option >> 9 & 3;
412 if (imod == 2)
413 O << "ie";
414 else if (imod == 3)
415 O << "id";
416 O << '\t';
417 if (imod > 1) {
418 if (AIF & 4) O << 'a';
419 if (AIF & 2) O << 'i';
420 if (AIF & 1) O << 'f';
421 if (AIF > 0 && changemode) O << ", ";
422 }
423 if (changemode)
424 O << '#' << mode;
425}
426
Chris Lattner35c33bd2010-04-04 04:47:45 +0000427void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
428 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000429 const MCOperand &Op = MI->getOperand(OpNum);
430 unsigned Mask = Op.getImm();
431 if (Mask) {
432 O << '_';
433 if (Mask & 8) O << 'f';
434 if (Mask & 4) O << 's';
435 if (Mask & 2) O << 'x';
436 if (Mask & 1) O << 'c';
437 }
438}
439
Chris Lattner35c33bd2010-04-04 04:47:45 +0000440void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
441 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000442 const MCOperand &Op = MI->getOperand(OpNum);
443 O << '#';
444 if (Op.getImm() < 0)
445 O << '-' << (-Op.getImm() - 1);
446 else
447 O << Op.getImm();
448}
449
Chris Lattner35c33bd2010-04-04 04:47:45 +0000450void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
451 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000452 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
453 if (CC != ARMCC::AL)
454 O << ARMCondCodeToString(CC);
455}
456
Jim Grosbach15d78982010-09-14 22:27:15 +0000457void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000458 unsigned OpNum,
459 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000460 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
461 O << ARMCondCodeToString(CC);
462}
463
Chris Lattner35c33bd2010-04-04 04:47:45 +0000464void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
465 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000466 if (MI->getOperand(OpNum).getReg()) {
467 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
468 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000469 O << 's';
470 }
471}
472
Chris Lattner35c33bd2010-04-04 04:47:45 +0000473void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
474 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000475 O << MI->getOperand(OpNum).getImm();
476}
477
Chris Lattner35c33bd2010-04-04 04:47:45 +0000478void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
479 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000480 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000481}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000482
Chris Lattner35c33bd2010-04-04 04:47:45 +0000483void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
484 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000485 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000486}
Johnny Chen9e088762010-03-17 17:52:21 +0000487
Chris Lattner35c33bd2010-04-04 04:47:45 +0000488void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
489 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000490 // (3 - the number of trailing zeros) is the number of then / else.
491 unsigned Mask = MI->getOperand(OpNum).getImm();
492 unsigned CondBit0 = Mask >> 4 & 1;
493 unsigned NumTZ = CountTrailingZeros_32(Mask);
494 assert(NumTZ <= 3 && "Invalid IT mask!");
495 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
496 bool T = ((Mask >> Pos) & 1) == CondBit0;
497 if (T)
498 O << 't';
499 else
500 O << 'e';
501 }
502}
503
Chris Lattner35c33bd2010-04-04 04:47:45 +0000504void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
505 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000506 const MCOperand &MO1 = MI->getOperand(Op);
507 const MCOperand &MO2 = MI->getOperand(Op+1);
508 O << "[" << getRegisterName(MO1.getReg());
509 O << ", " << getRegisterName(MO2.getReg()) << "]";
510}
511
512void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000513 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000514 unsigned Scale) {
515 const MCOperand &MO1 = MI->getOperand(Op);
516 const MCOperand &MO2 = MI->getOperand(Op+1);
517 const MCOperand &MO3 = MI->getOperand(Op+2);
518
519 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000520 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000521 return;
522 }
523
524 O << "[" << getRegisterName(MO1.getReg());
525 if (MO3.getReg())
526 O << ", " << getRegisterName(MO3.getReg());
527 else if (unsigned ImmOffs = MO2.getImm())
528 O << ", #" << ImmOffs * Scale;
529 O << "]";
530}
531
Chris Lattner35c33bd2010-04-04 04:47:45 +0000532void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
533 raw_ostream &O) {
534 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000535}
536
Chris Lattner35c33bd2010-04-04 04:47:45 +0000537void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
538 raw_ostream &O) {
539 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000540}
541
Chris Lattner35c33bd2010-04-04 04:47:45 +0000542void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
543 raw_ostream &O) {
544 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000545}
546
Chris Lattner35c33bd2010-04-04 04:47:45 +0000547void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
548 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000549 const MCOperand &MO1 = MI->getOperand(Op);
550 const MCOperand &MO2 = MI->getOperand(Op+1);
551 O << "[" << getRegisterName(MO1.getReg());
552 if (unsigned ImmOffs = MO2.getImm())
553 O << ", #" << ImmOffs*4;
554 O << "]";
555}
556
Chris Lattner35c33bd2010-04-04 04:47:45 +0000557void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
558 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000559 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
560 if (MI->getOpcode() == ARM::t2TBH)
561 O << ", lsl #1";
562 O << ']';
563}
564
565// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
566// register with shift forms.
567// REG 0 0 - e.g. R5
568// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000569void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
570 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000571 const MCOperand &MO1 = MI->getOperand(OpNum);
572 const MCOperand &MO2 = MI->getOperand(OpNum+1);
573
574 unsigned Reg = MO1.getReg();
575 O << getRegisterName(Reg);
576
577 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000578 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000579 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
580 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
581 if (ShOpc != ARM_AM::rrx)
582 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000583}
584
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000585void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
586 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000587 const MCOperand &MO1 = MI->getOperand(OpNum);
588 const MCOperand &MO2 = MI->getOperand(OpNum+1);
589
Jim Grosbach3e556122010-10-26 22:37:02 +0000590 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
591 printOperand(MI, OpNum, O);
592 return;
593 }
594
Johnny Chen9e088762010-03-17 17:52:21 +0000595 O << "[" << getRegisterName(MO1.getReg());
596
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000597 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000598 bool isSub = OffImm < 0;
599 // Special value for #-0. All others are normal.
600 if (OffImm == INT32_MIN)
601 OffImm = 0;
602 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000603 O << ", #-" << -OffImm;
604 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000605 O << ", #" << OffImm;
606 O << "]";
607}
608
609void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000610 unsigned OpNum,
611 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000612 const MCOperand &MO1 = MI->getOperand(OpNum);
613 const MCOperand &MO2 = MI->getOperand(OpNum+1);
614
615 O << "[" << getRegisterName(MO1.getReg());
616
617 int32_t OffImm = (int32_t)MO2.getImm();
618 // Don't print +0.
619 if (OffImm < 0)
620 O << ", #-" << -OffImm;
621 else if (OffImm > 0)
622 O << ", #" << OffImm;
623 O << "]";
624}
625
626void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000627 unsigned OpNum,
628 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000629 const MCOperand &MO1 = MI->getOperand(OpNum);
630 const MCOperand &MO2 = MI->getOperand(OpNum+1);
631
632 O << "[" << getRegisterName(MO1.getReg());
633
634 int32_t OffImm = (int32_t)MO2.getImm() / 4;
635 // Don't print +0.
636 if (OffImm < 0)
637 O << ", #-" << -OffImm * 4;
638 else if (OffImm > 0)
639 O << ", #" << OffImm * 4;
640 O << "]";
641}
642
643void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000644 unsigned OpNum,
645 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000646 const MCOperand &MO1 = MI->getOperand(OpNum);
647 int32_t OffImm = (int32_t)MO1.getImm();
648 // Don't print +0.
649 if (OffImm < 0)
650 O << "#-" << -OffImm;
651 else if (OffImm > 0)
652 O << "#" << OffImm;
653}
654
655void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000656 unsigned OpNum,
657 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000658 const MCOperand &MO1 = MI->getOperand(OpNum);
659 int32_t OffImm = (int32_t)MO1.getImm() / 4;
660 // Don't print +0.
661 if (OffImm < 0)
662 O << "#-" << -OffImm * 4;
663 else if (OffImm > 0)
664 O << "#" << OffImm * 4;
665}
666
667void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000668 unsigned OpNum,
669 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000670 const MCOperand &MO1 = MI->getOperand(OpNum);
671 const MCOperand &MO2 = MI->getOperand(OpNum+1);
672 const MCOperand &MO3 = MI->getOperand(OpNum+2);
673
674 O << "[" << getRegisterName(MO1.getReg());
675
676 assert(MO2.getReg() && "Invalid so_reg load / store address!");
677 O << ", " << getRegisterName(MO2.getReg());
678
679 unsigned ShAmt = MO3.getImm();
680 if (ShAmt) {
681 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
682 O << ", lsl #" << ShAmt;
683 }
684 O << "]";
685}
686
Chris Lattner35c33bd2010-04-04 04:47:45 +0000687void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
688 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000689 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000690}
691
Chris Lattner35c33bd2010-04-04 04:47:45 +0000692void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
693 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000694 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000695}
696
Bob Wilson1a913ed2010-06-11 21:34:50 +0000697void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
698 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000699 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
700 unsigned EltBits;
701 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000702 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000703}