blob: a585dcbb291dc729a63c471278d1c2b115b075c7 [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Target/TargetRegistry.h"
22#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson51c98052011-08-09 22:48:45 +000045 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000046static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000047 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000048static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000049 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000050static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000051 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000052static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000053 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000054static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000055 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000056static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000057 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000058static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000059 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000060static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000061 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000062
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000065static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000066 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000067static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000068 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000069static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000070 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000071static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000072 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000073static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000075static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000076 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000077
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000080static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000081 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000082static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000083 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000084static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000085 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000086static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000087 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000088static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000089 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000090static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000091 uint64_t Address, const void *Decoder);
92
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 unsigned Insn,
95 uint64_t Adddress,
96 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000097static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000098 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000099static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000100 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000101static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000102 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000103static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000104 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000105static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000106 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000107static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000108 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000109static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000110 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000111static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000112 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000113static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000114 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000115static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000116 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000117static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000118 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000119static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000120 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000121static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000122 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000123static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000124 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000125static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000126 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000127static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000129static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000130 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000131static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000132 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000133static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000134 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000135static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000136 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000137static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000138 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000139static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000140 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000141static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000142 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000143static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000145static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000146 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000147static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000148 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000149static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000150 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000151static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000152 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000153static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000154 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000155static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000156 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000157static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000158 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000159static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000160 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000161static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000162 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000163static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000164 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000165static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000166 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000167static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000168 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000169static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000170 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000171static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000172 uint64_t Address, const void *Decoder);
Owen Anderson7cdbf082011-08-12 18:12:39 +0000173
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000174
Owen Anderson83e3f672011-08-17 17:44:15 +0000175static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000176 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000177static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000178 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000179static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000180 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000181static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000182 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000183static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000185static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000187static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000189static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000191static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000193static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000195static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000197static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000199static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000201static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000203static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000205static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000207static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000209static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000211static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000212 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000213static DecodeStatus DecodeThumbSRImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000215static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000216 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000217static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000219static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000220 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000221static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000222 uint64_t Address, const void *Decoder);
223
224#include "ARMGenDisassemblerTables.inc"
225#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000226#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000227
228using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000229
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000230static MCDisassembler *createARMDisassembler(const Target &T) {
231 return new ARMDisassembler;
232}
233
234static MCDisassembler *createThumbDisassembler(const Target &T) {
235 return new ThumbDisassembler;
236}
237
Sean Callanan9899f702010-04-13 21:21:57 +0000238EDInstInfo *ARMDisassembler::getEDInfo() const {
239 return instInfoARM;
240}
241
242EDInstInfo *ThumbDisassembler::getEDInfo() const {
243 return instInfoARM;
244}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000245
Owen Anderson83e3f672011-08-17 17:44:15 +0000246DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
247 const MemoryObject &Region,
248 uint64_t Address,raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000249 uint8_t bytes[4];
250
251 // We want to read exactly 4 bytes of data.
252 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000253 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000254
255 // Encoded as a small-endian 32-bit word in the stream.
256 uint32_t insn = (bytes[3] << 24) |
257 (bytes[2] << 16) |
258 (bytes[1] << 8) |
259 (bytes[0] << 0);
260
261 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000262 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
263 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000264 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000265 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000266 }
267
268 // Instructions that are shared between ARM and Thumb modes.
269 // FIXME: This shouldn't really exist. It's an artifact of the
270 // fact that we fail to encode a few instructions properly for Thumb.
271 MI.clear();
272 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000273 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000274 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000275 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000276 }
277
278 // VFP and NEON instructions, similarly, are shared between ARM
279 // and Thumb modes.
280 MI.clear();
281 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000282 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000283 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000284 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000285 }
286
287 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000288 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000289 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000290 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000291 // Add a fake predicate operand, because we share these instruction
292 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000293 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
294 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000295 }
296
297 MI.clear();
298 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000299 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000300 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000301 // Add a fake predicate operand, because we share these instruction
302 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000303 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
304 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000305 }
306
307 MI.clear();
308 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000309 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000310 Size = 4;
311 // Add a fake predicate operand, because we share these instruction
312 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000313 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
314 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000315 }
316
317 MI.clear();
318
Owen Anderson83e3f672011-08-17 17:44:15 +0000319 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000320}
321
322namespace llvm {
323extern MCInstrDesc ARMInsts[];
324}
325
326// Thumb1 instructions don't have explicit S bits. Rather, they
327// implicitly set CPSR. Since it's not represented in the encoding, the
328// auto-generated decoder won't inject the CPSR operand. We need to fix
329// that as a post-pass.
330static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
331 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000332 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000333 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000334 for (unsigned i = 0; i < NumOps; ++i, ++I) {
335 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000336 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000337 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000338 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
339 return;
340 }
341 }
342
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000343 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000344}
345
346// Most Thumb instructions don't have explicit predicates in the
347// encoding, but rather get their predicates from IT context. We need
348// to fix up the predicate operands using this context information as a
349// post-pass.
350void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
351 // A few instructions actually have predicates encoded in them. Don't
352 // try to overwrite it if we're seeing one of those.
353 switch (MI.getOpcode()) {
354 case ARM::tBcc:
355 case ARM::t2Bcc:
356 return;
357 default:
358 break;
359 }
360
361 // If we're in an IT block, base the predicate on that. Otherwise,
362 // assume a predicate of AL.
363 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000364 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 CC = ITBlock.back();
366 ITBlock.pop_back();
367 } else
368 CC = ARMCC::AL;
369
370 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000371 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000373 for (unsigned i = 0; i < NumOps; ++i, ++I) {
374 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000375 if (OpInfo[i].isPredicate()) {
376 I = MI.insert(I, MCOperand::CreateImm(CC));
377 ++I;
378 if (CC == ARMCC::AL)
379 MI.insert(I, MCOperand::CreateReg(0));
380 else
381 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
382 return;
383 }
384 }
385
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000386 I = MI.insert(I, MCOperand::CreateImm(CC));
387 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000389 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000390 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000391 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000392}
393
394// Thumb VFP instructions are a special case. Because we share their
395// encodings between ARM and Thumb modes, and they are predicable in ARM
396// mode, the auto-generated decoder will give them an (incorrect)
397// predicate operand. We need to rewrite these operands based on the IT
398// context as a post-pass.
399void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
400 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000401 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000402 CC = ITBlock.back();
403 ITBlock.pop_back();
404 } else
405 CC = ARMCC::AL;
406
407 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
408 MCInst::iterator I = MI.begin();
Owen Anderson10cbaab2011-08-10 17:36:48 +0000409 for (unsigned i = 0, e = MI.size(); i < e; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000410 if (OpInfo[i].isPredicate() ) {
411 I->setImm(CC);
412 ++I;
413 if (CC == ARMCC::AL)
414 I->setReg(0);
415 else
416 I->setReg(ARM::CPSR);
417 return;
418 }
419 }
420}
421
Owen Anderson83e3f672011-08-17 17:44:15 +0000422DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
423 const MemoryObject &Region,
424 uint64_t Address,raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 uint8_t bytes[4];
426
427 // We want to read exactly 2 bytes of data.
428 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000429 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430
431 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000432 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
433 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000434 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000435 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000436 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000437 }
438
439 MI.clear();
440 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
441 if (result) {
442 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000443 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000444 AddThumbPredicate(MI);
445 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000446 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000447 }
448
449 MI.clear();
450 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000451 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000452 Size = 2;
453 AddThumbPredicate(MI);
454
455 // If we find an IT instruction, we need to parse its condition
456 // code and mask operands so that we can apply them correctly
457 // to the subsequent instructions.
458 if (MI.getOpcode() == ARM::t2IT) {
459 unsigned firstcond = MI.getOperand(0).getImm();
460 uint32_t mask = MI.getOperand(1).getImm();
461 unsigned zeros = CountTrailingZeros_32(mask);
462 mask >>= zeros+1;
463
464 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
465 if (firstcond ^ (mask & 1))
466 ITBlock.push_back(firstcond ^ 1);
467 else
468 ITBlock.push_back(firstcond);
469 mask >>= 1;
470 }
471 ITBlock.push_back(firstcond);
472 }
473
Owen Anderson83e3f672011-08-17 17:44:15 +0000474 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000475 }
476
477 // We want to read exactly 4 bytes of data.
478 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000479 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480
481 uint32_t insn32 = (bytes[3] << 8) |
482 (bytes[2] << 0) |
483 (bytes[1] << 24) |
484 (bytes[0] << 16);
485 MI.clear();
486 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000487 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000488 Size = 4;
489 bool InITBlock = ITBlock.size();
490 AddThumbPredicate(MI);
491 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000492 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493 }
494
495 MI.clear();
496 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000497 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000498 Size = 4;
499 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000500 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000501 }
502
503 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000504 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000505 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000506 Size = 4;
507 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000508 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000509 }
510
511 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000512 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000513 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000514 Size = 4;
515 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000516 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000517 }
518
519 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000520 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000521 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000522 Size = 4;
523 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000524 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000525 }
526
527 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
528 MI.clear();
529 uint32_t NEONLdStInsn = insn32;
530 NEONLdStInsn &= 0xF0FFFFFF;
531 NEONLdStInsn |= 0x04000000;
532 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000533 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000534 Size = 4;
535 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000536 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000537 }
538 }
539
Owen Anderson8533eba2011-08-10 19:01:10 +0000540 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000541 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000542 uint32_t NEONDataInsn = insn32;
543 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
544 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
545 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
546 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000547 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000548 Size = 4;
549 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000550 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000551 }
552 }
553
Owen Anderson83e3f672011-08-17 17:44:15 +0000554 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000555}
556
557
558extern "C" void LLVMInitializeARMDisassembler() {
559 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
560 createARMDisassembler);
561 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
562 createThumbDisassembler);
563}
564
565static const unsigned GPRDecoderTable[] = {
566 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
567 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
568 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
569 ARM::R12, ARM::SP, ARM::LR, ARM::PC
570};
571
Owen Anderson83e3f672011-08-17 17:44:15 +0000572static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000573 uint64_t Address, const void *Decoder) {
574 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000575 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000576
577 unsigned Register = GPRDecoderTable[RegNo];
578 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000579 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000580}
581
Owen Anderson83e3f672011-08-17 17:44:15 +0000582static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson51c98052011-08-09 22:48:45 +0000583 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000584 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000585 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
586}
587
Owen Anderson83e3f672011-08-17 17:44:15 +0000588static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000589 uint64_t Address, const void *Decoder) {
590 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000591 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000592 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
593}
594
Owen Anderson83e3f672011-08-17 17:44:15 +0000595static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000596 uint64_t Address, const void *Decoder) {
597 unsigned Register = 0;
598 switch (RegNo) {
599 case 0:
600 Register = ARM::R0;
601 break;
602 case 1:
603 Register = ARM::R1;
604 break;
605 case 2:
606 Register = ARM::R2;
607 break;
608 case 3:
609 Register = ARM::R3;
610 break;
611 case 9:
612 Register = ARM::R9;
613 break;
614 case 12:
615 Register = ARM::R12;
616 break;
617 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000618 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000619 }
620
621 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000622 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000623}
624
Owen Anderson83e3f672011-08-17 17:44:15 +0000625static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000626 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000627 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000628 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
629}
630
631static const unsigned SPRDecoderTable[] = {
632 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
633 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
634 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
635 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
636 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
637 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
638 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
639 ARM::S28, ARM::S29, ARM::S30, ARM::S31
640};
641
Owen Anderson83e3f672011-08-17 17:44:15 +0000642static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000643 uint64_t Address, const void *Decoder) {
644 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000645 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000646
647 unsigned Register = SPRDecoderTable[RegNo];
648 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000649 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000650}
651
652static const unsigned DPRDecoderTable[] = {
653 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
654 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
655 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
656 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
657 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
658 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
659 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
660 ARM::D28, ARM::D29, ARM::D30, ARM::D31
661};
662
Owen Anderson83e3f672011-08-17 17:44:15 +0000663static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000664 uint64_t Address, const void *Decoder) {
665 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000666 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000667
668 unsigned Register = DPRDecoderTable[RegNo];
669 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000670 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000671}
672
Owen Anderson83e3f672011-08-17 17:44:15 +0000673static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000674 uint64_t Address, const void *Decoder) {
675 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000676 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000677 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
678}
679
Owen Anderson83e3f672011-08-17 17:44:15 +0000680static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000681 uint64_t Address, const void *Decoder) {
682 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000683 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000684 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
685}
686
687static const unsigned QPRDecoderTable[] = {
688 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
689 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
690 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
691 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
692};
693
694
Owen Anderson83e3f672011-08-17 17:44:15 +0000695static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000696 uint64_t Address, const void *Decoder) {
697 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000698 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000699 RegNo >>= 1;
700
701 unsigned Register = QPRDecoderTable[RegNo];
702 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000703 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000704}
705
Owen Anderson83e3f672011-08-17 17:44:15 +0000706static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000707 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000708 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000709 // AL predicate is not allowed on Thumb1 branches.
710 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000711 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000712 Inst.addOperand(MCOperand::CreateImm(Val));
713 if (Val == ARMCC::AL) {
714 Inst.addOperand(MCOperand::CreateReg(0));
715 } else
716 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000717 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000718}
719
Owen Anderson83e3f672011-08-17 17:44:15 +0000720static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000721 uint64_t Address, const void *Decoder) {
722 if (Val)
723 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
724 else
725 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000726 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000727}
728
Owen Anderson83e3f672011-08-17 17:44:15 +0000729static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000730 uint64_t Address, const void *Decoder) {
731 uint32_t imm = Val & 0xFF;
732 uint32_t rot = (Val & 0xF00) >> 7;
733 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
734 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000735 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000736}
737
Owen Anderson83e3f672011-08-17 17:44:15 +0000738static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000739 uint64_t Address, const void *Decoder) {
740 Val <<= 2;
741 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000742 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000743}
744
Owen Anderson83e3f672011-08-17 17:44:15 +0000745static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000746 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000747 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000748
749 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
750 unsigned type = fieldFromInstruction32(Val, 5, 2);
751 unsigned imm = fieldFromInstruction32(Val, 7, 5);
752
753 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000754 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755
756 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
757 switch (type) {
758 case 0:
759 Shift = ARM_AM::lsl;
760 break;
761 case 1:
762 Shift = ARM_AM::lsr;
763 break;
764 case 2:
765 Shift = ARM_AM::asr;
766 break;
767 case 3:
768 Shift = ARM_AM::ror;
769 break;
770 }
771
772 if (Shift == ARM_AM::ror && imm == 0)
773 Shift = ARM_AM::rrx;
774
775 unsigned Op = Shift | (imm << 3);
776 Inst.addOperand(MCOperand::CreateImm(Op));
777
Owen Anderson83e3f672011-08-17 17:44:15 +0000778 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000779}
780
Owen Anderson83e3f672011-08-17 17:44:15 +0000781static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000782 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000783 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000784
785 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
786 unsigned type = fieldFromInstruction32(Val, 5, 2);
787 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
788
789 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000790 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
791 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000792
793 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
794 switch (type) {
795 case 0:
796 Shift = ARM_AM::lsl;
797 break;
798 case 1:
799 Shift = ARM_AM::lsr;
800 break;
801 case 2:
802 Shift = ARM_AM::asr;
803 break;
804 case 3:
805 Shift = ARM_AM::ror;
806 break;
807 }
808
809 Inst.addOperand(MCOperand::CreateImm(Shift));
810
Owen Anderson83e3f672011-08-17 17:44:15 +0000811 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000812}
813
Owen Anderson83e3f672011-08-17 17:44:15 +0000814static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000815 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000816 DecodeStatus S = Success;
817
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000818 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000819 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000820 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000821 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000822 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000823 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000824 }
825
Owen Anderson83e3f672011-08-17 17:44:15 +0000826 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827}
828
Owen Anderson83e3f672011-08-17 17:44:15 +0000829static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000830 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000831 DecodeStatus S = Success;
832
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000833 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
834 unsigned regs = Val & 0xFF;
835
Owen Anderson83e3f672011-08-17 17:44:15 +0000836 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000837 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000838 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000839 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840
Owen Anderson83e3f672011-08-17 17:44:15 +0000841 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000842}
843
Owen Anderson83e3f672011-08-17 17:44:15 +0000844static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000845 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000846 DecodeStatus S = Success;
847
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000848 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
849 unsigned regs = (Val & 0xFF) / 2;
850
Owen Anderson83e3f672011-08-17 17:44:15 +0000851 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000852 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000854 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000855
Owen Anderson83e3f672011-08-17 17:44:15 +0000856 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000857}
858
Owen Anderson83e3f672011-08-17 17:44:15 +0000859static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000861 // This operand encodes a mask of contiguous zeros between a specified MSB
862 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
863 // the mask of all bits LSB-and-lower, and then xor them to create
864 // the mask of that's all ones on [msb, lsb]. Finally we not it to
865 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000866 unsigned msb = fieldFromInstruction32(Val, 5, 5);
867 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
868 uint32_t msb_mask = (1 << (msb+1)) - 1;
869 uint32_t lsb_mask = (1 << lsb) - 1;
870 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000871 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000872}
873
Owen Anderson83e3f672011-08-17 17:44:15 +0000874static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000875 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000876 DecodeStatus S = Success;
877
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000878 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
879 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
880 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
881 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
882 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
883 unsigned U = fieldFromInstruction32(Insn, 23, 1);
884
885 switch (Inst.getOpcode()) {
886 case ARM::LDC_OFFSET:
887 case ARM::LDC_PRE:
888 case ARM::LDC_POST:
889 case ARM::LDC_OPTION:
890 case ARM::LDCL_OFFSET:
891 case ARM::LDCL_PRE:
892 case ARM::LDCL_POST:
893 case ARM::LDCL_OPTION:
894 case ARM::STC_OFFSET:
895 case ARM::STC_PRE:
896 case ARM::STC_POST:
897 case ARM::STC_OPTION:
898 case ARM::STCL_OFFSET:
899 case ARM::STCL_PRE:
900 case ARM::STCL_POST:
901 case ARM::STCL_OPTION:
902 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000903 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000904 break;
905 default:
906 break;
907 }
908
909 Inst.addOperand(MCOperand::CreateImm(coproc));
910 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000911 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000912 switch (Inst.getOpcode()) {
913 case ARM::LDC_OPTION:
914 case ARM::LDCL_OPTION:
915 case ARM::LDC2_OPTION:
916 case ARM::LDC2L_OPTION:
917 case ARM::STC_OPTION:
918 case ARM::STCL_OPTION:
919 case ARM::STC2_OPTION:
920 case ARM::STC2L_OPTION:
921 case ARM::LDCL_POST:
922 case ARM::STCL_POST:
923 break;
924 default:
925 Inst.addOperand(MCOperand::CreateReg(0));
926 break;
927 }
928
929 unsigned P = fieldFromInstruction32(Insn, 24, 1);
930 unsigned W = fieldFromInstruction32(Insn, 21, 1);
931
932 bool writeback = (P == 0) || (W == 1);
933 unsigned idx_mode = 0;
934 if (P && writeback)
935 idx_mode = ARMII::IndexModePre;
936 else if (!P && writeback)
937 idx_mode = ARMII::IndexModePost;
938
939 switch (Inst.getOpcode()) {
940 case ARM::LDCL_POST:
941 case ARM::STCL_POST:
942 imm |= U << 8;
943 case ARM::LDC_OPTION:
944 case ARM::LDCL_OPTION:
945 case ARM::LDC2_OPTION:
946 case ARM::LDC2L_OPTION:
947 case ARM::STC_OPTION:
948 case ARM::STCL_OPTION:
949 case ARM::STC2_OPTION:
950 case ARM::STC2L_OPTION:
951 Inst.addOperand(MCOperand::CreateImm(imm));
952 break;
953 default:
954 if (U)
955 Inst.addOperand(MCOperand::CreateImm(
956 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
957 else
958 Inst.addOperand(MCOperand::CreateImm(
959 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
960 break;
961 }
962
963 switch (Inst.getOpcode()) {
964 case ARM::LDC_OFFSET:
965 case ARM::LDC_PRE:
966 case ARM::LDC_POST:
967 case ARM::LDC_OPTION:
968 case ARM::LDCL_OFFSET:
969 case ARM::LDCL_PRE:
970 case ARM::LDCL_POST:
971 case ARM::LDCL_OPTION:
972 case ARM::STC_OFFSET:
973 case ARM::STC_PRE:
974 case ARM::STC_POST:
975 case ARM::STC_OPTION:
976 case ARM::STCL_OFFSET:
977 case ARM::STCL_PRE:
978 case ARM::STCL_POST:
979 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +0000980 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000981 break;
982 default:
983 break;
984 }
985
Owen Anderson83e3f672011-08-17 17:44:15 +0000986 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000987}
988
Owen Anderson83e3f672011-08-17 17:44:15 +0000989static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000990 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000991 DecodeStatus S = Success;
992
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000993 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
994 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
995 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
996 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
997 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
998 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
999 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1000 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1001
1002 // On stores, the writeback operand precedes Rt.
1003 switch (Inst.getOpcode()) {
1004 case ARM::STR_POST_IMM:
1005 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001006 case ARM::STRB_POST_IMM:
1007 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001008 case ARM::STRT_POST_REG:
1009 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001010 case ARM::STRBT_POST_REG:
1011 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001012 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001013 break;
1014 default:
1015 break;
1016 }
1017
Owen Anderson83e3f672011-08-17 17:44:15 +00001018 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001019
1020 // On loads, the writeback operand comes after Rt.
1021 switch (Inst.getOpcode()) {
1022 case ARM::LDR_POST_IMM:
1023 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001024 case ARM::LDRB_POST_IMM:
1025 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001026 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001027 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001028 case ARM::LDRBT_POST_REG:
1029 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001030 case ARM::LDRT_POST_REG:
1031 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001032 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001033 break;
1034 default:
1035 break;
1036 }
1037
Owen Anderson83e3f672011-08-17 17:44:15 +00001038 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001039
1040 ARM_AM::AddrOpc Op = ARM_AM::add;
1041 if (!fieldFromInstruction32(Insn, 23, 1))
1042 Op = ARM_AM::sub;
1043
1044 bool writeback = (P == 0) || (W == 1);
1045 unsigned idx_mode = 0;
1046 if (P && writeback)
1047 idx_mode = ARMII::IndexModePre;
1048 else if (!P && writeback)
1049 idx_mode = ARMII::IndexModePost;
1050
Owen Anderson83e3f672011-08-17 17:44:15 +00001051 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001052
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001053 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001054 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001055 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1056 switch( fieldFromInstruction32(Insn, 5, 2)) {
1057 case 0:
1058 Opc = ARM_AM::lsl;
1059 break;
1060 case 1:
1061 Opc = ARM_AM::lsr;
1062 break;
1063 case 2:
1064 Opc = ARM_AM::asr;
1065 break;
1066 case 3:
1067 Opc = ARM_AM::ror;
1068 break;
1069 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001070 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001071 }
1072 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1073 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1074
1075 Inst.addOperand(MCOperand::CreateImm(imm));
1076 } else {
1077 Inst.addOperand(MCOperand::CreateReg(0));
1078 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1079 Inst.addOperand(MCOperand::CreateImm(tmp));
1080 }
1081
Owen Anderson83e3f672011-08-17 17:44:15 +00001082 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001083
Owen Anderson83e3f672011-08-17 17:44:15 +00001084 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001085}
1086
Owen Anderson83e3f672011-08-17 17:44:15 +00001087static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001088 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001089 DecodeStatus S = Success;
1090
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1092 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1093 unsigned type = fieldFromInstruction32(Val, 5, 2);
1094 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1095 unsigned U = fieldFromInstruction32(Val, 12, 1);
1096
Owen Anderson51157d22011-08-09 21:38:14 +00001097 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001098 switch (type) {
1099 case 0:
1100 ShOp = ARM_AM::lsl;
1101 break;
1102 case 1:
1103 ShOp = ARM_AM::lsr;
1104 break;
1105 case 2:
1106 ShOp = ARM_AM::asr;
1107 break;
1108 case 3:
1109 ShOp = ARM_AM::ror;
1110 break;
1111 }
1112
Owen Anderson83e3f672011-08-17 17:44:15 +00001113 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1114 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001115 unsigned shift;
1116 if (U)
1117 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1118 else
1119 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1120 Inst.addOperand(MCOperand::CreateImm(shift));
1121
Owen Anderson83e3f672011-08-17 17:44:15 +00001122 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001123}
1124
Owen Anderson83e3f672011-08-17 17:44:15 +00001125static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001126 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001127 DecodeStatus S = Success;
1128
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001129 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1130 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1131 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1132 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1133 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1134 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1135 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1136 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1137 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1138
1139 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001140
1141 // For {LD,ST}RD, Rt must be even, else undefined.
1142 switch (Inst.getOpcode()) {
1143 case ARM::STRD:
1144 case ARM::STRD_PRE:
1145 case ARM::STRD_POST:
1146 case ARM::LDRD:
1147 case ARM::LDRD_PRE:
1148 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001149 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001150 break;
1151 default:
1152 break;
1153 }
1154
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001155 if (writeback) { // Writeback
1156 if (P)
1157 U |= ARMII::IndexModePre << 9;
1158 else
1159 U |= ARMII::IndexModePost << 9;
1160
1161 // On stores, the writeback operand precedes Rt.
1162 switch (Inst.getOpcode()) {
1163 case ARM::STRD:
1164 case ARM::STRD_PRE:
1165 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001166 case ARM::STRH:
1167 case ARM::STRH_PRE:
1168 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001169 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001170 break;
1171 default:
1172 break;
1173 }
1174 }
1175
Owen Anderson83e3f672011-08-17 17:44:15 +00001176 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001177 switch (Inst.getOpcode()) {
1178 case ARM::STRD:
1179 case ARM::STRD_PRE:
1180 case ARM::STRD_POST:
1181 case ARM::LDRD:
1182 case ARM::LDRD_PRE:
1183 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001184 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001185 break;
1186 default:
1187 break;
1188 }
1189
1190 if (writeback) {
1191 // On loads, the writeback operand comes after Rt.
1192 switch (Inst.getOpcode()) {
1193 case ARM::LDRD:
1194 case ARM::LDRD_PRE:
1195 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001196 case ARM::LDRH:
1197 case ARM::LDRH_PRE:
1198 case ARM::LDRH_POST:
1199 case ARM::LDRSH:
1200 case ARM::LDRSH_PRE:
1201 case ARM::LDRSH_POST:
1202 case ARM::LDRSB:
1203 case ARM::LDRSB_PRE:
1204 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001205 case ARM::LDRHTr:
1206 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001207 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001208 break;
1209 default:
1210 break;
1211 }
1212 }
1213
Owen Anderson83e3f672011-08-17 17:44:15 +00001214 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001215
1216 if (type) {
1217 Inst.addOperand(MCOperand::CreateReg(0));
1218 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1219 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001220 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001221 Inst.addOperand(MCOperand::CreateImm(U));
1222 }
1223
Owen Anderson83e3f672011-08-17 17:44:15 +00001224 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001225
Owen Anderson83e3f672011-08-17 17:44:15 +00001226 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001227}
1228
Owen Anderson83e3f672011-08-17 17:44:15 +00001229static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001231 DecodeStatus S = Success;
1232
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001233 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1234 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1235
1236 switch (mode) {
1237 case 0:
1238 mode = ARM_AM::da;
1239 break;
1240 case 1:
1241 mode = ARM_AM::ia;
1242 break;
1243 case 2:
1244 mode = ARM_AM::db;
1245 break;
1246 case 3:
1247 mode = ARM_AM::ib;
1248 break;
1249 }
1250
1251 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001252 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001253
Owen Anderson83e3f672011-08-17 17:44:15 +00001254 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001255}
1256
Owen Anderson83e3f672011-08-17 17:44:15 +00001257static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001258 unsigned Insn,
1259 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001260 DecodeStatus S = Success;
1261
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001262 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1263 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1264 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1265
1266 if (pred == 0xF) {
1267 switch (Inst.getOpcode()) {
1268 case ARM::STMDA:
1269 Inst.setOpcode(ARM::RFEDA);
1270 break;
1271 case ARM::STMDA_UPD:
1272 Inst.setOpcode(ARM::RFEDA_UPD);
1273 break;
1274 case ARM::STMDB:
1275 Inst.setOpcode(ARM::RFEDB);
1276 break;
1277 case ARM::STMDB_UPD:
1278 Inst.setOpcode(ARM::RFEDB_UPD);
1279 break;
1280 case ARM::STMIA:
1281 Inst.setOpcode(ARM::RFEIA);
1282 break;
1283 case ARM::STMIA_UPD:
1284 Inst.setOpcode(ARM::RFEIA_UPD);
1285 break;
1286 case ARM::STMIB:
1287 Inst.setOpcode(ARM::RFEIB);
1288 break;
1289 case ARM::STMIB_UPD:
1290 Inst.setOpcode(ARM::RFEIB_UPD);
1291 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001292 }
1293 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1294 }
1295
Owen Anderson83e3f672011-08-17 17:44:15 +00001296 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1297 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1298 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1299 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001300
Owen Anderson83e3f672011-08-17 17:44:15 +00001301 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001302}
1303
Owen Anderson83e3f672011-08-17 17:44:15 +00001304static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001305 uint64_t Address, const void *Decoder) {
1306 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1307 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1308 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1309 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1310
Owen Anderson35008c22011-08-09 23:05:39 +00001311 // imod == '01' --> UNPREDICTABLE
Owen Anderson83e3f672011-08-17 17:44:15 +00001312 if (imod == 1) return Fail;
Owen Anderson35008c22011-08-09 23:05:39 +00001313
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001314 if (M && mode && imod && iflags) {
1315 Inst.setOpcode(ARM::CPS3p);
1316 Inst.addOperand(MCOperand::CreateImm(imod));
1317 Inst.addOperand(MCOperand::CreateImm(iflags));
1318 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001319 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001320 } else if (!mode && !M) {
1321 Inst.setOpcode(ARM::CPS2p);
1322 Inst.addOperand(MCOperand::CreateImm(imod));
1323 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson83e3f672011-08-17 17:44:15 +00001324 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001325 } else if (!imod && !iflags && M) {
1326 Inst.setOpcode(ARM::CPS1p);
1327 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001328 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001329 }
1330
Owen Anderson83e3f672011-08-17 17:44:15 +00001331 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001332}
1333
Owen Anderson83e3f672011-08-17 17:44:15 +00001334static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001335 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001336 DecodeStatus S = Success;
1337
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001338 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1339 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1340 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1341 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1342 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1343
1344 if (pred == 0xF)
1345 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1346
Owen Anderson83e3f672011-08-17 17:44:15 +00001347 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1348 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1349 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1350 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001351
Owen Anderson83e3f672011-08-17 17:44:15 +00001352 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001353
Owen Anderson83e3f672011-08-17 17:44:15 +00001354 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001355}
1356
Owen Anderson83e3f672011-08-17 17:44:15 +00001357static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001358 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001359 DecodeStatus S = Success;
1360
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001361 unsigned add = fieldFromInstruction32(Val, 12, 1);
1362 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1363 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1364
Owen Anderson83e3f672011-08-17 17:44:15 +00001365 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001366
1367 if (!add) imm *= -1;
1368 if (imm == 0 && !add) imm = INT32_MIN;
1369 Inst.addOperand(MCOperand::CreateImm(imm));
1370
Owen Anderson83e3f672011-08-17 17:44:15 +00001371 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001372}
1373
Owen Anderson83e3f672011-08-17 17:44:15 +00001374static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001375 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001376 DecodeStatus S = Success;
1377
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001378 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1379 unsigned U = fieldFromInstruction32(Val, 8, 1);
1380 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1381
Owen Anderson83e3f672011-08-17 17:44:15 +00001382 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001383
1384 if (U)
1385 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1386 else
1387 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1388
Owen Anderson83e3f672011-08-17 17:44:15 +00001389 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001390}
1391
Owen Anderson83e3f672011-08-17 17:44:15 +00001392static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001393 uint64_t Address, const void *Decoder) {
1394 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1395}
1396
Owen Anderson83e3f672011-08-17 17:44:15 +00001397static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001398 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001399 DecodeStatus S = Success;
1400
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001401 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1402 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1403
1404 if (pred == 0xF) {
1405 Inst.setOpcode(ARM::BLXi);
1406 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001407 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001408 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001409 }
1410
Benjamin Kramer793b8112011-08-09 22:02:50 +00001411 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001412 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001413
Owen Anderson83e3f672011-08-17 17:44:15 +00001414 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001415}
1416
1417
Owen Anderson83e3f672011-08-17 17:44:15 +00001418static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001419 uint64_t Address, const void *Decoder) {
1420 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001421 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001422}
1423
Owen Anderson83e3f672011-08-17 17:44:15 +00001424static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001425 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001426 DecodeStatus S = Success;
1427
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001428 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1429 unsigned align = fieldFromInstruction32(Val, 4, 2);
1430
Owen Anderson83e3f672011-08-17 17:44:15 +00001431 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001432 if (!align)
1433 Inst.addOperand(MCOperand::CreateImm(0));
1434 else
1435 Inst.addOperand(MCOperand::CreateImm(4 << align));
1436
Owen Anderson83e3f672011-08-17 17:44:15 +00001437 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438}
1439
Owen Anderson83e3f672011-08-17 17:44:15 +00001440static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001441 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001442 DecodeStatus S = Success;
1443
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001444 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1445 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1446 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1447 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1448 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1449 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1450
1451 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001452 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001453
1454 // Second output register
1455 switch (Inst.getOpcode()) {
1456 case ARM::VLD1q8:
1457 case ARM::VLD1q16:
1458 case ARM::VLD1q32:
1459 case ARM::VLD1q64:
1460 case ARM::VLD1q8_UPD:
1461 case ARM::VLD1q16_UPD:
1462 case ARM::VLD1q32_UPD:
1463 case ARM::VLD1q64_UPD:
1464 case ARM::VLD1d8T:
1465 case ARM::VLD1d16T:
1466 case ARM::VLD1d32T:
1467 case ARM::VLD1d64T:
1468 case ARM::VLD1d8T_UPD:
1469 case ARM::VLD1d16T_UPD:
1470 case ARM::VLD1d32T_UPD:
1471 case ARM::VLD1d64T_UPD:
1472 case ARM::VLD1d8Q:
1473 case ARM::VLD1d16Q:
1474 case ARM::VLD1d32Q:
1475 case ARM::VLD1d64Q:
1476 case ARM::VLD1d8Q_UPD:
1477 case ARM::VLD1d16Q_UPD:
1478 case ARM::VLD1d32Q_UPD:
1479 case ARM::VLD1d64Q_UPD:
1480 case ARM::VLD2d8:
1481 case ARM::VLD2d16:
1482 case ARM::VLD2d32:
1483 case ARM::VLD2d8_UPD:
1484 case ARM::VLD2d16_UPD:
1485 case ARM::VLD2d32_UPD:
1486 case ARM::VLD2q8:
1487 case ARM::VLD2q16:
1488 case ARM::VLD2q32:
1489 case ARM::VLD2q8_UPD:
1490 case ARM::VLD2q16_UPD:
1491 case ARM::VLD2q32_UPD:
1492 case ARM::VLD3d8:
1493 case ARM::VLD3d16:
1494 case ARM::VLD3d32:
1495 case ARM::VLD3d8_UPD:
1496 case ARM::VLD3d16_UPD:
1497 case ARM::VLD3d32_UPD:
1498 case ARM::VLD4d8:
1499 case ARM::VLD4d16:
1500 case ARM::VLD4d32:
1501 case ARM::VLD4d8_UPD:
1502 case ARM::VLD4d16_UPD:
1503 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001504 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001505 break;
1506 case ARM::VLD2b8:
1507 case ARM::VLD2b16:
1508 case ARM::VLD2b32:
1509 case ARM::VLD2b8_UPD:
1510 case ARM::VLD2b16_UPD:
1511 case ARM::VLD2b32_UPD:
1512 case ARM::VLD3q8:
1513 case ARM::VLD3q16:
1514 case ARM::VLD3q32:
1515 case ARM::VLD3q8_UPD:
1516 case ARM::VLD3q16_UPD:
1517 case ARM::VLD3q32_UPD:
1518 case ARM::VLD4q8:
1519 case ARM::VLD4q16:
1520 case ARM::VLD4q32:
1521 case ARM::VLD4q8_UPD:
1522 case ARM::VLD4q16_UPD:
1523 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001524 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001525 default:
1526 break;
1527 }
1528
1529 // Third output register
1530 switch(Inst.getOpcode()) {
1531 case ARM::VLD1d8T:
1532 case ARM::VLD1d16T:
1533 case ARM::VLD1d32T:
1534 case ARM::VLD1d64T:
1535 case ARM::VLD1d8T_UPD:
1536 case ARM::VLD1d16T_UPD:
1537 case ARM::VLD1d32T_UPD:
1538 case ARM::VLD1d64T_UPD:
1539 case ARM::VLD1d8Q:
1540 case ARM::VLD1d16Q:
1541 case ARM::VLD1d32Q:
1542 case ARM::VLD1d64Q:
1543 case ARM::VLD1d8Q_UPD:
1544 case ARM::VLD1d16Q_UPD:
1545 case ARM::VLD1d32Q_UPD:
1546 case ARM::VLD1d64Q_UPD:
1547 case ARM::VLD2q8:
1548 case ARM::VLD2q16:
1549 case ARM::VLD2q32:
1550 case ARM::VLD2q8_UPD:
1551 case ARM::VLD2q16_UPD:
1552 case ARM::VLD2q32_UPD:
1553 case ARM::VLD3d8:
1554 case ARM::VLD3d16:
1555 case ARM::VLD3d32:
1556 case ARM::VLD3d8_UPD:
1557 case ARM::VLD3d16_UPD:
1558 case ARM::VLD3d32_UPD:
1559 case ARM::VLD4d8:
1560 case ARM::VLD4d16:
1561 case ARM::VLD4d32:
1562 case ARM::VLD4d8_UPD:
1563 case ARM::VLD4d16_UPD:
1564 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001565 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001566 break;
1567 case ARM::VLD3q8:
1568 case ARM::VLD3q16:
1569 case ARM::VLD3q32:
1570 case ARM::VLD3q8_UPD:
1571 case ARM::VLD3q16_UPD:
1572 case ARM::VLD3q32_UPD:
1573 case ARM::VLD4q8:
1574 case ARM::VLD4q16:
1575 case ARM::VLD4q32:
1576 case ARM::VLD4q8_UPD:
1577 case ARM::VLD4q16_UPD:
1578 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001579 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001580 break;
1581 default:
1582 break;
1583 }
1584
1585 // Fourth output register
1586 switch (Inst.getOpcode()) {
1587 case ARM::VLD1d8Q:
1588 case ARM::VLD1d16Q:
1589 case ARM::VLD1d32Q:
1590 case ARM::VLD1d64Q:
1591 case ARM::VLD1d8Q_UPD:
1592 case ARM::VLD1d16Q_UPD:
1593 case ARM::VLD1d32Q_UPD:
1594 case ARM::VLD1d64Q_UPD:
1595 case ARM::VLD2q8:
1596 case ARM::VLD2q16:
1597 case ARM::VLD2q32:
1598 case ARM::VLD2q8_UPD:
1599 case ARM::VLD2q16_UPD:
1600 case ARM::VLD2q32_UPD:
1601 case ARM::VLD4d8:
1602 case ARM::VLD4d16:
1603 case ARM::VLD4d32:
1604 case ARM::VLD4d8_UPD:
1605 case ARM::VLD4d16_UPD:
1606 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001607 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001608 break;
1609 case ARM::VLD4q8:
1610 case ARM::VLD4q16:
1611 case ARM::VLD4q32:
1612 case ARM::VLD4q8_UPD:
1613 case ARM::VLD4q16_UPD:
1614 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001615 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001616 break;
1617 default:
1618 break;
1619 }
1620
1621 // Writeback operand
1622 switch (Inst.getOpcode()) {
1623 case ARM::VLD1d8_UPD:
1624 case ARM::VLD1d16_UPD:
1625 case ARM::VLD1d32_UPD:
1626 case ARM::VLD1d64_UPD:
1627 case ARM::VLD1q8_UPD:
1628 case ARM::VLD1q16_UPD:
1629 case ARM::VLD1q32_UPD:
1630 case ARM::VLD1q64_UPD:
1631 case ARM::VLD1d8T_UPD:
1632 case ARM::VLD1d16T_UPD:
1633 case ARM::VLD1d32T_UPD:
1634 case ARM::VLD1d64T_UPD:
1635 case ARM::VLD1d8Q_UPD:
1636 case ARM::VLD1d16Q_UPD:
1637 case ARM::VLD1d32Q_UPD:
1638 case ARM::VLD1d64Q_UPD:
1639 case ARM::VLD2d8_UPD:
1640 case ARM::VLD2d16_UPD:
1641 case ARM::VLD2d32_UPD:
1642 case ARM::VLD2q8_UPD:
1643 case ARM::VLD2q16_UPD:
1644 case ARM::VLD2q32_UPD:
1645 case ARM::VLD2b8_UPD:
1646 case ARM::VLD2b16_UPD:
1647 case ARM::VLD2b32_UPD:
1648 case ARM::VLD3d8_UPD:
1649 case ARM::VLD3d16_UPD:
1650 case ARM::VLD3d32_UPD:
1651 case ARM::VLD3q8_UPD:
1652 case ARM::VLD3q16_UPD:
1653 case ARM::VLD3q32_UPD:
1654 case ARM::VLD4d8_UPD:
1655 case ARM::VLD4d16_UPD:
1656 case ARM::VLD4d32_UPD:
1657 case ARM::VLD4q8_UPD:
1658 case ARM::VLD4q16_UPD:
1659 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001660 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001661 break;
1662 default:
1663 break;
1664 }
1665
1666 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001667 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001668
1669 // AddrMode6 Offset (register)
1670 if (Rm == 0xD)
1671 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001672 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001673 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001674 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001675
Owen Anderson83e3f672011-08-17 17:44:15 +00001676 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001677}
1678
Owen Anderson83e3f672011-08-17 17:44:15 +00001679static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001680 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001681 DecodeStatus S = Success;
1682
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001683 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1684 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1685 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1686 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1687 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1688 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1689
1690 // Writeback Operand
1691 switch (Inst.getOpcode()) {
1692 case ARM::VST1d8_UPD:
1693 case ARM::VST1d16_UPD:
1694 case ARM::VST1d32_UPD:
1695 case ARM::VST1d64_UPD:
1696 case ARM::VST1q8_UPD:
1697 case ARM::VST1q16_UPD:
1698 case ARM::VST1q32_UPD:
1699 case ARM::VST1q64_UPD:
1700 case ARM::VST1d8T_UPD:
1701 case ARM::VST1d16T_UPD:
1702 case ARM::VST1d32T_UPD:
1703 case ARM::VST1d64T_UPD:
1704 case ARM::VST1d8Q_UPD:
1705 case ARM::VST1d16Q_UPD:
1706 case ARM::VST1d32Q_UPD:
1707 case ARM::VST1d64Q_UPD:
1708 case ARM::VST2d8_UPD:
1709 case ARM::VST2d16_UPD:
1710 case ARM::VST2d32_UPD:
1711 case ARM::VST2q8_UPD:
1712 case ARM::VST2q16_UPD:
1713 case ARM::VST2q32_UPD:
1714 case ARM::VST2b8_UPD:
1715 case ARM::VST2b16_UPD:
1716 case ARM::VST2b32_UPD:
1717 case ARM::VST3d8_UPD:
1718 case ARM::VST3d16_UPD:
1719 case ARM::VST3d32_UPD:
1720 case ARM::VST3q8_UPD:
1721 case ARM::VST3q16_UPD:
1722 case ARM::VST3q32_UPD:
1723 case ARM::VST4d8_UPD:
1724 case ARM::VST4d16_UPD:
1725 case ARM::VST4d32_UPD:
1726 case ARM::VST4q8_UPD:
1727 case ARM::VST4q16_UPD:
1728 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001729 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001730 break;
1731 default:
1732 break;
1733 }
1734
1735 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001736 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001737
1738 // AddrMode6 Offset (register)
1739 if (Rm == 0xD)
1740 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001741 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001742 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001743 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001744
1745 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001746 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001747
1748 // Second input register
1749 switch (Inst.getOpcode()) {
1750 case ARM::VST1q8:
1751 case ARM::VST1q16:
1752 case ARM::VST1q32:
1753 case ARM::VST1q64:
1754 case ARM::VST1q8_UPD:
1755 case ARM::VST1q16_UPD:
1756 case ARM::VST1q32_UPD:
1757 case ARM::VST1q64_UPD:
1758 case ARM::VST1d8T:
1759 case ARM::VST1d16T:
1760 case ARM::VST1d32T:
1761 case ARM::VST1d64T:
1762 case ARM::VST1d8T_UPD:
1763 case ARM::VST1d16T_UPD:
1764 case ARM::VST1d32T_UPD:
1765 case ARM::VST1d64T_UPD:
1766 case ARM::VST1d8Q:
1767 case ARM::VST1d16Q:
1768 case ARM::VST1d32Q:
1769 case ARM::VST1d64Q:
1770 case ARM::VST1d8Q_UPD:
1771 case ARM::VST1d16Q_UPD:
1772 case ARM::VST1d32Q_UPD:
1773 case ARM::VST1d64Q_UPD:
1774 case ARM::VST2d8:
1775 case ARM::VST2d16:
1776 case ARM::VST2d32:
1777 case ARM::VST2d8_UPD:
1778 case ARM::VST2d16_UPD:
1779 case ARM::VST2d32_UPD:
1780 case ARM::VST2q8:
1781 case ARM::VST2q16:
1782 case ARM::VST2q32:
1783 case ARM::VST2q8_UPD:
1784 case ARM::VST2q16_UPD:
1785 case ARM::VST2q32_UPD:
1786 case ARM::VST3d8:
1787 case ARM::VST3d16:
1788 case ARM::VST3d32:
1789 case ARM::VST3d8_UPD:
1790 case ARM::VST3d16_UPD:
1791 case ARM::VST3d32_UPD:
1792 case ARM::VST4d8:
1793 case ARM::VST4d16:
1794 case ARM::VST4d32:
1795 case ARM::VST4d8_UPD:
1796 case ARM::VST4d16_UPD:
1797 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001798 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001799 break;
1800 case ARM::VST2b8:
1801 case ARM::VST2b16:
1802 case ARM::VST2b32:
1803 case ARM::VST2b8_UPD:
1804 case ARM::VST2b16_UPD:
1805 case ARM::VST2b32_UPD:
1806 case ARM::VST3q8:
1807 case ARM::VST3q16:
1808 case ARM::VST3q32:
1809 case ARM::VST3q8_UPD:
1810 case ARM::VST3q16_UPD:
1811 case ARM::VST3q32_UPD:
1812 case ARM::VST4q8:
1813 case ARM::VST4q16:
1814 case ARM::VST4q32:
1815 case ARM::VST4q8_UPD:
1816 case ARM::VST4q16_UPD:
1817 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001818 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001819 break;
1820 default:
1821 break;
1822 }
1823
1824 // Third input register
1825 switch (Inst.getOpcode()) {
1826 case ARM::VST1d8T:
1827 case ARM::VST1d16T:
1828 case ARM::VST1d32T:
1829 case ARM::VST1d64T:
1830 case ARM::VST1d8T_UPD:
1831 case ARM::VST1d16T_UPD:
1832 case ARM::VST1d32T_UPD:
1833 case ARM::VST1d64T_UPD:
1834 case ARM::VST1d8Q:
1835 case ARM::VST1d16Q:
1836 case ARM::VST1d32Q:
1837 case ARM::VST1d64Q:
1838 case ARM::VST1d8Q_UPD:
1839 case ARM::VST1d16Q_UPD:
1840 case ARM::VST1d32Q_UPD:
1841 case ARM::VST1d64Q_UPD:
1842 case ARM::VST2q8:
1843 case ARM::VST2q16:
1844 case ARM::VST2q32:
1845 case ARM::VST2q8_UPD:
1846 case ARM::VST2q16_UPD:
1847 case ARM::VST2q32_UPD:
1848 case ARM::VST3d8:
1849 case ARM::VST3d16:
1850 case ARM::VST3d32:
1851 case ARM::VST3d8_UPD:
1852 case ARM::VST3d16_UPD:
1853 case ARM::VST3d32_UPD:
1854 case ARM::VST4d8:
1855 case ARM::VST4d16:
1856 case ARM::VST4d32:
1857 case ARM::VST4d8_UPD:
1858 case ARM::VST4d16_UPD:
1859 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001860 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001861 break;
1862 case ARM::VST3q8:
1863 case ARM::VST3q16:
1864 case ARM::VST3q32:
1865 case ARM::VST3q8_UPD:
1866 case ARM::VST3q16_UPD:
1867 case ARM::VST3q32_UPD:
1868 case ARM::VST4q8:
1869 case ARM::VST4q16:
1870 case ARM::VST4q32:
1871 case ARM::VST4q8_UPD:
1872 case ARM::VST4q16_UPD:
1873 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001874 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001875 break;
1876 default:
1877 break;
1878 }
1879
1880 // Fourth input register
1881 switch (Inst.getOpcode()) {
1882 case ARM::VST1d8Q:
1883 case ARM::VST1d16Q:
1884 case ARM::VST1d32Q:
1885 case ARM::VST1d64Q:
1886 case ARM::VST1d8Q_UPD:
1887 case ARM::VST1d16Q_UPD:
1888 case ARM::VST1d32Q_UPD:
1889 case ARM::VST1d64Q_UPD:
1890 case ARM::VST2q8:
1891 case ARM::VST2q16:
1892 case ARM::VST2q32:
1893 case ARM::VST2q8_UPD:
1894 case ARM::VST2q16_UPD:
1895 case ARM::VST2q32_UPD:
1896 case ARM::VST4d8:
1897 case ARM::VST4d16:
1898 case ARM::VST4d32:
1899 case ARM::VST4d8_UPD:
1900 case ARM::VST4d16_UPD:
1901 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001902 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001903 break;
1904 case ARM::VST4q8:
1905 case ARM::VST4q16:
1906 case ARM::VST4q32:
1907 case ARM::VST4q8_UPD:
1908 case ARM::VST4q16_UPD:
1909 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001910 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001911 break;
1912 default:
1913 break;
1914 }
1915
Owen Anderson83e3f672011-08-17 17:44:15 +00001916 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001917}
1918
Owen Anderson83e3f672011-08-17 17:44:15 +00001919static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001920 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001921 DecodeStatus S = Success;
1922
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001923 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1924 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1925 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1926 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1927 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1928 unsigned size = fieldFromInstruction32(Insn, 6, 2);
1929 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
1930
1931 align *= (1 << size);
1932
Owen Anderson83e3f672011-08-17 17:44:15 +00001933 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001934 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001935 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001936 }
1937 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001938 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001939 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001940
Owen Anderson83e3f672011-08-17 17:44:15 +00001941 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001942 Inst.addOperand(MCOperand::CreateImm(align));
1943
1944 if (Rm == 0xD)
1945 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001946 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001947 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001948 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001949
Owen Anderson83e3f672011-08-17 17:44:15 +00001950 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001951}
1952
Owen Anderson83e3f672011-08-17 17:44:15 +00001953static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001954 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001955 DecodeStatus S = Success;
1956
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001957 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1958 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1959 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1960 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1961 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1962 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
1963 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
1964 align *= 2*size;
1965
Owen Anderson83e3f672011-08-17 17:44:15 +00001966 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
1967 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001968 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001969 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001970 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001971
Owen Anderson83e3f672011-08-17 17:44:15 +00001972 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001973 Inst.addOperand(MCOperand::CreateImm(align));
1974
1975 if (Rm == 0xD)
1976 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001977 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001978 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001979 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001980
Owen Anderson83e3f672011-08-17 17:44:15 +00001981 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001982}
1983
Owen Anderson83e3f672011-08-17 17:44:15 +00001984static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001985 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001986 DecodeStatus S = Success;
1987
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001988 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1989 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1990 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1991 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1992 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
1993
Owen Anderson83e3f672011-08-17 17:44:15 +00001994 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
1995 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
1996 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001997 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001998 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001999 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002000
Owen Anderson83e3f672011-08-17 17:44:15 +00002001 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002002 Inst.addOperand(MCOperand::CreateImm(0));
2003
2004 if (Rm == 0xD)
2005 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002006 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002007 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002008 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002009
Owen Anderson83e3f672011-08-17 17:44:15 +00002010 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002011}
2012
Owen Anderson83e3f672011-08-17 17:44:15 +00002013static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002014 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002015 DecodeStatus S = Success;
2016
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002017 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2018 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2019 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2020 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2021 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2022 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2023 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2024
2025 if (size == 0x3) {
2026 size = 4;
2027 align = 16;
2028 } else {
2029 if (size == 2) {
2030 size = 1 << size;
2031 align *= 8;
2032 } else {
2033 size = 1 << size;
2034 align *= 4*size;
2035 }
2036 }
2037
Owen Anderson83e3f672011-08-17 17:44:15 +00002038 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2039 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2040 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2041 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002042 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002043 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002044 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002045
Owen Anderson83e3f672011-08-17 17:44:15 +00002046 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002047 Inst.addOperand(MCOperand::CreateImm(align));
2048
2049 if (Rm == 0xD)
2050 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002051 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002052 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002053 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002054
Owen Anderson83e3f672011-08-17 17:44:15 +00002055 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002056}
2057
Owen Anderson83e3f672011-08-17 17:44:15 +00002058static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002059 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002060 DecodeStatus S = Success;
2061
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002062 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2063 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2064 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2065 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2066 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2067 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2068 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2069 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2070
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002071 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002072 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002073 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002074 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002075 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002076
2077 Inst.addOperand(MCOperand::CreateImm(imm));
2078
2079 switch (Inst.getOpcode()) {
2080 case ARM::VORRiv4i16:
2081 case ARM::VORRiv2i32:
2082 case ARM::VBICiv4i16:
2083 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002084 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002085 break;
2086 case ARM::VORRiv8i16:
2087 case ARM::VORRiv4i32:
2088 case ARM::VBICiv8i16:
2089 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002090 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002091 break;
2092 default:
2093 break;
2094 }
2095
Owen Anderson83e3f672011-08-17 17:44:15 +00002096 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002097}
2098
Owen Anderson83e3f672011-08-17 17:44:15 +00002099static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002100 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002101 DecodeStatus S = Success;
2102
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002103 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2104 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2105 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2106 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2107 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2108
Owen Anderson83e3f672011-08-17 17:44:15 +00002109 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2110 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002111 Inst.addOperand(MCOperand::CreateImm(8 << size));
2112
Owen Anderson83e3f672011-08-17 17:44:15 +00002113 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002114}
2115
Owen Anderson83e3f672011-08-17 17:44:15 +00002116static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002117 uint64_t Address, const void *Decoder) {
2118 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002119 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002120}
2121
Owen Anderson83e3f672011-08-17 17:44:15 +00002122static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002123 uint64_t Address, const void *Decoder) {
2124 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002125 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002126}
2127
Owen Anderson83e3f672011-08-17 17:44:15 +00002128static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002129 uint64_t Address, const void *Decoder) {
2130 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002131 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002132}
2133
Owen Anderson83e3f672011-08-17 17:44:15 +00002134static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002135 uint64_t Address, const void *Decoder) {
2136 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002137 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002138}
2139
Owen Anderson83e3f672011-08-17 17:44:15 +00002140static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002141 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002142 DecodeStatus S = Success;
2143
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002144 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2145 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2146 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2147 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2148 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2149 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2150 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2151 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2152
Owen Anderson83e3f672011-08-17 17:44:15 +00002153 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002154 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002155 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002156 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002157
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002158 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002159 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002160 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002161
Owen Anderson83e3f672011-08-17 17:44:15 +00002162 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002163
Owen Anderson83e3f672011-08-17 17:44:15 +00002164 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002165}
2166
Owen Anderson83e3f672011-08-17 17:44:15 +00002167static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002168 uint64_t Address, const void *Decoder) {
2169 // The immediate needs to be a fully instantiated float. However, the
2170 // auto-generated decoder is only able to fill in some of the bits
2171 // necessary. For instance, the 'b' bit is replicated multiple times,
2172 // and is even present in inverted form in one bit. We do a little
2173 // binary parsing here to fill in those missing bits, and then
2174 // reinterpret it all as a float.
2175 union {
2176 uint32_t integer;
2177 float fp;
2178 } fp_conv;
2179
2180 fp_conv.integer = Val;
2181 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2182 fp_conv.integer |= b << 26;
2183 fp_conv.integer |= b << 27;
2184 fp_conv.integer |= b << 28;
2185 fp_conv.integer |= b << 29;
2186 fp_conv.integer |= (~b & 0x1) << 30;
2187
2188 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002189 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002190}
2191
Owen Anderson83e3f672011-08-17 17:44:15 +00002192static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002193 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002194 DecodeStatus S = Success;
2195
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002196 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2197 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2198
Owen Anderson83e3f672011-08-17 17:44:15 +00002199 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002200
2201 if (Inst.getOpcode() == ARM::tADR)
2202 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2203 else if (Inst.getOpcode() == ARM::tADDrSPi)
2204 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2205 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002206 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002207
2208 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002209 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002210}
2211
Owen Anderson83e3f672011-08-17 17:44:15 +00002212static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002213 uint64_t Address, const void *Decoder) {
2214 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002215 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002216}
2217
Owen Anderson83e3f672011-08-17 17:44:15 +00002218static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002219 uint64_t Address, const void *Decoder) {
2220 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002221 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002222}
2223
Owen Anderson83e3f672011-08-17 17:44:15 +00002224static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002225 uint64_t Address, const void *Decoder) {
2226 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002227 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002228}
2229
Owen Anderson83e3f672011-08-17 17:44:15 +00002230static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002231 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002232 DecodeStatus S = Success;
2233
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002234 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2235 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2236
Owen Anderson83e3f672011-08-17 17:44:15 +00002237 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2238 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002239
Owen Anderson83e3f672011-08-17 17:44:15 +00002240 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002241}
2242
Owen Anderson83e3f672011-08-17 17:44:15 +00002243static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002244 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002245 DecodeStatus S = Success;
2246
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002247 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2248 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2249
Owen Anderson83e3f672011-08-17 17:44:15 +00002250 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002251 Inst.addOperand(MCOperand::CreateImm(imm));
2252
Owen Anderson83e3f672011-08-17 17:44:15 +00002253 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002254}
2255
Owen Anderson83e3f672011-08-17 17:44:15 +00002256static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002257 uint64_t Address, const void *Decoder) {
2258 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2259
Owen Anderson83e3f672011-08-17 17:44:15 +00002260 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002261}
2262
Owen Anderson83e3f672011-08-17 17:44:15 +00002263static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002264 uint64_t Address, const void *Decoder) {
2265 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2266 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2267
Owen Anderson83e3f672011-08-17 17:44:15 +00002268 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002269}
2270
Owen Anderson83e3f672011-08-17 17:44:15 +00002271static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002272 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002273 DecodeStatus S = Success;
2274
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002275 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2276 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2277 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2278
Owen Anderson83e3f672011-08-17 17:44:15 +00002279 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2280 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002281 Inst.addOperand(MCOperand::CreateImm(imm));
2282
Owen Anderson83e3f672011-08-17 17:44:15 +00002283 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002284}
2285
Owen Anderson83e3f672011-08-17 17:44:15 +00002286static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002287 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002288 DecodeStatus S = Success;
2289
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002290 if (Inst.getOpcode() != ARM::t2PLDs) {
2291 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson83e3f672011-08-17 17:44:15 +00002292 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002293 }
2294
2295 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2296 if (Rn == 0xF) {
2297 switch (Inst.getOpcode()) {
2298 case ARM::t2LDRBs:
2299 Inst.setOpcode(ARM::t2LDRBpci);
2300 break;
2301 case ARM::t2LDRHs:
2302 Inst.setOpcode(ARM::t2LDRHpci);
2303 break;
2304 case ARM::t2LDRSHs:
2305 Inst.setOpcode(ARM::t2LDRSHpci);
2306 break;
2307 case ARM::t2LDRSBs:
2308 Inst.setOpcode(ARM::t2LDRSBpci);
2309 break;
2310 case ARM::t2PLDs:
2311 Inst.setOpcode(ARM::t2PLDi12);
2312 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2313 break;
2314 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002315 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002316 }
2317
2318 int imm = fieldFromInstruction32(Insn, 0, 12);
2319 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2320 Inst.addOperand(MCOperand::CreateImm(imm));
2321
Owen Anderson83e3f672011-08-17 17:44:15 +00002322 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002323 }
2324
2325 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2326 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2327 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002328 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002329
Owen Anderson83e3f672011-08-17 17:44:15 +00002330 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002331}
2332
Owen Anderson83e3f672011-08-17 17:44:15 +00002333static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002334 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002335 int imm = Val & 0xFF;
2336 if (!(Val & 0x100)) imm *= -1;
2337 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2338
Owen Anderson83e3f672011-08-17 17:44:15 +00002339 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002340}
2341
Owen Anderson83e3f672011-08-17 17:44:15 +00002342static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002343 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002344 DecodeStatus S = Success;
2345
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002346 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2347 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2348
Owen Anderson83e3f672011-08-17 17:44:15 +00002349 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2350 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002351
Owen Anderson83e3f672011-08-17 17:44:15 +00002352 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002353}
2354
Owen Anderson83e3f672011-08-17 17:44:15 +00002355static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002356 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002357 int imm = Val & 0xFF;
2358 if (!(Val & 0x100)) imm *= -1;
2359 Inst.addOperand(MCOperand::CreateImm(imm));
2360
Owen Anderson83e3f672011-08-17 17:44:15 +00002361 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002362}
2363
2364
Owen Anderson83e3f672011-08-17 17:44:15 +00002365static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002366 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002367 DecodeStatus S = Success;
2368
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002369 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2370 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2371
2372 // Some instructions always use an additive offset.
2373 switch (Inst.getOpcode()) {
2374 case ARM::t2LDRT:
2375 case ARM::t2LDRBT:
2376 case ARM::t2LDRHT:
2377 case ARM::t2LDRSBT:
2378 case ARM::t2LDRSHT:
2379 imm |= 0x100;
2380 break;
2381 default:
2382 break;
2383 }
2384
Owen Anderson83e3f672011-08-17 17:44:15 +00002385 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2386 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002387
Owen Anderson83e3f672011-08-17 17:44:15 +00002388 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002389}
2390
2391
Owen Anderson83e3f672011-08-17 17:44:15 +00002392static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002393 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002394 DecodeStatus S = Success;
2395
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002396 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2397 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2398
Owen Anderson83e3f672011-08-17 17:44:15 +00002399 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002400 Inst.addOperand(MCOperand::CreateImm(imm));
2401
Owen Anderson83e3f672011-08-17 17:44:15 +00002402 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002403}
2404
2405
Owen Anderson83e3f672011-08-17 17:44:15 +00002406static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002407 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002408 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2409
2410 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2411 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2412 Inst.addOperand(MCOperand::CreateImm(imm));
2413
Owen Anderson83e3f672011-08-17 17:44:15 +00002414 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002415}
2416
Owen Anderson83e3f672011-08-17 17:44:15 +00002417static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002418 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002419 DecodeStatus S = Success;
2420
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002421 if (Inst.getOpcode() == ARM::tADDrSP) {
2422 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2423 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2424
Owen Anderson83e3f672011-08-17 17:44:15 +00002425 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002426 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002427 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002428 } else if (Inst.getOpcode() == ARM::tADDspr) {
2429 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2430
2431 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2432 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002433 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002434 }
2435
Owen Anderson83e3f672011-08-17 17:44:15 +00002436 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002437}
2438
Owen Anderson83e3f672011-08-17 17:44:15 +00002439static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002440 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002441 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2442 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2443
2444 Inst.addOperand(MCOperand::CreateImm(imod));
2445 Inst.addOperand(MCOperand::CreateImm(flags));
2446
Owen Anderson83e3f672011-08-17 17:44:15 +00002447 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002448}
2449
Owen Anderson83e3f672011-08-17 17:44:15 +00002450static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002451 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002452 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002453 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2454 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2455
Owen Anderson83e3f672011-08-17 17:44:15 +00002456 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002457 Inst.addOperand(MCOperand::CreateImm(add));
2458
Owen Anderson83e3f672011-08-17 17:44:15 +00002459 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002460}
2461
Owen Anderson83e3f672011-08-17 17:44:15 +00002462static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002463 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002464 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002465 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002466}
2467
Owen Anderson83e3f672011-08-17 17:44:15 +00002468static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002469 uint64_t Address, const void *Decoder) {
2470 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002471 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002472
2473 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002474 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002475}
2476
Owen Anderson83e3f672011-08-17 17:44:15 +00002477static DecodeStatus DecodeThumbSRImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002478 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002479 if (Val == 0)
2480 Inst.addOperand(MCOperand::CreateImm(32));
2481 else
2482 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002483 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002484}
2485
Owen Anderson83e3f672011-08-17 17:44:15 +00002486static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002487 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002488 DecodeStatus S = Success;
2489
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002490 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2491 if (pred == 0xE || pred == 0xF) {
2492 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2493 switch (opc) {
2494 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002495 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002496 case 0:
2497 Inst.setOpcode(ARM::t2DSB);
2498 break;
2499 case 1:
2500 Inst.setOpcode(ARM::t2DMB);
2501 break;
2502 case 2:
2503 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002504 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002505 }
2506
2507 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002508 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002509 }
2510
2511 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2512 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2513 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2514 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2515 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2516
Owen Anderson83e3f672011-08-17 17:44:15 +00002517 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2518 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002519
Owen Anderson83e3f672011-08-17 17:44:15 +00002520 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002521}
2522
2523// Decode a shifted immediate operand. These basically consist
2524// of an 8-bit value, and a 4-bit directive that specifies either
2525// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002526static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002527 uint64_t Address, const void *Decoder) {
2528 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2529 if (ctrl == 0) {
2530 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2531 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2532 switch (byte) {
2533 case 0:
2534 Inst.addOperand(MCOperand::CreateImm(imm));
2535 break;
2536 case 1:
2537 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2538 break;
2539 case 2:
2540 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2541 break;
2542 case 3:
2543 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2544 (imm << 8) | imm));
2545 break;
2546 }
2547 } else {
2548 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2549 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2550 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2551 Inst.addOperand(MCOperand::CreateImm(imm));
2552 }
2553
Owen Anderson83e3f672011-08-17 17:44:15 +00002554 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002555}
2556
Owen Anderson83e3f672011-08-17 17:44:15 +00002557static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002558 uint64_t Address, const void *Decoder){
2559 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002560 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002561}
2562
Owen Anderson83e3f672011-08-17 17:44:15 +00002563static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002564 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002565 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002566 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002567}
2568
Owen Anderson83e3f672011-08-17 17:44:15 +00002569static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002570 uint64_t Address, const void *Decoder) {
2571 switch (Val) {
2572 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002573 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002574 case 0xF: // SY
2575 case 0xE: // ST
2576 case 0xB: // ISH
2577 case 0xA: // ISHST
2578 case 0x7: // NSH
2579 case 0x6: // NSHST
2580 case 0x3: // OSH
2581 case 0x2: // OSHST
2582 break;
2583 }
2584
2585 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002586 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002587}
2588
Owen Anderson83e3f672011-08-17 17:44:15 +00002589static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002590 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002591 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002592 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002593 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002594}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002595
Owen Anderson83e3f672011-08-17 17:44:15 +00002596static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +00002597 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002598 DecodeStatus S = Success;
2599
Owen Anderson3f3570a2011-08-12 17:58:32 +00002600 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2601 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2602 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2603
Owen Anderson83e3f672011-08-17 17:44:15 +00002604 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002605
Owen Anderson83e3f672011-08-17 17:44:15 +00002606 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2607 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2608 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2609 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002610
Owen Anderson83e3f672011-08-17 17:44:15 +00002611 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002612}
2613
2614
Owen Anderson83e3f672011-08-17 17:44:15 +00002615static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +00002616 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002617 DecodeStatus S = Success;
2618
Owen Andersoncbfc0442011-08-11 21:34:58 +00002619 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2620 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2621 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002622 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002623
Owen Anderson83e3f672011-08-17 17:44:15 +00002624 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002625
Owen Anderson83e3f672011-08-17 17:44:15 +00002626 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2627 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002628
Owen Anderson83e3f672011-08-17 17:44:15 +00002629 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2630 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2631 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2632 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002633
Owen Anderson83e3f672011-08-17 17:44:15 +00002634 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002635}
2636
Owen Anderson83e3f672011-08-17 17:44:15 +00002637static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002638 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002639 DecodeStatus S = Success;
2640
Owen Anderson7cdbf082011-08-12 18:12:39 +00002641 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2642 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2643 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2644 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2645 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2646 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002647
Owen Anderson83e3f672011-08-17 17:44:15 +00002648 if (Rn == 0xF || Rn == Rt) return Unpredictable; // UNPREDICTABLE
Owen Anderson7cdbf082011-08-12 18:12:39 +00002649
Owen Anderson83e3f672011-08-17 17:44:15 +00002650 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2651 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2652 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2653 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002654
Owen Anderson83e3f672011-08-17 17:44:15 +00002655 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002656}
2657
Owen Anderson83e3f672011-08-17 17:44:15 +00002658static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002659 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002660 DecodeStatus S = Success;
2661
Owen Anderson7cdbf082011-08-12 18:12:39 +00002662 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2663 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2664 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2665 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2666 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2667 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2668
Owen Anderson83e3f672011-08-17 17:44:15 +00002669 if (Rn == 0xF || Rn == Rt) return Unpredictable; // UNPREDICTABLE
Owen Anderson7cdbf082011-08-12 18:12:39 +00002670
Owen Anderson83e3f672011-08-17 17:44:15 +00002671 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2672 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2673 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2674 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002675
Owen Anderson83e3f672011-08-17 17:44:15 +00002676 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002677}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002678
Owen Anderson83e3f672011-08-17 17:44:15 +00002679static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002680 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002681 DecodeStatus S = Success;
2682
Owen Anderson7a2e1772011-08-15 18:44:44 +00002683 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2684 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2685 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2686 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2687 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2688
2689 unsigned align = 0;
2690 unsigned index = 0;
2691 switch (size) {
2692 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002693 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002694 case 0:
2695 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002696 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002697 index = fieldFromInstruction32(Insn, 5, 3);
2698 break;
2699 case 1:
2700 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002701 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002702 index = fieldFromInstruction32(Insn, 6, 2);
2703 if (fieldFromInstruction32(Insn, 4, 1))
2704 align = 2;
2705 break;
2706 case 2:
2707 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002708 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002709 index = fieldFromInstruction32(Insn, 7, 1);
2710 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2711 align = 4;
2712 }
2713
Owen Anderson83e3f672011-08-17 17:44:15 +00002714 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002715 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002716 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002717 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002718 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002719 Inst.addOperand(MCOperand::CreateImm(align));
2720 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002721 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002722 }
2723
Owen Anderson83e3f672011-08-17 17:44:15 +00002724 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002725 Inst.addOperand(MCOperand::CreateImm(index));
2726
Owen Anderson83e3f672011-08-17 17:44:15 +00002727 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002728}
2729
Owen Anderson83e3f672011-08-17 17:44:15 +00002730static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002731 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002732 DecodeStatus S = Success;
2733
Owen Anderson7a2e1772011-08-15 18:44:44 +00002734 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2735 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2736 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2737 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2738 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2739
2740 unsigned align = 0;
2741 unsigned index = 0;
2742 switch (size) {
2743 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002744 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002745 case 0:
2746 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002747 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002748 index = fieldFromInstruction32(Insn, 5, 3);
2749 break;
2750 case 1:
2751 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002752 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002753 index = fieldFromInstruction32(Insn, 6, 2);
2754 if (fieldFromInstruction32(Insn, 4, 1))
2755 align = 2;
2756 break;
2757 case 2:
2758 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002759 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002760 index = fieldFromInstruction32(Insn, 7, 1);
2761 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2762 align = 4;
2763 }
2764
2765 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002766 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002767 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002768 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002769 Inst.addOperand(MCOperand::CreateImm(align));
2770 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002771 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002772 }
2773
Owen Anderson83e3f672011-08-17 17:44:15 +00002774 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002775 Inst.addOperand(MCOperand::CreateImm(index));
2776
Owen Anderson83e3f672011-08-17 17:44:15 +00002777 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002778}
2779
2780
Owen Anderson83e3f672011-08-17 17:44:15 +00002781static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002782 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002783 DecodeStatus S = Success;
2784
Owen Anderson7a2e1772011-08-15 18:44:44 +00002785 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2786 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2787 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2788 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2789 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2790
2791 unsigned align = 0;
2792 unsigned index = 0;
2793 unsigned inc = 1;
2794 switch (size) {
2795 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002796 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002797 case 0:
2798 index = fieldFromInstruction32(Insn, 5, 3);
2799 if (fieldFromInstruction32(Insn, 4, 1))
2800 align = 2;
2801 break;
2802 case 1:
2803 index = fieldFromInstruction32(Insn, 6, 2);
2804 if (fieldFromInstruction32(Insn, 4, 1))
2805 align = 4;
2806 if (fieldFromInstruction32(Insn, 5, 1))
2807 inc = 2;
2808 break;
2809 case 2:
2810 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002811 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002812 index = fieldFromInstruction32(Insn, 7, 1);
2813 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2814 align = 8;
2815 if (fieldFromInstruction32(Insn, 6, 1))
2816 inc = 2;
2817 break;
2818 }
2819
Owen Anderson83e3f672011-08-17 17:44:15 +00002820 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2821 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002822 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002823 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002824 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002825 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002826 Inst.addOperand(MCOperand::CreateImm(align));
2827 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002828 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002829 }
2830
Owen Anderson83e3f672011-08-17 17:44:15 +00002831 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2832 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002833 Inst.addOperand(MCOperand::CreateImm(index));
2834
Owen Anderson83e3f672011-08-17 17:44:15 +00002835 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002836}
2837
Owen Anderson83e3f672011-08-17 17:44:15 +00002838static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002839 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002840 DecodeStatus S = Success;
2841
Owen Anderson7a2e1772011-08-15 18:44:44 +00002842 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2843 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2844 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2845 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2846 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2847
2848 unsigned align = 0;
2849 unsigned index = 0;
2850 unsigned inc = 1;
2851 switch (size) {
2852 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002853 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002854 case 0:
2855 index = fieldFromInstruction32(Insn, 5, 3);
2856 if (fieldFromInstruction32(Insn, 4, 1))
2857 align = 2;
2858 break;
2859 case 1:
2860 index = fieldFromInstruction32(Insn, 6, 2);
2861 if (fieldFromInstruction32(Insn, 4, 1))
2862 align = 4;
2863 if (fieldFromInstruction32(Insn, 5, 1))
2864 inc = 2;
2865 break;
2866 case 2:
2867 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002868 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002869 index = fieldFromInstruction32(Insn, 7, 1);
2870 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2871 align = 8;
2872 if (fieldFromInstruction32(Insn, 6, 1))
2873 inc = 2;
2874 break;
2875 }
2876
2877 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002878 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002879 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002880 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002881 Inst.addOperand(MCOperand::CreateImm(align));
2882 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002883 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002884 }
2885
Owen Anderson83e3f672011-08-17 17:44:15 +00002886 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2887 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002888 Inst.addOperand(MCOperand::CreateImm(index));
2889
Owen Anderson83e3f672011-08-17 17:44:15 +00002890 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002891}
2892
2893
Owen Anderson83e3f672011-08-17 17:44:15 +00002894static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002895 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002896 DecodeStatus S = Success;
2897
Owen Anderson7a2e1772011-08-15 18:44:44 +00002898 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2899 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2900 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2901 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2902 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2903
2904 unsigned align = 0;
2905 unsigned index = 0;
2906 unsigned inc = 1;
2907 switch (size) {
2908 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002909 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002910 case 0:
2911 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002912 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002913 index = fieldFromInstruction32(Insn, 5, 3);
2914 break;
2915 case 1:
2916 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002917 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002918 index = fieldFromInstruction32(Insn, 6, 2);
2919 if (fieldFromInstruction32(Insn, 5, 1))
2920 inc = 2;
2921 break;
2922 case 2:
2923 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002924 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002925 index = fieldFromInstruction32(Insn, 7, 1);
2926 if (fieldFromInstruction32(Insn, 6, 1))
2927 inc = 2;
2928 break;
2929 }
2930
Owen Anderson83e3f672011-08-17 17:44:15 +00002931 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2932 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2933 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002934
2935 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002936 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002937 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002938 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002939 Inst.addOperand(MCOperand::CreateImm(align));
2940 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002941 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002942 }
2943
Owen Anderson83e3f672011-08-17 17:44:15 +00002944 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2945 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2946 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002947 Inst.addOperand(MCOperand::CreateImm(index));
2948
Owen Anderson83e3f672011-08-17 17:44:15 +00002949 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002950}
2951
Owen Anderson83e3f672011-08-17 17:44:15 +00002952static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002953 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002954 DecodeStatus S = Success;
2955
Owen Anderson7a2e1772011-08-15 18:44:44 +00002956 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2957 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2958 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2959 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2960 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2961
2962 unsigned align = 0;
2963 unsigned index = 0;
2964 unsigned inc = 1;
2965 switch (size) {
2966 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002967 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002968 case 0:
2969 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002970 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002971 index = fieldFromInstruction32(Insn, 5, 3);
2972 break;
2973 case 1:
2974 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002975 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002976 index = fieldFromInstruction32(Insn, 6, 2);
2977 if (fieldFromInstruction32(Insn, 5, 1))
2978 inc = 2;
2979 break;
2980 case 2:
2981 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002982 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002983 index = fieldFromInstruction32(Insn, 7, 1);
2984 if (fieldFromInstruction32(Insn, 6, 1))
2985 inc = 2;
2986 break;
2987 }
2988
2989 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002990 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002991 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002992 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002993 Inst.addOperand(MCOperand::CreateImm(align));
2994 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002995 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002996 }
2997
Owen Anderson83e3f672011-08-17 17:44:15 +00002998 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2999 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3000 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003001 Inst.addOperand(MCOperand::CreateImm(index));
3002
Owen Anderson83e3f672011-08-17 17:44:15 +00003003 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003004}
3005
3006
Owen Anderson83e3f672011-08-17 17:44:15 +00003007static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003008 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003009 DecodeStatus S = Success;
3010
Owen Anderson7a2e1772011-08-15 18:44:44 +00003011 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3012 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3013 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3014 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3015 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3016
3017 unsigned align = 0;
3018 unsigned index = 0;
3019 unsigned inc = 1;
3020 switch (size) {
3021 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003022 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003023 case 0:
3024 if (fieldFromInstruction32(Insn, 4, 1))
3025 align = 4;
3026 index = fieldFromInstruction32(Insn, 5, 3);
3027 break;
3028 case 1:
3029 if (fieldFromInstruction32(Insn, 4, 1))
3030 align = 8;
3031 index = fieldFromInstruction32(Insn, 6, 2);
3032 if (fieldFromInstruction32(Insn, 5, 1))
3033 inc = 2;
3034 break;
3035 case 2:
3036 if (fieldFromInstruction32(Insn, 4, 2))
3037 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3038 index = fieldFromInstruction32(Insn, 7, 1);
3039 if (fieldFromInstruction32(Insn, 6, 1))
3040 inc = 2;
3041 break;
3042 }
3043
Owen Anderson83e3f672011-08-17 17:44:15 +00003044 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3045 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3046 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3047 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003048
3049 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003050 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003051 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003052 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003053 Inst.addOperand(MCOperand::CreateImm(align));
3054 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003055 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003056 }
3057
Owen Anderson83e3f672011-08-17 17:44:15 +00003058 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3059 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3060 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3061 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003062 Inst.addOperand(MCOperand::CreateImm(index));
3063
Owen Anderson83e3f672011-08-17 17:44:15 +00003064 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003065}
3066
Owen Anderson83e3f672011-08-17 17:44:15 +00003067static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003068 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003069 DecodeStatus S = Success;
3070
Owen Anderson7a2e1772011-08-15 18:44:44 +00003071 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3072 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3073 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3074 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3075 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3076
3077 unsigned align = 0;
3078 unsigned index = 0;
3079 unsigned inc = 1;
3080 switch (size) {
3081 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003082 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003083 case 0:
3084 if (fieldFromInstruction32(Insn, 4, 1))
3085 align = 4;
3086 index = fieldFromInstruction32(Insn, 5, 3);
3087 break;
3088 case 1:
3089 if (fieldFromInstruction32(Insn, 4, 1))
3090 align = 8;
3091 index = fieldFromInstruction32(Insn, 6, 2);
3092 if (fieldFromInstruction32(Insn, 5, 1))
3093 inc = 2;
3094 break;
3095 case 2:
3096 if (fieldFromInstruction32(Insn, 4, 2))
3097 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3098 index = fieldFromInstruction32(Insn, 7, 1);
3099 if (fieldFromInstruction32(Insn, 6, 1))
3100 inc = 2;
3101 break;
3102 }
3103
3104 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003105 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003106 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003107 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003108 Inst.addOperand(MCOperand::CreateImm(align));
3109 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003110 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003111 }
3112
Owen Anderson83e3f672011-08-17 17:44:15 +00003113 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3114 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3115 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3116 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003117 Inst.addOperand(MCOperand::CreateImm(index));
3118
Owen Anderson83e3f672011-08-17 17:44:15 +00003119 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003120}
3121