Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 1 | //===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=// |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 2 | // |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 7 | // |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // |
| 12 | // ARM Instruction Format Definitions. |
| 13 | // |
| 14 | |
| 15 | // Format specifies the encoding used by the instruction. This is part of the |
| 16 | // ad-hoc solution used to emit machine instruction encodings by our machine |
| 17 | // code emitter. |
Bob Wilson | 89ef7b7 | 2010-03-17 21:13:43 +0000 | [diff] [blame] | 18 | class Format<bits<6> val> { |
| 19 | bits<6> Value = val; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 20 | } |
| 21 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 22 | def Pseudo : Format<0>; |
| 23 | def MulFrm : Format<1>; |
| 24 | def BrFrm : Format<2>; |
| 25 | def BrMiscFrm : Format<3>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 26 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 27 | def DPFrm : Format<4>; |
| 28 | def DPSoRegFrm : Format<5>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 29 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 30 | def LdFrm : Format<6>; |
| 31 | def StFrm : Format<7>; |
| 32 | def LdMiscFrm : Format<8>; |
| 33 | def StMiscFrm : Format<9>; |
| 34 | def LdStMulFrm : Format<10>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 35 | |
Johnny Chen | 81f04d5 | 2010-03-19 17:39:00 +0000 | [diff] [blame] | 36 | def LdStExFrm : Format<11>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 37 | |
Johnny Chen | 81f04d5 | 2010-03-19 17:39:00 +0000 | [diff] [blame] | 38 | def ArithMiscFrm : Format<12>; |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 39 | def SatFrm : Format<13>; |
| 40 | def ExtFrm : Format<14>; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 41 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 42 | def VFPUnaryFrm : Format<15>; |
| 43 | def VFPBinaryFrm : Format<16>; |
| 44 | def VFPConv1Frm : Format<17>; |
| 45 | def VFPConv2Frm : Format<18>; |
| 46 | def VFPConv3Frm : Format<19>; |
| 47 | def VFPConv4Frm : Format<20>; |
| 48 | def VFPConv5Frm : Format<21>; |
| 49 | def VFPLdStFrm : Format<22>; |
| 50 | def VFPLdStMulFrm : Format<23>; |
| 51 | def VFPMiscFrm : Format<24>; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 52 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 53 | def ThumbFrm : Format<25>; |
| 54 | def MiscFrm : Format<26>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 55 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 56 | def NGetLnFrm : Format<27>; |
| 57 | def NSetLnFrm : Format<28>; |
| 58 | def NDupFrm : Format<29>; |
| 59 | def NLdStFrm : Format<30>; |
| 60 | def N1RegModImmFrm: Format<31>; |
| 61 | def N2RegFrm : Format<32>; |
| 62 | def NVCVTFrm : Format<33>; |
| 63 | def NVDupLnFrm : Format<34>; |
| 64 | def N2RegVShLFrm : Format<35>; |
| 65 | def N2RegVShRFrm : Format<36>; |
| 66 | def N3RegFrm : Format<37>; |
| 67 | def N3RegVShFrm : Format<38>; |
| 68 | def NVExtFrm : Format<39>; |
| 69 | def NVMulSLFrm : Format<40>; |
| 70 | def NVTBLFrm : Format<41>; |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 71 | |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 72 | // Misc flags. |
| 73 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 74 | // the instruction has a Rn register operand. |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 75 | // UnaryDP - Indicates this is a unary data processing instruction, i.e. |
| 76 | // it doesn't have a Rn operand. |
| 77 | class UnaryDP { bit isUnaryDataProc = 1; } |
| 78 | |
| 79 | // Xform16Bit - Indicates this Thumb2 instruction may be transformed into |
| 80 | // a 16-bit Thumb instruction if certain conditions are met. |
| 81 | class Xform16Bit { bit canXformTo16Bit = 1; } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 82 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 83 | //===----------------------------------------------------------------------===// |
Bob Wilson | 50622ce | 2010-03-18 23:57:57 +0000 | [diff] [blame] | 84 | // ARM Instruction flags. These need to match ARMBaseInstrInfo.h. |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 85 | // |
| 86 | |
| 87 | // Addressing mode. |
Jim Grosbach | d86609f | 2010-10-05 18:14:55 +0000 | [diff] [blame] | 88 | class AddrMode<bits<5> val> { |
| 89 | bits<5> Value = val; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 90 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 91 | def AddrModeNone : AddrMode<0>; |
| 92 | def AddrMode1 : AddrMode<1>; |
| 93 | def AddrMode2 : AddrMode<2>; |
| 94 | def AddrMode3 : AddrMode<3>; |
| 95 | def AddrMode4 : AddrMode<4>; |
| 96 | def AddrMode5 : AddrMode<5>; |
| 97 | def AddrMode6 : AddrMode<6>; |
| 98 | def AddrModeT1_1 : AddrMode<7>; |
| 99 | def AddrModeT1_2 : AddrMode<8>; |
| 100 | def AddrModeT1_4 : AddrMode<9>; |
| 101 | def AddrModeT1_s : AddrMode<10>; |
| 102 | def AddrModeT2_i12 : AddrMode<11>; |
| 103 | def AddrModeT2_i8 : AddrMode<12>; |
| 104 | def AddrModeT2_so : AddrMode<13>; |
| 105 | def AddrModeT2_pc : AddrMode<14>; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 106 | def AddrModeT2_i8s4 : AddrMode<15>; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 107 | def AddrMode_i12 : AddrMode<16>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 108 | |
| 109 | // Instruction size. |
| 110 | class SizeFlagVal<bits<3> val> { |
| 111 | bits<3> Value = val; |
| 112 | } |
| 113 | def SizeInvalid : SizeFlagVal<0>; // Unset. |
| 114 | def SizeSpecial : SizeFlagVal<1>; // Pseudo or special. |
| 115 | def Size8Bytes : SizeFlagVal<2>; |
| 116 | def Size4Bytes : SizeFlagVal<3>; |
| 117 | def Size2Bytes : SizeFlagVal<4>; |
| 118 | |
| 119 | // Load / store index mode. |
| 120 | class IndexMode<bits<2> val> { |
| 121 | bits<2> Value = val; |
| 122 | } |
| 123 | def IndexModeNone : IndexMode<0>; |
| 124 | def IndexModePre : IndexMode<1>; |
| 125 | def IndexModePost : IndexMode<2>; |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 126 | def IndexModeUpd : IndexMode<3>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 127 | |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 128 | // Instruction execution domain. |
| 129 | class Domain<bits<2> val> { |
| 130 | bits<2> Value = val; |
| 131 | } |
| 132 | def GenericDomain : Domain<0>; |
| 133 | def VFPDomain : Domain<1>; // Instructions in VFP domain only |
| 134 | def NeonDomain : Domain<2>; // Instructions in Neon domain only |
| 135 | def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains |
| 136 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 137 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 138 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 139 | // ARM special operands. |
| 140 | // |
| 141 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 142 | def CondCodeOperand : AsmOperandClass { |
| 143 | let Name = "CondCode"; |
| 144 | let SuperClasses = []; |
| 145 | } |
| 146 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 147 | // ARM Predicate operand. Default to 14 = always (AL). Second part is CC |
| 148 | // register whose default is 0 (no register). |
| 149 | def pred : PredicateOperand<OtherVT, (ops i32imm, CCR), |
| 150 | (ops (i32 14), (i32 zero_reg))> { |
| 151 | let PrintMethod = "printPredicateOperand"; |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 152 | let ParserMatchClass = CondCodeOperand; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 153 | } |
| 154 | |
| 155 | // Conditional code result for instructions whose 's' bit is set, e.g. subs. |
| 156 | def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 157 | let EncoderMethod = "getCCOutOpValue"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 158 | let PrintMethod = "printSBitModifierOperand"; |
| 159 | } |
| 160 | |
| 161 | // Same as cc_out except it defaults to setting CPSR. |
| 162 | def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 163 | let EncoderMethod = "getCCOutOpValue"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 164 | let PrintMethod = "printSBitModifierOperand"; |
| 165 | } |
| 166 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 167 | // ARM special operands for disassembly only. |
| 168 | // |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 169 | def setend_op : Operand<i32> { |
| 170 | let PrintMethod = "printSetendOperand"; |
| 171 | } |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 172 | |
| 173 | def cps_opt : Operand<i32> { |
| 174 | let PrintMethod = "printCPSOptionOperand"; |
| 175 | } |
| 176 | |
| 177 | def msr_mask : Operand<i32> { |
| 178 | let PrintMethod = "printMSRMaskOperand"; |
| 179 | } |
| 180 | |
| 181 | // A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0. |
| 182 | // The neg_zero operand translates -0 to -1, -1 to -2, ..., etc. |
| 183 | def neg_zero : Operand<i32> { |
| 184 | let PrintMethod = "printNegZeroOperand"; |
| 185 | } |
| 186 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 187 | //===----------------------------------------------------------------------===// |
| 188 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 189 | // ARM Instruction templates. |
| 190 | // |
| 191 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 192 | class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im, |
| 193 | Format f, Domain d, string cstr, InstrItinClass itin> |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 194 | : Instruction { |
| 195 | let Namespace = "ARM"; |
| 196 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 197 | AddrMode AM = am; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 198 | SizeFlagVal SZ = sz; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 199 | IndexMode IM = im; |
| 200 | bits<2> IndexModeBits = IM.Value; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 201 | Format F = f; |
Bob Wilson | 89ef7b7 | 2010-03-17 21:13:43 +0000 | [diff] [blame] | 202 | bits<6> Form = F.Value; |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 203 | Domain D = d; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 204 | bit isUnaryDataProc = 0; |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 205 | bit canXformTo16Bit = 0; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 206 | |
Chris Lattner | 150d20e | 2010-10-31 19:22:57 +0000 | [diff] [blame] | 207 | // If this is a pseudo instruction, mark it isCodeGenOnly. |
| 208 | let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo"); |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 209 | |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 210 | // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h. |
Jim Grosbach | d86609f | 2010-10-05 18:14:55 +0000 | [diff] [blame] | 211 | let TSFlags{4-0} = AM.Value; |
| 212 | let TSFlags{7-5} = SZ.Value; |
| 213 | let TSFlags{9-8} = IndexModeBits; |
| 214 | let TSFlags{15-10} = Form; |
| 215 | let TSFlags{16} = isUnaryDataProc; |
| 216 | let TSFlags{17} = canXformTo16Bit; |
| 217 | let TSFlags{19-18} = D.Value; |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 218 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 219 | let Constraints = cstr; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 220 | let Itinerary = itin; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 221 | } |
| 222 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 223 | class Encoding { |
| 224 | field bits<32> Inst; |
| 225 | } |
| 226 | |
| 227 | class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im, |
| 228 | Format f, Domain d, string cstr, InstrItinClass itin> |
| 229 | : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding; |
| 230 | |
| 231 | // This Encoding-less class is used by Thumb1 to specify the encoding bits later |
| 232 | // on by adding flavors to specific instructions. |
| 233 | class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im, |
| 234 | Format f, Domain d, string cstr, InstrItinClass itin> |
| 235 | : InstTemplate<am, sz, im, f, d, cstr, itin>; |
| 236 | |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 237 | class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern> |
Jim Grosbach | c6961f1 | 2010-11-18 01:20:48 +0000 | [diff] [blame] | 238 | // FIXME: This really should derive from InstTemplate instead, as pseudos |
| 239 | // don't need encoding information. TableGen doesn't like that |
| 240 | // currently. Need to figure out why and fix it. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 241 | : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain, |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 242 | "", itin> { |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 243 | let OutOperandList = oops; |
| 244 | let InOperandList = iops; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 245 | let Pattern = pattern; |
| 246 | } |
| 247 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 248 | // PseudoInst that's ARM-mode only. |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 249 | class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 250 | list<dag> pattern> |
| 251 | : PseudoInst<oops, iops, itin, pattern> { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 252 | let SZ = sz; |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 253 | list<Predicate> Predicates = [IsARM]; |
| 254 | } |
| 255 | |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 256 | // PseudoInst that's Thumb-mode only. |
| 257 | class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin, |
| 258 | list<dag> pattern> |
| 259 | : PseudoInst<oops, iops, itin, pattern> { |
| 260 | let SZ = sz; |
| 261 | list<Predicate> Predicates = [IsThumb]; |
| 262 | } |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 263 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 264 | // Almost all ARM instructions are predicable. |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 265 | class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 266 | IndexMode im, Format f, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 267 | string opc, string asm, string cstr, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 268 | list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 269 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 270 | bits<4> p; |
| 271 | let Inst{31-28} = p; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 272 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 273 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 274 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 275 | let Pattern = pattern; |
| 276 | list<Predicate> Predicates = [IsARM]; |
| 277 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 278 | |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 279 | // A few are not predicable |
| 280 | class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 281 | IndexMode im, Format f, InstrItinClass itin, |
| 282 | string opc, string asm, string cstr, |
| 283 | list<dag> pattern> |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 284 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
| 285 | let OutOperandList = oops; |
| 286 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 287 | let AsmString = !strconcat(opc, asm); |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 288 | let Pattern = pattern; |
| 289 | let isPredicable = 0; |
| 290 | list<Predicate> Predicates = [IsARM]; |
| 291 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 292 | |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 293 | // Same as I except it can optionally modify CPSR. Note it's modeled as an input |
| 294 | // operand since by default it's a zero register. It will become an implicit def |
| 295 | // once it's "flipped". |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 296 | class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 297 | IndexMode im, Format f, InstrItinClass itin, |
| 298 | string opc, string asm, string cstr, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 299 | list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 300 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 301 | bits<4> p; // Predicate operand |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 302 | bits<1> s; // condition-code set flag ('1' if the insn should set the flags) |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 303 | let Inst{31-28} = p; |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 304 | let Inst{20} = s; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 305 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 306 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 307 | let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); |
Bob Wilson | cfbece5 | 2010-10-15 03:23:44 +0000 | [diff] [blame] | 308 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 309 | let Pattern = pattern; |
| 310 | list<Predicate> Predicates = [IsARM]; |
| 311 | } |
| 312 | |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 313 | // Special cases |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 314 | class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 315 | IndexMode im, Format f, InstrItinClass itin, |
| 316 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 317 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 318 | let OutOperandList = oops; |
| 319 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 320 | let AsmString = asm; |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 321 | let Pattern = pattern; |
| 322 | list<Predicate> Predicates = [IsARM]; |
| 323 | } |
| 324 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 325 | class AI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 326 | string opc, string asm, list<dag> pattern> |
| 327 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
| 328 | opc, asm, "", pattern>; |
| 329 | class AsI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 330 | string opc, string asm, list<dag> pattern> |
| 331 | : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
| 332 | opc, asm, "", pattern>; |
| 333 | class AXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 334 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 335 | : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 336 | asm, "", pattern>; |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 337 | class AInoP<dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 338 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 339 | : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 340 | opc, asm, "", pattern>; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 341 | |
| 342 | // Ctrl flow instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 343 | class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 344 | string opc, string asm, list<dag> pattern> |
| 345 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin, |
| 346 | opc, asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 347 | let Inst{27-24} = opcod; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 348 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 349 | class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 350 | string asm, list<dag> pattern> |
| 351 | : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin, |
| 352 | asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 353 | let Inst{27-24} = opcod; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 354 | } |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 355 | |
| 356 | // BR_JT instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 357 | class JTI<dag oops, dag iops, InstrItinClass itin, |
| 358 | string asm, list<dag> pattern> |
| 359 | : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 360 | asm, "", pattern>; |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 361 | |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 362 | // Atomic load/store instructions |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 363 | class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 364 | string opc, string asm, list<dag> pattern> |
| 365 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin, |
| 366 | opc, asm, "", pattern> { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 367 | bits<4> Rt; |
| 368 | bits<4> Rn; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 369 | let Inst{27-23} = 0b00011; |
| 370 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 371 | let Inst{20} = 1; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 372 | let Inst{19-16} = Rn; |
| 373 | let Inst{15-12} = Rt; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 374 | let Inst{11-0} = 0b111110011111; |
| 375 | } |
| 376 | class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 377 | string opc, string asm, list<dag> pattern> |
| 378 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin, |
| 379 | opc, asm, "", pattern> { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 380 | bits<4> Rd; |
| 381 | bits<4> Rt; |
| 382 | bits<4> Rn; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 383 | let Inst{27-23} = 0b00011; |
| 384 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 385 | let Inst{20} = 0; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 386 | let Inst{19-16} = Rn; |
| 387 | let Inst{15-12} = Rd; |
Johnny Chen | 0291d7e | 2009-12-11 19:37:26 +0000 | [diff] [blame] | 388 | let Inst{11-4} = 0b11111001; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 389 | let Inst{3-0} = Rt; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 390 | } |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 391 | class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern> |
| 392 | : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> { |
| 393 | bits<4> Rt; |
| 394 | bits<4> Rt2; |
| 395 | bits<4> Rn; |
| 396 | let Inst{27-23} = 0b00010; |
| 397 | let Inst{22} = b; |
| 398 | let Inst{21-20} = 0b00; |
| 399 | let Inst{19-16} = Rn; |
| 400 | let Inst{15-12} = Rt; |
| 401 | let Inst{11-4} = 0b00001001; |
| 402 | let Inst{3-0} = Rt2; |
| 403 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 404 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 405 | // addrmode1 instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 406 | class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 407 | string opc, string asm, list<dag> pattern> |
| 408 | : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
| 409 | opc, asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 410 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 411 | let Inst{27-26} = 0b00; |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 412 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 413 | class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 414 | string opc, string asm, list<dag> pattern> |
| 415 | : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
| 416 | opc, asm, "", pattern> { |
| 417 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 418 | let Inst{27-26} = 0b00; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 419 | } |
| 420 | class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 421 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 422 | : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 423 | asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 424 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 425 | let Inst{27-26} = 0b00; |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 426 | } |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 427 | |
Evan Cheng | 9391273 | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 428 | // loads |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 429 | |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 430 | // LDR/LDRB/STR/STRB/... |
| 431 | class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 432 | Format f, InstrItinClass itin, string opc, string asm, |
| 433 | list<dag> pattern> |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 434 | : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm, |
| 435 | "", pattern> { |
| 436 | let Inst{27-25} = op; |
| 437 | let Inst{24} = 1; // 24 == P |
| 438 | // 23 == U |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 439 | let Inst{22} = isByte; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 440 | let Inst{21} = 0; // 21 == W |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 441 | let Inst{20} = isLd; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 442 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 443 | // Indexed load/stores |
| 444 | class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 445 | IndexMode im, Format f, InstrItinClass itin, string opc, |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 446 | string asm, string cstr, list<dag> pattern> |
| 447 | : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin, |
| 448 | opc, asm, cstr, pattern> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 449 | bits<4> Rt; |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 450 | let Inst{27-26} = 0b01; |
| 451 | let Inst{24} = isPre; // P bit |
| 452 | let Inst{22} = isByte; // B bit |
| 453 | let Inst{21} = isPre; // W bit |
| 454 | let Inst{20} = isLd; // L bit |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 455 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 456 | } |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 457 | class AI2stridx<bit isByte, bit isPre, dag oops, dag iops, |
| 458 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 459 | string asm, string cstr, list<dag> pattern> |
| 460 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 461 | pattern> { |
| 462 | // AM2 store w/ two operands: (GPR, am2offset) |
| 463 | // {13} 1 == Rm, 0 == imm12 |
| 464 | // {12} isAdd |
| 465 | // {11-0} imm12/Rm |
| 466 | bits<14> offset; |
| 467 | bits<4> Rn; |
| 468 | let Inst{25} = offset{13}; |
| 469 | let Inst{23} = offset{12}; |
| 470 | let Inst{19-16} = Rn; |
| 471 | let Inst{11-0} = offset{11-0}; |
| 472 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 473 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 474 | // addrmode3 instructions |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 475 | class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f, |
| 476 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 477 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 478 | opc, asm, "", pattern> { |
| 479 | bits<14> addr; |
| 480 | bits<4> Rt; |
| 481 | let Inst{27-25} = 0b000; |
| 482 | let Inst{24} = 1; // P bit |
| 483 | let Inst{23} = addr{8}; // U bit |
| 484 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 485 | let Inst{21} = 0; // W bit |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 486 | let Inst{20} = op20; // L bit |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 487 | let Inst{19-16} = addr{12-9}; // Rn |
| 488 | let Inst{15-12} = Rt; // Rt |
| 489 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 490 | let Inst{7-4} = op; |
| 491 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 492 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 493 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 494 | class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops, |
| 495 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 496 | string asm, string cstr, list<dag> pattern> |
| 497 | : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin, |
| 498 | opc, asm, cstr, pattern> { |
| 499 | bits<4> Rt; |
| 500 | let Inst{27-25} = 0b000; |
| 501 | let Inst{24} = isPre; // P bit |
| 502 | let Inst{21} = isPre; // W bit |
| 503 | let Inst{20} = op20; // L bit |
| 504 | let Inst{15-12} = Rt; // Rt |
| 505 | let Inst{7-4} = op; |
| 506 | } |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 507 | class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops, |
| 508 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 509 | string asm, string cstr, list<dag> pattern> |
| 510 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 511 | pattern> { |
| 512 | // AM3 store w/ two operands: (GPR, am3offset) |
| 513 | bits<14> offset; |
| 514 | bits<4> Rt; |
| 515 | bits<4> Rn; |
| 516 | let Inst{27-25} = 0b000; |
| 517 | let Inst{23} = offset{8}; |
| 518 | let Inst{22} = offset{9}; |
| 519 | let Inst{19-16} = Rn; |
| 520 | let Inst{15-12} = Rt; // Rt |
| 521 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 522 | let Inst{7-4} = op; |
| 523 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
| 524 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 525 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 526 | // stores |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 527 | class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 528 | string opc, string asm, list<dag> pattern> |
| 529 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 530 | opc, asm, "", pattern> { |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 531 | bits<14> addr; |
| 532 | bits<4> Rt; |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 533 | let Inst{27-25} = 0b000; |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 534 | let Inst{24} = 1; // P bit |
| 535 | let Inst{23} = addr{8}; // U bit |
| 536 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 537 | let Inst{21} = 0; // W bit |
| 538 | let Inst{20} = 0; // L bit |
| 539 | let Inst{19-16} = addr{12-9}; // Rn |
| 540 | let Inst{15-12} = Rt; // Rt |
| 541 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 542 | let Inst{7-4} = op; |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 543 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 544 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 545 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 546 | // Pre-indexed stores |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 547 | class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 548 | string opc, string asm, string cstr, list<dag> pattern> |
| 549 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin, |
| 550 | opc, asm, cstr, pattern> { |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 551 | let Inst{4} = 1; |
| 552 | let Inst{5} = 1; // H bit |
| 553 | let Inst{6} = 0; // S bit |
| 554 | let Inst{7} = 1; |
| 555 | let Inst{20} = 0; // L bit |
| 556 | let Inst{21} = 1; // W bit |
| 557 | let Inst{24} = 1; // P bit |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 558 | let Inst{27-25} = 0b000; |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 559 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 560 | class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 561 | string opc, string asm, string cstr, list<dag> pattern> |
| 562 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin, |
| 563 | opc, asm, cstr, pattern> { |
| 564 | let Inst{4} = 1; |
| 565 | let Inst{5} = 1; // H bit |
| 566 | let Inst{6} = 1; // S bit |
| 567 | let Inst{7} = 1; |
| 568 | let Inst{20} = 0; // L bit |
| 569 | let Inst{21} = 1; // W bit |
| 570 | let Inst{24} = 1; // P bit |
| 571 | let Inst{27-25} = 0b000; |
| 572 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 573 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 574 | // Post-indexed stores |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 575 | class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 576 | string opc, string asm, string cstr, list<dag> pattern> |
| 577 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin, |
| 578 | opc, asm, cstr,pattern> { |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 579 | let Inst{4} = 1; |
| 580 | let Inst{5} = 1; // H bit |
| 581 | let Inst{6} = 0; // S bit |
| 582 | let Inst{7} = 1; |
| 583 | let Inst{20} = 0; // L bit |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 584 | let Inst{21} = 0; // W bit |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 585 | let Inst{24} = 0; // P bit |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 586 | let Inst{27-25} = 0b000; |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 587 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 588 | class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 589 | string opc, string asm, string cstr, list<dag> pattern> |
| 590 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin, |
| 591 | opc, asm, cstr, pattern> { |
| 592 | let Inst{4} = 1; |
| 593 | let Inst{5} = 1; // H bit |
| 594 | let Inst{6} = 1; // S bit |
| 595 | let Inst{7} = 1; |
| 596 | let Inst{20} = 0; // L bit |
| 597 | let Inst{21} = 0; // W bit |
| 598 | let Inst{24} = 0; // P bit |
| 599 | let Inst{27-25} = 0b000; |
| 600 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 601 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 602 | // addrmode4 instructions |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 603 | class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin, |
| 604 | string asm, string cstr, list<dag> pattern> |
| 605 | : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> { |
| 606 | bits<4> p; |
| 607 | bits<16> regs; |
| 608 | bits<4> Rn; |
| 609 | let Inst{31-28} = p; |
| 610 | let Inst{27-25} = 0b100; |
| 611 | let Inst{22} = 0; // S bit |
| 612 | let Inst{19-16} = Rn; |
| 613 | let Inst{15-0} = regs; |
| 614 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 615 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 616 | // Unsigned multiply, multiply-accumulate instructions. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 617 | class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 618 | string opc, string asm, list<dag> pattern> |
| 619 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 620 | opc, asm, "", pattern> { |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 621 | let Inst{7-4} = 0b1001; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 622 | let Inst{20} = 0; // S bit |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 623 | let Inst{27-21} = opcod; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 624 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 625 | class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 626 | string opc, string asm, list<dag> pattern> |
| 627 | : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 628 | opc, asm, "", pattern> { |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 629 | let Inst{7-4} = 0b1001; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 630 | let Inst{27-21} = opcod; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 631 | } |
| 632 | |
| 633 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 634 | class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 635 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 636 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 637 | opc, asm, "", pattern> { |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 638 | bits<4> Rd; |
| 639 | bits<4> Rn; |
| 640 | bits<4> Rm; |
| 641 | let Inst{7-4} = opc7_4; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 642 | let Inst{20} = 1; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 643 | let Inst{27-21} = opcod; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 644 | let Inst{19-16} = Rd; |
| 645 | let Inst{11-8} = Rm; |
| 646 | let Inst{3-0} = Rn; |
| 647 | } |
| 648 | // MSW multiple w/ Ra operand |
| 649 | class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 650 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 651 | : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> { |
| 652 | bits<4> Ra; |
| 653 | let Inst{15-12} = Ra; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 654 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 655 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 656 | // SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y> |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 657 | class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
Jim Grosbach | 929a705 | 2010-10-22 17:42:06 +0000 | [diff] [blame] | 658 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 659 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 660 | opc, asm, "", pattern> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 661 | bits<4> Rn; |
| 662 | bits<4> Rm; |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 663 | let Inst{4} = 0; |
| 664 | let Inst{7} = 1; |
| 665 | let Inst{20} = 0; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 666 | let Inst{27-21} = opcod; |
Jim Grosbach | 929a705 | 2010-10-22 17:42:06 +0000 | [diff] [blame] | 667 | let Inst{6-5} = bit6_5; |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 668 | let Inst{11-8} = Rm; |
| 669 | let Inst{3-0} = Rn; |
| 670 | } |
| 671 | class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 672 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 673 | : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 674 | bits<4> Rd; |
| 675 | let Inst{19-16} = Rd; |
| 676 | } |
| 677 | |
| 678 | // AMulxyI with Ra operand |
| 679 | class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 680 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 681 | : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 682 | bits<4> Ra; |
| 683 | let Inst{15-12} = Ra; |
| 684 | } |
| 685 | // SMLAL* |
| 686 | class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 687 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 688 | : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 689 | bits<4> RdLo; |
| 690 | bits<4> RdHi; |
| 691 | let Inst{19-16} = RdHi; |
| 692 | let Inst{15-12} = RdLo; |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 693 | } |
| 694 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 695 | // Extend instructions. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 696 | class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 697 | string opc, string asm, list<dag> pattern> |
| 698 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin, |
| 699 | opc, asm, "", pattern> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 700 | // All AExtI instructions have Rd and Rm register operands. |
| 701 | bits<4> Rd; |
| 702 | bits<4> Rm; |
| 703 | let Inst{15-12} = Rd; |
| 704 | let Inst{3-0} = Rm; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 705 | let Inst{7-4} = 0b0111; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 706 | let Inst{9-8} = 0b00; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 707 | let Inst{27-20} = opcod; |
| 708 | } |
| 709 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 710 | // Misc Arithmetic instructions. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 711 | class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 712 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 713 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin, |
| 714 | opc, asm, "", pattern> { |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 715 | bits<4> Rd; |
| 716 | bits<4> Rm; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 717 | let Inst{27-20} = opcod; |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 718 | let Inst{19-16} = 0b1111; |
| 719 | let Inst{15-12} = Rd; |
| 720 | let Inst{11-8} = 0b1111; |
| 721 | let Inst{7-4} = opc7_4; |
| 722 | let Inst{3-0} = Rm; |
| 723 | } |
| 724 | |
| 725 | // PKH instructions |
| 726 | class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin, |
| 727 | string opc, string asm, list<dag> pattern> |
| 728 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin, |
| 729 | opc, asm, "", pattern> { |
| 730 | bits<4> Rd; |
| 731 | bits<4> Rn; |
| 732 | bits<4> Rm; |
| 733 | bits<8> sh; |
| 734 | let Inst{27-20} = opcod; |
| 735 | let Inst{19-16} = Rn; |
| 736 | let Inst{15-12} = Rd; |
| 737 | let Inst{11-7} = sh{7-3}; |
| 738 | let Inst{6} = tb; |
| 739 | let Inst{5-4} = 0b01; |
| 740 | let Inst{3-0} = Rm; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 741 | } |
| 742 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 743 | //===----------------------------------------------------------------------===// |
| 744 | |
| 745 | // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. |
| 746 | class ARMPat<dag pattern, dag result> : Pat<pattern, result> { |
| 747 | list<Predicate> Predicates = [IsARM]; |
| 748 | } |
| 749 | class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> { |
| 750 | list<Predicate> Predicates = [IsARM, HasV5TE]; |
| 751 | } |
| 752 | class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 753 | list<Predicate> Predicates = [IsARM, HasV6]; |
| 754 | } |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 755 | |
| 756 | //===----------------------------------------------------------------------===// |
| 757 | // |
| 758 | // Thumb Instruction Format Definitions. |
| 759 | // |
| 760 | |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 761 | // TI - Thumb instruction. |
| 762 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 763 | class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 764 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 765 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 766 | let OutOperandList = oops; |
| 767 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 768 | let AsmString = asm; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 769 | let Pattern = pattern; |
| 770 | list<Predicate> Predicates = [IsThumb]; |
| 771 | } |
| 772 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 773 | class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
| 774 | : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 775 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 776 | // Two-address instructions |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 777 | class TIt<dag oops, dag iops, InstrItinClass itin, string asm, |
| 778 | list<dag> pattern> |
| 779 | : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst", |
| 780 | pattern>; |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 781 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 782 | // tBL, tBX 32-bit instructions |
| 783 | class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 784 | dag oops, dag iops, InstrItinClass itin, string asm, |
| 785 | list<dag> pattern> |
| 786 | : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>, |
| 787 | Encoding { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 788 | let Inst{31-27} = opcod1; |
| 789 | let Inst{15-14} = opcod2; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 790 | let Inst{12} = opcod3; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 791 | } |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 792 | |
| 793 | // BR_JT instructions |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 794 | class TJTI<dag oops, dag iops, InstrItinClass itin, string asm, |
| 795 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 796 | : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 797 | |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 798 | // Thumb1 only |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 799 | class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 800 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 801 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 802 | let OutOperandList = oops; |
| 803 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 804 | let AsmString = asm; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 805 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 806 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 807 | } |
| 808 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 809 | class T1I<dag oops, dag iops, InstrItinClass itin, |
| 810 | string asm, list<dag> pattern> |
| 811 | : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>; |
| 812 | class T1Ix2<dag oops, dag iops, InstrItinClass itin, |
| 813 | string asm, list<dag> pattern> |
| 814 | : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 815 | |
| 816 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 817 | class T1It<dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 818 | string asm, string cstr, list<dag> pattern> |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 819 | : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 820 | asm, cstr, pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 821 | |
| 822 | // Thumb1 instruction that can either be predicated or set CPSR. |
| 823 | class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 824 | InstrItinClass itin, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 825 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 826 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 827 | let OutOperandList = !con(oops, (outs s_cc_out:$s)); |
| 828 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 829 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 830 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 831 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 832 | } |
| 833 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 834 | class T1sI<dag oops, dag iops, InstrItinClass itin, |
| 835 | string opc, string asm, list<dag> pattern> |
| 836 | : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 837 | |
| 838 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 839 | class T1sIt<dag oops, dag iops, InstrItinClass itin, |
| 840 | string opc, string asm, list<dag> pattern> |
| 841 | : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 842 | "$Rn = $Rdn", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 843 | |
| 844 | // Thumb1 instruction that can be predicated. |
| 845 | class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 846 | InstrItinClass itin, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 847 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 848 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 849 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 850 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 851 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 852 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 853 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 854 | } |
| 855 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 856 | class T1pI<dag oops, dag iops, InstrItinClass itin, |
| 857 | string opc, string asm, list<dag> pattern> |
| 858 | : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 859 | |
| 860 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 861 | class T1pIt<dag oops, dag iops, InstrItinClass itin, |
| 862 | string opc, string asm, list<dag> pattern> |
| 863 | : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame^] | 864 | "$Rn = $Rdn", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 865 | |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 866 | class T1pIs<dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 867 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 868 | : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 869 | |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 870 | class Encoding16 : Encoding { |
| 871 | let Inst{31-16} = 0x0000; |
| 872 | } |
| 873 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 874 | // A6.2 16-bit Thumb instruction encoding |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 875 | class T1Encoding<bits<6> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 876 | let Inst{15-10} = opcode; |
| 877 | } |
| 878 | |
| 879 | // A6.2.1 Shift (immediate), add, subtract, move, and compare encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 880 | class T1General<bits<5> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 881 | let Inst{15-14} = 0b00; |
| 882 | let Inst{13-9} = opcode; |
| 883 | } |
| 884 | |
| 885 | // A6.2.2 Data-processing encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 886 | class T1DataProcessing<bits<4> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 887 | let Inst{15-10} = 0b010000; |
| 888 | let Inst{9-6} = opcode; |
| 889 | } |
| 890 | |
| 891 | // A6.2.3 Special data instructions and branch and exchange encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 892 | class T1Special<bits<4> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 893 | let Inst{15-10} = 0b010001; |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 894 | let Inst{9-6} = opcode; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 895 | } |
| 896 | |
| 897 | // A6.2.4 Load/store single data item encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 898 | class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 899 | let Inst{15-12} = opA; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 900 | let Inst{11-9} = opB; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 901 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 902 | class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 903 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 904 | // Helper classes to encode Thumb1 loads and stores. For immediates, the |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 905 | // following bits are used for "opA" (see A6.2.4): |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 906 | // |
| 907 | // 0b0110 => Immediate, 4 bytes |
| 908 | // 0b1000 => Immediate, 2 bytes |
| 909 | // 0b0111 => Immediate, 1 byte |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 910 | class T1pIEncode<bits<3> opcode, dag oops, dag iops, AddrMode am, |
| 911 | InstrItinClass itin, string opc, string asm, |
| 912 | list<dag> pattern> |
| 913 | : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>, |
Bill Wendling | 2cbc9fe | 2010-11-30 23:16:25 +0000 | [diff] [blame] | 914 | T1LoadStore<0b0101, opcode> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 915 | bits<3> Rt; |
| 916 | bits<8> addr; |
| 917 | let Inst{8-6} = addr{5-3}; // Rm |
| 918 | let Inst{5-3} = addr{2-0}; // Rn |
| 919 | let Inst{2-0} = Rt; |
| 920 | } |
| 921 | class T1pIEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am, |
| 922 | InstrItinClass itin, string opc, string asm, |
| 923 | list<dag> pattern> |
| 924 | : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>, |
Bill Wendling | 2cbc9fe | 2010-11-30 23:16:25 +0000 | [diff] [blame] | 925 | T1LoadStore<opA, {opB,?,?}> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 926 | bits<3> Rt; |
| 927 | bits<8> addr; |
| 928 | let Inst{10-6} = addr{7-3}; // imm5 |
| 929 | let Inst{5-3} = addr{2-0}; // Rn |
| 930 | let Inst{2-0} = Rt; |
| 931 | } |
| 932 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 933 | // A6.2.5 Miscellaneous 16-bit instructions encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 934 | class T1Misc<bits<7> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 935 | let Inst{15-12} = 0b1011; |
| 936 | let Inst{11-5} = opcode; |
| 937 | } |
| 938 | |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 939 | // Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable. |
| 940 | class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 941 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 942 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 943 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 944 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 945 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 946 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 947 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 948 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 949 | } |
| 950 | |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 951 | // Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an |
| 952 | // input operand since by default it's a zero register. It will become an |
| 953 | // implicit def once it's "flipped". |
Jim Grosbach | 3a37866 | 2010-10-13 23:12:26 +0000 | [diff] [blame] | 954 | // |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 955 | // FIXME: This uses unified syntax so {s} comes before {p}. We should make it |
| 956 | // more consistent. |
| 957 | class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 958 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 959 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 960 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 961 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 962 | let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 963 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 964 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 965 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 966 | } |
| 967 | |
| 968 | // Special cases |
| 969 | class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 970 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 971 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 972 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 973 | let OutOperandList = oops; |
| 974 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 975 | let AsmString = asm; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 976 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 977 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 978 | } |
| 979 | |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 980 | class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 981 | InstrItinClass itin, |
| 982 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 983 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
| 984 | let OutOperandList = oops; |
| 985 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 986 | let AsmString = asm; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 987 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 988 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 989 | } |
| 990 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 991 | class T2I<dag oops, dag iops, InstrItinClass itin, |
| 992 | string opc, string asm, list<dag> pattern> |
| 993 | : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>; |
| 994 | class T2Ii12<dag oops, dag iops, InstrItinClass itin, |
| 995 | string opc, string asm, list<dag> pattern> |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 996 | : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 997 | class T2Ii8<dag oops, dag iops, InstrItinClass itin, |
| 998 | string opc, string asm, list<dag> pattern> |
| 999 | : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>; |
| 1000 | class T2Iso<dag oops, dag iops, InstrItinClass itin, |
| 1001 | string opc, string asm, list<dag> pattern> |
| 1002 | : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>; |
| 1003 | class T2Ipc<dag oops, dag iops, InstrItinClass itin, |
| 1004 | string opc, string asm, list<dag> pattern> |
| 1005 | : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1006 | class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1007 | string opc, string asm, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1008 | : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "", |
| 1009 | pattern> { |
| 1010 | let Inst{31-27} = 0b11101; |
| 1011 | let Inst{26-25} = 0b00; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1012 | let Inst{24} = P; |
| 1013 | let Inst{23} = ?; // The U bit. |
| 1014 | let Inst{22} = 1; |
| 1015 | let Inst{21} = W; |
| 1016 | let Inst{20} = load; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1017 | } |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1018 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1019 | class T2sI<dag oops, dag iops, InstrItinClass itin, |
| 1020 | string opc, string asm, list<dag> pattern> |
| 1021 | : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1022 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1023 | class T2XI<dag oops, dag iops, InstrItinClass itin, |
| 1024 | string asm, list<dag> pattern> |
| 1025 | : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>; |
| 1026 | class T2JTI<dag oops, dag iops, InstrItinClass itin, |
| 1027 | string asm, list<dag> pattern> |
| 1028 | : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1029 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1030 | // Two-address instructions |
| 1031 | class T2XIt<dag oops, dag iops, InstrItinClass itin, |
| 1032 | string asm, string cstr, list<dag> pattern> |
| 1033 | : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>; |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1034 | |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1035 | // T2Iidxldst - Thumb2 indexed load / store instructions. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1036 | class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre, |
| 1037 | dag oops, dag iops, |
| 1038 | AddrMode am, IndexMode im, InstrItinClass itin, |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1039 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1040 | : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1041 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1042 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1043 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1044 | let Pattern = pattern; |
| 1045 | list<Predicate> Predicates = [IsThumb2]; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1046 | let Inst{31-27} = 0b11111; |
| 1047 | let Inst{26-25} = 0b00; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1048 | let Inst{24} = signed; |
| 1049 | let Inst{23} = 0; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1050 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1051 | let Inst{20} = load; |
| 1052 | let Inst{11} = 1; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1053 | // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1054 | let Inst{10} = pre; // The P bit. |
| 1055 | let Inst{8} = 1; // The W bit. |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1056 | |
| 1057 | bits<9> addr; |
| 1058 | let Inst{7-0} = addr{7-0}; |
| 1059 | let Inst{9} = addr{8}; // Sign bit |
| 1060 | |
| 1061 | bits<4> Rt; |
| 1062 | bits<4> Rn; |
| 1063 | let Inst{15-12} = Rt{3-0}; |
| 1064 | let Inst{19-16} = Rn{3-0}; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1065 | } |
| 1066 | |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1067 | // Tv5Pat - Same as Pat<>, but requires V5T Thumb mode. |
| 1068 | class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> { |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1069 | list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T]; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1070 | } |
| 1071 | |
| 1072 | // T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode. |
| 1073 | class T1Pat<dag pattern, dag result> : Pat<pattern, result> { |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1074 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1075 | } |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1076 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1077 | // T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode. |
| 1078 | class T2Pat<dag pattern, dag result> : Pat<pattern, result> { |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1079 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1080 | } |
| 1081 | |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1082 | //===----------------------------------------------------------------------===// |
| 1083 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1084 | //===----------------------------------------------------------------------===// |
| 1085 | // ARM VFP Instruction templates. |
| 1086 | // |
| 1087 | |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1088 | // Almost all VFP instructions are predicable. |
| 1089 | class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1090 | IndexMode im, Format f, InstrItinClass itin, |
| 1091 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1092 | : InstARM<am, sz, im, f, VFPDomain, cstr, itin> { |
Jim Grosbach | 499e886 | 2010-10-12 21:22:40 +0000 | [diff] [blame] | 1093 | bits<4> p; |
| 1094 | let Inst{31-28} = p; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1095 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1096 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1097 | let AsmString = !strconcat(opc, "${p}", asm); |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1098 | let Pattern = pattern; |
| 1099 | list<Predicate> Predicates = [HasVFP2]; |
| 1100 | } |
| 1101 | |
| 1102 | // Special cases |
| 1103 | class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1104 | IndexMode im, Format f, InstrItinClass itin, |
| 1105 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1106 | : InstARM<am, sz, im, f, VFPDomain, cstr, itin> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1107 | bits<4> p; |
| 1108 | let Inst{31-28} = p; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1109 | let OutOperandList = oops; |
| 1110 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1111 | let AsmString = asm; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1112 | let Pattern = pattern; |
| 1113 | list<Predicate> Predicates = [HasVFP2]; |
| 1114 | } |
| 1115 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1116 | class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 1117 | string opc, string asm, list<dag> pattern> |
| 1118 | : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
| 1119 | opc, asm, "", pattern>; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1120 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1121 | // ARM VFP addrmode5 loads and stores |
| 1122 | class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1123 | InstrItinClass itin, |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1124 | string opc, string asm, list<dag> pattern> |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1125 | : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1126 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 1127 | // Instruction operands. |
| 1128 | bits<5> Dd; |
| 1129 | bits<13> addr; |
| 1130 | |
| 1131 | // Encode instruction operands. |
| 1132 | let Inst{23} = addr{8}; // U (add = (U == '1')) |
| 1133 | let Inst{22} = Dd{4}; |
| 1134 | let Inst{19-16} = addr{12-9}; // Rn |
| 1135 | let Inst{15-12} = Dd{3-0}; |
| 1136 | let Inst{7-0} = addr{7-0}; // imm8 |
| 1137 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1138 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1139 | let Inst{27-24} = opcod1; |
| 1140 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1141 | let Inst{11-9} = 0b101; |
| 1142 | let Inst{8} = 1; // Double precision |
Anton Korobeynikov | 2e1da9f | 2009-11-02 00:11:06 +0000 | [diff] [blame] | 1143 | |
| 1144 | // 64-bit loads & stores operate on both NEON and VFP pipelines. |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 1145 | let D = VFPNeonDomain; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1146 | } |
| 1147 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1148 | class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1149 | InstrItinClass itin, |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1150 | string opc, string asm, list<dag> pattern> |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1151 | : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1152 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 1153 | // Instruction operands. |
| 1154 | bits<5> Sd; |
| 1155 | bits<13> addr; |
| 1156 | |
| 1157 | // Encode instruction operands. |
| 1158 | let Inst{23} = addr{8}; // U (add = (U == '1')) |
| 1159 | let Inst{22} = Sd{0}; |
| 1160 | let Inst{19-16} = addr{12-9}; // Rn |
| 1161 | let Inst{15-12} = Sd{4-1}; |
| 1162 | let Inst{7-0} = addr{7-0}; // imm8 |
| 1163 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1164 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1165 | let Inst{27-24} = opcod1; |
| 1166 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1167 | let Inst{11-9} = 0b101; |
| 1168 | let Inst{8} = 0; // Single precision |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1169 | } |
| 1170 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1171 | // VFP Load / store multiple pseudo instructions. |
| 1172 | class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr, |
| 1173 | list<dag> pattern> |
| 1174 | : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain, |
| 1175 | cstr, itin> { |
| 1176 | let OutOperandList = oops; |
| 1177 | let InOperandList = !con(iops, (ins pred:$p)); |
| 1178 | let Pattern = pattern; |
| 1179 | list<Predicate> Predicates = [HasVFP2]; |
| 1180 | } |
| 1181 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1182 | // Load / store multiple |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1183 | class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1184 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1185 | : VFPXI<oops, iops, AddrMode4, Size4Bytes, im, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1186 | VFPLdStMulFrm, itin, asm, cstr, pattern> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1187 | // Instruction operands. |
| 1188 | bits<4> Rn; |
| 1189 | bits<13> regs; |
| 1190 | |
| 1191 | // Encode instruction operands. |
| 1192 | let Inst{19-16} = Rn; |
| 1193 | let Inst{22} = regs{12}; |
| 1194 | let Inst{15-12} = regs{11-8}; |
| 1195 | let Inst{7-0} = regs{7-0}; |
| 1196 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1197 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1198 | let Inst{27-25} = 0b110; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1199 | let Inst{11-9} = 0b101; |
| 1200 | let Inst{8} = 1; // Double precision |
Anton Korobeynikov | 2e1da9f | 2009-11-02 00:11:06 +0000 | [diff] [blame] | 1201 | |
| 1202 | // 64-bit loads & stores operate on both NEON and VFP pipelines. |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 1203 | let D = VFPNeonDomain; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1204 | } |
| 1205 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1206 | class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1207 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1208 | : VFPXI<oops, iops, AddrMode4, Size4Bytes, im, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1209 | VFPLdStMulFrm, itin, asm, cstr, pattern> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1210 | // Instruction operands. |
| 1211 | bits<4> Rn; |
| 1212 | bits<13> regs; |
| 1213 | |
| 1214 | // Encode instruction operands. |
| 1215 | let Inst{19-16} = Rn; |
| 1216 | let Inst{22} = regs{8}; |
| 1217 | let Inst{15-12} = regs{12-9}; |
| 1218 | let Inst{7-0} = regs{7-0}; |
| 1219 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1220 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1221 | let Inst{27-25} = 0b110; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1222 | let Inst{11-9} = 0b101; |
| 1223 | let Inst{8} = 0; // Single precision |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1224 | } |
| 1225 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1226 | // Double precision, unary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1227 | class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1228 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1229 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1230 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1231 | // Instruction operands. |
| 1232 | bits<5> Dd; |
| 1233 | bits<5> Dm; |
| 1234 | |
| 1235 | // Encode instruction operands. |
| 1236 | let Inst{3-0} = Dm{3-0}; |
| 1237 | let Inst{5} = Dm{4}; |
| 1238 | let Inst{15-12} = Dd{3-0}; |
| 1239 | let Inst{22} = Dd{4}; |
| 1240 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1241 | let Inst{27-23} = opcod1; |
| 1242 | let Inst{21-20} = opcod2; |
| 1243 | let Inst{19-16} = opcod3; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1244 | let Inst{11-9} = 0b101; |
| 1245 | let Inst{8} = 1; // Double precision |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1246 | let Inst{7-6} = opcod4; |
| 1247 | let Inst{4} = opcod5; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1248 | } |
| 1249 | |
| 1250 | // Double precision, binary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1251 | class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1252 | dag iops, InstrItinClass itin, string opc, string asm, |
| 1253 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1254 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1255 | // Instruction operands. |
| 1256 | bits<5> Dd; |
| 1257 | bits<5> Dn; |
| 1258 | bits<5> Dm; |
| 1259 | |
| 1260 | // Encode instruction operands. |
| 1261 | let Inst{3-0} = Dm{3-0}; |
| 1262 | let Inst{5} = Dm{4}; |
| 1263 | let Inst{19-16} = Dn{3-0}; |
| 1264 | let Inst{7} = Dn{4}; |
| 1265 | let Inst{15-12} = Dd{3-0}; |
| 1266 | let Inst{22} = Dd{4}; |
| 1267 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1268 | let Inst{27-23} = opcod1; |
| 1269 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1270 | let Inst{11-9} = 0b101; |
| 1271 | let Inst{8} = 1; // Double precision |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1272 | let Inst{6} = op6; |
| 1273 | let Inst{4} = op4; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1274 | } |
| 1275 | |
| 1276 | // Single precision, unary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1277 | class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1278 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1279 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1280 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1281 | // Instruction operands. |
| 1282 | bits<5> Sd; |
| 1283 | bits<5> Sm; |
| 1284 | |
| 1285 | // Encode instruction operands. |
| 1286 | let Inst{3-0} = Sm{4-1}; |
| 1287 | let Inst{5} = Sm{0}; |
| 1288 | let Inst{15-12} = Sd{4-1}; |
| 1289 | let Inst{22} = Sd{0}; |
| 1290 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1291 | let Inst{27-23} = opcod1; |
| 1292 | let Inst{21-20} = opcod2; |
| 1293 | let Inst{19-16} = opcod3; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1294 | let Inst{11-9} = 0b101; |
| 1295 | let Inst{8} = 0; // Single precision |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1296 | let Inst{7-6} = opcod4; |
| 1297 | let Inst{4} = opcod5; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1298 | } |
| 1299 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1300 | // Single precision unary, if no NEON |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 1301 | // Same as ASuI except not available if NEON is enabled |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1302 | class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1303 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1304 | string asm, list<dag> pattern> |
| 1305 | : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm, |
| 1306 | pattern> { |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 1307 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1308 | } |
| 1309 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1310 | // Single precision, binary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1311 | class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops, |
| 1312 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1313 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1314 | // Instruction operands. |
| 1315 | bits<5> Sd; |
| 1316 | bits<5> Sn; |
| 1317 | bits<5> Sm; |
| 1318 | |
| 1319 | // Encode instruction operands. |
| 1320 | let Inst{3-0} = Sm{4-1}; |
| 1321 | let Inst{5} = Sm{0}; |
| 1322 | let Inst{19-16} = Sn{4-1}; |
| 1323 | let Inst{7} = Sn{0}; |
| 1324 | let Inst{15-12} = Sd{4-1}; |
| 1325 | let Inst{22} = Sd{0}; |
| 1326 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1327 | let Inst{27-23} = opcod1; |
| 1328 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1329 | let Inst{11-9} = 0b101; |
| 1330 | let Inst{8} = 0; // Single precision |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1331 | let Inst{6} = op6; |
| 1332 | let Inst{4} = op4; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1333 | } |
| 1334 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1335 | // Single precision binary, if no NEON |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1336 | // Same as ASbI except not available if NEON is enabled |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1337 | class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1338 | dag iops, InstrItinClass itin, string opc, string asm, |
| 1339 | list<dag> pattern> |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1340 | : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> { |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1341 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1342 | |
| 1343 | // Instruction operands. |
| 1344 | bits<5> Sd; |
| 1345 | bits<5> Sn; |
| 1346 | bits<5> Sm; |
| 1347 | |
| 1348 | // Encode instruction operands. |
| 1349 | let Inst{3-0} = Sm{4-1}; |
| 1350 | let Inst{5} = Sm{0}; |
| 1351 | let Inst{19-16} = Sn{4-1}; |
| 1352 | let Inst{7} = Sn{0}; |
| 1353 | let Inst{15-12} = Sd{4-1}; |
| 1354 | let Inst{22} = Sd{0}; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1355 | } |
| 1356 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1357 | // VFP conversion instructions |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1358 | class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, |
| 1359 | dag oops, dag iops, InstrItinClass itin, string opc, string asm, |
| 1360 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1361 | : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1362 | let Inst{27-23} = opcod1; |
| 1363 | let Inst{21-20} = opcod2; |
| 1364 | let Inst{19-16} = opcod3; |
| 1365 | let Inst{11-8} = opcod4; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1366 | let Inst{6} = 1; |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1367 | let Inst{4} = 0; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1368 | } |
| 1369 | |
Johnny Chen | 811663f | 2010-02-11 18:47:03 +0000 | [diff] [blame] | 1370 | // VFP conversion between floating-point and fixed-point |
| 1371 | class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1372 | dag oops, dag iops, InstrItinClass itin, string opc, string asm, |
| 1373 | list<dag> pattern> |
Johnny Chen | 811663f | 2010-02-11 18:47:03 +0000 | [diff] [blame] | 1374 | : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> { |
| 1375 | // size (fixed-point number): sx == 0 ? 16 : 32 |
| 1376 | let Inst{7} = op5; // sx |
| 1377 | } |
| 1378 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1379 | // VFP conversion instructions, if no NEON |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1380 | class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1381 | dag oops, dag iops, InstrItinClass itin, |
| 1382 | string opc, string asm, list<dag> pattern> |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1383 | : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm, |
| 1384 | pattern> { |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1385 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1386 | } |
| 1387 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1388 | class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1389 | InstrItinClass itin, |
| 1390 | string opc, string asm, list<dag> pattern> |
| 1391 | : VFPAI<oops, iops, f, itin, opc, asm, pattern> { |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1392 | let Inst{27-20} = opcod1; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1393 | let Inst{11-8} = opcod2; |
| 1394 | let Inst{4} = 1; |
| 1395 | } |
| 1396 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1397 | class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1398 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1399 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>; |
Evan Cheng | 0a0ab13 | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 1400 | |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1401 | class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1402 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1403 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1404 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1405 | class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1406 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1407 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1408 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1409 | class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1410 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1411 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1412 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1413 | //===----------------------------------------------------------------------===// |
| 1414 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1415 | //===----------------------------------------------------------------------===// |
| 1416 | // ARM NEON Instruction templates. |
| 1417 | // |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1418 | |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 1419 | class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f, |
| 1420 | InstrItinClass itin, string opc, string dt, string asm, string cstr, |
| 1421 | list<dag> pattern> |
| 1422 | : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1423 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1424 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1425 | let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1426 | let Pattern = pattern; |
| 1427 | list<Predicate> Predicates = [HasNEON]; |
| 1428 | } |
| 1429 | |
| 1430 | // Same as NeonI except it does not have a "data type" specifier. |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1431 | class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f, |
| 1432 | InstrItinClass itin, string opc, string asm, string cstr, |
| 1433 | list<dag> pattern> |
| 1434 | : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1435 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1436 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1437 | let AsmString = !strconcat(opc, "${p}", "\t", asm); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1438 | let Pattern = pattern; |
| 1439 | list<Predicate> Predicates = [HasNEON]; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1440 | } |
| 1441 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1442 | class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1443 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1444 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 1445 | : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm, |
| 1446 | cstr, pattern> { |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1447 | let Inst{31-24} = 0b11110100; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1448 | let Inst{23} = op23; |
Jim Grosbach | 780d207 | 2009-10-20 00:19:08 +0000 | [diff] [blame] | 1449 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1450 | let Inst{11-8} = op11_8; |
| 1451 | let Inst{7-4} = op7_4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1452 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1453 | let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder"; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1454 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1455 | bits<5> Vd; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1456 | bits<6> Rn; |
| 1457 | bits<4> Rm; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1458 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1459 | let Inst{22} = Vd{4}; |
| 1460 | let Inst{15-12} = Vd{3-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1461 | let Inst{19-16} = Rn{3-0}; |
| 1462 | let Inst{3-0} = Rm{3-0}; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1463 | } |
| 1464 | |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1465 | class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1466 | dag oops, dag iops, InstrItinClass itin, |
| 1467 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
| 1468 | : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc, |
| 1469 | dt, asm, cstr, pattern> { |
| 1470 | bits<3> lane; |
| 1471 | } |
| 1472 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1473 | class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr> |
| 1474 | : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr, |
| 1475 | itin> { |
| 1476 | let OutOperandList = oops; |
| 1477 | let InOperandList = !con(iops, (ins pred:$p)); |
| 1478 | list<Predicate> Predicates = [HasNEON]; |
| 1479 | } |
| 1480 | |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 1481 | class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr, |
| 1482 | list<dag> pattern> |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1483 | : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr, |
| 1484 | itin> { |
| 1485 | let OutOperandList = oops; |
| 1486 | let InOperandList = !con(iops, (ins pred:$p)); |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 1487 | let Pattern = pattern; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1488 | list<Predicate> Predicates = [HasNEON]; |
| 1489 | } |
| 1490 | |
Johnny Chen | 785516a | 2010-03-23 16:43:47 +0000 | [diff] [blame] | 1491 | class NDataI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1492 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | 785516a | 2010-03-23 16:43:47 +0000 | [diff] [blame] | 1493 | : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr, |
| 1494 | pattern> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1495 | let Inst{31-25} = 0b1111001; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1496 | let PostEncoderMethod = "NEONThumb2DataIPostEncoder"; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1497 | } |
| 1498 | |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1499 | class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1500 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1501 | : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1502 | cstr, pattern> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1503 | let Inst{31-25} = 0b1111001; |
| 1504 | } |
| 1505 | |
| 1506 | // NEON "one register and a modified immediate" format. |
| 1507 | class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6, |
| 1508 | bit op5, bit op4, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1509 | dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1510 | string opc, string dt, string asm, string cstr, |
| 1511 | list<dag> pattern> |
Johnny Chen | a271174 | 2010-03-23 23:09:14 +0000 | [diff] [blame] | 1512 | : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1513 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1514 | let Inst{21-19} = op21_19; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1515 | let Inst{11-8} = op11_8; |
| 1516 | let Inst{7} = op7; |
| 1517 | let Inst{6} = op6; |
| 1518 | let Inst{5} = op5; |
| 1519 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1520 | |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 1521 | // Instruction operands. |
| 1522 | bits<5> Vd; |
| 1523 | bits<13> SIMM; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1524 | |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 1525 | let Inst{15-12} = Vd{3-0}; |
| 1526 | let Inst{22} = Vd{4}; |
| 1527 | let Inst{24} = SIMM{7}; |
| 1528 | let Inst{18-16} = SIMM{6-4}; |
| 1529 | let Inst{3-0} = SIMM{3-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1530 | } |
| 1531 | |
| 1532 | // NEON 2 vector register format. |
| 1533 | class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
| 1534 | bits<5> op11_7, bit op6, bit op4, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1535 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1536 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c5f413a | 2010-03-24 00:57:50 +0000 | [diff] [blame] | 1537 | : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1538 | let Inst{24-23} = op24_23; |
| 1539 | let Inst{21-20} = op21_20; |
| 1540 | let Inst{19-18} = op19_18; |
| 1541 | let Inst{17-16} = op17_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1542 | let Inst{11-7} = op11_7; |
| 1543 | let Inst{6} = op6; |
| 1544 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1545 | |
Owen Anderson | 162875a | 2010-10-25 18:43:52 +0000 | [diff] [blame] | 1546 | // Instruction operands. |
| 1547 | bits<5> Vd; |
| 1548 | bits<5> Vm; |
| 1549 | |
| 1550 | let Inst{15-12} = Vd{3-0}; |
| 1551 | let Inst{22} = Vd{4}; |
| 1552 | let Inst{3-0} = Vm{3-0}; |
| 1553 | let Inst{5} = Vm{4}; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1554 | } |
| 1555 | |
| 1556 | // Same as N2V except it doesn't have a datatype suffix. |
| 1557 | class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1558 | bits<5> op11_7, bit op6, bit op4, |
| 1559 | dag oops, dag iops, InstrItinClass itin, |
| 1560 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c5f413a | 2010-03-24 00:57:50 +0000 | [diff] [blame] | 1561 | : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1562 | let Inst{24-23} = op24_23; |
| 1563 | let Inst{21-20} = op21_20; |
| 1564 | let Inst{19-18} = op19_18; |
| 1565 | let Inst{17-16} = op17_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1566 | let Inst{11-7} = op11_7; |
| 1567 | let Inst{6} = op6; |
| 1568 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1569 | |
Owen Anderson | 162875a | 2010-10-25 18:43:52 +0000 | [diff] [blame] | 1570 | // Instruction operands. |
| 1571 | bits<5> Vd; |
| 1572 | bits<5> Vm; |
| 1573 | |
| 1574 | let Inst{15-12} = Vd{3-0}; |
| 1575 | let Inst{22} = Vd{4}; |
| 1576 | let Inst{3-0} = Vm{3-0}; |
| 1577 | let Inst{5} = Vm{4}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1578 | } |
| 1579 | |
| 1580 | // NEON 2 vector register with immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1581 | class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1582 | dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1583 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1584 | : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1585 | let Inst{24} = op24; |
| 1586 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1587 | let Inst{11-8} = op11_8; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1588 | let Inst{7} = op7; |
| 1589 | let Inst{6} = op6; |
| 1590 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1591 | |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1592 | // Instruction operands. |
| 1593 | bits<5> Vd; |
| 1594 | bits<5> Vm; |
| 1595 | bits<6> SIMM; |
| 1596 | |
| 1597 | let Inst{15-12} = Vd{3-0}; |
| 1598 | let Inst{22} = Vd{4}; |
| 1599 | let Inst{3-0} = Vm{3-0}; |
| 1600 | let Inst{5} = Vm{4}; |
| 1601 | let Inst{21-16} = SIMM{5-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1602 | } |
| 1603 | |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1604 | // NEON 3 vector register format. |
| 1605 | class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4, |
| 1606 | dag oops, dag iops, Format f, InstrItinClass itin, |
| 1607 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c6e704d | 2010-03-26 21:26:28 +0000 | [diff] [blame] | 1608 | : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1609 | let Inst{24} = op24; |
| 1610 | let Inst{23} = op23; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1611 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1612 | let Inst{11-8} = op11_8; |
| 1613 | let Inst{6} = op6; |
| 1614 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1615 | |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 1616 | // Instruction operands. |
| 1617 | bits<5> Vd; |
| 1618 | bits<5> Vn; |
| 1619 | bits<5> Vm; |
| 1620 | |
| 1621 | let Inst{15-12} = Vd{3-0}; |
| 1622 | let Inst{22} = Vd{4}; |
| 1623 | let Inst{19-16} = Vn{3-0}; |
| 1624 | let Inst{7} = Vn{4}; |
| 1625 | let Inst{3-0} = Vm{3-0}; |
| 1626 | let Inst{5} = Vm{4}; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1627 | } |
| 1628 | |
Johnny Chen | 841e828 | 2010-03-23 21:35:03 +0000 | [diff] [blame] | 1629 | // Same as N3V except it doesn't have a data type suffix. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1630 | class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1631 | bit op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1632 | dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1633 | string opc, string asm, string cstr, list<dag> pattern> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1634 | : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1635 | let Inst{24} = op24; |
| 1636 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1637 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1638 | let Inst{11-8} = op11_8; |
| 1639 | let Inst{6} = op6; |
| 1640 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1641 | |
Owen Anderson | 8c71eff | 2010-10-25 18:28:30 +0000 | [diff] [blame] | 1642 | // Instruction operands. |
| 1643 | bits<5> Vd; |
| 1644 | bits<5> Vn; |
| 1645 | bits<5> Vm; |
| 1646 | |
| 1647 | let Inst{15-12} = Vd{3-0}; |
| 1648 | let Inst{22} = Vd{4}; |
| 1649 | let Inst{19-16} = Vn{3-0}; |
| 1650 | let Inst{7} = Vn{4}; |
| 1651 | let Inst{3-0} = Vm{3-0}; |
| 1652 | let Inst{5} = Vm{4}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1653 | } |
| 1654 | |
| 1655 | // NEON VMOVs between scalar and core registers. |
| 1656 | class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1657 | dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1658 | string opc, string dt, string asm, list<dag> pattern> |
Evan Cheng | 0e9996c | 2010-10-26 02:03:05 +0000 | [diff] [blame] | 1659 | : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1660 | "", itin> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1661 | let Inst{27-20} = opcod1; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1662 | let Inst{11-8} = opcod2; |
| 1663 | let Inst{6-5} = opcod3; |
| 1664 | let Inst{4} = 1; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1665 | |
| 1666 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1667 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1668 | let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1669 | let Pattern = pattern; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1670 | list<Predicate> Predicates = [HasNEON]; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1671 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1672 | let PostEncoderMethod = "NEONThumb2DupPostEncoder"; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1673 | |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1674 | bits<5> V; |
| 1675 | bits<4> R; |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1676 | bits<4> p; |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1677 | bits<4> lane; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1678 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1679 | let Inst{31-28} = p{3-0}; |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1680 | let Inst{7} = V{4}; |
| 1681 | let Inst{19-16} = V{3-0}; |
| 1682 | let Inst{15-12} = R{3-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1683 | } |
| 1684 | class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1685 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1686 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1687 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1688 | opc, dt, asm, pattern>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1689 | class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1690 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1691 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1692 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1693 | opc, dt, asm, pattern>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1694 | class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1695 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1696 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1697 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1698 | opc, dt, asm, pattern>; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1699 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1700 | // Vector Duplicate Lane (from scalar to all elements) |
| 1701 | class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops, |
| 1702 | InstrItinClass itin, string opc, string dt, string asm, |
| 1703 | list<dag> pattern> |
Johnny Chen | 2d2898e | 2010-03-25 21:49:12 +0000 | [diff] [blame] | 1704 | : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> { |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1705 | let Inst{24-23} = 0b11; |
| 1706 | let Inst{21-20} = 0b11; |
| 1707 | let Inst{19-16} = op19_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1708 | let Inst{11-7} = 0b11000; |
| 1709 | let Inst{6} = op6; |
| 1710 | let Inst{4} = 0; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1711 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1712 | bits<5> Vd; |
| 1713 | bits<5> Vm; |
| 1714 | bits<4> lane; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1715 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1716 | let Inst{22} = Vd{4}; |
| 1717 | let Inst{15-12} = Vd{3-0}; |
| 1718 | let Inst{5} = Vm{4}; |
| 1719 | let Inst{3-0} = Vm{3-0}; |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1720 | } |
| 1721 | |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1722 | // NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON |
| 1723 | // for single-precision FP. |
| 1724 | class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> { |
| 1725 | list<Predicate> Predicates = [HasNEON,UseNEONForFP]; |
| 1726 | } |