blob: 5239d43d7e8a565989f5fced584819067cc7c8b0 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000018#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000020#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000025#include "llvm/DebugInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000026#include "llvm/IR/Constants.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
29#include "llvm/IR/LLVMContext.h"
30#include "llvm/IR/Metadata.h"
31#include "llvm/IR/Module.h"
32#include "llvm/IR/Type.h"
33#include "llvm/IR/Value.h"
Evan Chenge837dea2011-06-28 19:10:37 +000034#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000035#include "llvm/MC/MCSymbol.h"
David Greene3b325332010-01-04 23:48:20 +000036#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000038#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000039#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000040#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000041#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050void MachineOperand::setReg(unsigned Reg) {
51 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +000052
Chris Lattner62ed6b92008-01-01 01:12:31 +000053 // Otherwise, we have to change the register. If this operand is embedded
54 // into a machine function, we need to update the old and new register's
55 // use/def lists.
56 if (MachineInstr *MI = getParent())
57 if (MachineBasicBlock *MBB = MI->getParent())
58 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000059 MachineRegisterInfo &MRI = MF->getRegInfo();
60 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000061 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +000062 MRI.addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 return;
64 }
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner62ed6b92008-01-01 01:12:31 +000066 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +000067 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000070void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
71 const TargetRegisterInfo &TRI) {
72 assert(TargetRegisterInfo::isVirtualRegister(Reg));
73 if (SubIdx && getSubReg())
74 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
75 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +000076 if (SubIdx)
77 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000078}
79
80void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
82 if (getSubReg()) {
83 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +000084 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
85 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +000086 setSubReg(0);
87 }
88 setReg(Reg);
89}
90
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +000091/// Change a def to a use, or a use to a def.
92void MachineOperand::setIsDef(bool Val) {
93 assert(isReg() && "Wrong MachineOperand accessor");
94 assert((!Val || !isDebug()) && "Marking a debug operation as def");
95 if (IsDef == Val)
96 return;
97 // MRI may keep uses and defs in different list positions.
98 if (MachineInstr *MI = getParent())
99 if (MachineBasicBlock *MBB = MI->getParent())
100 if (MachineFunction *MF = MBB->getParent()) {
101 MachineRegisterInfo &MRI = MF->getRegInfo();
102 MRI.removeRegOperandFromUseList(this);
103 IsDef = Val;
104 MRI.addRegOperandToUseList(this);
105 return;
106 }
107 IsDef = Val;
108}
109
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110/// ChangeToImmediate - Replace this operand with a new immediate operand of
111/// the specified value. If an operand is known to be an immediate already,
112/// the setImm method should be used.
113void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000114 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115 // If this operand is currently a register operand, and if this is in a
116 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000117 if (isReg() && isOnRegUseList())
118 if (MachineInstr *MI = getParent())
119 if (MachineBasicBlock *MBB = MI->getParent())
120 if (MachineFunction *MF = MBB->getParent())
121 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachee61d672011-08-24 16:44:17 +0000122
Chris Lattner62ed6b92008-01-01 01:12:31 +0000123 OpKind = MO_Immediate;
124 Contents.ImmVal = ImmVal;
125}
126
127/// ChangeToRegister - Replace this operand with a new register operand of
128/// the specified value. If an operand is known to be an register already,
129/// the setReg method should be used.
130void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000131 bool isKill, bool isDead, bool isUndef,
132 bool isDebug) {
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000133 MachineRegisterInfo *RegInfo = 0;
134 if (MachineInstr *MI = getParent())
135 if (MachineBasicBlock *MBB = MI->getParent())
136 if (MachineFunction *MF = MBB->getParent())
137 RegInfo = &MF->getRegInfo();
138 // If this operand is already a register operand, remove it from the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139 // register's use/def lists.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000140 bool WasReg = isReg();
141 if (RegInfo && WasReg)
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000142 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000143
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000144 // Change this to a register and set the reg#.
145 OpKind = MO_Register;
146 SmallContents.RegNo = Reg;
147 SubReg = 0;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 IsDef = isDef;
149 IsImp = isImp;
150 IsKill = isKill;
151 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000152 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000153 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000154 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000155 IsDebug = isDebug;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000156 // Ensure isOnRegUseList() returns false.
157 Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000158 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000159 if (!WasReg)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000160 TiedTo = 0;
Jakob Stoklund Olesend6397eb2012-08-10 00:21:26 +0000161
162 // If this operand is embedded in a function, add the operand to the
163 // register's use/def list.
164 if (RegInfo)
165 RegInfo->addRegOperandToUseList(this);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000166}
167
Chris Lattnerf7382302007-12-30 21:56:09 +0000168/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruthd862d692012-07-05 11:06:22 +0000169/// operand. Note that this should stay in sync with the hash_value overload
170/// below.
Chris Lattnerf7382302007-12-30 21:56:09 +0000171bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000172 if (getType() != Other.getType() ||
173 getTargetFlags() != Other.getTargetFlags())
174 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000175
Chris Lattnerf7382302007-12-30 21:56:09 +0000176 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000177 case MachineOperand::MO_Register:
178 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
179 getSubReg() == Other.getSubReg();
180 case MachineOperand::MO_Immediate:
181 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000182 case MachineOperand::MO_CImmediate:
183 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000184 case MachineOperand::MO_FPImmediate:
185 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000186 case MachineOperand::MO_MachineBasicBlock:
187 return getMBB() == Other.getMBB();
188 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000189 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000190 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000191 case MachineOperand::MO_TargetIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000192 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000194 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_GlobalAddress:
196 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
197 case MachineOperand::MO_ExternalSymbol:
198 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
199 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000200 case MachineOperand::MO_BlockAddress:
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000201 return getBlockAddress() == Other.getBlockAddress() &&
202 getOffset() == Other.getOffset();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000203 case MO_RegisterMask:
204 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000205 case MachineOperand::MO_MCSymbol:
206 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000207 case MachineOperand::MO_Metadata:
208 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000210 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000211}
212
Chandler Carruthd862d692012-07-05 11:06:22 +0000213// Note: this must stay exactly in sync with isIdenticalTo above.
214hash_code llvm::hash_value(const MachineOperand &MO) {
215 switch (MO.getType()) {
216 case MachineOperand::MO_Register:
Jakob Stoklund Olesen190e3422012-08-28 18:05:48 +0000217 // Register operands don't have target flags.
218 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruthd862d692012-07-05 11:06:22 +0000219 case MachineOperand::MO_Immediate:
220 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
221 case MachineOperand::MO_CImmediate:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
223 case MachineOperand::MO_FPImmediate:
224 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
225 case MachineOperand::MO_MachineBasicBlock:
226 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
227 case MachineOperand::MO_FrameIndex:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
229 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000230 case MachineOperand::MO_TargetIndex:
Chandler Carruthd862d692012-07-05 11:06:22 +0000231 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
232 MO.getOffset());
233 case MachineOperand::MO_JumpTableIndex:
234 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
235 case MachineOperand::MO_ExternalSymbol:
236 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
237 MO.getSymbolName());
238 case MachineOperand::MO_GlobalAddress:
239 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
240 MO.getOffset());
241 case MachineOperand::MO_BlockAddress:
242 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000243 MO.getBlockAddress(), MO.getOffset());
Chandler Carruthd862d692012-07-05 11:06:22 +0000244 case MachineOperand::MO_RegisterMask:
245 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
246 case MachineOperand::MO_Metadata:
247 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
248 case MachineOperand::MO_MCSymbol:
249 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
250 }
251 llvm_unreachable("Invalid machine operand type");
252}
253
Chris Lattnerf7382302007-12-30 21:56:09 +0000254/// print - Print the specified machine operand.
255///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000256void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000257 // If the instruction is embedded into a basic block, we can find the
258 // target info for the instruction.
259 if (!TM)
260 if (const MachineInstr *MI = getParent())
261 if (const MachineBasicBlock *MBB = MI->getParent())
262 if (const MachineFunction *MF = MBB->getParent())
263 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000264 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000265
Chris Lattnerf7382302007-12-30 21:56:09 +0000266 switch (getType()) {
267 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000268 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000269
Evan Cheng4784f1f2009-06-30 08:49:04 +0000270 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000271 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattner31530612009-06-24 17:54:48 +0000272 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000273 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000274 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000275 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000276 if (isEarlyClobber())
277 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000278 if (isImplicit())
279 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000280 OS << "def";
281 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000282 // <def,read-undef> only makes sense when getSubReg() is set.
283 // Don't clutter the output otherwise.
284 if (isUndef() && getSubReg())
285 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000286 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000287 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000288 NeedComma = true;
289 }
Evan Cheng07897072009-10-14 23:37:31 +0000290
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000291 if (isKill()) {
Chris Lattner31530612009-06-24 17:54:48 +0000292 if (NeedComma) OS << ',';
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000293 OS << "kill";
294 NeedComma = true;
295 }
296 if (isDead()) {
297 if (NeedComma) OS << ',';
298 OS << "dead";
299 NeedComma = true;
300 }
301 if (isUndef() && isUse()) {
302 if (NeedComma) OS << ',';
303 OS << "undef";
304 NeedComma = true;
305 }
306 if (isInternalRead()) {
307 if (NeedComma) OS << ',';
308 OS << "internal";
309 NeedComma = true;
310 }
311 if (isTied()) {
312 if (NeedComma) OS << ',';
313 OS << "tied";
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000314 if (TiedTo != 15)
315 OS << unsigned(TiedTo - 1);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000316 NeedComma = true;
Chris Lattnerf7382302007-12-30 21:56:09 +0000317 }
Chris Lattner31530612009-06-24 17:54:48 +0000318 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000319 }
320 break;
321 case MachineOperand::MO_Immediate:
322 OS << getImm();
323 break;
Devang Patel8594d422011-06-24 20:46:11 +0000324 case MachineOperand::MO_CImmediate:
325 getCImm()->getValue().print(OS, false);
326 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000327 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000328 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000329 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000330 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000331 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000332 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000333 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000334 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000335 break;
336 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000337 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000338 break;
339 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000340 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000341 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000342 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000343 break;
Jakob Stoklund Olesen0b40d092012-08-07 18:56:39 +0000344 case MachineOperand::MO_TargetIndex:
345 OS << "<ti#" << getIndex();
346 if (getOffset()) OS << "+" << getOffset();
347 OS << '>';
348 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000349 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000350 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000351 break;
352 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000353 OS << "<ga:";
354 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000355 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000356 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000357 break;
358 case MachineOperand::MO_ExternalSymbol:
359 OS << "<es:" << getSymbolName();
360 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000361 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000362 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000363 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000364 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000365 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000366 if (getOffset()) OS << "+" << getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000367 OS << '>';
368 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000369 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000370 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000371 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000372 case MachineOperand::MO_Metadata:
373 OS << '<';
374 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
375 OS << '>';
376 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000377 case MachineOperand::MO_MCSymbol:
378 OS << "<MCSym=" << *getMCSymbol() << '>';
379 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000380 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000381
Chris Lattner31530612009-06-24 17:54:48 +0000382 if (unsigned TF = getTargetFlags())
383 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000384}
385
386//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000387// MachineMemOperand Implementation
388//===----------------------------------------------------------------------===//
389
Chris Lattner40a858f2010-09-21 05:39:30 +0000390/// getAddrSpace - Return the LLVM IR address space number that this pointer
391/// points into.
392unsigned MachinePointerInfo::getAddrSpace() const {
393 if (V == 0) return 0;
394 return cast<PointerType>(V->getType())->getAddressSpace();
395}
396
Chris Lattnere8639032010-09-21 06:22:23 +0000397/// getConstantPool - Return a MachinePointerInfo record that refers to the
398/// constant pool.
399MachinePointerInfo MachinePointerInfo::getConstantPool() {
400 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
401}
402
403/// getFixedStack - Return a MachinePointerInfo record that refers to the
404/// the specified FrameIndex.
405MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
406 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
407}
408
Chris Lattner1daa6f42010-09-21 06:43:24 +0000409MachinePointerInfo MachinePointerInfo::getJumpTable() {
410 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
411}
412
413MachinePointerInfo MachinePointerInfo::getGOT() {
414 return MachinePointerInfo(PseudoSourceValue::getGOT());
415}
Chris Lattner40a858f2010-09-21 05:39:30 +0000416
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000417MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
418 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
419}
420
Chris Lattnerda39c392010-09-21 04:32:08 +0000421MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000422 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000423 const MDNode *TBAAInfo,
424 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000425 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000426 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000427 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000428 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
429 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000430 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000431 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000432}
433
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000434/// Profile - Gather unique data for the object.
435///
436void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000437 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000438 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000439 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000440 ID.AddInteger(Flags);
441}
442
Dan Gohmanc76909a2009-09-25 20:36:54 +0000443void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
444 // The Value and Offset may differ due to CSE. But the flags and size
445 // should be the same.
446 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
447 assert(MMO->getSize() == getSize() && "Size mismatch!");
448
449 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
450 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000451 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
452 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000453 // Also update the base and offset, because the new alignment may
454 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000455 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000456 }
457}
458
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000459/// getAlignment - Return the minimum known alignment in bytes of the
460/// actual memory reference.
461uint64_t MachineMemOperand::getAlignment() const {
462 return MinAlign(getBaseAlignment(), getOffset());
463}
464
Dan Gohmanc76909a2009-09-25 20:36:54 +0000465raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
466 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000467 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000468
Dan Gohmanc76909a2009-09-25 20:36:54 +0000469 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000470 OS << "Volatile ";
471
Dan Gohmanc76909a2009-09-25 20:36:54 +0000472 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000473 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000474 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000475 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000476 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000477
Dan Gohmancd26ec52009-09-23 01:33:16 +0000478 // Print the address information.
479 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000480 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000481 OS << "<unknown>";
482 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000483 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000484
485 // If the alignment of the memory reference itself differs from the alignment
486 // of the base pointer, print the base alignment explicitly, next to the base
487 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000488 if (MMO.getBaseAlignment() != MMO.getAlignment())
489 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000490
Dan Gohmanc76909a2009-09-25 20:36:54 +0000491 if (MMO.getOffset() != 0)
492 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000493 OS << "]";
494
495 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000496 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
497 MMO.getBaseAlignment() != MMO.getSize())
498 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000499
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000500 // Print TBAA info.
501 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
502 OS << "(tbaa=";
503 if (TBAAInfo->getNumOperands() > 0)
504 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
505 else
506 OS << "<unknown>";
507 OS << ")";
508 }
509
Bill Wendlingd65ba722011-04-29 23:45:22 +0000510 // Print nontemporal info.
511 if (MMO.isNonTemporal())
512 OS << "(nontemporal)";
513
Dan Gohmancd26ec52009-09-23 01:33:16 +0000514 return OS;
515}
516
Dan Gohmance42e402008-07-07 20:32:02 +0000517//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000518// MachineInstr Implementation
519//===----------------------------------------------------------------------===//
520
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000521void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Chenge837dea2011-06-28 19:10:37 +0000522 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000523 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000524 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000525 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000526 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000527 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000528}
529
Bob Wilson0855cad2010-04-09 04:34:03 +0000530/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
531/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000532/// the MCInstrDesc.
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000533MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
534 const DebugLoc dl, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000535 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000536 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000537 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000538 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000539 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
540 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000541 if (!NoImp)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000542 addImplicitDefUseOperands(MF);
Dale Johannesen06efc022009-01-27 23:20:29 +0000543 // Make sure that we get added to a machine basicblock
544 LeakDetector::addGarbageObject(this);
545}
546
Misha Brukmance22e762004-07-09 14:45:17 +0000547/// MachineInstr ctor - Copies MachineInstr arg exactly
548///
Evan Cheng1ed99222008-07-19 00:37:25 +0000549MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000550 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000551 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000552 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000553 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000554
Misha Brukmance22e762004-07-09 14:45:17 +0000555 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000556 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesen9500e5d2012-12-20 22:53:58 +0000557 addOperand(MF, MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000558
Jakob Stoklund Olesenbd7b36e2012-12-18 21:36:05 +0000559 // Copy all the sensible flags.
560 setFlags(MI.Flags);
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000561
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000562 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000563 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000564
565 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000566}
567
Misha Brukmance22e762004-07-09 14:45:17 +0000568MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000569 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000570#ifndef NDEBUG
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000571 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000572 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000573 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000574 "Reg operand def/use list corrupted");
575 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000576#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000577}
578
Chris Lattner62ed6b92008-01-01 01:12:31 +0000579/// getRegInfo - If this instruction is embedded into a MachineFunction,
580/// return the MachineRegisterInfo object for the current function, otherwise
581/// return null.
582MachineRegisterInfo *MachineInstr::getRegInfo() {
583 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000584 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000585 return 0;
586}
587
588/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
589/// this instruction from their respective use lists. This requires that the
590/// operands already be on their use lists.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000591void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000592 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000593 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000594 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000595}
596
597/// AddRegOperandsToUseLists - Add all of the register operands in
598/// this instruction from their respective use lists. This requires that the
599/// operands not be on their use lists yet.
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000600void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000601 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +0000602 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000603 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000604}
605
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000606void MachineInstr::addOperand(const MachineOperand &Op) {
607 MachineBasicBlock *MBB = getParent();
608 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
609 MachineFunction *MF = MBB->getParent();
610 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
611 addOperand(*MF, Op);
612}
613
Chris Lattner62ed6b92008-01-01 01:12:31 +0000614/// addOperand - Add the specified operand to the instruction. If it is an
615/// implicit operand, it is added to the end of the operand list. If it is
616/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000617/// (before the first implicit operand).
Jakob Stoklund Olesen56706db2012-12-20 22:54:05 +0000618void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000619 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000620 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000621 MachineRegisterInfo *RegInfo = getRegInfo();
622
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000623 // If the Operands backing store is reallocated, all register operands must
624 // be removed and re-added to RegInfo. It is storing pointers to operands.
625 bool Reallocate = RegInfo &&
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000626 !Operands.empty() && getNumOperands() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000627
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000628 // Find the insert location for the new operand. Implicit registers go at
629 // the end, everything goes before the implicit regs.
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000630 unsigned OpNo = getNumOperands();
Jim Grosbachee61d672011-08-24 16:44:17 +0000631
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000632 // Remove all the implicit operands from RegInfo if they need to be shifted.
633 // FIXME: Allow mixed explicit and implicit operands on inline asm.
634 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
635 // implicit-defs, but they must not be moved around. See the FIXME in
636 // InstrEmitter.cpp.
637 if (!isImpReg && !isInlineAsm()) {
638 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
639 --OpNo;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000640 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000641 if (RegInfo)
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000642 RegInfo->removeRegOperandFromUseList(&Operands[OpNo]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000643 }
644 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000645
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000646 // OpNo now points as the desired insertion point. Unless this is a variadic
647 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000648 // RegMask operands go between the explicit and implicit operands.
649 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
650 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000651 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000652
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000653 // All operands from OpNo have been removed from RegInfo. If the Operands
654 // backing store needs to be reallocated, we also need to remove any other
655 // register operands.
656 if (Reallocate)
657 for (unsigned i = 0; i != OpNo; ++i)
658 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000659 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000660
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000661 // Insert the new operand at OpNo.
662 Operands.insert(Operands.begin() + OpNo, Op);
663 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000664
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000665 // The Operands backing store has now been reallocated, so we can re-add the
666 // operands before OpNo.
667 if (Reallocate)
668 for (unsigned i = 0; i != OpNo; ++i)
669 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000670 RegInfo->addRegOperandToUseList(&Operands[i]);
Jim Grosbachee61d672011-08-24 16:44:17 +0000671
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000672 // When adding a register operand, tell RegInfo about it.
673 if (Operands[OpNo].isReg()) {
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000674 // Ensure isOnRegUseList() returns false, regardless of Op's status.
675 Operands[OpNo].Contents.Reg.Prev = 0;
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000676 // Ignore existing ties. This is not a property that can be copied.
677 Operands[OpNo].TiedTo = 0;
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000678 // Add the new operand to RegInfo.
679 if (RegInfo)
680 RegInfo->addRegOperandToUseList(&Operands[OpNo]);
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000681 // The MCID operand information isn't accurate until we start adding
682 // explicit operands. The implicit operands are added first, then the
683 // explicits are inserted before them.
684 if (!isImpReg) {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000685 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000686 if (Operands[OpNo].isUse()) {
687 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +0000688 if (DefIdx != -1)
689 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000690 }
Jakob Stoklund Olesene941df52012-08-30 14:39:06 +0000691 // If the register operand is flagged as early, mark the operand as such.
692 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
693 Operands[OpNo].setIsEarlyClobber(true);
Jakob Stoklund Olesen4ba69162012-08-28 18:34:41 +0000694 }
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000695 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000696
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000697 // Re-add all the implicit ops.
698 if (RegInfo) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000699 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000700 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000701 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000702 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000703 }
704}
705
706/// RemoveOperand - Erase an operand from an instruction, leaving it with one
707/// fewer operand than it started with.
708///
709void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000710 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +0000711 untieRegOperand(OpNo);
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000712 MachineRegisterInfo *RegInfo = getRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000713
Jakob Stoklund Olesen037435d2012-12-22 17:33:22 +0000714 // If we have reginfo to update, remove all operands that will be shifted
715 // down from their reg lists, move everything down, then re-add them.
Chris Lattner62ed6b92008-01-01 01:12:31 +0000716 if (RegInfo) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000717 for (unsigned i = OpNo, e = getNumOperands(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000718 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000719 RegInfo->removeRegOperandFromUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000720 }
721 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000722
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000723#ifndef NDEBUG
724 // Moving tied operands would break the ties.
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000725 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +0000726 if (Operands[i].isReg())
727 assert(!Operands[i].isTied() && "Cannot move tied operands");
728#endif
729
Chris Lattner62ed6b92008-01-01 01:12:31 +0000730 Operands.erase(Operands.begin()+OpNo);
731
732 if (RegInfo) {
Jakob Stoklund Olesen021e3b62012-12-22 17:13:06 +0000733 for (unsigned i = OpNo, e = getNumOperands(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000734 if (Operands[i].isReg())
Jakob Stoklund Olesenff2b99a2012-08-09 22:49:37 +0000735 RegInfo->addRegOperandToUseList(&Operands[i]);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000736 }
737 }
738}
739
Dan Gohmanc76909a2009-09-25 20:36:54 +0000740/// addMemOperand - Add a MachineMemOperand to the machine instruction.
741/// This function should be used only occasionally. The setMemRefs function
742/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000743void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000744 MachineMemOperand *MO) {
745 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000746 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000747
Benjamin Kramer861ea232012-03-16 16:39:27 +0000748 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000749 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000750
Benjamin Kramer861ea232012-03-16 16:39:27 +0000751 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000752 NewMemRefs[NewNum - 1] = MO;
753
754 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000755 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000756}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000757
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000758bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000759 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000760 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000761 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000762 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000763 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000764 return true;
765 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000766 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000767 return false;
768 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000769 ++MII;
770 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000771
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000772 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000773}
774
Evan Cheng506049f2010-03-03 01:44:33 +0000775bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
776 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000777 // If opcodes or number of operands are not the same then the two
778 // instructions are obviously not identical.
779 if (Other->getOpcode() != getOpcode() ||
780 Other->getNumOperands() != getNumOperands())
781 return false;
782
Evan Chengddfd1372011-12-14 02:11:42 +0000783 if (isBundle()) {
784 // Both instructions are bundles, compare MIs inside the bundle.
785 MachineBasicBlock::const_instr_iterator I1 = *this;
786 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
787 MachineBasicBlock::const_instr_iterator I2 = *Other;
788 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
789 while (++I1 != E1 && I1->isInsideBundle()) {
790 ++I2;
791 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
792 return false;
793 }
794 }
795
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000796 // Check operands to make sure they match.
797 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
798 const MachineOperand &MO = getOperand(i);
799 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000800 if (!MO.isReg()) {
801 if (!MO.isIdenticalTo(OMO))
802 return false;
803 continue;
804 }
805
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000806 // Clients may or may not want to ignore defs when testing for equality.
807 // For example, machine CSE pass only cares about finding common
808 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000809 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000810 if (Check == IgnoreDefs)
811 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000812 else if (Check == IgnoreVRegDefs) {
813 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
814 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
815 if (MO.getReg() != OMO.getReg())
816 return false;
817 } else {
818 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000819 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000820 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
821 return false;
822 }
823 } else {
824 if (!MO.isIdenticalTo(OMO))
825 return false;
826 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
827 return false;
828 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000829 }
Devang Patel9194c672011-07-07 17:45:33 +0000830 // If DebugLoc does not match then two dbg.values are not identical.
831 if (isDebugValue())
832 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
833 && getDebugLoc() != Other->getDebugLoc())
834 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000835 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000836}
837
Chris Lattner48d7c062006-04-17 21:35:41 +0000838MachineInstr *MachineInstr::removeFromParent() {
839 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000840 return getParent()->remove(this);
Chris Lattner48d7c062006-04-17 21:35:41 +0000841}
842
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000843MachineInstr *MachineInstr::removeFromBundle() {
844 assert(getParent() && "Not embedded in a basic block!");
845 return getParent()->remove_instr(this);
846}
Chris Lattner48d7c062006-04-17 21:35:41 +0000847
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000848void MachineInstr::eraseFromParent() {
849 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000850 getParent()->erase(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000851}
852
Jakob Stoklund Olesen9f4692d2012-12-17 23:55:38 +0000853void MachineInstr::eraseFromBundle() {
854 assert(getParent() && "Not embedded in a basic block!");
855 getParent()->erase_instr(this);
856}
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000857
Evan Cheng19e3f312007-05-15 01:26:09 +0000858/// getNumExplicitOperands - Returns the number of non-implicit operands.
859///
860unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000861 unsigned NumOperands = MCID->getNumOperands();
862 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000863 return NumOperands;
864
Dan Gohman9407cd42009-04-15 17:59:11 +0000865 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
866 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000867 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000868 NumOperands++;
869 }
870 return NumOperands;
871}
872
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000873void MachineInstr::bundleWithPred() {
874 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
875 setFlag(BundledPred);
876 MachineBasicBlock::instr_iterator Pred = this;
877 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000878 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000879 Pred->setFlag(BundledSucc);
880}
881
882void MachineInstr::bundleWithSucc() {
883 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
884 setFlag(BundledSucc);
885 MachineBasicBlock::instr_iterator Succ = this;
886 ++Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000887 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000888 Succ->setFlag(BundledPred);
889}
890
891void MachineInstr::unbundleFromPred() {
892 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
893 clearFlag(BundledPred);
894 MachineBasicBlock::instr_iterator Pred = this;
895 --Pred;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000896 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000897 Pred->clearFlag(BundledSucc);
898}
899
900void MachineInstr::unbundleFromSucc() {
901 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
902 clearFlag(BundledSucc);
903 MachineBasicBlock::instr_iterator Succ = this;
904 --Succ;
Jakob Stoklund Olesen582abdd2012-12-18 23:00:28 +0000905 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfad649a2012-12-07 04:23:29 +0000906 Succ->clearFlag(BundledPred);
907}
908
Evan Chengc36b7062011-01-07 23:50:32 +0000909bool MachineInstr::isStackAligningInlineAsm() const {
910 if (isInlineAsm()) {
911 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
912 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
913 return true;
914 }
915 return false;
916}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000917
Chad Rosier576cd112012-09-05 21:00:58 +0000918InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
919 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
920 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosier2f1d8152012-09-05 22:40:13 +0000921 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier576cd112012-09-05 21:00:58 +0000922}
923
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000924int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
925 unsigned *GroupNo) const {
926 assert(isInlineAsm() && "Expected an inline asm instruction");
927 assert(OpIdx < getNumOperands() && "OpIdx out of range");
928
929 // Ignore queries about the initial operands.
930 if (OpIdx < InlineAsm::MIOp_FirstOperand)
931 return -1;
932
933 unsigned Group = 0;
934 unsigned NumOps;
935 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
936 i += NumOps) {
937 const MachineOperand &FlagMO = getOperand(i);
938 // If we reach the implicit register operands, stop looking.
939 if (!FlagMO.isImm())
940 return -1;
941 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
942 if (i + NumOps > OpIdx) {
943 if (GroupNo)
944 *GroupNo = Group;
945 return i;
946 }
947 ++Group;
948 }
949 return -1;
950}
951
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000952const TargetRegisterClass*
953MachineInstr::getRegClassConstraint(unsigned OpIdx,
954 const TargetInstrInfo *TII,
955 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000956 assert(getParent() && "Can't have an MBB reference here!");
957 assert(getParent()->getParent() && "Can't have an MF reference here!");
958 const MachineFunction &MF = *getParent()->getParent();
959
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000960 // Most opcodes have fixed constraints in their MCInstrDesc.
961 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000962 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000963
964 if (!getOperand(OpIdx).isReg())
965 return NULL;
966
967 // For tied uses on inline asm, get the constraint from the def.
968 unsigned DefIdx;
969 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
970 OpIdx = DefIdx;
971
972 // Inline asm stores register class constraints in the flag word.
973 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
974 if (FlagIdx < 0)
975 return NULL;
976
977 unsigned Flag = getOperand(FlagIdx).getImm();
978 unsigned RCID;
979 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
980 return TRI->getRegClass(RCID);
981
982 // Assume that all registers in a memory operand are pointers.
983 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000984 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000985
986 return NULL;
987}
988
Evan Chengddfd1372011-12-14 02:11:42 +0000989/// getBundleSize - Return the number of instructions inside the MI bundle.
990unsigned MachineInstr::getBundleSize() const {
991 assert(isBundle() && "Expecting a bundle");
992
Akira Hatanakadc6d8462012-10-31 00:50:52 +0000993 const MachineBasicBlock *MBB = getParent();
994 MachineBasicBlock::const_instr_iterator I = *this, E = MBB->instr_end();
Evan Chengddfd1372011-12-14 02:11:42 +0000995 unsigned Size = 0;
Akira Hatanakadc6d8462012-10-31 00:50:52 +0000996 while ((++I != E) && I->isInsideBundle()) {
Evan Chengddfd1372011-12-14 02:11:42 +0000997 ++Size;
998 }
999 assert(Size > 1 && "Malformed bundle");
1000
1001 return Size;
1002}
1003
Evan Chengfaa51072007-04-26 19:00:32 +00001004/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +00001005/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +00001006/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +00001007int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1008 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001009 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001010 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001011 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001012 continue;
1013 unsigned MOReg = MO.getReg();
1014 if (!MOReg)
1015 continue;
1016 if (MOReg == Reg ||
1017 (TRI &&
1018 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1019 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1020 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001021 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001022 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001023 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001024 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001025}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001026
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001027/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1028/// indicating if this instruction reads or writes Reg. This also considers
1029/// partial defines.
1030std::pair<bool,bool>
1031MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1032 SmallVectorImpl<unsigned> *Ops) const {
1033 bool PartDef = false; // Partial redefine.
1034 bool FullDef = false; // Full define.
1035 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001036
1037 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1038 const MachineOperand &MO = getOperand(i);
1039 if (!MO.isReg() || MO.getReg() != Reg)
1040 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001041 if (Ops)
1042 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001043 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001044 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001045 else if (MO.getSubReg() && !MO.isUndef())
1046 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001047 PartDef = true;
1048 else
1049 FullDef = true;
1050 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001051 // A partial redefine uses Reg unless there is also a full define.
1052 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001053}
1054
Evan Cheng6130f662008-03-05 00:59:57 +00001055/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001056/// the specified register or -1 if it is not found. If isDead is true, defs
1057/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1058/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001059int
1060MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1061 const TargetRegisterInfo *TRI) const {
1062 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001063 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001064 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001065 // Accept regmask operands when Overlap is set.
1066 // Ignore them when looking for a specific def operand (Overlap == false).
1067 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1068 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001069 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001070 continue;
1071 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001072 bool Found = (MOReg == Reg);
1073 if (!Found && TRI && isPhys &&
1074 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1075 if (Overlap)
1076 Found = TRI->regsOverlap(MOReg, Reg);
1077 else
1078 Found = TRI->isSubRegister(MOReg, Reg);
1079 }
1080 if (Found && (!isDead || MO.isDead()))
1081 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001082 }
Evan Cheng6130f662008-03-05 00:59:57 +00001083 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001084}
Evan Cheng19e3f312007-05-15 01:26:09 +00001085
Evan Chengf277ee42007-05-29 18:35:22 +00001086/// findFirstPredOperandIdx() - Find the index of the first operand in the
1087/// operand list that is used to represent the predicate. It returns -1 if
1088/// none is found.
1089int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001090 // Don't call MCID.findFirstPredOperandIdx() because this variant
1091 // is sometimes called on an instruction that's not yet complete, and
1092 // so the number of operands is less than the MCID indicates. In
1093 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001094 const MCInstrDesc &MCID = getDesc();
1095 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001096 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001097 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001098 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001099 }
1100
Evan Chengf277ee42007-05-29 18:35:22 +00001101 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001102}
Jim Grosbachee61d672011-08-24 16:44:17 +00001103
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001104// MachineOperand::TiedTo is 4 bits wide.
1105const unsigned TiedMax = 15;
1106
1107/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1108///
1109/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1110/// field. TiedTo can have these values:
1111///
1112/// 0: Operand is not tied to anything.
1113/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1114/// TiedMax: Tied to an operand >= TiedMax-1.
1115///
1116/// The tied def must be one of the first TiedMax operands on a normal
1117/// instruction. INLINEASM instructions allow more tied defs.
1118///
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001119void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001120 MachineOperand &DefMO = getOperand(DefIdx);
1121 MachineOperand &UseMO = getOperand(UseIdx);
1122 assert(DefMO.isDef() && "DefIdx must be a def operand");
1123 assert(UseMO.isUse() && "UseIdx must be a use operand");
1124 assert(!DefMO.isTied() && "Def is already tied to another use");
1125 assert(!UseMO.isTied() && "Use is already tied to another def");
1126
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001127 if (DefIdx < TiedMax)
1128 UseMO.TiedTo = DefIdx + 1;
1129 else {
1130 // Inline asm can use the group descriptors to find tied operands, but on
1131 // normal instruction, the tied def must be within the first TiedMax
1132 // operands.
1133 assert(isInlineAsm() && "DefIdx out of range");
1134 UseMO.TiedTo = TiedMax;
1135 }
1136
1137 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1138 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen94083142012-08-31 20:50:53 +00001139}
1140
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001141/// Given the index of a tied register operand, find the operand it is tied to.
1142/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1143/// which must exist.
1144unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001145 const MachineOperand &MO = getOperand(OpIdx);
1146 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001147
Jakob Stoklund Olesen9c130672012-09-04 18:36:28 +00001148 // Normally TiedTo is in range.
1149 if (MO.TiedTo < TiedMax)
1150 return MO.TiedTo - 1;
1151
1152 // Uses on normal instructions can be out of range.
1153 if (!isInlineAsm()) {
1154 // Normal tied defs must be in the 0..TiedMax-1 range.
1155 if (MO.isUse())
1156 return TiedMax - 1;
1157 // MO is a def. Search for the tied use.
1158 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1159 const MachineOperand &UseMO = getOperand(i);
1160 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1161 return i;
1162 }
1163 llvm_unreachable("Can't find tied use");
1164 }
1165
1166 // Now deal with inline asm by parsing the operand group descriptor flags.
1167 // Find the beginning of each operand group.
1168 SmallVector<unsigned, 8> GroupIdx;
1169 unsigned OpIdxGroup = ~0u;
1170 unsigned NumOps;
1171 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1172 i += NumOps) {
1173 const MachineOperand &FlagMO = getOperand(i);
1174 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1175 unsigned CurGroup = GroupIdx.size();
1176 GroupIdx.push_back(i);
1177 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1178 // OpIdx belongs to this operand group.
1179 if (OpIdx > i && OpIdx < i + NumOps)
1180 OpIdxGroup = CurGroup;
1181 unsigned TiedGroup;
1182 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1183 continue;
1184 // Operands in this group are tied to operands in TiedGroup which must be
1185 // earlier. Find the number of operands between the two groups.
1186 unsigned Delta = i - GroupIdx[TiedGroup];
1187
1188 // OpIdx is a use tied to TiedGroup.
1189 if (OpIdxGroup == CurGroup)
1190 return OpIdx - Delta;
1191
1192 // OpIdx is a def tied to this use group.
1193 if (OpIdxGroup == TiedGroup)
1194 return OpIdx + Delta;
1195 }
1196 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen699ac042012-08-29 00:37:58 +00001197}
1198
Dan Gohmane6cd7572010-05-13 20:34:42 +00001199/// clearKillInfo - Clears kill flags on all operands.
1200///
1201void MachineInstr::clearKillInfo() {
1202 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1203 MachineOperand &MO = getOperand(i);
1204 if (MO.isReg() && MO.isUse())
1205 MO.setIsKill(false);
1206 }
1207}
1208
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001209void MachineInstr::substituteRegister(unsigned FromReg,
1210 unsigned ToReg,
1211 unsigned SubIdx,
1212 const TargetRegisterInfo &RegInfo) {
1213 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1214 if (SubIdx)
1215 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1216 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1217 MachineOperand &MO = getOperand(i);
1218 if (!MO.isReg() || MO.getReg() != FromReg)
1219 continue;
1220 MO.substPhysReg(ToReg, RegInfo);
1221 }
1222 } else {
1223 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1224 MachineOperand &MO = getOperand(i);
1225 if (!MO.isReg() || MO.getReg() != FromReg)
1226 continue;
1227 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1228 }
1229 }
1230}
1231
Evan Cheng9f1c8312008-07-03 09:09:37 +00001232/// isSafeToMove - Return true if it is safe to move this instruction. If
1233/// SawStore is set to true, it means that there is a store (or call) between
1234/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001235bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001236 AliasAnalysis *AA,
1237 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001238 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001239 //
1240 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesen4f1a56c2012-09-04 18:44:43 +00001241 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001242 // a load across an atomic load with Ordering > Monotonic.
1243 if (mayStore() || isCall() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001244 (mayLoad() && hasOrderedMemoryRef())) {
Evan Chengb27087f2008-03-13 00:44:09 +00001245 SawStore = true;
1246 return false;
1247 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001248
1249 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001250 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001251 return false;
1252
1253 // See if this instruction does a load. If so, we have to guarantee that the
1254 // loaded value doesn't change between the load and the its intended
1255 // destination. The check for isInvariantLoad gives the targe the chance to
1256 // classify the load as always returning a constant, e.g. a constant pool
1257 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001258 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001259 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen0d758582012-08-29 20:48:45 +00001260 // end of block, we can't move it.
1261 return !SawStore;
Dan Gohman3e4fb702008-09-24 00:06:15 +00001262
Evan Chengb27087f2008-03-13 00:44:09 +00001263 return true;
1264}
1265
Evan Chengdf3b9932008-08-27 20:33:50 +00001266/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1267/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001268bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001269 AliasAnalysis *AA,
1270 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001271 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001272 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001273 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001274 return false;
1275 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001276 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001277 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001278 continue;
1279 // FIXME: For now, do not remat any instruction with register operands.
1280 // Later on, we can loosen the restriction is the register operands have
1281 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001282 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001283 // partially).
1284 if (MO.isUse())
1285 return false;
1286 else if (!MO.isDead() && MO.getReg() != DstReg)
1287 return false;
1288 }
1289 return true;
1290}
1291
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001292/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1293/// or volatile memory reference, or if the information describing the memory
1294/// reference is not available. Return false if it is known to have no ordered
1295/// memory references.
1296bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman3e4fb702008-09-24 00:06:15 +00001297 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001298 if (!mayStore() &&
1299 !mayLoad() &&
1300 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001301 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001302 return false;
1303
1304 // Otherwise, if the instruction has no memory reference information,
1305 // conservatively assume it wasn't preserved.
1306 if (memoperands_empty())
1307 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001308
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001309 // Check the memory reference information for ordered references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001310 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +00001311 if (!(*I)->isUnordered())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001312 return true;
1313
1314 return false;
1315}
1316
Dan Gohmane33f44c2009-10-07 17:38:06 +00001317/// isInvariantLoad - Return true if this instruction is loading from a
1318/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001319/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001320/// of a function if it does not change. This should only return true of
1321/// *all* loads the instruction does are invariant (if it does multiple loads).
1322bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1323 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001324 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001325 return false;
1326
1327 // If the instruction has lost its memoperands, conservatively assume that
1328 // it may not be an invariant load.
1329 if (memoperands_empty())
1330 return false;
1331
1332 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1333
1334 for (mmo_iterator I = memoperands_begin(),
1335 E = memoperands_end(); I != E; ++I) {
1336 if ((*I)->isVolatile()) return false;
1337 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001338 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001339
1340 if (const Value *V = (*I)->getValue()) {
1341 // A load from a constant PseudoSourceValue is invariant.
1342 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1343 if (PSV->isConstant(MFI))
1344 continue;
1345 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001346 if (AA && AA->pointsToConstantMemory(
1347 AliasAnalysis::Location(V, (*I)->getSize(),
1348 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001349 continue;
1350 }
1351
1352 // Otherwise assume conservatively.
1353 return false;
1354 }
1355
1356 // Everything checks out.
1357 return true;
1358}
1359
Evan Cheng229694f2009-12-03 02:31:43 +00001360/// isConstantValuePHI - If the specified instruction is a PHI that always
1361/// merges together the same virtual register, return the register, otherwise
1362/// return 0.
1363unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001364 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001365 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001366 assert(getNumOperands() >= 3 &&
1367 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001368
1369 unsigned Reg = getOperand(1).getReg();
1370 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1371 if (getOperand(i).getReg() != Reg)
1372 return 0;
1373 return Reg;
1374}
1375
Evan Chengc36b7062011-01-07 23:50:32 +00001376bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001377 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001378 return true;
1379 if (isInlineAsm()) {
1380 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1381 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1382 return true;
1383 }
1384
1385 return false;
1386}
1387
Evan Chenga57fabe2010-04-08 20:02:37 +00001388/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1389///
1390bool MachineInstr::allDefsAreDead() const {
1391 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1392 const MachineOperand &MO = getOperand(i);
1393 if (!MO.isReg() || MO.isUse())
1394 continue;
1395 if (!MO.isDead())
1396 return false;
1397 }
1398 return true;
1399}
1400
Evan Chengc8f46c42010-10-22 21:49:09 +00001401/// copyImplicitOps - Copy implicit register operands from specified
1402/// instruction to this instruction.
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001403void MachineInstr::copyImplicitOps(MachineFunction &MF,
1404 const MachineInstr *MI) {
Evan Chengc8f46c42010-10-22 21:49:09 +00001405 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1406 i != e; ++i) {
1407 const MachineOperand &MO = MI->getOperand(i);
1408 if (MO.isReg() && MO.isImplicit())
Jakob Stoklund Olesenbe06aac2012-12-20 22:54:02 +00001409 addOperand(MF, MO);
Evan Chengc8f46c42010-10-22 21:49:09 +00001410 }
1411}
1412
Brian Gaeke21326fc2004-02-13 04:39:32 +00001413void MachineInstr::dump() const {
Manman Renb720be62012-09-11 22:23:19 +00001414#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene3b325332010-01-04 23:48:20 +00001415 dbgs() << " " << *this;
Manman Ren77e300e2012-09-06 19:06:06 +00001416#endif
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001417}
1418
Jim Grosbachee61d672011-08-24 16:44:17 +00001419static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001420 raw_ostream &CommentOS) {
1421 const LLVMContext &Ctx = MF->getFunction()->getContext();
1422 if (!DL.isUnknown()) { // Print source line info.
1423 DIScope Scope(DL.getScope(Ctx));
1424 // Omit the directory, because it's likely to be long and uninteresting.
1425 if (Scope.Verify())
1426 CommentOS << Scope.getFilename();
1427 else
1428 CommentOS << "<unknown>";
1429 CommentOS << ':' << DL.getLine();
1430 if (DL.getCol() != 0)
1431 CommentOS << ':' << DL.getCol();
1432 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1433 if (!InlinedAtDL.isUnknown()) {
1434 CommentOS << " @[ ";
1435 printDebugLoc(InlinedAtDL, MF, CommentOS);
1436 CommentOS << " ]";
1437 }
1438 }
1439}
1440
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001441void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001442 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1443 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001444 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001445 if (const MachineBasicBlock *MBB = getParent()) {
1446 MF = MBB->getParent();
1447 if (!TM && MF)
1448 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001449 if (MF)
1450 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001451 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001452
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001453 // Save a list of virtual registers.
1454 SmallVector<unsigned, 8> VirtRegs;
1455
Dan Gohman0ba90f32009-10-31 20:19:03 +00001456 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001457 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001458 for (; StartOp < e && getOperand(StartOp).isReg() &&
1459 getOperand(StartOp).isDef() &&
1460 !getOperand(StartOp).isImplicit();
1461 ++StartOp) {
1462 if (StartOp != 0) OS << ", ";
1463 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001464 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001465 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001466 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001467 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001468
Dan Gohman0ba90f32009-10-31 20:19:03 +00001469 if (StartOp != 0)
1470 OS << " = ";
1471
1472 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001473 if (TM && TM->getInstrInfo())
1474 OS << TM->getInstrInfo()->getName(getOpcode());
1475 else
1476 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001477
Dan Gohman0ba90f32009-10-31 20:19:03 +00001478 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001479 bool OmittedAnyCallClobbers = false;
1480 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001481 unsigned AsmDescOp = ~0u;
1482 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001483
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001484 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001485 // Print asm string.
1486 OS << " ";
1487 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1488
1489 // Print HasSideEffects, IsAlignStack
1490 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1491 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1492 OS << " [sideeffect]";
1493 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1494 OS << " [alignstack]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001495 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier576cd112012-09-05 21:00:58 +00001496 OS << " [attdialect]";
Chad Rosier77fffa62012-09-05 22:17:43 +00001497 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier576cd112012-09-05 21:00:58 +00001498 OS << " [inteldialect]";
Evan Chengc36b7062011-01-07 23:50:32 +00001499
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001500 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001501 FirstOp = false;
1502 }
1503
1504
Chris Lattner6a592272002-10-30 01:55:38 +00001505 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001506 const MachineOperand &MO = getOperand(i);
1507
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001508 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001509 VirtRegs.push_back(MO.getReg());
1510
Dan Gohman80f6c582009-11-09 19:38:45 +00001511 // Omit call-clobbered registers which aren't used anywhere. This makes
1512 // call instructions much less noisy on targets where calls clobber lots
1513 // of registers. Don't rely on MO.isDead() because we may be called before
1514 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001515 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001516 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1517 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001518 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001519 const MachineRegisterInfo &MRI = MF->getRegInfo();
1520 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1521 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001522 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1523 AI.isValid(); ++AI) {
1524 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001525 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1526 HasAliasLive = true;
1527 break;
1528 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001529 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001530 if (!HasAliasLive) {
1531 OmittedAnyCallClobbers = true;
1532 continue;
1533 }
1534 }
1535 }
1536 }
1537
1538 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001539 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001540 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001541 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1542 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001543 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001544 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001545 OS << "opt:";
1546 }
Evan Cheng59b36552010-04-28 20:03:13 +00001547 if (isDebugValue() && MO.isMetadata()) {
1548 // Pretty print DBG_VALUE instructions.
1549 const MDNode *MD = MO.getMetadata();
1550 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1551 OS << "!\"" << MDS->getString() << '\"';
1552 else
1553 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001554 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1555 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001556 } else if (i == AsmDescOp && MO.isImm()) {
1557 // Pretty print the inline asm operand descriptor.
1558 OS << '$' << AsmOpCount++;
1559 unsigned Flag = MO.getImm();
1560 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001561 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1562 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1563 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1564 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1565 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1566 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1567 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001568 }
1569
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001570 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001571 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001572 if (TM)
1573 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1574 else
1575 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001576 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001577
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001578 unsigned TiedTo = 0;
1579 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001580 OS << " tiedto:$" << TiedTo;
1581
1582 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001583
1584 // Compute the index of the next operand descriptor.
1585 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001586 } else
1587 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001588 }
1589
1590 // Briefly indicate whether any call clobbers were omitted.
1591 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001592 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001593 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001594 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001595
Dan Gohman0ba90f32009-10-31 20:19:03 +00001596 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001597 if (Flags) {
1598 if (!HaveSemi) OS << ";"; HaveSemi = true;
1599 OS << " flags: ";
1600
1601 if (Flags & FrameSetup)
1602 OS << "FrameSetup";
1603 }
1604
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001605 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001606 if (!HaveSemi) OS << ";"; HaveSemi = true;
1607
1608 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001609 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1610 i != e; ++i) {
1611 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001612 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001613 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001614 }
1615 }
1616
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001617 // Print the regclass of any virtual registers encountered.
1618 if (MRI && !VirtRegs.empty()) {
1619 if (!HaveSemi) OS << ";"; HaveSemi = true;
1620 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1621 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001622 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001623 for (unsigned j = i+1; j != VirtRegs.size();) {
1624 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1625 ++j;
1626 continue;
1627 }
1628 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001629 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001630 VirtRegs.erase(VirtRegs.begin()+j);
1631 }
1632 }
1633 }
1634
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001635 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001636 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1637 if (!HaveSemi) OS << ";"; HaveSemi = true;
1638 DIVariable DV(getOperand(e - 1).getMetadata());
1639 OS << " line no:" << DV.getLineNumber();
1640 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1641 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1642 if (!InlinedAtDL.isUnknown()) {
1643 OS << " inlined @[ ";
1644 printDebugLoc(InlinedAtDL, MF, OS);
1645 OS << " ]";
1646 }
1647 }
1648 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001649 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001650 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001651 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001652 }
1653
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001654 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001655}
1656
Owen Andersonb487e722008-01-24 01:10:07 +00001657bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001658 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001659 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001660 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001661 bool hasAliases = isPhysReg &&
1662 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001663 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001664 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001665 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1666 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001667 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001668 continue;
1669 unsigned Reg = MO.getReg();
1670 if (!Reg)
1671 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001672
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001673 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001674 if (!Found) {
1675 if (MO.isKill())
1676 // The register is already marked kill.
1677 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001678 if (isPhysReg && isRegTiedToDefOperand(i))
1679 // Two-address uses of physregs must not be marked kill.
1680 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001681 MO.setIsKill();
1682 Found = true;
1683 }
1684 } else if (hasAliases && MO.isKill() &&
1685 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001686 // A super-register kill already exists.
1687 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001688 return true;
1689 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001690 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001691 }
1692 }
1693
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001694 // Trim unneeded kill operands.
1695 while (!DeadOps.empty()) {
1696 unsigned OpIdx = DeadOps.back();
1697 if (getOperand(OpIdx).isImplicit())
1698 RemoveOperand(OpIdx);
1699 else
1700 getOperand(OpIdx).setIsKill(false);
1701 DeadOps.pop_back();
1702 }
1703
Bill Wendling4a23d722008-03-03 22:14:33 +00001704 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001705 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001706 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001707 addOperand(MachineOperand::CreateReg(IncomingReg,
1708 false /*IsDef*/,
1709 true /*IsImp*/,
1710 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001711 return true;
1712 }
Dan Gohman3f629402008-09-03 15:56:16 +00001713 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001714}
1715
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001716void MachineInstr::clearRegisterKills(unsigned Reg,
1717 const TargetRegisterInfo *RegInfo) {
1718 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1719 RegInfo = 0;
1720 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1721 MachineOperand &MO = getOperand(i);
1722 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1723 continue;
1724 unsigned OpReg = MO.getReg();
1725 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1726 MO.setIsKill(false);
1727 }
1728}
1729
Owen Andersonb487e722008-01-24 01:10:07 +00001730bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001731 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001732 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001733 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001734 bool hasAliases = isPhysReg &&
1735 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001736 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001737 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001738 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1739 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001740 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001741 continue;
1742 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001743 if (!Reg)
1744 continue;
1745
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001746 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001747 MO.setIsDead();
1748 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001749 } else if (hasAliases && MO.isDead() &&
1750 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001751 // There exists a super-register that's marked dead.
1752 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001753 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001754 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001755 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001756 }
1757 }
1758
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001759 // Trim unneeded dead operands.
1760 while (!DeadOps.empty()) {
1761 unsigned OpIdx = DeadOps.back();
1762 if (getOperand(OpIdx).isImplicit())
1763 RemoveOperand(OpIdx);
1764 else
1765 getOperand(OpIdx).setIsDead(false);
1766 DeadOps.pop_back();
1767 }
1768
Dan Gohman3f629402008-09-03 15:56:16 +00001769 // If not found, this means an alias of one of the operands is dead. Add a
1770 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001771 if (Found || !AddIfNotFound)
1772 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001773
Chris Lattner31530612009-06-24 17:54:48 +00001774 addOperand(MachineOperand::CreateReg(IncomingReg,
1775 true /*IsDef*/,
1776 true /*IsImp*/,
1777 false /*IsKill*/,
1778 true /*IsDead*/));
1779 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001780}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001781
1782void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1783 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001784 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1785 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1786 if (MO)
1787 return;
1788 } else {
1789 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1790 const MachineOperand &MO = getOperand(i);
1791 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1792 MO.getSubReg() == 0)
1793 return;
1794 }
1795 }
1796 addOperand(MachineOperand::CreateReg(IncomingReg,
1797 true /*IsDef*/,
1798 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001799}
Evan Cheng67eaa082010-03-03 23:37:30 +00001800
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001801void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001802 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001803 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001804 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1805 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001806 if (MO.isRegMask()) {
1807 HasRegMask = true;
1808 continue;
1809 }
Dan Gohmandb497122010-06-18 23:28:01 +00001810 if (!MO.isReg() || !MO.isDef()) continue;
1811 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001812 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001813 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001814 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1815 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001816 if (TRI.regsOverlap(*I, Reg)) {
1817 Dead = false;
1818 break;
1819 }
1820 // If there are no uses, including partial uses, the def is dead.
1821 if (Dead) MO.setIsDead();
1822 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001823
1824 // This is a call with a register mask operand.
1825 // Mask clobbers are always dead, so add defs for the non-dead defines.
1826 if (HasRegMask)
1827 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1828 I != E; ++I)
1829 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001830}
1831
Evan Cheng67eaa082010-03-03 23:37:30 +00001832unsigned
1833MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001834 // Build up a buffer of hash code components.
Chandler Carruthfc226252012-03-07 09:39:46 +00001835 SmallVector<size_t, 8> HashComponents;
1836 HashComponents.reserve(MI->getNumOperands() + 1);
1837 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001838 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1839 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruthd862d692012-07-05 11:06:22 +00001840 if (MO.isReg() && MO.isDef() &&
1841 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1842 continue; // Skip virtual register defs.
1843
1844 HashComponents.push_back(hash_value(MO));
Evan Cheng67eaa082010-03-03 23:37:30 +00001845 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001846 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001847}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001848
1849void MachineInstr::emitError(StringRef Msg) const {
1850 // Find the source location cookie.
1851 unsigned LocCookie = 0;
1852 const MDNode *LocMD = 0;
1853 for (unsigned i = getNumOperands(); i != 0; --i) {
1854 if (getOperand(i-1).isMetadata() &&
1855 (LocMD = getOperand(i-1).getMetadata()) &&
1856 LocMD->getNumOperands() != 0) {
1857 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1858 LocCookie = CI->getZExtValue();
1859 break;
1860 }
1861 }
1862 }
1863
1864 if (const MachineBasicBlock *MBB = getParent())
1865 if (const MachineFunction *MF = MBB->getParent())
1866 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1867 report_fatal_error(Msg);
1868}