blob: 70c4002b95feefebbd2b35149ba56581638c4cb4 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson0a5372e2009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson718cb662007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman62c939d2008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greeneb87bc952009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneree9eb412010-04-26 23:37:21 +000030#include "llvm/MC/MCInst.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000031#include "llvm/Support/CommandLine.h"
David Greene5b901322010-01-05 01:29:29 +000032#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Evan Cheng0488db92007-09-25 01:57:46 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
David Greeneb87bc952009-11-12 20:55:29 +000037
38#include <limits>
39
Brian Gaeked0fde302003-11-11 22:41:34 +000040using namespace llvm;
41
Chris Lattner705e07f2009-08-23 03:41:05 +000042static cl::opt<bool>
43NoFusing("disable-spill-fusing",
44 cl::desc("Disable fusing of spill code into instructions"));
45static cl::opt<bool>
46PrintFailedFusing("print-failed-fuse-candidates",
47 cl::desc("Print instructions that the allocator wants to"
48 " fuse, but the X86 backend currently can't"),
49 cl::Hidden);
50static cl::opt<bool>
51ReMatPICStubLoad("remat-pic-stub-load",
52 cl::desc("Re-materialize load from stub in PIC mode"),
53 cl::init(false), cl::Hidden);
Owen Anderson43dbe052008-01-07 01:35:02 +000054
Evan Chengaa3c1412006-05-30 21:45:53 +000055X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000056 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000057 TM(tm), RI(tm, *this) {
Owen Anderson43dbe052008-01-07 01:35:02 +000058 SmallVector<unsigned,16> AmbEntries;
59 static const unsigned OpTbl2Addr[][2] = {
60 { X86::ADC32ri, X86::ADC32mi },
61 { X86::ADC32ri8, X86::ADC32mi8 },
62 { X86::ADC32rr, X86::ADC32mr },
63 { X86::ADC64ri32, X86::ADC64mi32 },
64 { X86::ADC64ri8, X86::ADC64mi8 },
65 { X86::ADC64rr, X86::ADC64mr },
66 { X86::ADD16ri, X86::ADD16mi },
67 { X86::ADD16ri8, X86::ADD16mi8 },
68 { X86::ADD16rr, X86::ADD16mr },
69 { X86::ADD32ri, X86::ADD32mi },
70 { X86::ADD32ri8, X86::ADD32mi8 },
71 { X86::ADD32rr, X86::ADD32mr },
72 { X86::ADD64ri32, X86::ADD64mi32 },
73 { X86::ADD64ri8, X86::ADD64mi8 },
74 { X86::ADD64rr, X86::ADD64mr },
75 { X86::ADD8ri, X86::ADD8mi },
76 { X86::ADD8rr, X86::ADD8mr },
77 { X86::AND16ri, X86::AND16mi },
78 { X86::AND16ri8, X86::AND16mi8 },
79 { X86::AND16rr, X86::AND16mr },
80 { X86::AND32ri, X86::AND32mi },
81 { X86::AND32ri8, X86::AND32mi8 },
82 { X86::AND32rr, X86::AND32mr },
83 { X86::AND64ri32, X86::AND64mi32 },
84 { X86::AND64ri8, X86::AND64mi8 },
85 { X86::AND64rr, X86::AND64mr },
86 { X86::AND8ri, X86::AND8mi },
87 { X86::AND8rr, X86::AND8mr },
88 { X86::DEC16r, X86::DEC16m },
89 { X86::DEC32r, X86::DEC32m },
90 { X86::DEC64_16r, X86::DEC64_16m },
91 { X86::DEC64_32r, X86::DEC64_32m },
92 { X86::DEC64r, X86::DEC64m },
93 { X86::DEC8r, X86::DEC8m },
94 { X86::INC16r, X86::INC16m },
95 { X86::INC32r, X86::INC32m },
96 { X86::INC64_16r, X86::INC64_16m },
97 { X86::INC64_32r, X86::INC64_32m },
98 { X86::INC64r, X86::INC64m },
99 { X86::INC8r, X86::INC8m },
100 { X86::NEG16r, X86::NEG16m },
101 { X86::NEG32r, X86::NEG32m },
102 { X86::NEG64r, X86::NEG64m },
103 { X86::NEG8r, X86::NEG8m },
104 { X86::NOT16r, X86::NOT16m },
105 { X86::NOT32r, X86::NOT32m },
106 { X86::NOT64r, X86::NOT64m },
107 { X86::NOT8r, X86::NOT8m },
108 { X86::OR16ri, X86::OR16mi },
109 { X86::OR16ri8, X86::OR16mi8 },
110 { X86::OR16rr, X86::OR16mr },
111 { X86::OR32ri, X86::OR32mi },
112 { X86::OR32ri8, X86::OR32mi8 },
113 { X86::OR32rr, X86::OR32mr },
114 { X86::OR64ri32, X86::OR64mi32 },
115 { X86::OR64ri8, X86::OR64mi8 },
116 { X86::OR64rr, X86::OR64mr },
117 { X86::OR8ri, X86::OR8mi },
118 { X86::OR8rr, X86::OR8mr },
119 { X86::ROL16r1, X86::ROL16m1 },
120 { X86::ROL16rCL, X86::ROL16mCL },
121 { X86::ROL16ri, X86::ROL16mi },
122 { X86::ROL32r1, X86::ROL32m1 },
123 { X86::ROL32rCL, X86::ROL32mCL },
124 { X86::ROL32ri, X86::ROL32mi },
125 { X86::ROL64r1, X86::ROL64m1 },
126 { X86::ROL64rCL, X86::ROL64mCL },
127 { X86::ROL64ri, X86::ROL64mi },
128 { X86::ROL8r1, X86::ROL8m1 },
129 { X86::ROL8rCL, X86::ROL8mCL },
130 { X86::ROL8ri, X86::ROL8mi },
131 { X86::ROR16r1, X86::ROR16m1 },
132 { X86::ROR16rCL, X86::ROR16mCL },
133 { X86::ROR16ri, X86::ROR16mi },
134 { X86::ROR32r1, X86::ROR32m1 },
135 { X86::ROR32rCL, X86::ROR32mCL },
136 { X86::ROR32ri, X86::ROR32mi },
137 { X86::ROR64r1, X86::ROR64m1 },
138 { X86::ROR64rCL, X86::ROR64mCL },
139 { X86::ROR64ri, X86::ROR64mi },
140 { X86::ROR8r1, X86::ROR8m1 },
141 { X86::ROR8rCL, X86::ROR8mCL },
142 { X86::ROR8ri, X86::ROR8mi },
143 { X86::SAR16r1, X86::SAR16m1 },
144 { X86::SAR16rCL, X86::SAR16mCL },
145 { X86::SAR16ri, X86::SAR16mi },
146 { X86::SAR32r1, X86::SAR32m1 },
147 { X86::SAR32rCL, X86::SAR32mCL },
148 { X86::SAR32ri, X86::SAR32mi },
149 { X86::SAR64r1, X86::SAR64m1 },
150 { X86::SAR64rCL, X86::SAR64mCL },
151 { X86::SAR64ri, X86::SAR64mi },
152 { X86::SAR8r1, X86::SAR8m1 },
153 { X86::SAR8rCL, X86::SAR8mCL },
154 { X86::SAR8ri, X86::SAR8mi },
155 { X86::SBB32ri, X86::SBB32mi },
156 { X86::SBB32ri8, X86::SBB32mi8 },
157 { X86::SBB32rr, X86::SBB32mr },
158 { X86::SBB64ri32, X86::SBB64mi32 },
159 { X86::SBB64ri8, X86::SBB64mi8 },
160 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson43dbe052008-01-07 01:35:02 +0000161 { X86::SHL16rCL, X86::SHL16mCL },
162 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000163 { X86::SHL32rCL, X86::SHL32mCL },
164 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000165 { X86::SHL64rCL, X86::SHL64mCL },
166 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000167 { X86::SHL8rCL, X86::SHL8mCL },
168 { X86::SHL8ri, X86::SHL8mi },
169 { X86::SHLD16rrCL, X86::SHLD16mrCL },
170 { X86::SHLD16rri8, X86::SHLD16mri8 },
171 { X86::SHLD32rrCL, X86::SHLD32mrCL },
172 { X86::SHLD32rri8, X86::SHLD32mri8 },
173 { X86::SHLD64rrCL, X86::SHLD64mrCL },
174 { X86::SHLD64rri8, X86::SHLD64mri8 },
175 { X86::SHR16r1, X86::SHR16m1 },
176 { X86::SHR16rCL, X86::SHR16mCL },
177 { X86::SHR16ri, X86::SHR16mi },
178 { X86::SHR32r1, X86::SHR32m1 },
179 { X86::SHR32rCL, X86::SHR32mCL },
180 { X86::SHR32ri, X86::SHR32mi },
181 { X86::SHR64r1, X86::SHR64m1 },
182 { X86::SHR64rCL, X86::SHR64mCL },
183 { X86::SHR64ri, X86::SHR64mi },
184 { X86::SHR8r1, X86::SHR8m1 },
185 { X86::SHR8rCL, X86::SHR8mCL },
186 { X86::SHR8ri, X86::SHR8mi },
187 { X86::SHRD16rrCL, X86::SHRD16mrCL },
188 { X86::SHRD16rri8, X86::SHRD16mri8 },
189 { X86::SHRD32rrCL, X86::SHRD32mrCL },
190 { X86::SHRD32rri8, X86::SHRD32mri8 },
191 { X86::SHRD64rrCL, X86::SHRD64mrCL },
192 { X86::SHRD64rri8, X86::SHRD64mri8 },
193 { X86::SUB16ri, X86::SUB16mi },
194 { X86::SUB16ri8, X86::SUB16mi8 },
195 { X86::SUB16rr, X86::SUB16mr },
196 { X86::SUB32ri, X86::SUB32mi },
197 { X86::SUB32ri8, X86::SUB32mi8 },
198 { X86::SUB32rr, X86::SUB32mr },
199 { X86::SUB64ri32, X86::SUB64mi32 },
200 { X86::SUB64ri8, X86::SUB64mi8 },
201 { X86::SUB64rr, X86::SUB64mr },
202 { X86::SUB8ri, X86::SUB8mi },
203 { X86::SUB8rr, X86::SUB8mr },
204 { X86::XOR16ri, X86::XOR16mi },
205 { X86::XOR16ri8, X86::XOR16mi8 },
206 { X86::XOR16rr, X86::XOR16mr },
207 { X86::XOR32ri, X86::XOR32mi },
208 { X86::XOR32ri8, X86::XOR32mi8 },
209 { X86::XOR32rr, X86::XOR32mr },
210 { X86::XOR64ri32, X86::XOR64mi32 },
211 { X86::XOR64ri8, X86::XOR64mi8 },
212 { X86::XOR64rr, X86::XOR64mr },
213 { X86::XOR8ri, X86::XOR8mi },
214 { X86::XOR8rr, X86::XOR8mr }
215 };
216
217 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
218 unsigned RegOp = OpTbl2Addr[i][0];
219 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000220 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000221 std::make_pair(MemOp,0))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000222 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000223 // Index 0, folded load and store, no alignment requirement.
224 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson43dbe052008-01-07 01:35:02 +0000225 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000226 std::make_pair(RegOp,
227 AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000228 AmbEntries.push_back(MemOp);
229 }
230
231 // If the third value is 1, then it's folding either a load or a store.
Evan Chengf9b36f02009-07-15 06:10:07 +0000232 static const unsigned OpTbl0[][4] = {
233 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
234 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
235 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
236 { X86::CALL32r, X86::CALL32m, 1, 0 },
237 { X86::CALL64r, X86::CALL64m, 1, 0 },
Anton Korobeynikove9df15e2010-08-17 21:06:01 +0000238 { X86::WINCALL64r, X86::WINCALL64m, 1, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000239 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
240 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
241 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
242 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
243 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
244 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
245 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
246 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
247 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
248 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
249 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
250 { X86::DIV16r, X86::DIV16m, 1, 0 },
251 { X86::DIV32r, X86::DIV32m, 1, 0 },
252 { X86::DIV64r, X86::DIV64m, 1, 0 },
253 { X86::DIV8r, X86::DIV8m, 1, 0 },
254 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
255 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
256 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
257 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
258 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
259 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
260 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
261 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
262 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
263 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
264 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
265 { X86::JMP32r, X86::JMP32m, 1, 0 },
266 { X86::JMP64r, X86::JMP64m, 1, 0 },
267 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
268 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
269 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
270 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000271 { X86::MOV32rr_TC, X86::MOV32mr_TC, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000272 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
273 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
274 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
275 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
276 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
277 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
278 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
279 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
280 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
281 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000282 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
283 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000284 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
285 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
286 { X86::MUL16r, X86::MUL16m, 1, 0 },
287 { X86::MUL32r, X86::MUL32m, 1, 0 },
288 { X86::MUL64r, X86::MUL64m, 1, 0 },
289 { X86::MUL8r, X86::MUL8m, 1, 0 },
290 { X86::SETAEr, X86::SETAEm, 0, 0 },
291 { X86::SETAr, X86::SETAm, 0, 0 },
292 { X86::SETBEr, X86::SETBEm, 0, 0 },
293 { X86::SETBr, X86::SETBm, 0, 0 },
294 { X86::SETEr, X86::SETEm, 0, 0 },
295 { X86::SETGEr, X86::SETGEm, 0, 0 },
296 { X86::SETGr, X86::SETGm, 0, 0 },
297 { X86::SETLEr, X86::SETLEm, 0, 0 },
298 { X86::SETLr, X86::SETLm, 0, 0 },
299 { X86::SETNEr, X86::SETNEm, 0, 0 },
300 { X86::SETNOr, X86::SETNOm, 0, 0 },
301 { X86::SETNPr, X86::SETNPm, 0, 0 },
302 { X86::SETNSr, X86::SETNSm, 0, 0 },
303 { X86::SETOr, X86::SETOm, 0, 0 },
304 { X86::SETPr, X86::SETPm, 0, 0 },
305 { X86::SETSr, X86::SETSm, 0, 0 },
306 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000307 { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000308 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
309 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
310 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
311 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000312 };
313
314 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
315 unsigned RegOp = OpTbl0[i][0];
316 unsigned MemOp = OpTbl0[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000317 unsigned Align = OpTbl0[i][3];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000318 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000319 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000320 assert(false && "Duplicated entries?");
321 unsigned FoldedLoad = OpTbl0[i][2];
322 // Index 0, folded load or store.
323 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
324 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
325 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000326 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000327 AmbEntries.push_back(MemOp);
328 }
329
Evan Chengf9b36f02009-07-15 06:10:07 +0000330 static const unsigned OpTbl1[][3] = {
331 { X86::CMP16rr, X86::CMP16rm, 0 },
332 { X86::CMP32rr, X86::CMP32rm, 0 },
333 { X86::CMP64rr, X86::CMP64rm, 0 },
334 { X86::CMP8rr, X86::CMP8rm, 0 },
335 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
336 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
337 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
338 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
339 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
340 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
341 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
342 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
343 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
344 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
345 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
346 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
347 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
348 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
349 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
350 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
351 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
352 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
353 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
354 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
355 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
356 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
357 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
358 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
359 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
360 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
361 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
362 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
Chris Lattner0c04e4f2010-09-29 02:24:57 +0000363 { X86::CVTSD2SI64rr, X86::CVTSD2SI64rm, 0 },
364 { X86::CVTSD2SIrr, X86::CVTSD2SIrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000365 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
366 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
367 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
368 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
369 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
370 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
371 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
372 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
373 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
374 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
375 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
376 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
377 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
378 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
379 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
380 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
381 { X86::MOV16rr, X86::MOV16rm, 0 },
382 { X86::MOV32rr, X86::MOV32rm, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000383 { X86::MOV32rr_TC, X86::MOV32rm_TC, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000384 { X86::MOV64rr, X86::MOV64rm, 0 },
385 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
386 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
387 { X86::MOV8rr, X86::MOV8rm, 0 },
388 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
389 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
390 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
391 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
392 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
393 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000394 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
395 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000396 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
397 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
398 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
399 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
400 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
401 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
402 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng94da7212010-01-21 00:55:14 +0000403 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000404 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
405 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
406 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
407 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
408 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
409 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
410 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
411 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
412 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
413 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
414 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
415 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
416 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
417 { X86::RCPPSr, X86::RCPPSm, 16 },
418 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
419 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
420 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
421 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
422 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
423 { X86::SQRTPDr, X86::SQRTPDm, 16 },
424 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
425 { X86::SQRTPSr, X86::SQRTPSm, 16 },
426 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
427 { X86::SQRTSDr, X86::SQRTSDm, 0 },
428 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
429 { X86::SQRTSSr, X86::SQRTSSm, 0 },
430 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
431 { X86::TEST16rr, X86::TEST16rm, 0 },
432 { X86::TEST32rr, X86::TEST32rm, 0 },
433 { X86::TEST64rr, X86::TEST64rm, 0 },
434 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000435 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chengf9b36f02009-07-15 06:10:07 +0000436 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
437 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000438 };
439
440 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
441 unsigned RegOp = OpTbl1[i][0];
442 unsigned MemOp = OpTbl1[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000443 unsigned Align = OpTbl1[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000444 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000445 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000446 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000447 // Index 1, folded load
448 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000449 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
450 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000451 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000452 AmbEntries.push_back(MemOp);
453 }
454
Evan Chengf9b36f02009-07-15 06:10:07 +0000455 static const unsigned OpTbl2[][3] = {
456 { X86::ADC32rr, X86::ADC32rm, 0 },
457 { X86::ADC64rr, X86::ADC64rm, 0 },
458 { X86::ADD16rr, X86::ADD16rm, 0 },
459 { X86::ADD32rr, X86::ADD32rm, 0 },
460 { X86::ADD64rr, X86::ADD64rm, 0 },
461 { X86::ADD8rr, X86::ADD8rm, 0 },
462 { X86::ADDPDrr, X86::ADDPDrm, 16 },
463 { X86::ADDPSrr, X86::ADDPSrm, 16 },
464 { X86::ADDSDrr, X86::ADDSDrm, 0 },
465 { X86::ADDSSrr, X86::ADDSSrm, 0 },
466 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
467 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
468 { X86::AND16rr, X86::AND16rm, 0 },
469 { X86::AND32rr, X86::AND32rm, 0 },
470 { X86::AND64rr, X86::AND64rm, 0 },
471 { X86::AND8rr, X86::AND8rm, 0 },
472 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
473 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
474 { X86::ANDPDrr, X86::ANDPDrm, 16 },
475 { X86::ANDPSrr, X86::ANDPSrm, 16 },
476 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
477 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
478 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
479 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
480 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
481 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
482 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
483 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
484 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
485 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
486 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
487 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
488 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
489 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
490 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
491 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
492 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
493 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
494 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
495 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
496 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
497 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
498 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
499 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
500 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
501 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
502 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
503 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
504 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
505 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
506 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
507 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
508 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
509 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
510 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
511 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
512 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
513 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
514 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
515 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
516 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
517 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
518 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
519 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
520 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
521 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
522 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
523 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
524 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
525 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
526 { X86::CMPSDrr, X86::CMPSDrm, 0 },
527 { X86::CMPSSrr, X86::CMPSSrm, 0 },
528 { X86::DIVPDrr, X86::DIVPDrm, 16 },
529 { X86::DIVPSrr, X86::DIVPSrm, 16 },
530 { X86::DIVSDrr, X86::DIVSDrm, 0 },
531 { X86::DIVSSrr, X86::DIVSSrm, 0 },
532 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
533 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
534 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
535 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
536 { X86::FsORPDrr, X86::FsORPDrm, 16 },
537 { X86::FsORPSrr, X86::FsORPSrm, 16 },
538 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
539 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
540 { X86::HADDPDrr, X86::HADDPDrm, 16 },
541 { X86::HADDPSrr, X86::HADDPSrm, 16 },
542 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
543 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
544 { X86::IMUL16rr, X86::IMUL16rm, 0 },
545 { X86::IMUL32rr, X86::IMUL32rm, 0 },
546 { X86::IMUL64rr, X86::IMUL64rm, 0 },
547 { X86::MAXPDrr, X86::MAXPDrm, 16 },
548 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
549 { X86::MAXPSrr, X86::MAXPSrm, 16 },
550 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
551 { X86::MAXSDrr, X86::MAXSDrm, 0 },
552 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
553 { X86::MAXSSrr, X86::MAXSSrm, 0 },
554 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
555 { X86::MINPDrr, X86::MINPDrm, 16 },
556 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
557 { X86::MINPSrr, X86::MINPSrm, 16 },
558 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
559 { X86::MINSDrr, X86::MINSDrm, 0 },
560 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
561 { X86::MINSSrr, X86::MINSSrm, 0 },
562 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
563 { X86::MULPDrr, X86::MULPDrm, 16 },
564 { X86::MULPSrr, X86::MULPSrm, 16 },
565 { X86::MULSDrr, X86::MULSDrm, 0 },
566 { X86::MULSSrr, X86::MULSSrm, 0 },
567 { X86::OR16rr, X86::OR16rm, 0 },
568 { X86::OR32rr, X86::OR32rm, 0 },
569 { X86::OR64rr, X86::OR64rm, 0 },
570 { X86::OR8rr, X86::OR8rm, 0 },
571 { X86::ORPDrr, X86::ORPDrm, 16 },
572 { X86::ORPSrr, X86::ORPSrm, 16 },
573 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
574 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
575 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
576 { X86::PADDBrr, X86::PADDBrm, 16 },
577 { X86::PADDDrr, X86::PADDDrm, 16 },
578 { X86::PADDQrr, X86::PADDQrm, 16 },
579 { X86::PADDSBrr, X86::PADDSBrm, 16 },
580 { X86::PADDSWrr, X86::PADDSWrm, 16 },
581 { X86::PADDWrr, X86::PADDWrm, 16 },
582 { X86::PANDNrr, X86::PANDNrm, 16 },
583 { X86::PANDrr, X86::PANDrm, 16 },
584 { X86::PAVGBrr, X86::PAVGBrm, 16 },
585 { X86::PAVGWrr, X86::PAVGWrm, 16 },
586 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
587 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
588 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
589 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
590 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
591 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
592 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
593 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
594 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
595 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
596 { X86::PMINSWrr, X86::PMINSWrm, 16 },
597 { X86::PMINUBrr, X86::PMINUBrm, 16 },
598 { X86::PMULDQrr, X86::PMULDQrm, 16 },
599 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
600 { X86::PMULHWrr, X86::PMULHWrm, 16 },
601 { X86::PMULLDrr, X86::PMULLDrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000602 { X86::PMULLWrr, X86::PMULLWrm, 16 },
603 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
604 { X86::PORrr, X86::PORrm, 16 },
605 { X86::PSADBWrr, X86::PSADBWrm, 16 },
606 { X86::PSLLDrr, X86::PSLLDrm, 16 },
607 { X86::PSLLQrr, X86::PSLLQrm, 16 },
608 { X86::PSLLWrr, X86::PSLLWrm, 16 },
609 { X86::PSRADrr, X86::PSRADrm, 16 },
610 { X86::PSRAWrr, X86::PSRAWrm, 16 },
611 { X86::PSRLDrr, X86::PSRLDrm, 16 },
612 { X86::PSRLQrr, X86::PSRLQrm, 16 },
613 { X86::PSRLWrr, X86::PSRLWrm, 16 },
614 { X86::PSUBBrr, X86::PSUBBrm, 16 },
615 { X86::PSUBDrr, X86::PSUBDrm, 16 },
616 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
617 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
618 { X86::PSUBWrr, X86::PSUBWrm, 16 },
619 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
620 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
621 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
622 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
623 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
624 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
625 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
626 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
627 { X86::PXORrr, X86::PXORrm, 16 },
628 { X86::SBB32rr, X86::SBB32rm, 0 },
629 { X86::SBB64rr, X86::SBB64rm, 0 },
630 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
631 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
632 { X86::SUB16rr, X86::SUB16rm, 0 },
633 { X86::SUB32rr, X86::SUB32rm, 0 },
634 { X86::SUB64rr, X86::SUB64rm, 0 },
635 { X86::SUB8rr, X86::SUB8rm, 0 },
636 { X86::SUBPDrr, X86::SUBPDrm, 16 },
637 { X86::SUBPSrr, X86::SUBPSrm, 16 },
638 { X86::SUBSDrr, X86::SUBSDrm, 0 },
639 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000640 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chengf9b36f02009-07-15 06:10:07 +0000641 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
642 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
643 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
644 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
645 { X86::XOR16rr, X86::XOR16rm, 0 },
646 { X86::XOR32rr, X86::XOR32rm, 0 },
647 { X86::XOR64rr, X86::XOR64rm, 0 },
648 { X86::XOR8rr, X86::XOR8rm, 0 },
649 { X86::XORPDrr, X86::XORPDrm, 16 },
650 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000651 };
652
653 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
654 unsigned RegOp = OpTbl2[i][0];
655 unsigned MemOp = OpTbl2[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000656 unsigned Align = OpTbl2[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000657 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000658 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000659 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000660 // Index 2, folded load
661 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000662 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000663 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000664 AmbEntries.push_back(MemOp);
665 }
666
667 // Remove ambiguous entries.
668 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Chris Lattner72614082002-10-25 22:55:53 +0000669}
670
Evan Chenga5a81d72010-01-12 00:09:37 +0000671bool
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000672X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
673 unsigned &SrcReg, unsigned &DstReg,
674 unsigned &SubIdx) const {
Evan Chenga5a81d72010-01-12 00:09:37 +0000675 switch (MI.getOpcode()) {
676 default: break;
677 case X86::MOVSX16rr8:
678 case X86::MOVZX16rr8:
679 case X86::MOVSX32rr8:
680 case X86::MOVZX32rr8:
681 case X86::MOVSX64rr8:
682 case X86::MOVZX64rr8:
Evan Cheng57d1d932010-01-13 08:01:32 +0000683 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
684 // It's not always legal to reference the low 8-bit of the larger
685 // register in 32-bit mode.
686 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000687 case X86::MOVSX32rr16:
688 case X86::MOVZX32rr16:
689 case X86::MOVSX64rr16:
690 case X86::MOVZX64rr16:
691 case X86::MOVSX64rr32:
692 case X86::MOVZX64rr32: {
693 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
694 // Be conservative.
695 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000696 SrcReg = MI.getOperand(1).getReg();
697 DstReg = MI.getOperand(0).getReg();
Evan Chenga5a81d72010-01-12 00:09:37 +0000698 switch (MI.getOpcode()) {
699 default:
700 llvm_unreachable(0);
701 break;
702 case X86::MOVSX16rr8:
703 case X86::MOVZX16rr8:
704 case X86::MOVSX32rr8:
705 case X86::MOVZX32rr8:
706 case X86::MOVSX64rr8:
707 case X86::MOVZX64rr8:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000708 SubIdx = X86::sub_8bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000709 break;
710 case X86::MOVSX32rr16:
711 case X86::MOVZX32rr16:
712 case X86::MOVSX64rr16:
713 case X86::MOVZX64rr16:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000714 SubIdx = X86::sub_16bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000715 break;
716 case X86::MOVSX64rr32:
717 case X86::MOVZX64rr32:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000718 SubIdx = X86::sub_32bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000719 break;
720 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000721 return true;
Evan Chenga5a81d72010-01-12 00:09:37 +0000722 }
723 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000724 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000725}
726
David Greeneb87bc952009-11-12 20:55:29 +0000727/// isFrameOperand - Return true and the FrameIndex if the specified
728/// operand and follow operands form a reference to the stack frame.
729bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
730 int &FrameIndex) const {
731 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
732 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
733 MI->getOperand(Op+1).getImm() == 1 &&
734 MI->getOperand(Op+2).getReg() == 0 &&
735 MI->getOperand(Op+3).getImm() == 0) {
736 FrameIndex = MI->getOperand(Op).getIndex();
737 return true;
738 }
739 return false;
740}
741
David Greenedda39782009-11-13 00:29:53 +0000742static bool isFrameLoadOpcode(int Opcode) {
743 switch (Opcode) {
Chris Lattner40839602006-02-02 20:12:32 +0000744 default: break;
745 case X86::MOV8rm:
746 case X86::MOV16rm:
747 case X86::MOV32rm:
Jakob Stoklund Olesen61905c82010-07-09 21:27:55 +0000748 case X86::MOV32rm_TC:
Evan Cheng25ab6902006-09-08 06:48:29 +0000749 case X86::MOV64rm:
Jakob Stoklund Olesen61905c82010-07-09 21:27:55 +0000750 case X86::MOV64rm_TC:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000751 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +0000752 case X86::MOVSSrm:
753 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +0000754 case X86::MOVAPSrm:
755 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000756 case X86::MOVDQArm:
Bill Wendling823efee2007-04-03 06:00:37 +0000757 case X86::MMX_MOVD64rm:
758 case X86::MMX_MOVQ64rm:
David Greenedda39782009-11-13 00:29:53 +0000759 return true;
760 break;
761 }
762 return false;
763}
764
765static bool isFrameStoreOpcode(int Opcode) {
766 switch (Opcode) {
767 default: break;
768 case X86::MOV8mr:
769 case X86::MOV16mr:
770 case X86::MOV32mr:
Jakob Stoklund Olesen61905c82010-07-09 21:27:55 +0000771 case X86::MOV32mr_TC:
David Greenedda39782009-11-13 00:29:53 +0000772 case X86::MOV64mr:
Jakob Stoklund Olesen61905c82010-07-09 21:27:55 +0000773 case X86::MOV64mr_TC:
David Greenedda39782009-11-13 00:29:53 +0000774 case X86::ST_FpP64m:
775 case X86::MOVSSmr:
776 case X86::MOVSDmr:
777 case X86::MOVAPSmr:
778 case X86::MOVAPDmr:
779 case X86::MOVDQAmr:
780 case X86::MMX_MOVD64mr:
781 case X86::MMX_MOVQ64mr:
782 case X86::MMX_MOVNTQmr:
783 return true;
784 }
785 return false;
786}
787
788unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
789 int &FrameIndex) const {
790 if (isFrameLoadOpcode(MI->getOpcode()))
Jakob Stoklund Olesen81c7b192010-07-27 04:17:01 +0000791 if (MI->getOperand(0).getSubReg() == 0 && isFrameOperand(MI, 1, FrameIndex))
Chris Lattner40839602006-02-02 20:12:32 +0000792 return MI->getOperand(0).getReg();
David Greenedda39782009-11-13 00:29:53 +0000793 return 0;
794}
795
796unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
797 int &FrameIndex) const {
798 if (isFrameLoadOpcode(MI->getOpcode())) {
799 unsigned Reg;
800 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
801 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000802 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000803 const MachineMemOperand *Dummy;
804 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000805 }
806 return 0;
807}
808
David Greeneb87bc952009-11-12 20:55:29 +0000809bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000810 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000811 int &FrameIndex) const {
812 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
813 oe = MI->memoperands_end();
814 o != oe;
815 ++o) {
816 if ((*o)->isLoad() && (*o)->getValue())
817 if (const FixedStackPseudoSourceValue *Value =
818 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
819 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000820 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000821 return true;
822 }
823 }
824 return false;
825}
826
Dan Gohmancbad42c2008-11-18 19:49:32 +0000827unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner40839602006-02-02 20:12:32 +0000828 int &FrameIndex) const {
David Greenedda39782009-11-13 00:29:53 +0000829 if (isFrameStoreOpcode(MI->getOpcode()))
Jakob Stoklund Olesen81c7b192010-07-27 04:17:01 +0000830 if (MI->getOperand(X86::AddrNumOperands).getSubReg() == 0 &&
831 isFrameOperand(MI, 0, FrameIndex))
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000832 return MI->getOperand(X86::AddrNumOperands).getReg();
David Greenedda39782009-11-13 00:29:53 +0000833 return 0;
834}
835
836unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
837 int &FrameIndex) const {
838 if (isFrameStoreOpcode(MI->getOpcode())) {
839 unsigned Reg;
840 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
841 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000842 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000843 const MachineMemOperand *Dummy;
844 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000845 }
846 return 0;
847}
848
David Greeneb87bc952009-11-12 20:55:29 +0000849bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000850 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000851 int &FrameIndex) const {
852 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
853 oe = MI->memoperands_end();
854 o != oe;
855 ++o) {
856 if ((*o)->isStore() && (*o)->getValue())
857 if (const FixedStackPseudoSourceValue *Value =
858 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
859 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000860 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000861 return true;
862 }
863 }
864 return false;
865}
866
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000867/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
868/// X86::MOVPC32r.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000869static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000870 bool isPICBase = false;
871 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
872 E = MRI.def_end(); I != E; ++I) {
873 MachineInstr *DefMI = I.getOperand().getParent();
874 if (DefMI->getOpcode() != X86::MOVPC32r)
875 return false;
876 assert(!isPICBase && "More than one PIC base?");
877 isPICBase = true;
878 }
879 return isPICBase;
880}
Evan Cheng9d15abe2008-03-31 07:54:19 +0000881
Bill Wendling9f8fea32008-05-12 20:54:26 +0000882bool
Dan Gohman3731bc02009-10-10 00:34:18 +0000883X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
884 AliasAnalysis *AA) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000885 switch (MI->getOpcode()) {
886 default: break;
Evan Chenge771ebd2008-03-27 01:41:09 +0000887 case X86::MOV8rm:
888 case X86::MOV16rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000889 case X86::MOV32rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000890 case X86::MOV64rm:
891 case X86::LD_Fp64m:
892 case X86::MOVSSrm:
893 case X86::MOVSDrm:
894 case X86::MOVAPSrm:
Evan Cheng600c0432009-11-16 21:56:03 +0000895 case X86::MOVUPSrm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000896 case X86::MOVUPSrm_Int:
Evan Chenge771ebd2008-03-27 01:41:09 +0000897 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000898 case X86::MOVDQArm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000899 case X86::MMX_MOVD64rm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000900 case X86::MMX_MOVQ64rm:
901 case X86::FsMOVAPSrm:
902 case X86::FsMOVAPDrm: {
Evan Chenge771ebd2008-03-27 01:41:09 +0000903 // Loads from constant pools are trivially rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000904 if (MI->getOperand(1).isReg() &&
905 MI->getOperand(2).isImm() &&
906 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman3731bc02009-10-10 00:34:18 +0000907 MI->isInvariantLoad(AA)) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000908 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattner18c59872009-06-27 04:16:01 +0000909 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Chenge771ebd2008-03-27 01:41:09 +0000910 return true;
911 // Allow re-materialization of PIC load.
Dan Gohmand735b802008-10-03 15:45:36 +0000912 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengffe2eb02008-04-01 23:26:12 +0000913 return false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000914 const MachineFunction &MF = *MI->getParent()->getParent();
915 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge771ebd2008-03-27 01:41:09 +0000916 bool isPICBase = false;
917 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
918 E = MRI.def_end(); I != E; ++I) {
919 MachineInstr *DefMI = I.getOperand().getParent();
920 if (DefMI->getOpcode() != X86::MOVPC32r)
921 return false;
922 assert(!isPICBase && "More than one PIC base?");
923 isPICBase = true;
924 }
925 return isPICBase;
926 }
927 return false;
Evan Chengd8850a52008-02-22 09:25:47 +0000928 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000929
930 case X86::LEA32r:
931 case X86::LEA64r: {
Dan Gohmand735b802008-10-03 15:45:36 +0000932 if (MI->getOperand(2).isImm() &&
933 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
934 !MI->getOperand(4).isReg()) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000935 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000936 if (!MI->getOperand(1).isReg())
Dan Gohman83ccd142008-09-26 21:30:20 +0000937 return true;
Evan Chenge771ebd2008-03-27 01:41:09 +0000938 unsigned BaseReg = MI->getOperand(1).getReg();
939 if (BaseReg == 0)
940 return true;
941 // Allow re-materialization of lea PICBase + x.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000942 const MachineFunction &MF = *MI->getParent()->getParent();
943 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000944 return regIsPICBase(BaseReg, MRI);
Evan Chenge771ebd2008-03-27 01:41:09 +0000945 }
946 return false;
947 }
Dan Gohmanc101e952007-06-14 20:50:44 +0000948 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000949
Dan Gohmand45eddd2007-06-26 00:48:07 +0000950 // All other instructions marked M_REMATERIALIZABLE are always trivially
951 // rematerializable.
952 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000953}
954
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000955/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
956/// would clobber the EFLAGS condition register. Note the result may be
957/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohman1b1764b2009-10-14 00:08:59 +0000958/// a few instructions in each direction it assumes it's not safe.
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000959static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
960 MachineBasicBlock::iterator I) {
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000961 MachineBasicBlock::iterator E = MBB.end();
962
Dan Gohman3afda6e2008-10-21 03:24:31 +0000963 // It's always safe to clobber EFLAGS at the end of a block.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000964 if (I == E)
Dan Gohman3afda6e2008-10-21 03:24:31 +0000965 return true;
966
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000967 // For compile time consideration, if we are not able to determine the
Dan Gohman1b1764b2009-10-14 00:08:59 +0000968 // safety after visiting 4 instructions in each direction, we will assume
969 // it's not safe.
970 MachineBasicBlock::iterator Iter = I;
971 for (unsigned i = 0; i < 4; ++i) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000972 bool SeenDef = false;
Dan Gohman1b1764b2009-10-14 00:08:59 +0000973 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
974 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +0000975 if (!MO.isReg())
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000976 continue;
977 if (MO.getReg() == X86::EFLAGS) {
978 if (MO.isUse())
979 return false;
980 SeenDef = true;
981 }
982 }
983
984 if (SeenDef)
985 // This instruction defines EFLAGS, no need to look any further.
986 return true;
Dan Gohman1b1764b2009-10-14 00:08:59 +0000987 ++Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000988 // Skip over DBG_VALUE.
989 while (Iter != E && Iter->isDebugValue())
990 ++Iter;
Dan Gohman3afda6e2008-10-21 03:24:31 +0000991
992 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000993 if (Iter == E)
Dan Gohman1b1764b2009-10-14 00:08:59 +0000994 return true;
995 }
996
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000997 MachineBasicBlock::iterator B = MBB.begin();
Dan Gohman1b1764b2009-10-14 00:08:59 +0000998 Iter = I;
999 for (unsigned i = 0; i < 4; ++i) {
1000 // If we make it to the beginning of the block, it's safe to clobber
1001 // EFLAGS iff EFLAGS is not live-in.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001002 if (Iter == B)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001003 return !MBB.isLiveIn(X86::EFLAGS);
1004
1005 --Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001006 // Skip over DBG_VALUE.
1007 while (Iter != B && Iter->isDebugValue())
1008 --Iter;
1009
Dan Gohman1b1764b2009-10-14 00:08:59 +00001010 bool SawKill = false;
1011 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1012 MachineOperand &MO = Iter->getOperand(j);
1013 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1014 if (MO.isDef()) return MO.isDead();
1015 if (MO.isKill()) SawKill = true;
1016 }
1017 }
1018
1019 if (SawKill)
1020 // This instruction kills EFLAGS and doesn't redefine it, so
1021 // there's no need to look further.
Dan Gohman3afda6e2008-10-21 03:24:31 +00001022 return true;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001023 }
1024
1025 // Conservative answer.
1026 return false;
1027}
1028
Evan Chengca1267c2008-03-31 20:40:39 +00001029void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1030 MachineBasicBlock::iterator I,
Evan Cheng37844532009-07-16 09:20:10 +00001031 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001032 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001033 const TargetRegisterInfo &TRI) const {
Dan Gohman0d881042010-05-07 01:28:10 +00001034 DebugLoc DL = Orig->getDebugLoc();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001035
Evan Chengca1267c2008-03-31 20:40:39 +00001036 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1037 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng37844532009-07-16 09:20:10 +00001038 bool Clone = true;
1039 unsigned Opc = Orig->getOpcode();
1040 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001041 default: break;
Evan Chengca1267c2008-03-31 20:40:39 +00001042 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001043 case X86::MOV16r0:
1044 case X86::MOV32r0:
1045 case X86::MOV64r0: {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001046 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng37844532009-07-16 09:20:10 +00001047 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001048 default: break;
1049 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001050 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001051 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohman6fe0df22010-02-26 16:49:27 +00001052 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001053 }
Evan Cheng37844532009-07-16 09:20:10 +00001054 Clone = false;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001055 }
Evan Chengca1267c2008-03-31 20:40:39 +00001056 break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001057 }
1058 }
1059
Evan Cheng37844532009-07-16 09:20:10 +00001060 if (Clone) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001061 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +00001062 MBB.insert(I, MI);
Evan Cheng37844532009-07-16 09:20:10 +00001063 } else {
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001064 BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0);
Evan Chengca1267c2008-03-31 20:40:39 +00001065 }
Evan Cheng03eb3882008-04-16 23:44:44 +00001066
Evan Cheng37844532009-07-16 09:20:10 +00001067 MachineInstr *NewMI = prior(I);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001068 NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengca1267c2008-03-31 20:40:39 +00001069}
1070
Evan Cheng3f411c72007-10-05 08:04:01 +00001071/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1072/// is not marked dead.
1073static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +00001074 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1075 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001076 if (MO.isReg() && MO.isDef() &&
Evan Cheng3f411c72007-10-05 08:04:01 +00001077 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1078 return true;
1079 }
1080 }
1081 return false;
1082}
1083
Evan Chengdd99f3a2009-12-12 20:03:14 +00001084/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Cheng656e5142009-12-11 06:01:48 +00001085/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1086/// to a 32-bit superregister and then truncating back down to a 16-bit
1087/// subregister.
1088MachineInstr *
1089X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1090 MachineFunction::iterator &MFI,
1091 MachineBasicBlock::iterator &MBBI,
1092 LiveVariables *LV) const {
1093 MachineInstr *MI = MBBI;
1094 unsigned Dest = MI->getOperand(0).getReg();
1095 unsigned Src = MI->getOperand(1).getReg();
1096 bool isDead = MI->getOperand(0).isDead();
1097 bool isKill = MI->getOperand(1).isKill();
1098
1099 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1100 ? X86::LEA64_32r : X86::LEA32r;
1101 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1102 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1103 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1104
1105 // Build and insert into an implicit UNDEF value. This is OK because
1106 // well be shifting and then extracting the lower 16-bits.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001107 // This has the potential to cause partial register stall. e.g.
Evan Cheng04ab19c2009-12-12 18:55:26 +00001108 // movw (%rbp,%rcx,2), %dx
1109 // leal -65(%rdx), %esi
Evan Chengdd99f3a2009-12-12 20:03:14 +00001110 // But testing has shown this *does* help performance in 64-bit mode (at
1111 // least on modern x86 machines).
Evan Cheng656e5142009-12-11 06:01:48 +00001112 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1113 MachineInstr *InsMI =
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001114 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
1115 .addReg(leaInReg, RegState::Define, X86::sub_16bit)
1116 .addReg(Src, getKillRegState(isKill));
Evan Cheng656e5142009-12-11 06:01:48 +00001117
1118 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1119 get(Opc), leaOutReg);
1120 switch (MIOpc) {
1121 default:
1122 llvm_unreachable(0);
1123 break;
1124 case X86::SHL16ri: {
1125 unsigned ShAmt = MI->getOperand(2).getImm();
1126 MIB.addReg(0).addImm(1 << ShAmt)
Chris Lattner599b5312010-07-08 23:46:44 +00001127 .addReg(leaInReg, RegState::Kill).addImm(0).addReg(0);
Evan Cheng656e5142009-12-11 06:01:48 +00001128 break;
1129 }
1130 case X86::INC16r:
1131 case X86::INC64_16r:
Chris Lattner599b5312010-07-08 23:46:44 +00001132 addRegOffset(MIB, leaInReg, true, 1);
Evan Cheng656e5142009-12-11 06:01:48 +00001133 break;
1134 case X86::DEC16r:
1135 case X86::DEC64_16r:
Chris Lattner599b5312010-07-08 23:46:44 +00001136 addRegOffset(MIB, leaInReg, true, -1);
Evan Cheng656e5142009-12-11 06:01:48 +00001137 break;
1138 case X86::ADD16ri:
1139 case X86::ADD16ri8:
Chris Lattner599b5312010-07-08 23:46:44 +00001140 addRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
Evan Cheng656e5142009-12-11 06:01:48 +00001141 break;
1142 case X86::ADD16rr: {
1143 unsigned Src2 = MI->getOperand(2).getReg();
1144 bool isKill2 = MI->getOperand(2).isKill();
1145 unsigned leaInReg2 = 0;
1146 MachineInstr *InsMI2 = 0;
1147 if (Src == Src2) {
1148 // ADD16rr %reg1028<kill>, %reg1028
1149 // just a single insert_subreg.
1150 addRegReg(MIB, leaInReg, true, leaInReg, false);
1151 } else {
1152 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1153 // Build and insert into an implicit UNDEF value. This is OK because
1154 // well be shifting and then extracting the lower 16-bits.
1155 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1156 InsMI2 =
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001157 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(TargetOpcode::COPY))
1158 .addReg(leaInReg2, RegState::Define, X86::sub_16bit)
1159 .addReg(Src2, getKillRegState(isKill2));
Evan Cheng656e5142009-12-11 06:01:48 +00001160 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1161 }
1162 if (LV && isKill2 && InsMI2)
1163 LV->replaceKillInstruction(Src2, MI, InsMI2);
1164 break;
1165 }
1166 }
1167
1168 MachineInstr *NewMI = MIB;
1169 MachineInstr *ExtMI =
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001170 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
Evan Cheng656e5142009-12-11 06:01:48 +00001171 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001172 .addReg(leaOutReg, RegState::Kill, X86::sub_16bit);
Evan Cheng656e5142009-12-11 06:01:48 +00001173
1174 if (LV) {
1175 // Update live variables
1176 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1177 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1178 if (isKill)
1179 LV->replaceKillInstruction(Src, MI, InsMI);
1180 if (isDead)
1181 LV->replaceKillInstruction(Dest, MI, ExtMI);
1182 }
1183
1184 return ExtMI;
1185}
1186
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001187/// convertToThreeAddress - This method must be implemented by targets that
1188/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1189/// may be able to convert a two-address instruction into a true
1190/// three-address instruction on demand. This allows the X86 target (for
1191/// example) to convert ADD and SHL instructions into LEA instructions if they
1192/// would require register copies due to two-addressness.
1193///
1194/// This method returns a null pointer if the transformation cannot be
1195/// performed, otherwise it returns the new instruction.
1196///
Evan Cheng258ff672006-12-01 21:52:41 +00001197MachineInstr *
1198X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1199 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +00001200 LiveVariables *LV) const {
Evan Cheng258ff672006-12-01 21:52:41 +00001201 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001202 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001203 // All instructions input are two-addr instructions. Get the known operands.
1204 unsigned Dest = MI->getOperand(0).getReg();
1205 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +00001206 bool isDead = MI->getOperand(0).isDead();
1207 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001208
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001209 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +00001210 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001211 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001212 // 16-bit LEA is also slow on Core2.
Evan Cheng258ff672006-12-01 21:52:41 +00001213 bool DisableLEA16 = true;
Evan Chengdd99f3a2009-12-12 20:03:14 +00001214 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng258ff672006-12-01 21:52:41 +00001215
Evan Cheng559dc462007-10-05 20:34:26 +00001216 unsigned MIOpc = MI->getOpcode();
1217 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +00001218 case X86::SHUFPSrri: {
1219 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001220 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1221
Evan Chengaa3c1412006-05-30 21:45:53 +00001222 unsigned B = MI->getOperand(1).getReg();
1223 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001224 if (B != C) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001225 unsigned A = MI->getOperand(0).getReg();
1226 unsigned M = MI->getOperand(3).getImm();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001227 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling587daed2009-05-13 21:33:08 +00001228 .addReg(A, RegState::Define | getDeadRegState(isDead))
1229 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001230 break;
1231 }
Chris Lattner995f5502007-03-28 18:12:31 +00001232 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001233 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +00001234 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1235 // the flags produced by a shift yet, so this is safe.
Chris Lattner995f5502007-03-28 18:12:31 +00001236 unsigned ShAmt = MI->getOperand(2).getImm();
1237 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001238
Bill Wendlingfbef3102009-02-11 21:51:19 +00001239 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling587daed2009-05-13 21:33:08 +00001240 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1241 .addReg(0).addImm(1 << ShAmt)
1242 .addReg(Src, getKillRegState(isKill))
Chris Lattner599b5312010-07-08 23:46:44 +00001243 .addImm(0).addReg(0);
Chris Lattner995f5502007-03-28 18:12:31 +00001244 break;
1245 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001246 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001247 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001248 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1249 // the flags produced by a shift yet, so this is safe.
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001250 unsigned ShAmt = MI->getOperand(2).getImm();
1251 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001252
Evan Chengdd99f3a2009-12-12 20:03:14 +00001253 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendlingfbef3102009-02-11 21:51:19 +00001254 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001255 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001256 .addReg(0).addImm(1 << ShAmt)
Chris Lattner599b5312010-07-08 23:46:44 +00001257 .addReg(Src, getKillRegState(isKill)).addImm(0).addReg(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001258 break;
1259 }
1260 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001261 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +00001262 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1263 // the flags produced by a shift yet, so this is safe.
Evan Cheng61d9c862007-09-06 00:14:41 +00001264 unsigned ShAmt = MI->getOperand(2).getImm();
1265 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001266
Evan Cheng656e5142009-12-11 06:01:48 +00001267 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001268 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001269 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1270 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1271 .addReg(0).addImm(1 << ShAmt)
1272 .addReg(Src, getKillRegState(isKill))
Chris Lattner599b5312010-07-08 23:46:44 +00001273 .addImm(0).addReg(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001274 break;
Evan Chengccba76b2006-05-30 20:26:50 +00001275 }
Evan Cheng559dc462007-10-05 20:34:26 +00001276 default: {
1277 // The following opcodes also sets the condition code register(s). Only
1278 // convert them to equivalent lea if the condition code register def's
1279 // are dead!
1280 if (hasLiveCondCodeDef(MI))
1281 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +00001282
Evan Cheng559dc462007-10-05 20:34:26 +00001283 switch (MIOpc) {
1284 default: return 0;
1285 case X86::INC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001286 case X86::INC32r:
1287 case X86::INC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001288 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001289 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1290 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Chris Lattner599b5312010-07-08 23:46:44 +00001291 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001292 .addReg(Dest, RegState::Define |
1293 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001294 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001295 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001296 }
Evan Cheng559dc462007-10-05 20:34:26 +00001297 case X86::INC16r:
1298 case X86::INC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001299 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001300 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001301 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001302 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001303 .addReg(Dest, RegState::Define |
1304 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001305 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001306 break;
1307 case X86::DEC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001308 case X86::DEC32r:
1309 case X86::DEC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001310 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001311 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1312 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Chris Lattner599b5312010-07-08 23:46:44 +00001313 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001314 .addReg(Dest, RegState::Define |
1315 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001316 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001317 break;
1318 }
1319 case X86::DEC16r:
1320 case X86::DEC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001321 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001322 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001323 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001324 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001325 .addReg(Dest, RegState::Define |
1326 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001327 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001328 break;
1329 case X86::ADD64rr:
1330 case X86::ADD32rr: {
1331 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001332 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1333 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng9f1c8312008-07-03 09:09:37 +00001334 unsigned Src2 = MI->getOperand(2).getReg();
1335 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001336 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001337 .addReg(Dest, RegState::Define |
1338 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001339 Src, isKill, Src2, isKill2);
1340 if (LV && isKill2)
1341 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001342 break;
1343 }
Evan Cheng9f1c8312008-07-03 09:09:37 +00001344 case X86::ADD16rr: {
Evan Cheng656e5142009-12-11 06:01:48 +00001345 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001346 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001347 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng9f1c8312008-07-03 09:09:37 +00001348 unsigned Src2 = MI->getOperand(2).getReg();
1349 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001350 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001351 .addReg(Dest, RegState::Define |
1352 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001353 Src, isKill, Src2, isKill2);
1354 if (LV && isKill2)
1355 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001356 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001357 }
Evan Cheng559dc462007-10-05 20:34:26 +00001358 case X86::ADD64ri32:
1359 case X86::ADD64ri8:
1360 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner599b5312010-07-08 23:46:44 +00001361 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Evan Cheng656e5142009-12-11 06:01:48 +00001362 .addReg(Dest, RegState::Define |
1363 getDeadRegState(isDead)),
1364 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001365 break;
1366 case X86::ADD32ri:
Evan Cheng656e5142009-12-11 06:01:48 +00001367 case X86::ADD32ri8: {
Evan Cheng559dc462007-10-05 20:34:26 +00001368 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001369 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner599b5312010-07-08 23:46:44 +00001370 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng656e5142009-12-11 06:01:48 +00001371 .addReg(Dest, RegState::Define |
1372 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001373 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001374 break;
1375 }
Evan Cheng656e5142009-12-11 06:01:48 +00001376 case X86::ADD16ri:
1377 case X86::ADD16ri8:
1378 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001379 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001380 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner599b5312010-07-08 23:46:44 +00001381 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Cheng656e5142009-12-11 06:01:48 +00001382 .addReg(Dest, RegState::Define |
1383 getDeadRegState(isDead)),
1384 Src, isKill, MI->getOperand(2).getImm());
1385 break;
Evan Cheng559dc462007-10-05 20:34:26 +00001386 }
1387 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001388 }
1389
Evan Cheng15246732008-02-07 08:29:53 +00001390 if (!NewMI) return 0;
1391
Evan Cheng9f1c8312008-07-03 09:09:37 +00001392 if (LV) { // Update live variables
1393 if (isKill)
1394 LV->replaceKillInstruction(Src, MI, NewMI);
1395 if (isDead)
1396 LV->replaceKillInstruction(Dest, MI, NewMI);
1397 }
1398
Evan Cheng559dc462007-10-05 20:34:26 +00001399 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001400 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001401}
1402
Chris Lattner41e431b2005-01-19 07:11:01 +00001403/// commuteInstruction - We have a few instructions that must be hacked on to
1404/// commute them.
1405///
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001406MachineInstr *
1407X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner41e431b2005-01-19 07:11:01 +00001408 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +00001409 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1410 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +00001411 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +00001412 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1413 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1414 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +00001415 unsigned Opc;
1416 unsigned Size;
1417 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001418 default: llvm_unreachable("Unreachable!");
Chris Lattner0df53d22005-01-19 07:31:24 +00001419 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1420 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1421 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1422 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +00001423 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1424 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +00001425 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001426 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman74feef22008-10-17 01:23:35 +00001427 if (NewMI) {
1428 MachineFunction &MF = *MI->getParent()->getParent();
1429 MI = MF.CloneMachineInstr(MI);
1430 NewMI = false;
Evan Chenga4d16a12008-02-13 02:46:49 +00001431 }
Dan Gohman74feef22008-10-17 01:23:35 +00001432 MI->setDesc(get(Opc));
1433 MI->getOperand(3).setImm(Size-Amt);
1434 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001435 }
Evan Cheng7ad42d92007-10-05 23:13:21 +00001436 case X86::CMOVB16rr:
1437 case X86::CMOVB32rr:
1438 case X86::CMOVB64rr:
1439 case X86::CMOVAE16rr:
1440 case X86::CMOVAE32rr:
1441 case X86::CMOVAE64rr:
1442 case X86::CMOVE16rr:
1443 case X86::CMOVE32rr:
1444 case X86::CMOVE64rr:
1445 case X86::CMOVNE16rr:
1446 case X86::CMOVNE32rr:
1447 case X86::CMOVNE64rr:
1448 case X86::CMOVBE16rr:
1449 case X86::CMOVBE32rr:
1450 case X86::CMOVBE64rr:
1451 case X86::CMOVA16rr:
1452 case X86::CMOVA32rr:
1453 case X86::CMOVA64rr:
1454 case X86::CMOVL16rr:
1455 case X86::CMOVL32rr:
1456 case X86::CMOVL64rr:
1457 case X86::CMOVGE16rr:
1458 case X86::CMOVGE32rr:
1459 case X86::CMOVGE64rr:
1460 case X86::CMOVLE16rr:
1461 case X86::CMOVLE32rr:
1462 case X86::CMOVLE64rr:
1463 case X86::CMOVG16rr:
1464 case X86::CMOVG32rr:
1465 case X86::CMOVG64rr:
1466 case X86::CMOVS16rr:
1467 case X86::CMOVS32rr:
1468 case X86::CMOVS64rr:
1469 case X86::CMOVNS16rr:
1470 case X86::CMOVNS32rr:
1471 case X86::CMOVNS64rr:
1472 case X86::CMOVP16rr:
1473 case X86::CMOVP32rr:
1474 case X86::CMOVP64rr:
1475 case X86::CMOVNP16rr:
1476 case X86::CMOVNP32rr:
Dan Gohman305fceb2009-01-07 00:35:10 +00001477 case X86::CMOVNP64rr:
1478 case X86::CMOVO16rr:
1479 case X86::CMOVO32rr:
1480 case X86::CMOVO64rr:
1481 case X86::CMOVNO16rr:
1482 case X86::CMOVNO32rr:
1483 case X86::CMOVNO64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001484 unsigned Opc = 0;
1485 switch (MI->getOpcode()) {
1486 default: break;
1487 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1488 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1489 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1490 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1491 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1492 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1493 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1494 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1495 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1496 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1497 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1498 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1499 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1500 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1501 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1502 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1503 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1504 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1505 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1506 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1507 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1508 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1509 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1510 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1511 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1512 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1513 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1514 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1515 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1516 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1517 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1518 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001519 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001520 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1521 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1522 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1523 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1524 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001525 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001526 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1527 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1528 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001529 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1530 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001531 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001532 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1533 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1534 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001535 }
Dan Gohman74feef22008-10-17 01:23:35 +00001536 if (NewMI) {
1537 MachineFunction &MF = *MI->getParent()->getParent();
1538 MI = MF.CloneMachineInstr(MI);
1539 NewMI = false;
1540 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00001541 MI->setDesc(get(Opc));
Evan Cheng7ad42d92007-10-05 23:13:21 +00001542 // Fallthrough intended.
1543 }
Chris Lattner41e431b2005-01-19 07:11:01 +00001544 default:
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001545 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001546 }
1547}
1548
Chris Lattner7fbe9722006-10-20 17:42:20 +00001549static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1550 switch (BrOpc) {
1551 default: return X86::COND_INVALID;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001552 case X86::JE_4: return X86::COND_E;
1553 case X86::JNE_4: return X86::COND_NE;
1554 case X86::JL_4: return X86::COND_L;
1555 case X86::JLE_4: return X86::COND_LE;
1556 case X86::JG_4: return X86::COND_G;
1557 case X86::JGE_4: return X86::COND_GE;
1558 case X86::JB_4: return X86::COND_B;
1559 case X86::JBE_4: return X86::COND_BE;
1560 case X86::JA_4: return X86::COND_A;
1561 case X86::JAE_4: return X86::COND_AE;
1562 case X86::JS_4: return X86::COND_S;
1563 case X86::JNS_4: return X86::COND_NS;
1564 case X86::JP_4: return X86::COND_P;
1565 case X86::JNP_4: return X86::COND_NP;
1566 case X86::JO_4: return X86::COND_O;
1567 case X86::JNO_4: return X86::COND_NO;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001568 }
1569}
1570
1571unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1572 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001573 default: llvm_unreachable("Illegal condition code!");
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001574 case X86::COND_E: return X86::JE_4;
1575 case X86::COND_NE: return X86::JNE_4;
1576 case X86::COND_L: return X86::JL_4;
1577 case X86::COND_LE: return X86::JLE_4;
1578 case X86::COND_G: return X86::JG_4;
1579 case X86::COND_GE: return X86::JGE_4;
1580 case X86::COND_B: return X86::JB_4;
1581 case X86::COND_BE: return X86::JBE_4;
1582 case X86::COND_A: return X86::JA_4;
1583 case X86::COND_AE: return X86::JAE_4;
1584 case X86::COND_S: return X86::JS_4;
1585 case X86::COND_NS: return X86::JNS_4;
1586 case X86::COND_P: return X86::JP_4;
1587 case X86::COND_NP: return X86::JNP_4;
1588 case X86::COND_O: return X86::JO_4;
1589 case X86::COND_NO: return X86::JNO_4;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001590 }
1591}
1592
Chris Lattner9cd68752006-10-21 05:52:40 +00001593/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1594/// e.g. turning COND_E to COND_NE.
1595X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1596 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001597 default: llvm_unreachable("Illegal condition code!");
Chris Lattner9cd68752006-10-21 05:52:40 +00001598 case X86::COND_E: return X86::COND_NE;
1599 case X86::COND_NE: return X86::COND_E;
1600 case X86::COND_L: return X86::COND_GE;
1601 case X86::COND_LE: return X86::COND_G;
1602 case X86::COND_G: return X86::COND_LE;
1603 case X86::COND_GE: return X86::COND_L;
1604 case X86::COND_B: return X86::COND_AE;
1605 case X86::COND_BE: return X86::COND_A;
1606 case X86::COND_A: return X86::COND_BE;
1607 case X86::COND_AE: return X86::COND_B;
1608 case X86::COND_S: return X86::COND_NS;
1609 case X86::COND_NS: return X86::COND_S;
1610 case X86::COND_P: return X86::COND_NP;
1611 case X86::COND_NP: return X86::COND_P;
1612 case X86::COND_O: return X86::COND_NO;
1613 case X86::COND_NO: return X86::COND_O;
1614 }
1615}
1616
Dale Johannesen318093b2007-06-14 22:03:45 +00001617bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner749c6f62008-01-07 07:27:27 +00001618 const TargetInstrDesc &TID = MI->getDesc();
1619 if (!TID.isTerminator()) return false;
Chris Lattner69244302008-01-07 01:56:04 +00001620
1621 // Conditional branch is a special case.
Chris Lattner749c6f62008-01-07 07:27:27 +00001622 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner69244302008-01-07 01:56:04 +00001623 return true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001624 if (!TID.isPredicable())
Chris Lattner69244302008-01-07 01:56:04 +00001625 return true;
1626 return !isPredicated(MI);
Dale Johannesen318093b2007-06-14 22:03:45 +00001627}
Chris Lattner9cd68752006-10-21 05:52:40 +00001628
Chris Lattner7fbe9722006-10-20 17:42:20 +00001629bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1630 MachineBasicBlock *&TBB,
1631 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +00001632 SmallVectorImpl<MachineOperand> &Cond,
1633 bool AllowModify) const {
Dan Gohman279c22e2008-10-21 03:29:32 +00001634 // Start from the bottom of the block and work up, examining the
1635 // terminator instructions.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001636 MachineBasicBlock::iterator I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001637 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001638 while (I != MBB.begin()) {
1639 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001640 if (I->isDebugValue())
1641 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001642
1643 // Working from the bottom, when we see a non-terminator instruction, we're
1644 // done.
Jakob Stoklund Olesen468a2a42010-07-16 17:41:44 +00001645 if (!isUnpredicatedTerminator(I))
Dan Gohman279c22e2008-10-21 03:29:32 +00001646 break;
Bill Wendling85de1e52009-12-14 06:51:19 +00001647
1648 // A terminator that isn't a branch can't easily be handled by this
1649 // analysis.
Dan Gohman279c22e2008-10-21 03:29:32 +00001650 if (!I->getDesc().isBranch())
Chris Lattner7fbe9722006-10-20 17:42:20 +00001651 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001652
Dan Gohman279c22e2008-10-21 03:29:32 +00001653 // Handle unconditional branches.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001654 if (I->getOpcode() == X86::JMP_4) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001655 UnCondBrIter = I;
1656
Evan Chengdc54d312009-02-09 07:14:22 +00001657 if (!AllowModify) {
1658 TBB = I->getOperand(0).getMBB();
Evan Cheng45e00102009-05-08 06:34:09 +00001659 continue;
Evan Chengdc54d312009-02-09 07:14:22 +00001660 }
1661
Dan Gohman279c22e2008-10-21 03:29:32 +00001662 // If the block has any instructions after a JMP, delete them.
Chris Lattner7896c9f2009-12-03 00:50:42 +00001663 while (llvm::next(I) != MBB.end())
1664 llvm::next(I)->eraseFromParent();
Bill Wendling85de1e52009-12-14 06:51:19 +00001665
Dan Gohman279c22e2008-10-21 03:29:32 +00001666 Cond.clear();
1667 FBB = 0;
Bill Wendling85de1e52009-12-14 06:51:19 +00001668
Dan Gohman279c22e2008-10-21 03:29:32 +00001669 // Delete the JMP if it's equivalent to a fall-through.
1670 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1671 TBB = 0;
1672 I->eraseFromParent();
1673 I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001674 UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001675 continue;
1676 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001677
Evan Chengfc5a03e2010-04-13 18:50:27 +00001678 // TBB is used to indicate the unconditional destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001679 TBB = I->getOperand(0).getMBB();
1680 continue;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001681 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001682
Dan Gohman279c22e2008-10-21 03:29:32 +00001683 // Handle conditional branches.
1684 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001685 if (BranchCode == X86::COND_INVALID)
1686 return true; // Can't handle indirect branch.
Bill Wendling85de1e52009-12-14 06:51:19 +00001687
Dan Gohman279c22e2008-10-21 03:29:32 +00001688 // Working from the bottom, handle the first conditional branch.
1689 if (Cond.empty()) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001690 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
1691 if (AllowModify && UnCondBrIter != MBB.end() &&
1692 MBB.isLayoutSuccessor(TargetBB)) {
1693 // If we can modify the code and it ends in something like:
1694 //
1695 // jCC L1
1696 // jmp L2
1697 // L1:
1698 // ...
1699 // L2:
1700 //
1701 // Then we can change this to:
1702 //
1703 // jnCC L2
1704 // L1:
1705 // ...
1706 // L2:
1707 //
1708 // Which is a bit more efficient.
1709 // We conditionally jump to the fall-through block.
1710 BranchCode = GetOppositeBranchCondition(BranchCode);
1711 unsigned JNCC = GetCondBranchFromCond(BranchCode);
1712 MachineBasicBlock::iterator OldInst = I;
1713
1714 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
1715 .addMBB(UnCondBrIter->getOperand(0).getMBB());
1716 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
1717 .addMBB(TargetBB);
1718 MBB.addSuccessor(TargetBB);
1719
1720 OldInst->eraseFromParent();
1721 UnCondBrIter->eraseFromParent();
1722
1723 // Restart the analysis.
1724 UnCondBrIter = MBB.end();
1725 I = MBB.end();
1726 continue;
1727 }
1728
Dan Gohman279c22e2008-10-21 03:29:32 +00001729 FBB = TBB;
1730 TBB = I->getOperand(0).getMBB();
1731 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1732 continue;
1733 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001734
1735 // Handle subsequent conditional branches. Only handle the case where all
1736 // conditional branches branch to the same destination and their condition
1737 // opcodes fit one of the special multi-branch idioms.
Dan Gohman279c22e2008-10-21 03:29:32 +00001738 assert(Cond.size() == 1);
1739 assert(TBB);
Bill Wendling85de1e52009-12-14 06:51:19 +00001740
1741 // Only handle the case where all conditional branches branch to the same
1742 // destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001743 if (TBB != I->getOperand(0).getMBB())
1744 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001745
Dan Gohman279c22e2008-10-21 03:29:32 +00001746 // If the conditions are the same, we can leave them alone.
Bill Wendling85de1e52009-12-14 06:51:19 +00001747 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman279c22e2008-10-21 03:29:32 +00001748 if (OldBranchCode == BranchCode)
1749 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001750
1751 // If they differ, see if they fit one of the known patterns. Theoretically,
1752 // we could handle more patterns here, but we shouldn't expect to see them
1753 // if instruction selection has done a reasonable job.
Dan Gohman279c22e2008-10-21 03:29:32 +00001754 if ((OldBranchCode == X86::COND_NP &&
1755 BranchCode == X86::COND_E) ||
1756 (OldBranchCode == X86::COND_E &&
1757 BranchCode == X86::COND_NP))
1758 BranchCode = X86::COND_NP_OR_E;
1759 else if ((OldBranchCode == X86::COND_P &&
1760 BranchCode == X86::COND_NE) ||
1761 (OldBranchCode == X86::COND_NE &&
1762 BranchCode == X86::COND_P))
1763 BranchCode = X86::COND_NE_OR_P;
1764 else
1765 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001766
Dan Gohman279c22e2008-10-21 03:29:32 +00001767 // Update the MachineOperand.
1768 Cond[0].setImm(BranchCode);
Chris Lattner6ce64432006-10-30 22:27:23 +00001769 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001770
Dan Gohman279c22e2008-10-21 03:29:32 +00001771 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001772}
1773
Evan Cheng6ae36262007-05-18 00:18:17 +00001774unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001775 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001776 unsigned Count = 0;
1777
1778 while (I != MBB.begin()) {
1779 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001780 if (I->isDebugValue())
1781 continue;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001782 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman279c22e2008-10-21 03:29:32 +00001783 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1784 break;
1785 // Remove the branch.
1786 I->eraseFromParent();
1787 I = MBB.end();
1788 ++Count;
1789 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001790
Dan Gohman279c22e2008-10-21 03:29:32 +00001791 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001792}
1793
Evan Cheng6ae36262007-05-18 00:18:17 +00001794unsigned
1795X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1796 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +00001797 const SmallVectorImpl<MachineOperand> &Cond,
1798 DebugLoc DL) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001799 // Shouldn't be a fall through.
1800 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +00001801 assert((Cond.size() == 1 || Cond.size() == 0) &&
1802 "X86 branch conditions have one component!");
1803
Dan Gohman279c22e2008-10-21 03:29:32 +00001804 if (Cond.empty()) {
1805 // Unconditional branch?
1806 assert(!FBB && "Unconditional branch with multiple successors!");
Stuart Hastings3bf91252010-06-17 22:43:56 +00001807 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB);
Evan Cheng6ae36262007-05-18 00:18:17 +00001808 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001809 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001810
1811 // Conditional branch.
1812 unsigned Count = 0;
1813 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1814 switch (CC) {
1815 case X86::COND_NP_OR_E:
1816 // Synthesize NP_OR_E with two branches.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001817 BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001818 ++Count;
Stuart Hastings3bf91252010-06-17 22:43:56 +00001819 BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001820 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001821 break;
1822 case X86::COND_NE_OR_P:
1823 // Synthesize NE_OR_P with two branches.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001824 BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001825 ++Count;
Stuart Hastings3bf91252010-06-17 22:43:56 +00001826 BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001827 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001828 break;
Bill Wendling18ce64e2010-03-05 00:33:59 +00001829 default: {
1830 unsigned Opc = GetCondBranchFromCond(CC);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001831 BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001832 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001833 }
Bill Wendling18ce64e2010-03-05 00:33:59 +00001834 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001835 if (FBB) {
1836 // Two-way Conditional branch. Insert the second branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001837 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001838 ++Count;
1839 }
1840 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001841}
1842
Dan Gohman6d9305c2009-04-15 00:04:23 +00001843/// isHReg - Test if the given register is a physical h register.
1844static bool isHReg(unsigned Reg) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001845 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman6d9305c2009-04-15 00:04:23 +00001846}
1847
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001848// Try and copy between VR128/VR64 and GR64 registers.
1849static unsigned CopyToFromAsymmetricReg(unsigned DestReg, unsigned SrcReg) {
1850 // SrcReg(VR128) -> DestReg(GR64)
1851 // SrcReg(VR64) -> DestReg(GR64)
1852 // SrcReg(GR64) -> DestReg(VR128)
1853 // SrcReg(GR64) -> DestReg(VR64)
1854
1855 if (X86::GR64RegClass.contains(DestReg)) {
1856 if (X86::VR128RegClass.contains(SrcReg)) {
1857 // Copy from a VR128 register to a GR64 register.
1858 return X86::MOVPQIto64rr;
1859 } else if (X86::VR64RegClass.contains(SrcReg)) {
1860 // Copy from a VR64 register to a GR64 register.
1861 return X86::MOVSDto64rr;
1862 }
1863 } else if (X86::GR64RegClass.contains(SrcReg)) {
1864 // Copy from a GR64 register to a VR128 register.
1865 if (X86::VR128RegClass.contains(DestReg))
1866 return X86::MOV64toPQIrr;
1867 // Copy from a GR64 register to a VR64 register.
1868 else if (X86::VR64RegClass.contains(DestReg))
1869 return X86::MOV64toSDrr;
1870 }
1871
1872 return 0;
1873}
1874
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +00001875void X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
1876 MachineBasicBlock::iterator MI, DebugLoc DL,
1877 unsigned DestReg, unsigned SrcReg,
1878 bool KillSrc) const {
1879 // First deal with the normal symmetric copies.
1880 unsigned Opc = 0;
1881 if (X86::GR64RegClass.contains(DestReg, SrcReg))
1882 Opc = X86::MOV64rr;
1883 else if (X86::GR32RegClass.contains(DestReg, SrcReg))
1884 Opc = X86::MOV32rr;
1885 else if (X86::GR16RegClass.contains(DestReg, SrcReg))
1886 Opc = X86::MOV16rr;
1887 else if (X86::GR8RegClass.contains(DestReg, SrcReg)) {
1888 // Copying to or from a physical H register on x86-64 requires a NOREX
1889 // move. Otherwise use a normal move.
1890 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1891 TM.getSubtarget<X86Subtarget>().is64Bit())
1892 Opc = X86::MOV8rr_NOREX;
1893 else
1894 Opc = X86::MOV8rr;
1895 } else if (X86::VR128RegClass.contains(DestReg, SrcReg))
1896 Opc = X86::MOVAPSrr;
Jakob Stoklund Olesen61c8ecc2010-07-08 22:30:35 +00001897 else if (X86::VR64RegClass.contains(DestReg, SrcReg))
1898 Opc = X86::MMX_MOVQ64rr;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001899 else
1900 Opc = CopyToFromAsymmetricReg(DestReg, SrcReg);
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +00001901
1902 if (Opc) {
1903 BuildMI(MBB, MI, DL, get(Opc), DestReg)
1904 .addReg(SrcReg, getKillRegState(KillSrc));
1905 return;
1906 }
1907
1908 // Moving EFLAGS to / from another register requires a push and a pop.
1909 if (SrcReg == X86::EFLAGS) {
1910 if (X86::GR64RegClass.contains(DestReg)) {
1911 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
1912 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
1913 return;
1914 } else if (X86::GR32RegClass.contains(DestReg)) {
1915 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
1916 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
1917 return;
1918 }
1919 }
1920 if (DestReg == X86::EFLAGS) {
1921 if (X86::GR64RegClass.contains(SrcReg)) {
1922 BuildMI(MBB, MI, DL, get(X86::PUSH64r))
1923 .addReg(SrcReg, getKillRegState(KillSrc));
1924 BuildMI(MBB, MI, DL, get(X86::POPF64));
1925 return;
1926 } else if (X86::GR32RegClass.contains(SrcReg)) {
1927 BuildMI(MBB, MI, DL, get(X86::PUSH32r))
1928 .addReg(SrcReg, getKillRegState(KillSrc));
1929 BuildMI(MBB, MI, DL, get(X86::POPF32));
1930 return;
1931 }
1932 }
1933
1934 DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg)
1935 << " to " << RI.getName(DestReg) << '\n');
1936 llvm_unreachable("Cannot emit physreg copy instruction");
1937}
1938
Rafael Espindola21d238f2010-06-12 20:13:29 +00001939static unsigned getLoadStoreRegOpcode(unsigned Reg,
1940 const TargetRegisterClass *RC,
1941 bool isStackAligned,
1942 const TargetMachine &TM,
1943 bool load) {
Rafael Espindola5a717a32010-07-12 03:43:04 +00001944 switch (RC->getID()) {
1945 default:
1946 llvm_unreachable("Unknown regclass");
1947 case X86::GR64RegClassID:
1948 case X86::GR64_NOSPRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001949 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001950 case X86::GR32RegClassID:
1951 case X86::GR32_NOSPRegClassID:
1952 case X86::GR32_ADRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001953 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001954 case X86::GR16RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001955 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001956 case X86::GR8RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001957 // Copying to or from a physical H register on x86-64 requires a NOREX
1958 // move. Otherwise use a normal move.
1959 if (isHReg(Reg) &&
1960 TM.getSubtarget<X86Subtarget>().is64Bit())
1961 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
1962 else
1963 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001964 case X86::GR64_ABCDRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001965 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001966 case X86::GR32_ABCDRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001967 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001968 case X86::GR16_ABCDRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001969 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001970 case X86::GR8_ABCD_LRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001971 return load ? X86::MOV8rm :X86::MOV8mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001972 case X86::GR8_ABCD_HRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001973 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1974 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
1975 else
1976 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001977 case X86::GR64_NOREXRegClassID:
1978 case X86::GR64_NOREX_NOSPRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001979 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001980 case X86::GR32_NOREXRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001981 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001982 case X86::GR16_NOREXRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001983 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001984 case X86::GR8_NOREXRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001985 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001986 case X86::GR64_TCRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001987 return load ? X86::MOV64rm_TC : X86::MOV64mr_TC;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001988 case X86::GR32_TCRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001989 return load ? X86::MOV32rm_TC : X86::MOV32mr_TC;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001990 case X86::RFP80RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001991 return load ? X86::LD_Fp80m : X86::ST_FpP80m;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001992 case X86::RFP64RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001993 return load ? X86::LD_Fp64m : X86::ST_Fp64m;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001994 case X86::RFP32RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001995 return load ? X86::LD_Fp32m : X86::ST_Fp32m;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001996 case X86::FR32RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001997 return load ? X86::MOVSSrm : X86::MOVSSmr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00001998 case X86::FR64RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00001999 return load ? X86::MOVSDrm : X86::MOVSDmr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002000 case X86::VR128RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002001 // If stack is realigned we can use aligned stores.
2002 if (isStackAligned)
2003 return load ? X86::MOVAPSrm : X86::MOVAPSmr;
2004 else
2005 return load ? X86::MOVUPSrm : X86::MOVUPSmr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002006 case X86::VR64RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002007 return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
Rafael Espindola21d238f2010-06-12 20:13:29 +00002008 }
2009}
2010
Dan Gohman4af325d2009-04-27 16:41:36 +00002011static unsigned getStoreRegOpcode(unsigned SrcReg,
2012 const TargetRegisterClass *RC,
2013 bool isStackAligned,
2014 TargetMachine &TM) {
Rafael Espindola21d238f2010-06-12 20:13:29 +00002015 return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false);
2016}
Owen Andersonf6372aa2008-01-01 21:11:32 +00002017
Rafael Espindola21d238f2010-06-12 20:13:29 +00002018
2019static unsigned getLoadRegOpcode(unsigned DestReg,
2020 const TargetRegisterClass *RC,
2021 bool isStackAligned,
2022 const TargetMachine &TM) {
2023 return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002024}
2025
2026void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2027 MachineBasicBlock::iterator MI,
2028 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002029 const TargetRegisterClass *RC,
2030 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002031 const MachineFunction &MF = *MBB.getParent();
Jakob Stoklund Olesen516cd452010-07-27 04:16:58 +00002032 assert(MF.getFrameInfo()->getObjectSize(FrameIdx) >= RC->getSize() &&
2033 "Stack slot too small for store");
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002034 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002035 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002036 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002037 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling587daed2009-05-13 21:33:08 +00002038 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002039}
2040
2041void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2042 bool isKill,
2043 SmallVectorImpl<MachineOperand> &Addr,
2044 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002045 MachineInstr::mmo_iterator MMOBegin,
2046 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002047 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohmaned42f1e2010-07-12 18:12:35 +00002048 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002049 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002050 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002051 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002052 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002053 MIB.addOperand(Addr[i]);
Bill Wendling587daed2009-05-13 21:33:08 +00002054 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohman91e69c32009-10-09 18:10:05 +00002055 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002056 NewMIs.push_back(MIB);
2057}
2058
Owen Andersonf6372aa2008-01-01 21:11:32 +00002059
2060void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002061 MachineBasicBlock::iterator MI,
2062 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002063 const TargetRegisterClass *RC,
2064 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002065 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002066 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002067 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002068 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002069 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002070}
2071
2072void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng9f1c8312008-07-03 09:09:37 +00002073 SmallVectorImpl<MachineOperand> &Addr,
2074 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002075 MachineInstr::mmo_iterator MMOBegin,
2076 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002077 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohmaned42f1e2010-07-12 18:12:35 +00002078 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002079 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002080 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002081 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002082 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002083 MIB.addOperand(Addr[i]);
Dan Gohman91e69c32009-10-09 18:10:05 +00002084 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002085 NewMIs.push_back(MIB);
2086}
2087
Owen Andersond94b6a12008-01-04 23:57:37 +00002088bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002089 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +00002090 const std::vector<CalleeSavedInfo> &CSI,
2091 const TargetRegisterInfo *TRI) const {
Owen Andersond94b6a12008-01-04 23:57:37 +00002092 if (CSI.empty())
2093 return false;
2094
Dale Johannesen73e884b2010-01-20 21:36:02 +00002095 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002096
Evan Chenga67f32a2008-09-26 19:14:21 +00002097 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002098 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002099 unsigned SlotSize = is64Bit ? 8 : 4;
2100
2101 MachineFunction &MF = *MBB.getParent();
Evan Cheng910139f2009-07-09 06:53:48 +00002102 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002103 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002104 unsigned CalleeFrameSize = 0;
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002105
Owen Andersond94b6a12008-01-04 23:57:37 +00002106 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2107 for (unsigned i = CSI.size(); i != 0; --i) {
2108 unsigned Reg = CSI[i-1].getReg();
2109 // Add the callee-saved register as live-in. It's killed at the spill.
2110 MBB.addLiveIn(Reg);
Evan Cheng910139f2009-07-09 06:53:48 +00002111 if (Reg == FPReg)
2112 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2113 continue;
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002114 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002115 CalleeFrameSize += SlotSize;
Evan Cheng910139f2009-07-09 06:53:48 +00002116 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002117 } else {
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002118 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Rafael Espindola42d075c2010-06-02 20:02:30 +00002119 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002120 RC, &RI);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002121 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002122 }
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002123
2124 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Andersond94b6a12008-01-04 23:57:37 +00002125 return true;
2126}
2127
2128bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002129 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +00002130 const std::vector<CalleeSavedInfo> &CSI,
2131 const TargetRegisterInfo *TRI) const {
Owen Andersond94b6a12008-01-04 23:57:37 +00002132 if (CSI.empty())
2133 return false;
Bill Wendlingfbef3102009-02-11 21:51:19 +00002134
Dale Johannesen73e884b2010-01-20 21:36:02 +00002135 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002136
Evan Cheng910139f2009-07-09 06:53:48 +00002137 MachineFunction &MF = *MBB.getParent();
2138 unsigned FPReg = RI.getFrameRegister(MF);
Owen Andersond94b6a12008-01-04 23:57:37 +00002139 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002140 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Andersond94b6a12008-01-04 23:57:37 +00002141 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2142 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2143 unsigned Reg = CSI[i].getReg();
Evan Cheng910139f2009-07-09 06:53:48 +00002144 if (Reg == FPReg)
2145 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2146 continue;
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002147 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002148 BuildMI(MBB, MI, DL, get(Opc), Reg);
2149 } else {
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002150 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Rafael Espindola42d075c2010-06-02 20:02:30 +00002151 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002152 RC, &RI);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002153 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002154 }
2155 return true;
2156}
2157
Evan Cheng962021b2010-04-26 07:38:55 +00002158MachineInstr*
2159X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +00002160 int FrameIx, uint64_t Offset,
Evan Cheng962021b2010-04-26 07:38:55 +00002161 const MDNode *MDPtr,
2162 DebugLoc DL) const {
Evan Cheng962021b2010-04-26 07:38:55 +00002163 X86AddressMode AM;
2164 AM.BaseType = X86AddressMode::FrameIndexBase;
2165 AM.Base.FrameIndex = FrameIx;
2166 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2167 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2168 return &*MIB;
2169}
2170
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002171static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002172 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling9bc96a52009-02-03 00:55:04 +00002173 MachineInstr *MI,
2174 const TargetInstrInfo &TII) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002175 // Create the base instruction with the memory operand as the first part.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002176 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2177 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002178 MachineInstrBuilder MIB(NewMI);
2179 unsigned NumAddrOps = MOs.size();
2180 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002181 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002182 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002183 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002184
2185 // Loop over the rest of the ri operands, converting them over.
Chris Lattner749c6f62008-01-07 07:27:27 +00002186 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson43dbe052008-01-07 01:35:02 +00002187 for (unsigned i = 0; i != NumOps; ++i) {
2188 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman97357612009-02-18 05:45:50 +00002189 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002190 }
2191 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2192 MachineOperand &MO = MI->getOperand(i);
Dan Gohman97357612009-02-18 05:45:50 +00002193 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002194 }
2195 return MIB;
2196}
2197
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002198static MachineInstr *FuseInst(MachineFunction &MF,
2199 unsigned Opcode, unsigned OpNo,
Dan Gohmand68a0762009-01-05 17:59:02 +00002200 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002201 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling9bc96a52009-02-03 00:55:04 +00002202 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2203 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002204 MachineInstrBuilder MIB(NewMI);
2205
2206 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2207 MachineOperand &MO = MI->getOperand(i);
2208 if (i == OpNo) {
Dan Gohmand735b802008-10-03 15:45:36 +00002209 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson43dbe052008-01-07 01:35:02 +00002210 unsigned NumAddrOps = MOs.size();
2211 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002212 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002213 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002214 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002215 } else {
Dan Gohman97357612009-02-18 05:45:50 +00002216 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002217 }
2218 }
2219 return MIB;
2220}
2221
2222static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002223 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002224 MachineInstr *MI) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002225 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendlingfbef3102009-02-11 21:51:19 +00002226 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson43dbe052008-01-07 01:35:02 +00002227
2228 unsigned NumAddrOps = MOs.size();
2229 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002230 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002231 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002232 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002233 return MIB.addImm(0);
2234}
2235
2236MachineInstr*
Dan Gohmanc54baa22008-12-03 18:43:12 +00002237X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2238 MachineInstr *MI, unsigned i,
Evan Chengf9b36f02009-07-15 06:10:07 +00002239 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng9cef48e2009-09-11 00:39:26 +00002240 unsigned Size, unsigned Align) const {
Evan Chengf9b36f02009-07-15 06:10:07 +00002241 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002242 bool isTwoAddrFold = false;
Chris Lattner749c6f62008-01-07 07:27:27 +00002243 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002244 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002245 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002246
2247 MachineInstr *NewMI = NULL;
2248 // Folding a memory location into the two-address part of a two-address
2249 // instruction is different than folding it other places. It requires
2250 // replacing the *two* registers with the memory location.
2251 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +00002252 MI->getOperand(0).isReg() &&
2253 MI->getOperand(1).isReg() &&
Owen Anderson43dbe052008-01-07 01:35:02 +00002254 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2255 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2256 isTwoAddrFold = true;
2257 } else if (i == 0) { // If operand 0
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002258 if (MI->getOpcode() == X86::MOV64r0)
2259 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2260 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson43dbe052008-01-07 01:35:02 +00002261 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002262 else if (MI->getOpcode() == X86::MOV16r0)
2263 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002264 else if (MI->getOpcode() == X86::MOV8r0)
2265 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng9f1c8312008-07-03 09:09:37 +00002266 if (NewMI)
Owen Anderson43dbe052008-01-07 01:35:02 +00002267 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002268
2269 OpcodeTablePtr = &RegOp2MemOpTable0;
2270 } else if (i == 1) {
2271 OpcodeTablePtr = &RegOp2MemOpTable1;
2272 } else if (i == 2) {
2273 OpcodeTablePtr = &RegOp2MemOpTable2;
2274 }
2275
2276 // If table selected...
2277 if (OpcodeTablePtr) {
2278 // Find the Opcode to fuse
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002279 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002280 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2281 if (I != OpcodeTablePtr->end()) {
Evan Cheng9cef48e2009-09-11 00:39:26 +00002282 unsigned Opcode = I->second.first;
Evan Chengf9b36f02009-07-15 06:10:07 +00002283 unsigned MinAlign = I->second.second;
2284 if (Align < MinAlign)
2285 return NULL;
Evan Cheng879caea2009-09-11 01:01:31 +00002286 bool NarrowToMOV32rm = false;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002287 if (Size) {
2288 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2289 if (Size < RCSize) {
2290 // Check if it's safe to fold the load. If the size of the object is
2291 // narrower than the load width, then it's not.
2292 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2293 return NULL;
2294 // If this is a 64-bit load, but the spill slot is 32, then we can do
2295 // a 32-bit load which is implicitly zero-extended. This likely is due
2296 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng879caea2009-09-11 01:01:31 +00002297 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2298 return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002299 Opcode = X86::MOV32rm;
Evan Cheng879caea2009-09-11 01:01:31 +00002300 NarrowToMOV32rm = true;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002301 }
2302 }
2303
Owen Anderson43dbe052008-01-07 01:35:02 +00002304 if (isTwoAddrFold)
Evan Cheng9cef48e2009-09-11 00:39:26 +00002305 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00002306 else
Evan Cheng9cef48e2009-09-11 00:39:26 +00002307 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng879caea2009-09-11 01:01:31 +00002308
2309 if (NarrowToMOV32rm) {
2310 // If this is the special case where we use a MOV32rm to load a 32-bit
2311 // value and zero-extend the top bits. Change the destination register
2312 // to a 32-bit one.
2313 unsigned DstReg = NewMI->getOperand(0).getReg();
2314 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2315 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002316 X86::sub_32bit));
Evan Cheng879caea2009-09-11 01:01:31 +00002317 else
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002318 NewMI->getOperand(0).setSubReg(X86::sub_32bit);
Evan Cheng879caea2009-09-11 01:01:31 +00002319 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002320 return NewMI;
2321 }
2322 }
2323
2324 // No fusion
Jakob Stoklund Olesen9c50e8b2010-07-09 20:43:09 +00002325 if (PrintFailedFusing && !MI->isCopy())
David Greene5b901322010-01-05 01:29:29 +00002326 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002327 return NULL;
2328}
2329
2330
Dan Gohmanc54baa22008-12-03 18:43:12 +00002331MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2332 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002333 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002334 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002335 // Check switch flag
2336 if (NoFusing) return NULL;
2337
Evan Chengb1f49812009-12-22 17:47:23 +00002338 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002339 switch (MI->getOpcode()) {
2340 case X86::CVTSD2SSrr:
2341 case X86::Int_CVTSD2SSrr:
2342 case X86::CVTSS2SDrr:
2343 case X86::Int_CVTSS2SDrr:
2344 case X86::RCPSSr:
2345 case X86::RCPSSr_Int:
2346 case X86::ROUNDSDr_Int:
2347 case X86::ROUNDSSr_Int:
2348 case X86::RSQRTSSr:
2349 case X86::RSQRTSSr_Int:
2350 case X86::SQRTSSr:
2351 case X86::SQRTSSr_Int:
2352 return 0;
2353 }
2354
Evan Cheng5fd79d02008-02-08 21:20:40 +00002355 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng9cef48e2009-09-11 00:39:26 +00002356 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng5fd79d02008-02-08 21:20:40 +00002357 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +00002358 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2359 unsigned NewOpc = 0;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002360 unsigned RCSize = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002361 switch (MI->getOpcode()) {
2362 default: return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002363 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
Dan Gohmane5efbaf2010-05-18 21:42:03 +00002364 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2365 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2366 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002367 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002368 // Check if it's safe to fold the load. If the size of the object is
2369 // narrower than the load width, then it's not.
2370 if (Size < RCSize)
2371 return NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002372 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002373 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002374 MI->getOperand(1).ChangeToImmediate(0);
2375 } else if (Ops.size() != 1)
2376 return NULL;
2377
2378 SmallVector<MachineOperand,4> MOs;
2379 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng9cef48e2009-09-11 00:39:26 +00002380 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002381}
2382
Dan Gohmanc54baa22008-12-03 18:43:12 +00002383MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2384 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002385 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002386 MachineInstr *LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002387 // Check switch flag
2388 if (NoFusing) return NULL;
2389
Evan Chengb1f49812009-12-22 17:47:23 +00002390 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002391 switch (MI->getOpcode()) {
2392 case X86::CVTSD2SSrr:
2393 case X86::Int_CVTSD2SSrr:
2394 case X86::CVTSS2SDrr:
2395 case X86::Int_CVTSS2SDrr:
2396 case X86::RCPSSr:
2397 case X86::RCPSSr_Int:
2398 case X86::ROUNDSDr_Int:
2399 case X86::ROUNDSSr_Int:
2400 case X86::RSQRTSSr:
2401 case X86::RSQRTSSr_Int:
2402 case X86::SQRTSSr:
2403 case X86::SQRTSSr_Int:
2404 return 0;
2405 }
2406
Dan Gohmancddc11e2008-07-12 00:10:52 +00002407 // Determine the alignment of the load.
Evan Cheng5fd79d02008-02-08 21:20:40 +00002408 unsigned Alignment = 0;
Dan Gohmancddc11e2008-07-12 00:10:52 +00002409 if (LoadMI->hasOneMemOperand())
Dan Gohmanc76909a2009-09-25 20:36:54 +00002410 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002411 else
2412 switch (LoadMI->getOpcode()) {
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002413 case X86::AVX_SET0PSY:
2414 case X86::AVX_SET0PDY:
2415 Alignment = 32;
2416 break;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002417 case X86::V_SET0PS:
2418 case X86::V_SET0PD:
2419 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002420 case X86::V_SETALLONES:
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002421 case X86::AVX_SET0PS:
2422 case X86::AVX_SET0PD:
2423 case X86::AVX_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002424 Alignment = 16;
2425 break;
2426 case X86::FsFLD0SD:
2427 Alignment = 8;
2428 break;
2429 case X86::FsFLD0SS:
2430 Alignment = 4;
2431 break;
2432 default:
2433 llvm_unreachable("Don't know how to fold this instruction!");
2434 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002435 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2436 unsigned NewOpc = 0;
2437 switch (MI->getOpcode()) {
2438 default: return NULL;
2439 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002440 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
2441 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
2442 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002443 }
2444 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002445 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002446 MI->getOperand(1).ChangeToImmediate(0);
2447 } else if (Ops.size() != 1)
2448 return NULL;
2449
Jakob Stoklund Olesend29583b2010-08-11 23:08:22 +00002450 // Make sure the subregisters match.
2451 // Otherwise we risk changing the size of the load.
2452 if (LoadMI->getOperand(0).getSubReg() != MI->getOperand(Ops[0]).getSubReg())
2453 return NULL;
2454
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002455 SmallVector<MachineOperand,X86::AddrNumOperands> MOs;
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002456 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002457 case X86::V_SET0PS:
2458 case X86::V_SET0PD:
2459 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002460 case X86::V_SETALLONES:
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002461 case X86::AVX_SET0PS:
2462 case X86::AVX_SET0PD:
2463 case X86::AVX_SET0PI:
2464 case X86::AVX_SET0PSY:
2465 case X86::AVX_SET0PDY:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002466 case X86::FsFLD0SD:
2467 case X86::FsFLD0SS: {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002468 // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure.
Dan Gohman62c939d2008-12-03 05:21:24 +00002469 // Create a constant-pool entry and operands to load from it.
2470
Dan Gohman81d0c362010-03-09 03:01:40 +00002471 // Medium and large mode can't fold loads this way.
2472 if (TM.getCodeModel() != CodeModel::Small &&
2473 TM.getCodeModel() != CodeModel::Kernel)
2474 return NULL;
2475
Dan Gohman62c939d2008-12-03 05:21:24 +00002476 // x86-32 PIC requires a PIC base register for constant pools.
2477 unsigned PICBase = 0;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002478 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng2b48ab92009-07-16 18:44:05 +00002479 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2480 PICBase = X86::RIP;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002481 else
Dan Gohman84023e02010-07-10 09:00:22 +00002482 // FIXME: PICBase = getGlobalBaseReg(&MF);
Evan Cheng2b48ab92009-07-16 18:44:05 +00002483 // This doesn't work for several reasons.
2484 // 1. GlobalBaseReg may have been spilled.
2485 // 2. It may not be live at MI.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002486 return NULL;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002487 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002488
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002489 // Create a constant-pool entry.
Dan Gohman62c939d2008-12-03 05:21:24 +00002490 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002491 const Type *Ty;
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002492 unsigned Opc = LoadMI->getOpcode();
2493 if (Opc == X86::FsFLD0SS)
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002494 Ty = Type::getFloatTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002495 else if (Opc == X86::FsFLD0SD)
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002496 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002497 else if (Opc == X86::AVX_SET0PSY || Opc == X86::AVX_SET0PDY)
2498 Ty = VectorType::get(Type::getFloatTy(MF.getFunction()->getContext()), 8);
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002499 else
2500 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohman46510a72010-04-15 01:51:59 +00002501 const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002502 Constant::getAllOnesValue(Ty) :
2503 Constant::getNullValue(Ty);
2504 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman62c939d2008-12-03 05:21:24 +00002505
2506 // Create operands to load from the constant pool entry.
2507 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2508 MOs.push_back(MachineOperand::CreateImm(1));
2509 MOs.push_back(MachineOperand::CreateReg(0, false));
2510 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola094fad32009-04-08 21:14:34 +00002511 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002512 break;
2513 }
2514 default: {
Dan Gohman62c939d2008-12-03 05:21:24 +00002515 // Folding a normal load. Just copy the load's address operands.
2516 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002517 for (unsigned i = NumOps - X86::AddrNumOperands; i != NumOps; ++i)
Dan Gohman62c939d2008-12-03 05:21:24 +00002518 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002519 break;
2520 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002521 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002522 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002523}
2524
2525
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002526bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2527 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002528 // Check switch flag
2529 if (NoFusing) return 0;
2530
2531 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2532 switch (MI->getOpcode()) {
2533 default: return false;
2534 case X86::TEST8rr:
2535 case X86::TEST16rr:
2536 case X86::TEST32rr:
2537 case X86::TEST64rr:
2538 return true;
2539 }
2540 }
2541
2542 if (Ops.size() != 1)
2543 return false;
2544
2545 unsigned OpNum = Ops[0];
2546 unsigned Opc = MI->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +00002547 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002548 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002549 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002550
2551 // Folding a memory location into the two-address part of a two-address
2552 // instruction is different than folding it other places. It requires
2553 // replacing the *two* registers with the memory location.
Evan Chengf9b36f02009-07-15 06:10:07 +00002554 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002555 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2556 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2557 } else if (OpNum == 0) { // If operand 0
2558 switch (Opc) {
Chris Lattner9ac75422009-07-14 20:19:57 +00002559 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002560 case X86::MOV16r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002561 case X86::MOV32r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002562 case X86::MOV64r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002563 return true;
2564 default: break;
2565 }
2566 OpcodeTablePtr = &RegOp2MemOpTable0;
2567 } else if (OpNum == 1) {
2568 OpcodeTablePtr = &RegOp2MemOpTable1;
2569 } else if (OpNum == 2) {
2570 OpcodeTablePtr = &RegOp2MemOpTable2;
2571 }
2572
2573 if (OpcodeTablePtr) {
2574 // Find the Opcode to fuse
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002575 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002576 OpcodeTablePtr->find((unsigned*)Opc);
2577 if (I != OpcodeTablePtr->end())
2578 return true;
2579 }
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +00002580 return TargetInstrInfoImpl::canFoldMemoryOperand(MI, Ops);
Owen Anderson43dbe052008-01-07 01:35:02 +00002581}
2582
2583bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2584 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002585 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002586 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002587 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2588 if (I == MemOp2RegOpTable.end())
2589 return false;
2590 unsigned Opc = I->second.first;
2591 unsigned Index = I->second.second & 0xf;
2592 bool FoldedLoad = I->second.second & (1 << 4);
2593 bool FoldedStore = I->second.second & (1 << 5);
2594 if (UnfoldLoad && !FoldedLoad)
2595 return false;
2596 UnfoldLoad &= FoldedLoad;
2597 if (UnfoldStore && !FoldedStore)
2598 return false;
2599 UnfoldStore &= FoldedStore;
2600
Chris Lattner749c6f62008-01-07 07:27:27 +00002601 const TargetInstrDesc &TID = get(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002602 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnercb778a82009-07-29 21:10:12 +00002603 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Evan Cheng98ec91e2010-07-02 20:36:18 +00002604 if (!MI->hasOneMemOperand() &&
2605 RC == &X86::VR128RegClass &&
2606 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2607 // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
2608 // conservatively assume the address is unaligned. That's bad for
2609 // performance.
2610 return false;
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002611 SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps;
Owen Anderson43dbe052008-01-07 01:35:02 +00002612 SmallVector<MachineOperand,2> BeforeOps;
2613 SmallVector<MachineOperand,2> AfterOps;
2614 SmallVector<MachineOperand,4> ImpOps;
2615 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2616 MachineOperand &Op = MI->getOperand(i);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002617 if (i >= Index && i < Index + X86::AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002618 AddrOps.push_back(Op);
Dan Gohmand735b802008-10-03 15:45:36 +00002619 else if (Op.isReg() && Op.isImplicit())
Owen Anderson43dbe052008-01-07 01:35:02 +00002620 ImpOps.push_back(Op);
2621 else if (i < Index)
2622 BeforeOps.push_back(Op);
2623 else if (i > Index)
2624 AfterOps.push_back(Op);
2625 }
2626
2627 // Emit the load instruction.
2628 if (UnfoldLoad) {
Dan Gohman91e69c32009-10-09 18:10:05 +00002629 std::pair<MachineInstr::mmo_iterator,
2630 MachineInstr::mmo_iterator> MMOs =
2631 MF.extractLoadMemRefs(MI->memoperands_begin(),
2632 MI->memoperands_end());
2633 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002634 if (UnfoldStore) {
2635 // Address operands cannot be marked isKill.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002636 for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002637 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002638 if (MO.isReg())
Owen Anderson43dbe052008-01-07 01:35:02 +00002639 MO.setIsKill(false);
2640 }
2641 }
2642 }
2643
2644 // Emit the data processing instruction.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002645 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002646 MachineInstrBuilder MIB(DataMI);
2647
2648 if (FoldedStore)
Bill Wendling587daed2009-05-13 21:33:08 +00002649 MIB.addReg(Reg, RegState::Define);
Owen Anderson43dbe052008-01-07 01:35:02 +00002650 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002651 MIB.addOperand(BeforeOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002652 if (FoldedLoad)
2653 MIB.addReg(Reg);
2654 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002655 MIB.addOperand(AfterOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002656 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2657 MachineOperand &MO = ImpOps[i];
Bill Wendling587daed2009-05-13 21:33:08 +00002658 MIB.addReg(MO.getReg(),
2659 getDefRegState(MO.isDef()) |
2660 RegState::Implicit |
2661 getKillRegState(MO.isKill()) |
Evan Cheng4784f1f2009-06-30 08:49:04 +00002662 getDeadRegState(MO.isDead()) |
2663 getUndefRegState(MO.isUndef()));
Owen Anderson43dbe052008-01-07 01:35:02 +00002664 }
2665 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2666 unsigned NewOpc = 0;
2667 switch (DataMI->getOpcode()) {
2668 default: break;
2669 case X86::CMP64ri32:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002670 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002671 case X86::CMP32ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002672 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002673 case X86::CMP16ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002674 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002675 case X86::CMP8ri: {
2676 MachineOperand &MO0 = DataMI->getOperand(0);
2677 MachineOperand &MO1 = DataMI->getOperand(1);
2678 if (MO1.getImm() == 0) {
2679 switch (DataMI->getOpcode()) {
2680 default: break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002681 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002682 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002683 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002684 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002685 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002686 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2687 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2688 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00002689 DataMI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002690 MO1.ChangeToRegister(MO0.getReg(), false);
2691 }
2692 }
2693 }
2694 NewMIs.push_back(DataMI);
2695
2696 // Emit the store instruction.
2697 if (UnfoldStore) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002698 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohman91e69c32009-10-09 18:10:05 +00002699 std::pair<MachineInstr::mmo_iterator,
2700 MachineInstr::mmo_iterator> MMOs =
2701 MF.extractStoreMemRefs(MI->memoperands_begin(),
2702 MI->memoperands_end());
2703 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002704 }
2705
2706 return true;
2707}
2708
2709bool
2710X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002711 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmane8be6c62008-07-17 19:10:17 +00002712 if (!N->isMachineOpcode())
Owen Anderson43dbe052008-01-07 01:35:02 +00002713 return false;
2714
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002715 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmane8be6c62008-07-17 19:10:17 +00002716 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002717 if (I == MemOp2RegOpTable.end())
2718 return false;
2719 unsigned Opc = I->second.first;
2720 unsigned Index = I->second.second & 0xf;
2721 bool FoldedLoad = I->second.second & (1 << 4);
2722 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner749c6f62008-01-07 07:27:27 +00002723 const TargetInstrDesc &TID = get(Opc);
Chris Lattnercb778a82009-07-29 21:10:12 +00002724 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002725 unsigned NumDefs = TID.NumDefs;
Dan Gohman475871a2008-07-27 21:46:04 +00002726 std::vector<SDValue> AddrOps;
2727 std::vector<SDValue> BeforeOps;
2728 std::vector<SDValue> AfterOps;
Dale Johannesened2eee62009-02-06 01:31:28 +00002729 DebugLoc dl = N->getDebugLoc();
Owen Anderson43dbe052008-01-07 01:35:02 +00002730 unsigned NumOps = N->getNumOperands();
Dan Gohmanc76909a2009-09-25 20:36:54 +00002731 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002732 SDValue Op = N->getOperand(i);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002733 if (i >= Index-NumDefs && i < Index-NumDefs + X86::AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002734 AddrOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002735 else if (i < Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002736 BeforeOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002737 else if (i > Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002738 AfterOps.push_back(Op);
2739 }
Dan Gohman475871a2008-07-27 21:46:04 +00002740 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson43dbe052008-01-07 01:35:02 +00002741 AddrOps.push_back(Chain);
2742
2743 // Emit the load instruction.
2744 SDNode *Load = 0;
Dan Gohman91e69c32009-10-09 18:10:05 +00002745 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson43dbe052008-01-07 01:35:02 +00002746 if (FoldedLoad) {
Owen Andersone50ed302009-08-10 22:56:29 +00002747 EVT VT = *RC->vt_begin();
Evan Cheng600c0432009-11-16 21:56:03 +00002748 std::pair<MachineInstr::mmo_iterator,
2749 MachineInstr::mmo_iterator> MMOs =
2750 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2751 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng98ec91e2010-07-02 20:36:18 +00002752 if (!(*MMOs.first) &&
2753 RC == &X86::VR128RegClass &&
2754 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2755 // Do not introduce a slow unaligned load.
2756 return false;
2757 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002758 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2759 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002760 NewNodes.push_back(Load);
Dan Gohman91e69c32009-10-09 18:10:05 +00002761
2762 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002763 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002764 }
2765
2766 // Emit the data processing instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00002767 std::vector<EVT> VTs;
Owen Anderson43dbe052008-01-07 01:35:02 +00002768 const TargetRegisterClass *DstRC = 0;
Chris Lattner349c4952008-01-07 03:13:06 +00002769 if (TID.getNumDefs() > 0) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002770 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002771 VTs.push_back(*DstRC->vt_begin());
2772 }
2773 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002774 EVT VT = N->getValueType(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson43dbe052008-01-07 01:35:02 +00002776 VTs.push_back(VT);
2777 }
2778 if (Load)
Dan Gohman475871a2008-07-27 21:46:04 +00002779 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002780 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman602b0c82009-09-25 18:54:59 +00002781 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2782 BeforeOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002783 NewNodes.push_back(NewNode);
2784
2785 // Emit the store instruction.
2786 if (FoldedStore) {
2787 AddrOps.pop_back();
Dan Gohman475871a2008-07-27 21:46:04 +00002788 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002789 AddrOps.push_back(Chain);
Evan Cheng600c0432009-11-16 21:56:03 +00002790 std::pair<MachineInstr::mmo_iterator,
2791 MachineInstr::mmo_iterator> MMOs =
2792 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2793 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng98ec91e2010-07-02 20:36:18 +00002794 if (!(*MMOs.first) &&
2795 RC == &X86::VR128RegClass &&
2796 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2797 // Do not introduce a slow unaligned store.
2798 return false;
2799 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002800 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2801 isAligned, TM),
2802 dl, MVT::Other,
2803 &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002804 NewNodes.push_back(Store);
Dan Gohman91e69c32009-10-09 18:10:05 +00002805
2806 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002807 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002808 }
2809
2810 return true;
2811}
2812
2813unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman0115e162009-10-30 22:18:41 +00002814 bool UnfoldLoad, bool UnfoldStore,
2815 unsigned *LoadRegIndex) const {
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002816 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002817 MemOp2RegOpTable.find((unsigned*)Opc);
2818 if (I == MemOp2RegOpTable.end())
2819 return 0;
2820 bool FoldedLoad = I->second.second & (1 << 4);
2821 bool FoldedStore = I->second.second & (1 << 5);
2822 if (UnfoldLoad && !FoldedLoad)
2823 return 0;
2824 if (UnfoldStore && !FoldedStore)
2825 return 0;
Dan Gohman0115e162009-10-30 22:18:41 +00002826 if (LoadRegIndex)
2827 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson43dbe052008-01-07 01:35:02 +00002828 return I->second.first;
2829}
2830
Evan Cheng96dc1152010-01-22 03:34:51 +00002831bool
2832X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2833 int64_t &Offset1, int64_t &Offset2) const {
2834 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2835 return false;
2836 unsigned Opc1 = Load1->getMachineOpcode();
2837 unsigned Opc2 = Load2->getMachineOpcode();
2838 switch (Opc1) {
2839 default: return false;
2840 case X86::MOV8rm:
2841 case X86::MOV16rm:
2842 case X86::MOV32rm:
2843 case X86::MOV64rm:
2844 case X86::LD_Fp32m:
2845 case X86::LD_Fp64m:
2846 case X86::LD_Fp80m:
2847 case X86::MOVSSrm:
2848 case X86::MOVSDrm:
2849 case X86::MMX_MOVD64rm:
2850 case X86::MMX_MOVQ64rm:
2851 case X86::FsMOVAPSrm:
2852 case X86::FsMOVAPDrm:
2853 case X86::MOVAPSrm:
2854 case X86::MOVUPSrm:
2855 case X86::MOVUPSrm_Int:
2856 case X86::MOVAPDrm:
2857 case X86::MOVDQArm:
2858 case X86::MOVDQUrm:
2859 case X86::MOVDQUrm_Int:
2860 break;
2861 }
2862 switch (Opc2) {
2863 default: return false;
2864 case X86::MOV8rm:
2865 case X86::MOV16rm:
2866 case X86::MOV32rm:
2867 case X86::MOV64rm:
2868 case X86::LD_Fp32m:
2869 case X86::LD_Fp64m:
2870 case X86::LD_Fp80m:
2871 case X86::MOVSSrm:
2872 case X86::MOVSDrm:
2873 case X86::MMX_MOVD64rm:
2874 case X86::MMX_MOVQ64rm:
2875 case X86::FsMOVAPSrm:
2876 case X86::FsMOVAPDrm:
2877 case X86::MOVAPSrm:
2878 case X86::MOVUPSrm:
2879 case X86::MOVUPSrm_Int:
2880 case X86::MOVAPDrm:
2881 case X86::MOVDQArm:
2882 case X86::MOVDQUrm:
2883 case X86::MOVDQUrm_Int:
2884 break;
2885 }
2886
2887 // Check if chain operands and base addresses match.
2888 if (Load1->getOperand(0) != Load2->getOperand(0) ||
2889 Load1->getOperand(5) != Load2->getOperand(5))
2890 return false;
2891 // Segment operands should match as well.
2892 if (Load1->getOperand(4) != Load2->getOperand(4))
2893 return false;
2894 // Scale should be 1, Index should be Reg0.
2895 if (Load1->getOperand(1) == Load2->getOperand(1) &&
2896 Load1->getOperand(2) == Load2->getOperand(2)) {
2897 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
2898 return false;
Evan Cheng96dc1152010-01-22 03:34:51 +00002899
2900 // Now let's examine the displacements.
2901 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
2902 isa<ConstantSDNode>(Load2->getOperand(3))) {
2903 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
2904 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
2905 return true;
2906 }
2907 }
2908 return false;
2909}
2910
2911bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
2912 int64_t Offset1, int64_t Offset2,
2913 unsigned NumLoads) const {
2914 assert(Offset2 > Offset1);
2915 if ((Offset2 - Offset1) / 8 > 64)
2916 return false;
2917
2918 unsigned Opc1 = Load1->getMachineOpcode();
2919 unsigned Opc2 = Load2->getMachineOpcode();
2920 if (Opc1 != Opc2)
2921 return false; // FIXME: overly conservative?
2922
2923 switch (Opc1) {
2924 default: break;
2925 case X86::LD_Fp32m:
2926 case X86::LD_Fp64m:
2927 case X86::LD_Fp80m:
2928 case X86::MMX_MOVD64rm:
2929 case X86::MMX_MOVQ64rm:
2930 return false;
2931 }
2932
2933 EVT VT = Load1->getValueType(0);
2934 switch (VT.getSimpleVT().SimpleTy) {
Bill Wendling19d85972010-06-22 22:16:17 +00002935 default:
Evan Cheng96dc1152010-01-22 03:34:51 +00002936 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
2937 // have 16 of them to play with.
2938 if (TM.getSubtargetImpl()->is64Bit()) {
2939 if (NumLoads >= 3)
2940 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00002941 } else if (NumLoads) {
Evan Cheng96dc1152010-01-22 03:34:51 +00002942 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00002943 }
Evan Cheng96dc1152010-01-22 03:34:51 +00002944 break;
Evan Cheng96dc1152010-01-22 03:34:51 +00002945 case MVT::i8:
2946 case MVT::i16:
2947 case MVT::i32:
2948 case MVT::i64:
Evan Chengafc36732010-01-22 23:49:11 +00002949 case MVT::f32:
2950 case MVT::f64:
Evan Cheng96dc1152010-01-22 03:34:51 +00002951 if (NumLoads)
2952 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00002953 break;
Evan Cheng96dc1152010-01-22 03:34:51 +00002954 }
2955
2956 return true;
2957}
2958
2959
Chris Lattner7fbe9722006-10-20 17:42:20 +00002960bool X86InstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +00002961ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00002962 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Cheng97af60b2008-08-29 23:21:31 +00002963 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman279c22e2008-10-21 03:29:32 +00002964 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2965 return true;
Evan Cheng97af60b2008-08-29 23:21:31 +00002966 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner9cd68752006-10-21 05:52:40 +00002967 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002968}
2969
Evan Cheng23066282008-10-27 07:14:50 +00002970bool X86InstrInfo::
Evan Cheng4350eb82009-02-06 17:17:30 +00002971isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2972 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng23066282008-10-27 07:14:50 +00002973 // allow any loads of these registers before FpGet_ST0_80.
Evan Cheng4350eb82009-02-06 17:17:30 +00002974 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2975 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng23066282008-10-27 07:14:50 +00002976}
2977
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002978
Chris Lattner39a612e2010-02-05 22:10:22 +00002979/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
2980/// register? e.g. r8, xmm8, xmm13, etc.
2981bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
2982 switch (RegNo) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002983 default: break;
2984 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2985 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2986 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2987 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2988 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2989 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2990 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2991 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2992 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2993 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +00002994 case X86::YMM8: case X86::YMM9: case X86::YMM10: case X86::YMM11:
2995 case X86::YMM12: case X86::YMM13: case X86::YMM14: case X86::YMM15:
Chris Lattnerbc57c6d2010-09-22 05:29:50 +00002996 case X86::CR8: case X86::CR9: case X86::CR10: case X86::CR11:
2997 case X86::CR12: case X86::CR13: case X86::CR14: case X86::CR15:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00002998 return true;
2999 }
3000 return false;
3001}
3002
Dan Gohman57c3dac2008-09-30 00:58:23 +00003003/// getGlobalBaseReg - Return a virtual register initialized with the
3004/// the global base register value. Output instructions required to
3005/// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +00003006///
Dan Gohman84023e02010-07-10 09:00:22 +00003007/// TODO: Eliminate this and move the code to X86MachineFunctionInfo.
3008///
Dan Gohman57c3dac2008-09-30 00:58:23 +00003009unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3010 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3011 "X86-64 PIC uses RIP relative addressing");
3012
3013 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3014 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3015 if (GlobalBaseReg != 0)
3016 return GlobalBaseReg;
3017
Dan Gohman84023e02010-07-10 09:00:22 +00003018 // Create the register. The code to initialize it is inserted
3019 // later, by the CGBR pass (below).
Dan Gohman8b746962008-09-23 18:22:58 +00003020 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Dan Gohman84023e02010-07-10 09:00:22 +00003021 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
Dan Gohman57c3dac2008-09-30 00:58:23 +00003022 X86FI->setGlobalBaseReg(GlobalBaseReg);
3023 return GlobalBaseReg;
Dan Gohman8b746962008-09-23 18:22:58 +00003024}
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003025
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003026// These are the replaceable SSE instructions. Some of these have Int variants
3027// that we don't include here. We don't want to replace instructions selected
3028// by intrinsics.
3029static const unsigned ReplaceableInstrs[][3] = {
Bruno Cardoso Lopes4d043622010-08-12 02:08:52 +00003030 //PackedSingle PackedDouble PackedInt
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003031 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3032 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3033 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3034 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3035 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3036 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3037 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3038 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3039 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3040 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3041 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3042 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003043 { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI },
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003044 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3045 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00003046 // AVX 128-bit support
3047 { X86::VMOVAPSmr, X86::VMOVAPDmr, X86::VMOVDQAmr },
3048 { X86::VMOVAPSrm, X86::VMOVAPDrm, X86::VMOVDQArm },
3049 { X86::VMOVAPSrr, X86::VMOVAPDrr, X86::VMOVDQArr },
3050 { X86::VMOVUPSmr, X86::VMOVUPDmr, X86::VMOVDQUmr },
3051 { X86::VMOVUPSrm, X86::VMOVUPDrm, X86::VMOVDQUrm },
3052 { X86::VMOVNTPSmr, X86::VMOVNTPDmr, X86::VMOVNTDQmr },
3053 { X86::VANDNPSrm, X86::VANDNPDrm, X86::VPANDNrm },
3054 { X86::VANDNPSrr, X86::VANDNPDrr, X86::VPANDNrr },
3055 { X86::VANDPSrm, X86::VANDPDrm, X86::VPANDrm },
3056 { X86::VANDPSrr, X86::VANDPDrr, X86::VPANDrr },
3057 { X86::VORPSrm, X86::VORPDrm, X86::VPORrm },
3058 { X86::VORPSrr, X86::VORPDrr, X86::VPORrr },
3059 { X86::AVX_SET0PS, X86::AVX_SET0PD, X86::AVX_SET0PI },
3060 { X86::VXORPSrm, X86::VXORPDrm, X86::VPXORrm },
3061 { X86::VXORPSrr, X86::VXORPDrr, X86::VPXORrr },
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003062};
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003063
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003064// FIXME: Some shuffle and unpack instructions have equivalents in different
3065// domains, but they require a bit more work than just switching opcodes.
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003066
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003067static const unsigned *lookup(unsigned opcode, unsigned domain) {
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003068 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003069 if (ReplaceableInstrs[i][domain-1] == opcode)
3070 return ReplaceableInstrs[i];
3071 return 0;
3072}
3073
3074std::pair<uint16_t, uint16_t>
3075X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const {
3076 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003077 return std::make_pair(domain,
3078 domain && lookup(MI->getOpcode(), domain) ? 0xe : 0);
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003079}
3080
3081void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const {
3082 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3083 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3084 assert(dom && "Not an SSE instruction");
3085 const unsigned *table = lookup(MI->getOpcode(), dom);
3086 assert(table && "Cannot change domain");
3087 MI->setDesc(get(table[Domain-1]));
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003088}
Chris Lattneree9eb412010-04-26 23:37:21 +00003089
3090/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3091void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3092 NopInst.setOpcode(X86::NOOP);
3093}
Dan Gohman84023e02010-07-10 09:00:22 +00003094
3095namespace {
3096 /// CGBR - Create Global Base Reg pass. This initializes the PIC
3097 /// global base register for x86-32.
3098 struct CGBR : public MachineFunctionPass {
3099 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00003100 CGBR() : MachineFunctionPass(ID) {}
Dan Gohman84023e02010-07-10 09:00:22 +00003101
3102 virtual bool runOnMachineFunction(MachineFunction &MF) {
3103 const X86TargetMachine *TM =
3104 static_cast<const X86TargetMachine *>(&MF.getTarget());
3105
3106 assert(!TM->getSubtarget<X86Subtarget>().is64Bit() &&
3107 "X86-64 PIC uses RIP relative addressing");
3108
3109 // Only emit a global base reg in PIC mode.
3110 if (TM->getRelocationModel() != Reloc::PIC_)
3111 return false;
3112
Dan Gohmand8c0a512010-09-17 20:24:24 +00003113 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
3114 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3115
3116 // If we didn't need a GlobalBaseReg, don't insert code.
3117 if (GlobalBaseReg == 0)
3118 return false;
3119
Dan Gohman84023e02010-07-10 09:00:22 +00003120 // Insert the set of GlobalBaseReg into the first MBB of the function
3121 MachineBasicBlock &FirstMBB = MF.front();
3122 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
3123 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
3124 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3125 const X86InstrInfo *TII = TM->getInstrInfo();
3126
3127 unsigned PC;
3128 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT())
3129 PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3130 else
Dan Gohmand8c0a512010-09-17 20:24:24 +00003131 PC = GlobalBaseReg;
Dan Gohman84023e02010-07-10 09:00:22 +00003132
3133 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3134 // only used in JIT code emission as displacement to pc.
3135 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
3136
3137 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3138 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
3139 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Dan Gohman84023e02010-07-10 09:00:22 +00003140 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
3141 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
3142 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
3143 X86II::MO_GOT_ABSOLUTE_ADDRESS);
3144 }
3145
3146 return true;
3147 }
3148
3149 virtual const char *getPassName() const {
3150 return "X86 PIC Global Base Reg Initialization";
3151 }
3152
3153 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
3154 AU.setPreservesCFG();
3155 MachineFunctionPass::getAnalysisUsage(AU);
3156 }
3157 };
3158}
3159
3160char CGBR::ID = 0;
3161FunctionPass*
3162llvm::createGlobalBaseRegPass() { return new CGBR(); }