blob: f0d74f3345d39c4a5313f6cec80ee31112d55a56 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000027#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000028#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000029#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000030#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000031#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000032#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000033#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000034#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000035
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000036using namespace llvm;
37
Chris Lattner3a697562010-10-28 17:20:03 +000038namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000039
40class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000041
Evan Cheng94b95502011-07-26 00:24:13 +000042class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000043 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &Parser;
45
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000046 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000047 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
48
49 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000050 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
51
Jim Grosbach1355cf12011-07-26 17:10:22 +000052 int tryParseRegister();
53 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000054 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000056 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000057 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
58 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
59 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000060 MCSymbolRefExpr::VariantKind Variant);
61
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000062
Jim Grosbach7ce05792011-08-03 23:50:40 +000063 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
64 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000065 bool parseDirectiveWord(unsigned Size, SMLoc L);
66 bool parseDirectiveThumb(SMLoc L);
67 bool parseDirectiveThumbFunc(SMLoc L);
68 bool parseDirectiveCode(SMLoc L);
69 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000070
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000072 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000073 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000074 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000075
Evan Chengebdeeab2011-07-08 01:53:10 +000076 bool isThumb() const {
77 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000078 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000079 }
Evan Chengebdeeab2011-07-08 01:53:10 +000080 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000081 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000082 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000083 bool isThumbTwo() const {
84 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
85 }
Jim Grosbach194bd892011-08-16 22:20:01 +000086 bool hasV6Ops() const {
87 return STI.getFeatureBits() & ARM::HasV6Ops;
88 }
Evan Cheng32869202011-07-08 22:36:29 +000089 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000090 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
91 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000092 }
Evan Chengebdeeab2011-07-08 01:53:10 +000093
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000094 /// @name Auto-generated Match Functions
95 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000096
Chris Lattner0692ee62010-09-06 19:11:01 +000097#define GET_ASSEMBLER_HEADER
98#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000099
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000100 /// }
101
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000104 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000105 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000106 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000107 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000108 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000109 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000110 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000111 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000112 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
113 StringRef Op, int Low, int High);
114 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
115 return parsePKHImm(O, "lsl", 0, 31);
116 }
117 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
118 return parsePKHImm(O, "asr", 1, 32);
119 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000120 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000121 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000122 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000123 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000124 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000125 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000126
127 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000128 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000129 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000130 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000132 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000134 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000136 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
140 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
142 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
143 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000144 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
145 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000146 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
147 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000148 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
149 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000150 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
151 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000152
153 bool validateInstruction(MCInst &Inst,
154 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000155 void processInstruction(MCInst &Inst,
156 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000157 bool shouldOmitCCOutOperand(StringRef Mnemonic,
158 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000159
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000160public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000161 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000162 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
163 Match_RequiresV6,
164 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000165 };
166
Evan Chengffc0e732011-07-09 05:47:46 +0000167 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000168 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000169 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000170
Evan Chengebdeeab2011-07-08 01:53:10 +0000171 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000172 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000173 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000174
Jim Grosbach1355cf12011-07-26 17:10:22 +0000175 // Implementation of the MCTargetAsmParser interface:
176 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
177 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000178 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000179 bool ParseDirective(AsmToken DirectiveID);
180
Jim Grosbach47a0d522011-08-16 20:45:50 +0000181 unsigned checkTargetMatchPredicate(MCInst &Inst);
182
Jim Grosbach1355cf12011-07-26 17:10:22 +0000183 bool MatchAndEmitInstruction(SMLoc IDLoc,
184 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
185 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000186};
Jim Grosbach16c74252010-10-29 14:46:02 +0000187} // end anonymous namespace
188
Chris Lattner3a697562010-10-28 17:20:03 +0000189namespace {
190
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000191/// ARMOperand - Instances of this class represent a parsed ARM machine
192/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000193class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000194 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000195 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000196 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000197 CoprocNum,
198 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000199 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000200 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000201 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000202 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000203 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000204 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000205 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000206 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000207 DPRRegisterList,
208 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000209 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000210 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000211 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000212 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000213 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000214 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000215 } Kind;
216
Sean Callanan76264762010-04-02 22:27:05 +0000217 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000218 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000219
220 union {
221 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000222 ARMCC::CondCodes Val;
223 } CC;
224
225 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000226 ARM_MB::MemBOpt Val;
227 } MBOpt;
228
229 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000230 unsigned Val;
231 } Cop;
232
233 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000234 ARM_PROC::IFlags Val;
235 } IFlags;
236
237 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000238 unsigned Val;
239 } MMask;
240
241 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000242 const char *Data;
243 unsigned Length;
244 } Tok;
245
246 struct {
247 unsigned RegNum;
248 } Reg;
249
Bill Wendling8155e5b2010-11-06 22:19:43 +0000250 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000251 const MCExpr *Val;
252 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000253
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000254 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000255 struct {
256 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000257 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
258 // was specified.
259 const MCConstantExpr *OffsetImm; // Offset immediate value
260 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
261 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000262 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000263 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000264 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000265
266 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000268 bool isAdd;
269 ARM_AM::ShiftOpc ShiftTy;
270 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000271 } PostIdxReg;
272
273 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000274 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000275 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000276 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000277 struct {
278 ARM_AM::ShiftOpc ShiftTy;
279 unsigned SrcReg;
280 unsigned ShiftReg;
281 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000282 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000283 struct {
284 ARM_AM::ShiftOpc ShiftTy;
285 unsigned SrcReg;
286 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000287 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000288 struct {
289 unsigned Imm;
290 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000291 struct {
292 unsigned LSB;
293 unsigned Width;
294 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000295 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000296
Bill Wendling146018f2010-11-06 21:42:12 +0000297 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
298public:
Sean Callanan76264762010-04-02 22:27:05 +0000299 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
300 Kind = o.Kind;
301 StartLoc = o.StartLoc;
302 EndLoc = o.EndLoc;
303 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000304 case CondCode:
305 CC = o.CC;
306 break;
Sean Callanan76264762010-04-02 22:27:05 +0000307 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000308 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000309 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000310 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000311 case Register:
312 Reg = o.Reg;
313 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000314 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000315 case DPRRegisterList:
316 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000317 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000318 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000319 case CoprocNum:
320 case CoprocReg:
321 Cop = o.Cop;
322 break;
Sean Callanan76264762010-04-02 22:27:05 +0000323 case Immediate:
324 Imm = o.Imm;
325 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000326 case MemBarrierOpt:
327 MBOpt = o.MBOpt;
328 break;
Sean Callanan76264762010-04-02 22:27:05 +0000329 case Memory:
330 Mem = o.Mem;
331 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000332 case PostIndexRegister:
333 PostIdxReg = o.PostIdxReg;
334 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000335 case MSRMask:
336 MMask = o.MMask;
337 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000338 case ProcIFlags:
339 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000340 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000341 case ShifterImmediate:
342 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000343 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000344 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000345 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000346 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000347 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000348 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000349 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000350 case RotateImmediate:
351 RotImm = o.RotImm;
352 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000353 case BitfieldDescriptor:
354 Bitfield = o.Bitfield;
355 break;
Sean Callanan76264762010-04-02 22:27:05 +0000356 }
357 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000358
Sean Callanan76264762010-04-02 22:27:05 +0000359 /// getStartLoc - Get the location of the first token of this operand.
360 SMLoc getStartLoc() const { return StartLoc; }
361 /// getEndLoc - Get the location of the last token of this operand.
362 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000363
Daniel Dunbar8462b302010-08-11 06:36:53 +0000364 ARMCC::CondCodes getCondCode() const {
365 assert(Kind == CondCode && "Invalid access!");
366 return CC.Val;
367 }
368
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000369 unsigned getCoproc() const {
370 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
371 return Cop.Val;
372 }
373
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000374 StringRef getToken() const {
375 assert(Kind == Token && "Invalid access!");
376 return StringRef(Tok.Data, Tok.Length);
377 }
378
379 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000380 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000381 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000382 }
383
Bill Wendling5fa22a12010-11-09 23:28:44 +0000384 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000385 assert((Kind == RegisterList || Kind == DPRRegisterList ||
386 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000387 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000388 }
389
Kevin Enderbycfe07242009-10-13 22:19:02 +0000390 const MCExpr *getImm() const {
391 assert(Kind == Immediate && "Invalid access!");
392 return Imm.Val;
393 }
394
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000395 ARM_MB::MemBOpt getMemBarrierOpt() const {
396 assert(Kind == MemBarrierOpt && "Invalid access!");
397 return MBOpt.Val;
398 }
399
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000400 ARM_PROC::IFlags getProcIFlags() const {
401 assert(Kind == ProcIFlags && "Invalid access!");
402 return IFlags.Val;
403 }
404
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000405 unsigned getMSRMask() const {
406 assert(Kind == MSRMask && "Invalid access!");
407 return MMask.Val;
408 }
409
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000410 bool isCoprocNum() const { return Kind == CoprocNum; }
411 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000412 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000413 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000414 bool isImm() const { return Kind == Immediate; }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000415 bool isImm0_1020s4() const {
416 if (Kind != Immediate)
417 return false;
418 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
419 if (!CE) return false;
420 int64_t Value = CE->getValue();
421 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
422 }
423 bool isImm0_508s4() const {
424 if (Kind != Immediate)
425 return false;
426 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
427 if (!CE) return false;
428 int64_t Value = CE->getValue();
429 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
430 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000431 bool isImm0_255() const {
432 if (Kind != Immediate)
433 return false;
434 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
435 if (!CE) return false;
436 int64_t Value = CE->getValue();
437 return Value >= 0 && Value < 256;
438 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000439 bool isImm0_7() const {
440 if (Kind != Immediate)
441 return false;
442 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
443 if (!CE) return false;
444 int64_t Value = CE->getValue();
445 return Value >= 0 && Value < 8;
446 }
447 bool isImm0_15() const {
448 if (Kind != Immediate)
449 return false;
450 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
451 if (!CE) return false;
452 int64_t Value = CE->getValue();
453 return Value >= 0 && Value < 16;
454 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000455 bool isImm0_31() const {
456 if (Kind != Immediate)
457 return false;
458 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
459 if (!CE) return false;
460 int64_t Value = CE->getValue();
461 return Value >= 0 && Value < 32;
462 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000463 bool isImm1_16() const {
464 if (Kind != Immediate)
465 return false;
466 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
467 if (!CE) return false;
468 int64_t Value = CE->getValue();
469 return Value > 0 && Value < 17;
470 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000471 bool isImm1_32() const {
472 if (Kind != Immediate)
473 return false;
474 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
475 if (!CE) return false;
476 int64_t Value = CE->getValue();
477 return Value > 0 && Value < 33;
478 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000479 bool isImm0_65535() const {
480 if (Kind != Immediate)
481 return false;
482 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
483 if (!CE) return false;
484 int64_t Value = CE->getValue();
485 return Value >= 0 && Value < 65536;
486 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000487 bool isImm0_65535Expr() const {
488 if (Kind != Immediate)
489 return false;
490 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
491 // If it's not a constant expression, it'll generate a fixup and be
492 // handled later.
493 if (!CE) return true;
494 int64_t Value = CE->getValue();
495 return Value >= 0 && Value < 65536;
496 }
Jim Grosbached838482011-07-26 16:24:27 +0000497 bool isImm24bit() const {
498 if (Kind != Immediate)
499 return false;
500 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
501 if (!CE) return false;
502 int64_t Value = CE->getValue();
503 return Value >= 0 && Value <= 0xffffff;
504 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000505 bool isImmThumbSR() const {
506 if (Kind != Immediate)
507 return false;
508 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
509 if (!CE) return false;
510 int64_t Value = CE->getValue();
511 return Value > 0 && Value < 33;
512 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000513 bool isPKHLSLImm() const {
514 if (Kind != Immediate)
515 return false;
516 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
517 if (!CE) return false;
518 int64_t Value = CE->getValue();
519 return Value >= 0 && Value < 32;
520 }
521 bool isPKHASRImm() const {
522 if (Kind != Immediate)
523 return false;
524 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
525 if (!CE) return false;
526 int64_t Value = CE->getValue();
527 return Value > 0 && Value <= 32;
528 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000529 bool isARMSOImm() const {
530 if (Kind != Immediate)
531 return false;
532 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
533 if (!CE) return false;
534 int64_t Value = CE->getValue();
535 return ARM_AM::getSOImmVal(Value) != -1;
536 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000537 bool isT2SOImm() const {
538 if (Kind != Immediate)
539 return false;
540 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
541 if (!CE) return false;
542 int64_t Value = CE->getValue();
543 return ARM_AM::getT2SOImmVal(Value) != -1;
544 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000545 bool isSetEndImm() const {
546 if (Kind != Immediate)
547 return false;
548 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
549 if (!CE) return false;
550 int64_t Value = CE->getValue();
551 return Value == 1 || Value == 0;
552 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000553 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000554 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000555 bool isDPRRegList() const { return Kind == DPRRegisterList; }
556 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000557 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000558 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000559 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000560 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000561 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
562 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000563 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000564 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000565 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
566 bool isPostIdxReg() const {
567 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
568 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000569 bool isMemNoOffset() const {
570 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000571 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000572 // No offset of any kind.
573 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000574 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000575 bool isAddrMode2() const {
576 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000577 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000578 // Check for register offset.
579 if (Mem.OffsetRegNum) return true;
580 // Immediate offset in range [-4095, 4095].
581 if (!Mem.OffsetImm) return true;
582 int64_t Val = Mem.OffsetImm->getValue();
583 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000584 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000585 bool isAM2OffsetImm() const {
586 if (Kind != Immediate)
587 return false;
588 // Immediate offset in range [-4095, 4095].
589 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
590 if (!CE) return false;
591 int64_t Val = CE->getValue();
592 return Val > -4096 && Val < 4096;
593 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000594 bool isAddrMode3() const {
595 if (Kind != Memory)
596 return false;
597 // No shifts are legal for AM3.
598 if (Mem.ShiftType != ARM_AM::no_shift) return false;
599 // Check for register offset.
600 if (Mem.OffsetRegNum) return true;
601 // Immediate offset in range [-255, 255].
602 if (!Mem.OffsetImm) return true;
603 int64_t Val = Mem.OffsetImm->getValue();
604 return Val > -256 && Val < 256;
605 }
606 bool isAM3Offset() const {
607 if (Kind != Immediate && Kind != PostIndexRegister)
608 return false;
609 if (Kind == PostIndexRegister)
610 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
611 // Immediate offset in range [-255, 255].
612 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
613 if (!CE) return false;
614 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000615 // Special case, #-0 is INT32_MIN.
616 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000617 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000618 bool isAddrMode5() const {
619 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000620 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000621 // Check for register offset.
622 if (Mem.OffsetRegNum) return false;
623 // Immediate offset in range [-1020, 1020] and a multiple of 4.
624 if (!Mem.OffsetImm) return true;
625 int64_t Val = Mem.OffsetImm->getValue();
626 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000627 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000628 bool isMemRegOffset() const {
629 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000630 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000631 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000632 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633 bool isMemThumbRR() const {
634 // Thumb reg+reg addressing is simple. Just two registers, a base and
635 // an offset. No shifts, negations or any other complicating factors.
636 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
637 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000638 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000639 return isARMLowRegister(Mem.BaseRegNum) &&
640 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
641 }
642 bool isMemThumbRIs4() const {
643 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
644 !isARMLowRegister(Mem.BaseRegNum))
645 return false;
646 // Immediate offset, multiple of 4 in range [0, 124].
647 if (!Mem.OffsetImm) return true;
648 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000649 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
650 }
Jim Grosbach38466302011-08-19 18:55:51 +0000651 bool isMemThumbRIs2() const {
652 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
653 !isARMLowRegister(Mem.BaseRegNum))
654 return false;
655 // Immediate offset, multiple of 4 in range [0, 62].
656 if (!Mem.OffsetImm) return true;
657 int64_t Val = Mem.OffsetImm->getValue();
658 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
659 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000660 bool isMemThumbRIs1() const {
661 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
662 !isARMLowRegister(Mem.BaseRegNum))
663 return false;
664 // Immediate offset in range [0, 31].
665 if (!Mem.OffsetImm) return true;
666 int64_t Val = Mem.OffsetImm->getValue();
667 return Val >= 0 && Val <= 31;
668 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000669 bool isMemThumbSPI() const {
670 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
671 return false;
672 // Immediate offset, multiple of 4 in range [0, 1020].
673 if (!Mem.OffsetImm) return true;
674 int64_t Val = Mem.OffsetImm->getValue();
675 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000676 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000677 bool isMemImm8Offset() const {
678 if (Kind != Memory || Mem.OffsetRegNum != 0)
679 return false;
680 // Immediate offset in range [-255, 255].
681 if (!Mem.OffsetImm) return true;
682 int64_t Val = Mem.OffsetImm->getValue();
683 return Val > -256 && Val < 256;
684 }
685 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000686 // If we have an immediate that's not a constant, treat it as a label
687 // reference needing a fixup. If it is a constant, it's something else
688 // and we reject it.
689 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
690 return true;
691
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 if (Kind != Memory || Mem.OffsetRegNum != 0)
693 return false;
694 // Immediate offset in range [-4095, 4095].
695 if (!Mem.OffsetImm) return true;
696 int64_t Val = Mem.OffsetImm->getValue();
697 return Val > -4096 && Val < 4096;
698 }
699 bool isPostIdxImm8() const {
700 if (Kind != Immediate)
701 return false;
702 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
703 if (!CE) return false;
704 int64_t Val = CE->getValue();
705 return Val > -256 && Val < 256;
706 }
707
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000708 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000709 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000710
711 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000712 // Add as immediates when possible. Null MCExpr = 0.
713 if (Expr == 0)
714 Inst.addOperand(MCOperand::CreateImm(0));
715 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000716 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
717 else
718 Inst.addOperand(MCOperand::CreateExpr(Expr));
719 }
720
Daniel Dunbar8462b302010-08-11 06:36:53 +0000721 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000722 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000723 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000724 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
725 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000726 }
727
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000728 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
729 assert(N == 1 && "Invalid number of operands!");
730 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
731 }
732
733 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
734 assert(N == 1 && "Invalid number of operands!");
735 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
736 }
737
Jim Grosbachd67641b2010-12-06 18:21:12 +0000738 void addCCOutOperands(MCInst &Inst, unsigned N) const {
739 assert(N == 1 && "Invalid number of operands!");
740 Inst.addOperand(MCOperand::CreateReg(getReg()));
741 }
742
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000743 void addRegOperands(MCInst &Inst, unsigned N) const {
744 assert(N == 1 && "Invalid number of operands!");
745 Inst.addOperand(MCOperand::CreateReg(getReg()));
746 }
747
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000748 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000749 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000750 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
751 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
752 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000753 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000754 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000755 }
756
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000757 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000758 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000759 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
760 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000761 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000762 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000763 }
764
765
Jim Grosbach580f4a92011-07-25 22:20:28 +0000766 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000767 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000768 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
769 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000770 }
771
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000772 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000773 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000774 const SmallVectorImpl<unsigned> &RegList = getRegList();
775 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000776 I = RegList.begin(), E = RegList.end(); I != E; ++I)
777 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000778 }
779
Bill Wendling0f630752010-11-17 04:32:08 +0000780 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
781 addRegListOperands(Inst, N);
782 }
783
784 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
785 addRegListOperands(Inst, N);
786 }
787
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000788 void addRotImmOperands(MCInst &Inst, unsigned N) const {
789 assert(N == 1 && "Invalid number of operands!");
790 // Encoded as val>>3. The printer handles display as 8, 16, 24.
791 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
792 }
793
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000794 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
795 assert(N == 1 && "Invalid number of operands!");
796 // Munge the lsb/width into a bitfield mask.
797 unsigned lsb = Bitfield.LSB;
798 unsigned width = Bitfield.Width;
799 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
800 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
801 (32 - (lsb + width)));
802 Inst.addOperand(MCOperand::CreateImm(Mask));
803 }
804
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000805 void addImmOperands(MCInst &Inst, unsigned N) const {
806 assert(N == 1 && "Invalid number of operands!");
807 addExpr(Inst, getImm());
808 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000809
Jim Grosbach72f39f82011-08-24 21:22:15 +0000810 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
811 assert(N == 1 && "Invalid number of operands!");
812 // The immediate is scaled by four in the encoding and is stored
813 // in the MCInst as such. Lop off the low two bits here.
814 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
815 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
816 }
817
818 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
819 assert(N == 1 && "Invalid number of operands!");
820 // The immediate is scaled by four in the encoding and is stored
821 // in the MCInst as such. Lop off the low two bits here.
822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
823 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
824 }
825
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000826 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
827 assert(N == 1 && "Invalid number of operands!");
828 addExpr(Inst, getImm());
829 }
830
Jim Grosbach83ab0702011-07-13 22:01:08 +0000831 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
832 assert(N == 1 && "Invalid number of operands!");
833 addExpr(Inst, getImm());
834 }
835
836 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
837 assert(N == 1 && "Invalid number of operands!");
838 addExpr(Inst, getImm());
839 }
840
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000841 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
842 assert(N == 1 && "Invalid number of operands!");
843 addExpr(Inst, getImm());
844 }
845
Jim Grosbachf4943352011-07-25 23:09:14 +0000846 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
847 assert(N == 1 && "Invalid number of operands!");
848 // The constant encodes as the immediate-1, and we store in the instruction
849 // the bits as encoded, so subtract off one here.
850 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
851 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
852 }
853
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000854 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
855 assert(N == 1 && "Invalid number of operands!");
856 // The constant encodes as the immediate-1, and we store in the instruction
857 // the bits as encoded, so subtract off one here.
858 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
859 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
860 }
861
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000862 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
863 assert(N == 1 && "Invalid number of operands!");
864 addExpr(Inst, getImm());
865 }
866
Jim Grosbachffa32252011-07-19 19:13:28 +0000867 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
868 assert(N == 1 && "Invalid number of operands!");
869 addExpr(Inst, getImm());
870 }
871
Jim Grosbached838482011-07-26 16:24:27 +0000872 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
873 assert(N == 1 && "Invalid number of operands!");
874 addExpr(Inst, getImm());
875 }
876
Jim Grosbach70939ee2011-08-17 21:51:27 +0000877 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
878 assert(N == 1 && "Invalid number of operands!");
879 // The constant encodes as the immediate, except for 32, which encodes as
880 // zero.
881 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
882 unsigned Imm = CE->getValue();
883 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
884 }
885
Jim Grosbachf6c05252011-07-21 17:23:04 +0000886 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
887 assert(N == 1 && "Invalid number of operands!");
888 addExpr(Inst, getImm());
889 }
890
891 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
892 assert(N == 1 && "Invalid number of operands!");
893 // An ASR value of 32 encodes as 0, so that's how we want to add it to
894 // the instruction as well.
895 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
896 int Val = CE->getValue();
897 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
898 }
899
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000900 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
901 assert(N == 1 && "Invalid number of operands!");
902 addExpr(Inst, getImm());
903 }
904
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000905 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
906 assert(N == 1 && "Invalid number of operands!");
907 addExpr(Inst, getImm());
908 }
909
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000910 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
911 assert(N == 1 && "Invalid number of operands!");
912 addExpr(Inst, getImm());
913 }
914
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000915 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
916 assert(N == 1 && "Invalid number of operands!");
917 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
918 }
919
Jim Grosbach7ce05792011-08-03 23:50:40 +0000920 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
921 assert(N == 1 && "Invalid number of operands!");
922 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000923 }
924
Jim Grosbach7ce05792011-08-03 23:50:40 +0000925 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
926 assert(N == 3 && "Invalid number of operands!");
927 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
928 if (!Mem.OffsetRegNum) {
929 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
930 // Special case for #-0
931 if (Val == INT32_MIN) Val = 0;
932 if (Val < 0) Val = -Val;
933 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
934 } else {
935 // For register offset, we encode the shift type and negation flag
936 // here.
937 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000938 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000939 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000940 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
941 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
942 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000943 }
944
Jim Grosbach039c2e12011-08-04 23:01:30 +0000945 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
946 assert(N == 2 && "Invalid number of operands!");
947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
948 assert(CE && "non-constant AM2OffsetImm operand!");
949 int32_t Val = CE->getValue();
950 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
951 // Special case for #-0
952 if (Val == INT32_MIN) Val = 0;
953 if (Val < 0) Val = -Val;
954 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
955 Inst.addOperand(MCOperand::CreateReg(0));
956 Inst.addOperand(MCOperand::CreateImm(Val));
957 }
958
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000959 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
960 assert(N == 3 && "Invalid number of operands!");
961 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
962 if (!Mem.OffsetRegNum) {
963 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
964 // Special case for #-0
965 if (Val == INT32_MIN) Val = 0;
966 if (Val < 0) Val = -Val;
967 Val = ARM_AM::getAM3Opc(AddSub, Val);
968 } else {
969 // For register offset, we encode the shift type and negation flag
970 // here.
971 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
972 }
973 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
974 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
975 Inst.addOperand(MCOperand::CreateImm(Val));
976 }
977
978 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
979 assert(N == 2 && "Invalid number of operands!");
980 if (Kind == PostIndexRegister) {
981 int32_t Val =
982 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
983 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
984 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000985 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000986 }
987
988 // Constant offset.
989 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
990 int32_t Val = CE->getValue();
991 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
992 // Special case for #-0
993 if (Val == INT32_MIN) Val = 0;
994 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000995 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000996 Inst.addOperand(MCOperand::CreateReg(0));
997 Inst.addOperand(MCOperand::CreateImm(Val));
998 }
999
Jim Grosbach7ce05792011-08-03 23:50:40 +00001000 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1001 assert(N == 2 && "Invalid number of operands!");
1002 // The lower two bits are always zero and as such are not encoded.
1003 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1004 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1005 // Special case for #-0
1006 if (Val == INT32_MIN) Val = 0;
1007 if (Val < 0) Val = -Val;
1008 Val = ARM_AM::getAM5Opc(AddSub, Val);
1009 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1010 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001011 }
1012
Jim Grosbach7ce05792011-08-03 23:50:40 +00001013 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1014 assert(N == 2 && "Invalid number of operands!");
1015 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1016 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1017 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001018 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001019
Jim Grosbach7ce05792011-08-03 23:50:40 +00001020 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1021 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001022 // If this is an immediate, it's a label reference.
1023 if (Kind == Immediate) {
1024 addExpr(Inst, getImm());
1025 Inst.addOperand(MCOperand::CreateImm(0));
1026 return;
1027 }
1028
1029 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001030 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1031 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1032 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001033 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001034
Jim Grosbach7ce05792011-08-03 23:50:40 +00001035 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1036 assert(N == 3 && "Invalid number of operands!");
1037 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001038 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001039 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1040 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1041 Inst.addOperand(MCOperand::CreateImm(Val));
1042 }
1043
1044 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1045 assert(N == 2 && "Invalid number of operands!");
1046 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1047 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1048 }
1049
Jim Grosbach60f91a32011-08-19 17:55:24 +00001050 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1051 assert(N == 2 && "Invalid number of operands!");
1052 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1053 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1054 Inst.addOperand(MCOperand::CreateImm(Val));
1055 }
1056
Jim Grosbach38466302011-08-19 18:55:51 +00001057 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1058 assert(N == 2 && "Invalid number of operands!");
1059 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1060 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1061 Inst.addOperand(MCOperand::CreateImm(Val));
1062 }
1063
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001064 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1065 assert(N == 2 && "Invalid number of operands!");
1066 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1067 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1068 Inst.addOperand(MCOperand::CreateImm(Val));
1069 }
1070
Jim Grosbachecd85892011-08-19 18:13:48 +00001071 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1072 assert(N == 2 && "Invalid number of operands!");
1073 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1074 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1075 Inst.addOperand(MCOperand::CreateImm(Val));
1076 }
1077
Jim Grosbach7ce05792011-08-03 23:50:40 +00001078 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1079 assert(N == 1 && "Invalid number of operands!");
1080 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1081 assert(CE && "non-constant post-idx-imm8 operand!");
1082 int Imm = CE->getValue();
1083 bool isAdd = Imm >= 0;
1084 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1085 Inst.addOperand(MCOperand::CreateImm(Imm));
1086 }
1087
1088 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1089 assert(N == 2 && "Invalid number of operands!");
1090 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001091 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1092 }
1093
1094 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1095 assert(N == 2 && "Invalid number of operands!");
1096 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1097 // The sign, shift type, and shift amount are encoded in a single operand
1098 // using the AM2 encoding helpers.
1099 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1100 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1101 PostIdxReg.ShiftTy);
1102 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001103 }
1104
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001105 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1106 assert(N == 1 && "Invalid number of operands!");
1107 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1108 }
1109
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001110 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1111 assert(N == 1 && "Invalid number of operands!");
1112 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1113 }
1114
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001115 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001116
Chris Lattner3a697562010-10-28 17:20:03 +00001117 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1118 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001119 Op->CC.Val = CC;
1120 Op->StartLoc = S;
1121 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001122 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001123 }
1124
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001125 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1126 ARMOperand *Op = new ARMOperand(CoprocNum);
1127 Op->Cop.Val = CopVal;
1128 Op->StartLoc = S;
1129 Op->EndLoc = S;
1130 return Op;
1131 }
1132
1133 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1134 ARMOperand *Op = new ARMOperand(CoprocReg);
1135 Op->Cop.Val = CopVal;
1136 Op->StartLoc = S;
1137 Op->EndLoc = S;
1138 return Op;
1139 }
1140
Jim Grosbachd67641b2010-12-06 18:21:12 +00001141 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1142 ARMOperand *Op = new ARMOperand(CCOut);
1143 Op->Reg.RegNum = RegNum;
1144 Op->StartLoc = S;
1145 Op->EndLoc = S;
1146 return Op;
1147 }
1148
Chris Lattner3a697562010-10-28 17:20:03 +00001149 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1150 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001151 Op->Tok.Data = Str.data();
1152 Op->Tok.Length = Str.size();
1153 Op->StartLoc = S;
1154 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001155 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001156 }
1157
Bill Wendling50d0f582010-11-18 23:43:05 +00001158 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001159 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001160 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001161 Op->StartLoc = S;
1162 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001163 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001164 }
1165
Jim Grosbache8606dc2011-07-13 17:50:29 +00001166 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1167 unsigned SrcReg,
1168 unsigned ShiftReg,
1169 unsigned ShiftImm,
1170 SMLoc S, SMLoc E) {
1171 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001172 Op->RegShiftedReg.ShiftTy = ShTy;
1173 Op->RegShiftedReg.SrcReg = SrcReg;
1174 Op->RegShiftedReg.ShiftReg = ShiftReg;
1175 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001176 Op->StartLoc = S;
1177 Op->EndLoc = E;
1178 return Op;
1179 }
1180
Owen Anderson92a20222011-07-21 18:54:16 +00001181 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1182 unsigned SrcReg,
1183 unsigned ShiftImm,
1184 SMLoc S, SMLoc E) {
1185 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001186 Op->RegShiftedImm.ShiftTy = ShTy;
1187 Op->RegShiftedImm.SrcReg = SrcReg;
1188 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001189 Op->StartLoc = S;
1190 Op->EndLoc = E;
1191 return Op;
1192 }
1193
Jim Grosbach580f4a92011-07-25 22:20:28 +00001194 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001195 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001196 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1197 Op->ShifterImm.isASR = isASR;
1198 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001199 Op->StartLoc = S;
1200 Op->EndLoc = E;
1201 return Op;
1202 }
1203
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001204 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1205 ARMOperand *Op = new ARMOperand(RotateImmediate);
1206 Op->RotImm.Imm = Imm;
1207 Op->StartLoc = S;
1208 Op->EndLoc = E;
1209 return Op;
1210 }
1211
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001212 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1213 SMLoc S, SMLoc E) {
1214 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1215 Op->Bitfield.LSB = LSB;
1216 Op->Bitfield.Width = Width;
1217 Op->StartLoc = S;
1218 Op->EndLoc = E;
1219 return Op;
1220 }
1221
Bill Wendling7729e062010-11-09 22:44:22 +00001222 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001223 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001224 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001225 KindTy Kind = RegisterList;
1226
Evan Cheng275944a2011-07-25 21:32:49 +00001227 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1228 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001229 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001230 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1231 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001232 Kind = SPRRegisterList;
1233
1234 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001235 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001236 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001237 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001238 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001239 Op->StartLoc = StartLoc;
1240 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001241 return Op;
1242 }
1243
Chris Lattner3a697562010-10-28 17:20:03 +00001244 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1245 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001246 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001247 Op->StartLoc = S;
1248 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001249 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001250 }
1251
Jim Grosbach7ce05792011-08-03 23:50:40 +00001252 static ARMOperand *CreateMem(unsigned BaseRegNum,
1253 const MCConstantExpr *OffsetImm,
1254 unsigned OffsetRegNum,
1255 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001256 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001257 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001258 SMLoc S, SMLoc E) {
1259 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001260 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001261 Op->Mem.OffsetImm = OffsetImm;
1262 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001263 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001264 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001265 Op->Mem.isNegative = isNegative;
1266 Op->StartLoc = S;
1267 Op->EndLoc = E;
1268 return Op;
1269 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001270
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001271 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1272 ARM_AM::ShiftOpc ShiftTy,
1273 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001274 SMLoc S, SMLoc E) {
1275 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1276 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001277 Op->PostIdxReg.isAdd = isAdd;
1278 Op->PostIdxReg.ShiftTy = ShiftTy;
1279 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001280 Op->StartLoc = S;
1281 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001282 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001283 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001284
1285 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1286 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1287 Op->MBOpt.Val = Opt;
1288 Op->StartLoc = S;
1289 Op->EndLoc = S;
1290 return Op;
1291 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001292
1293 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1294 ARMOperand *Op = new ARMOperand(ProcIFlags);
1295 Op->IFlags.Val = IFlags;
1296 Op->StartLoc = S;
1297 Op->EndLoc = S;
1298 return Op;
1299 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001300
1301 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1302 ARMOperand *Op = new ARMOperand(MSRMask);
1303 Op->MMask.Val = MMask;
1304 Op->StartLoc = S;
1305 Op->EndLoc = S;
1306 return Op;
1307 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001308};
1309
1310} // end anonymous namespace.
1311
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001312void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001313 switch (Kind) {
1314 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001315 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001316 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001317 case CCOut:
1318 OS << "<ccout " << getReg() << ">";
1319 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001320 case CoprocNum:
1321 OS << "<coprocessor number: " << getCoproc() << ">";
1322 break;
1323 case CoprocReg:
1324 OS << "<coprocessor register: " << getCoproc() << ">";
1325 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001326 case MSRMask:
1327 OS << "<mask: " << getMSRMask() << ">";
1328 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001329 case Immediate:
1330 getImm()->print(OS);
1331 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001332 case MemBarrierOpt:
1333 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1334 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001335 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001336 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001337 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001338 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001339 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001340 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001341 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1342 << PostIdxReg.RegNum;
1343 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1344 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1345 << PostIdxReg.ShiftImm;
1346 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001347 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001348 case ProcIFlags: {
1349 OS << "<ARM_PROC::";
1350 unsigned IFlags = getProcIFlags();
1351 for (int i=2; i >= 0; --i)
1352 if (IFlags & (1 << i))
1353 OS << ARM_PROC::IFlagsToString(1 << i);
1354 OS << ">";
1355 break;
1356 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001357 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001358 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001359 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001360 case ShifterImmediate:
1361 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1362 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001363 break;
1364 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001365 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001366 << RegShiftedReg.SrcReg
1367 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1368 << ", " << RegShiftedReg.ShiftReg << ", "
1369 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001370 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001371 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001372 case ShiftedImmediate:
1373 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001374 << RegShiftedImm.SrcReg
1375 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1376 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001377 << ">";
1378 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001379 case RotateImmediate:
1380 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1381 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001382 case BitfieldDescriptor:
1383 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1384 << ", width: " << Bitfield.Width << ">";
1385 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001386 case RegisterList:
1387 case DPRRegisterList:
1388 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001389 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001390
Bill Wendling5fa22a12010-11-09 23:28:44 +00001391 const SmallVectorImpl<unsigned> &RegList = getRegList();
1392 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001393 I = RegList.begin(), E = RegList.end(); I != E; ) {
1394 OS << *I;
1395 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001396 }
1397
1398 OS << ">";
1399 break;
1400 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001401 case Token:
1402 OS << "'" << getToken() << "'";
1403 break;
1404 }
1405}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001406
1407/// @name Auto-generated Match Functions
1408/// {
1409
1410static unsigned MatchRegisterName(StringRef Name);
1411
1412/// }
1413
Bob Wilson69df7232011-02-03 21:46:10 +00001414bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1415 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001416 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001417
1418 return (RegNo == (unsigned)-1);
1419}
1420
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001421/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001422/// and if it is a register name the token is eaten and the register number is
1423/// returned. Otherwise return -1.
1424///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001425int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001426 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001427 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001428
Chris Lattnere5658fa2010-10-30 04:09:10 +00001429 // FIXME: Validate register for the current architecture; we have to do
1430 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001431 std::string upperCase = Tok.getString().str();
1432 std::string lowerCase = LowercaseString(upperCase);
1433 unsigned RegNum = MatchRegisterName(lowerCase);
1434 if (!RegNum) {
1435 RegNum = StringSwitch<unsigned>(lowerCase)
1436 .Case("r13", ARM::SP)
1437 .Case("r14", ARM::LR)
1438 .Case("r15", ARM::PC)
1439 .Case("ip", ARM::R12)
1440 .Default(0);
1441 }
1442 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001443
Chris Lattnere5658fa2010-10-30 04:09:10 +00001444 Parser.Lex(); // Eat identifier token.
1445 return RegNum;
1446}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001447
Jim Grosbach19906722011-07-13 18:49:30 +00001448// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1449// If a recoverable error occurs, return 1. If an irrecoverable error
1450// occurs, return -1. An irrecoverable error is one where tokens have been
1451// consumed in the process of trying to parse the shifter (i.e., when it is
1452// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001453int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001454 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1455 SMLoc S = Parser.getTok().getLoc();
1456 const AsmToken &Tok = Parser.getTok();
1457 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1458
1459 std::string upperCase = Tok.getString().str();
1460 std::string lowerCase = LowercaseString(upperCase);
1461 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1462 .Case("lsl", ARM_AM::lsl)
1463 .Case("lsr", ARM_AM::lsr)
1464 .Case("asr", ARM_AM::asr)
1465 .Case("ror", ARM_AM::ror)
1466 .Case("rrx", ARM_AM::rrx)
1467 .Default(ARM_AM::no_shift);
1468
1469 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001470 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001471
Jim Grosbache8606dc2011-07-13 17:50:29 +00001472 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001473
Jim Grosbache8606dc2011-07-13 17:50:29 +00001474 // The source register for the shift has already been added to the
1475 // operand list, so we need to pop it off and combine it into the shifted
1476 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001477 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001478 if (!PrevOp->isReg())
1479 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1480 int SrcReg = PrevOp->getReg();
1481 int64_t Imm = 0;
1482 int ShiftReg = 0;
1483 if (ShiftTy == ARM_AM::rrx) {
1484 // RRX Doesn't have an explicit shift amount. The encoder expects
1485 // the shift register to be the same as the source register. Seems odd,
1486 // but OK.
1487 ShiftReg = SrcReg;
1488 } else {
1489 // Figure out if this is shifted by a constant or a register (for non-RRX).
1490 if (Parser.getTok().is(AsmToken::Hash)) {
1491 Parser.Lex(); // Eat hash.
1492 SMLoc ImmLoc = Parser.getTok().getLoc();
1493 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001494 if (getParser().ParseExpression(ShiftExpr)) {
1495 Error(ImmLoc, "invalid immediate shift value");
1496 return -1;
1497 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001498 // The expression must be evaluatable as an immediate.
1499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001500 if (!CE) {
1501 Error(ImmLoc, "invalid immediate shift value");
1502 return -1;
1503 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001504 // Range check the immediate.
1505 // lsl, ror: 0 <= imm <= 31
1506 // lsr, asr: 0 <= imm <= 32
1507 Imm = CE->getValue();
1508 if (Imm < 0 ||
1509 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1510 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001511 Error(ImmLoc, "immediate shift value out of range");
1512 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001513 }
1514 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001515 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001516 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001517 if (ShiftReg == -1) {
1518 Error (L, "expected immediate or register in shift operand");
1519 return -1;
1520 }
1521 } else {
1522 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001523 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001524 return -1;
1525 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001526 }
1527
Owen Anderson92a20222011-07-21 18:54:16 +00001528 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1529 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001530 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001531 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001532 else
1533 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1534 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001535
Jim Grosbach19906722011-07-13 18:49:30 +00001536 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001537}
1538
1539
Bill Wendling50d0f582010-11-18 23:43:05 +00001540/// Try to parse a register name. The token must be an Identifier when called.
1541/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1542/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001543///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001544/// TODO this is likely to change to allow different register types and or to
1545/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001546bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001547tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001548 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001549 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001550 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001551 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001552
Bill Wendling50d0f582010-11-18 23:43:05 +00001553 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001554
Chris Lattnere5658fa2010-10-30 04:09:10 +00001555 const AsmToken &ExclaimTok = Parser.getTok();
1556 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001557 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1558 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001559 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001560 }
1561
Bill Wendling50d0f582010-11-18 23:43:05 +00001562 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001563}
1564
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001565/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1566/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1567/// "c5", ...
1568static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001569 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1570 // but efficient.
1571 switch (Name.size()) {
1572 default: break;
1573 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001574 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001575 return -1;
1576 switch (Name[1]) {
1577 default: return -1;
1578 case '0': return 0;
1579 case '1': return 1;
1580 case '2': return 2;
1581 case '3': return 3;
1582 case '4': return 4;
1583 case '5': return 5;
1584 case '6': return 6;
1585 case '7': return 7;
1586 case '8': return 8;
1587 case '9': return 9;
1588 }
1589 break;
1590 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001591 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001592 return -1;
1593 switch (Name[2]) {
1594 default: return -1;
1595 case '0': return 10;
1596 case '1': return 11;
1597 case '2': return 12;
1598 case '3': return 13;
1599 case '4': return 14;
1600 case '5': return 15;
1601 }
1602 break;
1603 }
1604
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001605 return -1;
1606}
1607
Jim Grosbach43904292011-07-25 20:14:50 +00001608/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001609/// token must be an Identifier when called, and if it is a coprocessor
1610/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001611ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001612parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001613 SMLoc S = Parser.getTok().getLoc();
1614 const AsmToken &Tok = Parser.getTok();
1615 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1616
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001617 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001618 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001619 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001620
1621 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001622 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001623 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001624}
1625
Jim Grosbach43904292011-07-25 20:14:50 +00001626/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001627/// token must be an Identifier when called, and if it is a coprocessor
1628/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001629ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001630parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001631 SMLoc S = Parser.getTok().getLoc();
1632 const AsmToken &Tok = Parser.getTok();
1633 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1634
1635 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1636 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001637 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001638
1639 Parser.Lex(); // Eat identifier token.
1640 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001641 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001642}
1643
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001644/// Parse a register list, return it if successful else return null. The first
1645/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001646bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001647parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001648 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001649 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001650 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001651
Bill Wendling7729e062010-11-09 22:44:22 +00001652 // Read the rest of the registers in the list.
1653 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001654 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001655
Bill Wendling7729e062010-11-09 22:44:22 +00001656 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001657 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001658 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001659
Sean Callanan18b83232010-01-19 21:44:56 +00001660 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001661 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001662 if (RegTok.isNot(AsmToken::Identifier)) {
1663 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001664 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001665 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001666
Jim Grosbach1355cf12011-07-26 17:10:22 +00001667 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001668 if (RegNum == -1) {
1669 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001670 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001671 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001672
Bill Wendlinge7176102010-11-06 22:36:58 +00001673 if (IsRange) {
1674 int Reg = PrevRegNum;
1675 do {
1676 ++Reg;
1677 Registers.push_back(std::make_pair(Reg, RegLoc));
1678 } while (Reg != RegNum);
1679 } else {
1680 Registers.push_back(std::make_pair(RegNum, RegLoc));
1681 }
1682
1683 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001684 } while (Parser.getTok().is(AsmToken::Comma) ||
1685 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001686
1687 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001688 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001689 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1690 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001691 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001692 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001693
Bill Wendlinge7176102010-11-06 22:36:58 +00001694 SMLoc E = RCurlyTok.getLoc();
1695 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001696
Bill Wendlinge7176102010-11-06 22:36:58 +00001697 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001698 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001699 unsigned HighRegNum = 0;
1700 BitVector RegMap(32);
1701 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1702 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001703 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001704
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001705 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001706 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001707 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001708 }
1709
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001710 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001711 Warning(RegInfo.second,
1712 "register not in ascending order in register list");
1713
Jim Grosbach11e03e72011-08-22 18:50:36 +00001714 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001715 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001716 }
1717
Bill Wendling50d0f582010-11-18 23:43:05 +00001718 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1719 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001720}
1721
Jim Grosbach43904292011-07-25 20:14:50 +00001722/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001723ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001724parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001725 SMLoc S = Parser.getTok().getLoc();
1726 const AsmToken &Tok = Parser.getTok();
1727 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1728 StringRef OptStr = Tok.getString();
1729
1730 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1731 .Case("sy", ARM_MB::SY)
1732 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001733 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001734 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001735 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001736 .Case("ishst", ARM_MB::ISHST)
1737 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001738 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001739 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001740 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001741 .Case("osh", ARM_MB::OSH)
1742 .Case("oshst", ARM_MB::OSHST)
1743 .Default(~0U);
1744
1745 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001746 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001747
1748 Parser.Lex(); // Eat identifier token.
1749 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001750 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001751}
1752
Jim Grosbach43904292011-07-25 20:14:50 +00001753/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001754ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001755parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001756 SMLoc S = Parser.getTok().getLoc();
1757 const AsmToken &Tok = Parser.getTok();
1758 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1759 StringRef IFlagsStr = Tok.getString();
1760
1761 unsigned IFlags = 0;
1762 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1763 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1764 .Case("a", ARM_PROC::A)
1765 .Case("i", ARM_PROC::I)
1766 .Case("f", ARM_PROC::F)
1767 .Default(~0U);
1768
1769 // If some specific iflag is already set, it means that some letter is
1770 // present more than once, this is not acceptable.
1771 if (Flag == ~0U || (IFlags & Flag))
1772 return MatchOperand_NoMatch;
1773
1774 IFlags |= Flag;
1775 }
1776
1777 Parser.Lex(); // Eat identifier token.
1778 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1779 return MatchOperand_Success;
1780}
1781
Jim Grosbach43904292011-07-25 20:14:50 +00001782/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001783ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001784parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001785 SMLoc S = Parser.getTok().getLoc();
1786 const AsmToken &Tok = Parser.getTok();
1787 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1788 StringRef Mask = Tok.getString();
1789
1790 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1791 size_t Start = 0, Next = Mask.find('_');
1792 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001793 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001794 if (Next != StringRef::npos)
1795 Flags = Mask.slice(Next+1, Mask.size());
1796
1797 // FlagsVal contains the complete mask:
1798 // 3-0: Mask
1799 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1800 unsigned FlagsVal = 0;
1801
1802 if (SpecReg == "apsr") {
1803 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001804 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001805 .Case("g", 0x4) // same as CPSR_s
1806 .Case("nzcvqg", 0xc) // same as CPSR_fs
1807 .Default(~0U);
1808
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001809 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001810 if (!Flags.empty())
1811 return MatchOperand_NoMatch;
1812 else
1813 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001814 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001815 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001816 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1817 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001818 for (int i = 0, e = Flags.size(); i != e; ++i) {
1819 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1820 .Case("c", 1)
1821 .Case("x", 2)
1822 .Case("s", 4)
1823 .Case("f", 8)
1824 .Default(~0U);
1825
1826 // If some specific flag is already set, it means that some letter is
1827 // present more than once, this is not acceptable.
1828 if (FlagsVal == ~0U || (FlagsVal & Flag))
1829 return MatchOperand_NoMatch;
1830 FlagsVal |= Flag;
1831 }
1832 } else // No match for special register.
1833 return MatchOperand_NoMatch;
1834
1835 // Special register without flags are equivalent to "fc" flags.
1836 if (!FlagsVal)
1837 FlagsVal = 0x9;
1838
1839 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1840 if (SpecReg == "spsr")
1841 FlagsVal |= 16;
1842
1843 Parser.Lex(); // Eat identifier token.
1844 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1845 return MatchOperand_Success;
1846}
1847
Jim Grosbachf6c05252011-07-21 17:23:04 +00001848ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1849parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1850 int Low, int High) {
1851 const AsmToken &Tok = Parser.getTok();
1852 if (Tok.isNot(AsmToken::Identifier)) {
1853 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1854 return MatchOperand_ParseFail;
1855 }
1856 StringRef ShiftName = Tok.getString();
1857 std::string LowerOp = LowercaseString(Op);
1858 std::string UpperOp = UppercaseString(Op);
1859 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1860 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1861 return MatchOperand_ParseFail;
1862 }
1863 Parser.Lex(); // Eat shift type token.
1864
1865 // There must be a '#' and a shift amount.
1866 if (Parser.getTok().isNot(AsmToken::Hash)) {
1867 Error(Parser.getTok().getLoc(), "'#' expected");
1868 return MatchOperand_ParseFail;
1869 }
1870 Parser.Lex(); // Eat hash token.
1871
1872 const MCExpr *ShiftAmount;
1873 SMLoc Loc = Parser.getTok().getLoc();
1874 if (getParser().ParseExpression(ShiftAmount)) {
1875 Error(Loc, "illegal expression");
1876 return MatchOperand_ParseFail;
1877 }
1878 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1879 if (!CE) {
1880 Error(Loc, "constant expression expected");
1881 return MatchOperand_ParseFail;
1882 }
1883 int Val = CE->getValue();
1884 if (Val < Low || Val > High) {
1885 Error(Loc, "immediate value out of range");
1886 return MatchOperand_ParseFail;
1887 }
1888
1889 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1890
1891 return MatchOperand_Success;
1892}
1893
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001894ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1895parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1896 const AsmToken &Tok = Parser.getTok();
1897 SMLoc S = Tok.getLoc();
1898 if (Tok.isNot(AsmToken::Identifier)) {
1899 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1900 return MatchOperand_ParseFail;
1901 }
1902 int Val = StringSwitch<int>(Tok.getString())
1903 .Case("be", 1)
1904 .Case("le", 0)
1905 .Default(-1);
1906 Parser.Lex(); // Eat the token.
1907
1908 if (Val == -1) {
1909 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1910 return MatchOperand_ParseFail;
1911 }
1912 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1913 getContext()),
1914 S, Parser.getTok().getLoc()));
1915 return MatchOperand_Success;
1916}
1917
Jim Grosbach580f4a92011-07-25 22:20:28 +00001918/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1919/// instructions. Legal values are:
1920/// lsl #n 'n' in [0,31]
1921/// asr #n 'n' in [1,32]
1922/// n == 32 encoded as n == 0.
1923ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1924parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1925 const AsmToken &Tok = Parser.getTok();
1926 SMLoc S = Tok.getLoc();
1927 if (Tok.isNot(AsmToken::Identifier)) {
1928 Error(S, "shift operator 'asr' or 'lsl' expected");
1929 return MatchOperand_ParseFail;
1930 }
1931 StringRef ShiftName = Tok.getString();
1932 bool isASR;
1933 if (ShiftName == "lsl" || ShiftName == "LSL")
1934 isASR = false;
1935 else if (ShiftName == "asr" || ShiftName == "ASR")
1936 isASR = true;
1937 else {
1938 Error(S, "shift operator 'asr' or 'lsl' expected");
1939 return MatchOperand_ParseFail;
1940 }
1941 Parser.Lex(); // Eat the operator.
1942
1943 // A '#' and a shift amount.
1944 if (Parser.getTok().isNot(AsmToken::Hash)) {
1945 Error(Parser.getTok().getLoc(), "'#' expected");
1946 return MatchOperand_ParseFail;
1947 }
1948 Parser.Lex(); // Eat hash token.
1949
1950 const MCExpr *ShiftAmount;
1951 SMLoc E = Parser.getTok().getLoc();
1952 if (getParser().ParseExpression(ShiftAmount)) {
1953 Error(E, "malformed shift expression");
1954 return MatchOperand_ParseFail;
1955 }
1956 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1957 if (!CE) {
1958 Error(E, "shift amount must be an immediate");
1959 return MatchOperand_ParseFail;
1960 }
1961
1962 int64_t Val = CE->getValue();
1963 if (isASR) {
1964 // Shift amount must be in [1,32]
1965 if (Val < 1 || Val > 32) {
1966 Error(E, "'asr' shift amount must be in range [1,32]");
1967 return MatchOperand_ParseFail;
1968 }
1969 // asr #32 encoded as asr #0.
1970 if (Val == 32) Val = 0;
1971 } else {
1972 // Shift amount must be in [1,32]
1973 if (Val < 0 || Val > 31) {
1974 Error(E, "'lsr' shift amount must be in range [0,31]");
1975 return MatchOperand_ParseFail;
1976 }
1977 }
1978
1979 E = Parser.getTok().getLoc();
1980 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1981
1982 return MatchOperand_Success;
1983}
1984
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001985/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1986/// of instructions. Legal values are:
1987/// ror #n 'n' in {0, 8, 16, 24}
1988ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1989parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1990 const AsmToken &Tok = Parser.getTok();
1991 SMLoc S = Tok.getLoc();
1992 if (Tok.isNot(AsmToken::Identifier)) {
1993 Error(S, "rotate operator 'ror' expected");
1994 return MatchOperand_ParseFail;
1995 }
1996 StringRef ShiftName = Tok.getString();
1997 if (ShiftName != "ror" && ShiftName != "ROR") {
1998 Error(S, "rotate operator 'ror' expected");
1999 return MatchOperand_ParseFail;
2000 }
2001 Parser.Lex(); // Eat the operator.
2002
2003 // A '#' and a rotate amount.
2004 if (Parser.getTok().isNot(AsmToken::Hash)) {
2005 Error(Parser.getTok().getLoc(), "'#' expected");
2006 return MatchOperand_ParseFail;
2007 }
2008 Parser.Lex(); // Eat hash token.
2009
2010 const MCExpr *ShiftAmount;
2011 SMLoc E = Parser.getTok().getLoc();
2012 if (getParser().ParseExpression(ShiftAmount)) {
2013 Error(E, "malformed rotate expression");
2014 return MatchOperand_ParseFail;
2015 }
2016 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2017 if (!CE) {
2018 Error(E, "rotate amount must be an immediate");
2019 return MatchOperand_ParseFail;
2020 }
2021
2022 int64_t Val = CE->getValue();
2023 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2024 // normally, zero is represented in asm by omitting the rotate operand
2025 // entirely.
2026 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2027 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2028 return MatchOperand_ParseFail;
2029 }
2030
2031 E = Parser.getTok().getLoc();
2032 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2033
2034 return MatchOperand_Success;
2035}
2036
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002037ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2038parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2039 SMLoc S = Parser.getTok().getLoc();
2040 // The bitfield descriptor is really two operands, the LSB and the width.
2041 if (Parser.getTok().isNot(AsmToken::Hash)) {
2042 Error(Parser.getTok().getLoc(), "'#' expected");
2043 return MatchOperand_ParseFail;
2044 }
2045 Parser.Lex(); // Eat hash token.
2046
2047 const MCExpr *LSBExpr;
2048 SMLoc E = Parser.getTok().getLoc();
2049 if (getParser().ParseExpression(LSBExpr)) {
2050 Error(E, "malformed immediate expression");
2051 return MatchOperand_ParseFail;
2052 }
2053 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2054 if (!CE) {
2055 Error(E, "'lsb' operand must be an immediate");
2056 return MatchOperand_ParseFail;
2057 }
2058
2059 int64_t LSB = CE->getValue();
2060 // The LSB must be in the range [0,31]
2061 if (LSB < 0 || LSB > 31) {
2062 Error(E, "'lsb' operand must be in the range [0,31]");
2063 return MatchOperand_ParseFail;
2064 }
2065 E = Parser.getTok().getLoc();
2066
2067 // Expect another immediate operand.
2068 if (Parser.getTok().isNot(AsmToken::Comma)) {
2069 Error(Parser.getTok().getLoc(), "too few operands");
2070 return MatchOperand_ParseFail;
2071 }
2072 Parser.Lex(); // Eat hash token.
2073 if (Parser.getTok().isNot(AsmToken::Hash)) {
2074 Error(Parser.getTok().getLoc(), "'#' expected");
2075 return MatchOperand_ParseFail;
2076 }
2077 Parser.Lex(); // Eat hash token.
2078
2079 const MCExpr *WidthExpr;
2080 if (getParser().ParseExpression(WidthExpr)) {
2081 Error(E, "malformed immediate expression");
2082 return MatchOperand_ParseFail;
2083 }
2084 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2085 if (!CE) {
2086 Error(E, "'width' operand must be an immediate");
2087 return MatchOperand_ParseFail;
2088 }
2089
2090 int64_t Width = CE->getValue();
2091 // The LSB must be in the range [1,32-lsb]
2092 if (Width < 1 || Width > 32 - LSB) {
2093 Error(E, "'width' operand must be in the range [1,32-lsb]");
2094 return MatchOperand_ParseFail;
2095 }
2096 E = Parser.getTok().getLoc();
2097
2098 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2099
2100 return MatchOperand_Success;
2101}
2102
Jim Grosbach7ce05792011-08-03 23:50:40 +00002103ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2104parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2105 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002106 // postidx_reg := '+' register {, shift}
2107 // | '-' register {, shift}
2108 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002109
2110 // This method must return MatchOperand_NoMatch without consuming any tokens
2111 // in the case where there is no match, as other alternatives take other
2112 // parse methods.
2113 AsmToken Tok = Parser.getTok();
2114 SMLoc S = Tok.getLoc();
2115 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002116 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002117 int Reg = -1;
2118 if (Tok.is(AsmToken::Plus)) {
2119 Parser.Lex(); // Eat the '+' token.
2120 haveEaten = true;
2121 } else if (Tok.is(AsmToken::Minus)) {
2122 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002123 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002124 haveEaten = true;
2125 }
2126 if (Parser.getTok().is(AsmToken::Identifier))
2127 Reg = tryParseRegister();
2128 if (Reg == -1) {
2129 if (!haveEaten)
2130 return MatchOperand_NoMatch;
2131 Error(Parser.getTok().getLoc(), "register expected");
2132 return MatchOperand_ParseFail;
2133 }
2134 SMLoc E = Parser.getTok().getLoc();
2135
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002136 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2137 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002138 if (Parser.getTok().is(AsmToken::Comma)) {
2139 Parser.Lex(); // Eat the ','.
2140 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2141 return MatchOperand_ParseFail;
2142 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002143
2144 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2145 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002146
2147 return MatchOperand_Success;
2148}
2149
Jim Grosbach251bf252011-08-10 21:56:18 +00002150ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2151parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2152 // Check for a post-index addressing register operand. Specifically:
2153 // am3offset := '+' register
2154 // | '-' register
2155 // | register
2156 // | # imm
2157 // | # + imm
2158 // | # - imm
2159
2160 // This method must return MatchOperand_NoMatch without consuming any tokens
2161 // in the case where there is no match, as other alternatives take other
2162 // parse methods.
2163 AsmToken Tok = Parser.getTok();
2164 SMLoc S = Tok.getLoc();
2165
2166 // Do immediates first, as we always parse those if we have a '#'.
2167 if (Parser.getTok().is(AsmToken::Hash)) {
2168 Parser.Lex(); // Eat the '#'.
2169 // Explicitly look for a '-', as we need to encode negative zero
2170 // differently.
2171 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2172 const MCExpr *Offset;
2173 if (getParser().ParseExpression(Offset))
2174 return MatchOperand_ParseFail;
2175 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2176 if (!CE) {
2177 Error(S, "constant expression expected");
2178 return MatchOperand_ParseFail;
2179 }
2180 SMLoc E = Tok.getLoc();
2181 // Negative zero is encoded as the flag value INT32_MIN.
2182 int32_t Val = CE->getValue();
2183 if (isNegative && Val == 0)
2184 Val = INT32_MIN;
2185
2186 Operands.push_back(
2187 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2188
2189 return MatchOperand_Success;
2190 }
2191
2192
2193 bool haveEaten = false;
2194 bool isAdd = true;
2195 int Reg = -1;
2196 if (Tok.is(AsmToken::Plus)) {
2197 Parser.Lex(); // Eat the '+' token.
2198 haveEaten = true;
2199 } else if (Tok.is(AsmToken::Minus)) {
2200 Parser.Lex(); // Eat the '-' token.
2201 isAdd = false;
2202 haveEaten = true;
2203 }
2204 if (Parser.getTok().is(AsmToken::Identifier))
2205 Reg = tryParseRegister();
2206 if (Reg == -1) {
2207 if (!haveEaten)
2208 return MatchOperand_NoMatch;
2209 Error(Parser.getTok().getLoc(), "register expected");
2210 return MatchOperand_ParseFail;
2211 }
2212 SMLoc E = Parser.getTok().getLoc();
2213
2214 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2215 0, S, E));
2216
2217 return MatchOperand_Success;
2218}
2219
Jim Grosbach1355cf12011-07-26 17:10:22 +00002220/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002221/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2222/// when they refer multiple MIOperands inside a single one.
2223bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002224cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002225 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2226 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2227
2228 // Create a writeback register dummy placeholder.
2229 Inst.addOperand(MCOperand::CreateImm(0));
2230
Jim Grosbach7ce05792011-08-03 23:50:40 +00002231 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002232 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2233 return true;
2234}
2235
Jim Grosbach548340c2011-08-11 19:22:40 +00002236/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2237/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2238/// when they refer multiple MIOperands inside a single one.
2239bool ARMAsmParser::
2240cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2241 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2242 // Create a writeback register dummy placeholder.
2243 Inst.addOperand(MCOperand::CreateImm(0));
2244 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2245 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2246 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2247 return true;
2248}
2249
Jim Grosbach1355cf12011-07-26 17:10:22 +00002250/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002251/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2252/// when they refer multiple MIOperands inside a single one.
2253bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002254cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002255 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2256 // Create a writeback register dummy placeholder.
2257 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002258 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2259 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2260 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002261 return true;
2262}
2263
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002264/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2265/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2266/// when they refer multiple MIOperands inside a single one.
2267bool ARMAsmParser::
2268cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2269 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2270 // Create a writeback register dummy placeholder.
2271 Inst.addOperand(MCOperand::CreateImm(0));
2272 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2273 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2274 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2275 return true;
2276}
2277
Jim Grosbach7ce05792011-08-03 23:50:40 +00002278/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2279/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2280/// when they refer multiple MIOperands inside a single one.
2281bool ARMAsmParser::
2282cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2283 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2284 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002285 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002286 // Create a writeback register dummy placeholder.
2287 Inst.addOperand(MCOperand::CreateImm(0));
2288 // addr
2289 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2290 // offset
2291 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2292 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002293 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2294 return true;
2295}
2296
Jim Grosbach7ce05792011-08-03 23:50:40 +00002297/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002298/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2299/// when they refer multiple MIOperands inside a single one.
2300bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002301cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2302 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2303 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002304 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002305 // Create a writeback register dummy placeholder.
2306 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002307 // addr
2308 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2309 // offset
2310 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2311 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002312 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2313 return true;
2314}
2315
Jim Grosbach7ce05792011-08-03 23:50:40 +00002316/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002317/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2318/// when they refer multiple MIOperands inside a single one.
2319bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002320cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2321 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002322 // Create a writeback register dummy placeholder.
2323 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002324 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002325 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002326 // addr
2327 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2328 // offset
2329 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2330 // pred
2331 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2332 return true;
2333}
2334
2335/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2336/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2337/// when they refer multiple MIOperands inside a single one.
2338bool ARMAsmParser::
2339cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2340 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2341 // Create a writeback register dummy placeholder.
2342 Inst.addOperand(MCOperand::CreateImm(0));
2343 // Rt
2344 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2345 // addr
2346 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2347 // offset
2348 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2349 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002350 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2351 return true;
2352}
2353
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002354/// cvtLdrdPre - Convert parsed operands to MCInst.
2355/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2356/// when they refer multiple MIOperands inside a single one.
2357bool ARMAsmParser::
2358cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2359 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2360 // Rt, Rt2
2361 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2362 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2363 // Create a writeback register dummy placeholder.
2364 Inst.addOperand(MCOperand::CreateImm(0));
2365 // addr
2366 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2367 // pred
2368 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2369 return true;
2370}
2371
Jim Grosbach14605d12011-08-11 20:28:23 +00002372/// cvtStrdPre - Convert parsed operands to MCInst.
2373/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2374/// when they refer multiple MIOperands inside a single one.
2375bool ARMAsmParser::
2376cvtStrdPre(MCInst &Inst, unsigned Opcode,
2377 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2378 // Create a writeback register dummy placeholder.
2379 Inst.addOperand(MCOperand::CreateImm(0));
2380 // Rt, Rt2
2381 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2382 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2383 // addr
2384 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2385 // pred
2386 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2387 return true;
2388}
2389
Jim Grosbach623a4542011-08-10 22:42:16 +00002390/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2391/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2392/// when they refer multiple MIOperands inside a single one.
2393bool ARMAsmParser::
2394cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2395 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2396 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2397 // Create a writeback register dummy placeholder.
2398 Inst.addOperand(MCOperand::CreateImm(0));
2399 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2400 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2401 return true;
2402}
2403
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002404/// cvtThumbMultiple- Convert parsed operands to MCInst.
2405/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2406/// when they refer multiple MIOperands inside a single one.
2407bool ARMAsmParser::
2408cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2409 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2410 // The second source operand must be the same register as the destination
2411 // operand.
2412 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002413 (((ARMOperand*)Operands[3])->getReg() !=
2414 ((ARMOperand*)Operands[5])->getReg()) &&
2415 (((ARMOperand*)Operands[3])->getReg() !=
2416 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002417 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002418 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002419 return false;
2420 }
2421 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2422 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2423 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002424 // If we have a three-operand form, use that, else the second source operand
2425 // is just the destination operand again.
2426 if (Operands.size() == 6)
2427 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2428 else
2429 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002430 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2431
2432 return true;
2433}
Jim Grosbach623a4542011-08-10 22:42:16 +00002434
Bill Wendlinge7176102010-11-06 22:36:58 +00002435/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002436/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002437bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002438parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002439 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002440 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002441 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002442 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002443 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002444
Sean Callanan18b83232010-01-19 21:44:56 +00002445 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002446 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002447 if (BaseRegNum == -1)
2448 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002449
Daniel Dunbar05710932011-01-18 05:34:17 +00002450 // The next token must either be a comma or a closing bracket.
2451 const AsmToken &Tok = Parser.getTok();
2452 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002453 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002454
Jim Grosbach7ce05792011-08-03 23:50:40 +00002455 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002456 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002457 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002458
Jim Grosbach7ce05792011-08-03 23:50:40 +00002459 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2460 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002461
Jim Grosbach7ce05792011-08-03 23:50:40 +00002462 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002463 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002464
Jim Grosbach7ce05792011-08-03 23:50:40 +00002465 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2466 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002467
Jim Grosbach7ce05792011-08-03 23:50:40 +00002468 // If we have a '#' it's an immediate offset, else assume it's a register
2469 // offset.
2470 if (Parser.getTok().is(AsmToken::Hash)) {
2471 Parser.Lex(); // Eat the '#'.
2472 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002473
Jim Grosbach7ce05792011-08-03 23:50:40 +00002474 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002475
Jim Grosbach7ce05792011-08-03 23:50:40 +00002476 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002477 if (getParser().ParseExpression(Offset))
2478 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002479
2480 // The expression has to be a constant. Memory references with relocations
2481 // don't come through here, as they use the <label> forms of the relevant
2482 // instructions.
2483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2484 if (!CE)
2485 return Error (E, "constant expression expected");
2486
2487 // Now we should have the closing ']'
2488 E = Parser.getTok().getLoc();
2489 if (Parser.getTok().isNot(AsmToken::RBrac))
2490 return Error(E, "']' expected");
2491 Parser.Lex(); // Eat right bracket token.
2492
2493 // Don't worry about range checking the value here. That's handled by
2494 // the is*() predicates.
2495 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2496 ARM_AM::no_shift, 0, false, S,E));
2497
2498 // If there's a pre-indexing writeback marker, '!', just add it as a token
2499 // operand.
2500 if (Parser.getTok().is(AsmToken::Exclaim)) {
2501 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2502 Parser.Lex(); // Eat the '!'.
2503 }
2504
2505 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002506 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002507
2508 // The register offset is optionally preceded by a '+' or '-'
2509 bool isNegative = false;
2510 if (Parser.getTok().is(AsmToken::Minus)) {
2511 isNegative = true;
2512 Parser.Lex(); // Eat the '-'.
2513 } else if (Parser.getTok().is(AsmToken::Plus)) {
2514 // Nothing to do.
2515 Parser.Lex(); // Eat the '+'.
2516 }
2517
2518 E = Parser.getTok().getLoc();
2519 int OffsetRegNum = tryParseRegister();
2520 if (OffsetRegNum == -1)
2521 return Error(E, "register expected");
2522
2523 // If there's a shift operator, handle it.
2524 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002525 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002526 if (Parser.getTok().is(AsmToken::Comma)) {
2527 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002528 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002529 return true;
2530 }
2531
2532 // Now we should have the closing ']'
2533 E = Parser.getTok().getLoc();
2534 if (Parser.getTok().isNot(AsmToken::RBrac))
2535 return Error(E, "']' expected");
2536 Parser.Lex(); // Eat right bracket token.
2537
2538 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002539 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002540 S, E));
2541
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002542 // If there's a pre-indexing writeback marker, '!', just add it as a token
2543 // operand.
2544 if (Parser.getTok().is(AsmToken::Exclaim)) {
2545 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2546 Parser.Lex(); // Eat the '!'.
2547 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002548
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002549 return false;
2550}
2551
Jim Grosbach7ce05792011-08-03 23:50:40 +00002552/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002553/// ( lsl | lsr | asr | ror ) , # shift_amount
2554/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002555/// return true if it parses a shift otherwise it returns false.
2556bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2557 unsigned &Amount) {
2558 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002559 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002560 if (Tok.isNot(AsmToken::Identifier))
2561 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002562 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002563 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002564 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002565 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002566 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002567 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002568 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002569 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002570 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002571 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002572 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002573 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002574 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002575 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002576
Jim Grosbach7ce05792011-08-03 23:50:40 +00002577 // rrx stands alone.
2578 Amount = 0;
2579 if (St != ARM_AM::rrx) {
2580 Loc = Parser.getTok().getLoc();
2581 // A '#' and a shift amount.
2582 const AsmToken &HashTok = Parser.getTok();
2583 if (HashTok.isNot(AsmToken::Hash))
2584 return Error(HashTok.getLoc(), "'#' expected");
2585 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002586
Jim Grosbach7ce05792011-08-03 23:50:40 +00002587 const MCExpr *Expr;
2588 if (getParser().ParseExpression(Expr))
2589 return true;
2590 // Range check the immediate.
2591 // lsl, ror: 0 <= imm <= 31
2592 // lsr, asr: 0 <= imm <= 32
2593 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2594 if (!CE)
2595 return Error(Loc, "shift amount must be an immediate");
2596 int64_t Imm = CE->getValue();
2597 if (Imm < 0 ||
2598 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2599 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2600 return Error(Loc, "immediate shift value out of range");
2601 Amount = Imm;
2602 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002603
2604 return false;
2605}
2606
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002607/// Parse a arm instruction operand. For now this parses the operand regardless
2608/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002609bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002610 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002611 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002612
2613 // Check if the current operand has a custom associated parser, if so, try to
2614 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002615 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2616 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002617 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002618 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2619 // there was a match, but an error occurred, in which case, just return that
2620 // the operand parsing failed.
2621 if (ResTy == MatchOperand_ParseFail)
2622 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002623
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002624 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002625 default:
2626 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002627 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002628 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002629 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002630 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002631 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002632 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002633 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002634 else if (Res == -1) // irrecoverable error
2635 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002636
2637 // Fall though for the Identifier case that is not a register or a
2638 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002639 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002640 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2641 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002642 // This was not a register so parse other operands that start with an
2643 // identifier (like labels) as expressions and create them as immediates.
2644 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002645 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002646 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002647 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002648 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002649 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2650 return false;
2651 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002652 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002653 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002654 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002655 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002656 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002657 // #42 -> immediate.
2658 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002659 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002660 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002661 const MCExpr *ImmVal;
2662 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002663 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002664 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002665 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2666 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002667 case AsmToken::Colon: {
2668 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002669 // FIXME: Check it's an expression prefix,
2670 // e.g. (FOO - :lower16:BAR) isn't legal.
2671 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002672 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002673 return true;
2674
Evan Cheng75972122011-01-13 07:58:56 +00002675 const MCExpr *SubExprVal;
2676 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002677 return true;
2678
Evan Cheng75972122011-01-13 07:58:56 +00002679 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2680 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002681 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002682 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002683 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002684 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002685 }
2686}
2687
Jim Grosbach1355cf12011-07-26 17:10:22 +00002688// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002689// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002690bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002691 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002692
2693 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002694 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002695 Parser.Lex(); // Eat ':'
2696
2697 if (getLexer().isNot(AsmToken::Identifier)) {
2698 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2699 return true;
2700 }
2701
2702 StringRef IDVal = Parser.getTok().getIdentifier();
2703 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002704 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002705 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002706 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002707 } else {
2708 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2709 return true;
2710 }
2711 Parser.Lex();
2712
2713 if (getLexer().isNot(AsmToken::Colon)) {
2714 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2715 return true;
2716 }
2717 Parser.Lex(); // Eat the last ':'
2718 return false;
2719}
2720
2721const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002722ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002723 MCSymbolRefExpr::VariantKind Variant) {
2724 // Recurse over the given expression, rebuilding it to apply the given variant
2725 // to the leftmost symbol.
2726 if (Variant == MCSymbolRefExpr::VK_None)
2727 return E;
2728
2729 switch (E->getKind()) {
2730 case MCExpr::Target:
2731 llvm_unreachable("Can't handle target expr yet");
2732 case MCExpr::Constant:
2733 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2734
2735 case MCExpr::SymbolRef: {
2736 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2737
2738 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2739 return 0;
2740
2741 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2742 }
2743
2744 case MCExpr::Unary:
2745 llvm_unreachable("Can't handle unary expressions yet");
2746
2747 case MCExpr::Binary: {
2748 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002749 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002750 const MCExpr *RHS = BE->getRHS();
2751 if (!LHS)
2752 return 0;
2753
2754 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2755 }
2756 }
2757
2758 assert(0 && "Invalid expression kind!");
2759 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002760}
2761
Daniel Dunbar352e1482011-01-11 15:59:50 +00002762/// \brief Given a mnemonic, split out possible predication code and carry
2763/// setting letters to form a canonical mnemonic and flags.
2764//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002765// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002766StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002767 unsigned &PredicationCode,
2768 bool &CarrySetting,
2769 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002770 PredicationCode = ARMCC::AL;
2771 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002772 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002773
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002774 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002775 //
2776 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002777 if ((Mnemonic == "movs" && isThumb()) ||
2778 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2779 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2780 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2781 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2782 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2783 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2784 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002785 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002786
Jim Grosbach3f00e312011-07-11 17:09:57 +00002787 // First, split out any predication code. Ignore mnemonics we know aren't
2788 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002789 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002790 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00002791 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
2792 Mnemonic != "sbcs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002793 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2794 .Case("eq", ARMCC::EQ)
2795 .Case("ne", ARMCC::NE)
2796 .Case("hs", ARMCC::HS)
2797 .Case("cs", ARMCC::HS)
2798 .Case("lo", ARMCC::LO)
2799 .Case("cc", ARMCC::LO)
2800 .Case("mi", ARMCC::MI)
2801 .Case("pl", ARMCC::PL)
2802 .Case("vs", ARMCC::VS)
2803 .Case("vc", ARMCC::VC)
2804 .Case("hi", ARMCC::HI)
2805 .Case("ls", ARMCC::LS)
2806 .Case("ge", ARMCC::GE)
2807 .Case("lt", ARMCC::LT)
2808 .Case("gt", ARMCC::GT)
2809 .Case("le", ARMCC::LE)
2810 .Case("al", ARMCC::AL)
2811 .Default(~0U);
2812 if (CC != ~0U) {
2813 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2814 PredicationCode = CC;
2815 }
Bill Wendling52925b62010-10-29 23:50:21 +00002816 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002817
Daniel Dunbar352e1482011-01-11 15:59:50 +00002818 // Next, determine if we have a carry setting bit. We explicitly ignore all
2819 // the instructions we know end in 's'.
2820 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002821 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002822 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2823 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2824 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002825 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2826 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002827 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2828 CarrySetting = true;
2829 }
2830
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002831 // The "cps" instruction can have a interrupt mode operand which is glued into
2832 // the mnemonic. Check if this is the case, split it and parse the imod op
2833 if (Mnemonic.startswith("cps")) {
2834 // Split out any imod code.
2835 unsigned IMod =
2836 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2837 .Case("ie", ARM_PROC::IE)
2838 .Case("id", ARM_PROC::ID)
2839 .Default(~0U);
2840 if (IMod != ~0U) {
2841 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2842 ProcessorIMod = IMod;
2843 }
2844 }
2845
Daniel Dunbar352e1482011-01-11 15:59:50 +00002846 return Mnemonic;
2847}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002848
2849/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2850/// inclusion of carry set or predication code operands.
2851//
2852// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002853void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002854getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002855 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002856 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2857 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2858 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2859 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002860 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002861 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2862 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00002863 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002864 // FIXME: We need a better way. This really confused Thumb2
2865 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002866 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002867 CanAcceptCarrySet = true;
2868 } else {
2869 CanAcceptCarrySet = false;
2870 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002871
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002872 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2873 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2874 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2875 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002876 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002877 Mnemonic == "setend" ||
Jim Grosbach0780b632011-08-19 23:24:36 +00002878 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002879 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002880 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2881 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002882 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002883 CanAcceptPredicationCode = false;
2884 } else {
2885 CanAcceptPredicationCode = true;
2886 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002887
Evan Chengebdeeab2011-07-08 01:53:10 +00002888 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002889 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002890 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002891 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002892}
2893
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002894bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2895 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2896
2897 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2898 // another does not. Specifically, the MOVW instruction does not. So we
2899 // special case it here and remove the defaulted (non-setting) cc_out
2900 // operand if that's the instruction we're trying to match.
2901 //
2902 // We do this as post-processing of the explicit operands rather than just
2903 // conditionally adding the cc_out in the first place because we need
2904 // to check the type of the parsed immediate operand.
2905 if (Mnemonic == "mov" && Operands.size() > 4 &&
2906 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2907 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2908 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2909 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002910
2911 // Register-register 'add' for thumb does not have a cc_out operand
2912 // when there are only two register operands.
2913 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2914 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2915 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2916 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2917 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00002918 // Register-register 'add' for thumb does not have a cc_out operand
2919 // when it's an ADD Rdm, SP, {Rdm|#imm} instruction.
2920 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
2921 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2922 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2923 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
2924 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2925 return true;
Jim Grosbachf69c8042011-08-24 21:42:27 +00002926 // Register-register 'add/sub' for thumb does not have a cc_out operand
2927 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
2928 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
2929 // right, this will result in better diagnostics (which operand is off)
2930 // anyway.
2931 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
2932 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00002933 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2934 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
2935 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2936 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002937
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002938 return false;
2939}
2940
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002941/// Parse an arm instruction mnemonic followed by its operands.
2942bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2943 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2944 // Create the leading tokens for the mnemonic, split by '.' characters.
2945 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002946 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002947
Daniel Dunbar352e1482011-01-11 15:59:50 +00002948 // Split out the predication code and carry setting flag from the mnemonic.
2949 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002950 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002951 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002952 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002953 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002954
Jim Grosbach0c49ac02011-08-25 17:23:55 +00002955 // In Thumb1, only the branch (B) instruction can be predicated.
2956 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
2957 Parser.EatToEndOfStatement();
2958 return Error(NameLoc, "conditional execution not supported in Thumb1");
2959 }
2960
Jim Grosbachffa32252011-07-19 19:13:28 +00002961 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2962
2963 // FIXME: This is all a pretty gross hack. We should automatically handle
2964 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002965
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002966 // Next, add the CCOut and ConditionCode operands, if needed.
2967 //
2968 // For mnemonics which can ever incorporate a carry setting bit or predication
2969 // code, our matching model involves us always generating CCOut and
2970 // ConditionCode operands to match the mnemonic "as written" and then we let
2971 // the matcher deal with finding the right instruction or generating an
2972 // appropriate error.
2973 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002974 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002975
Jim Grosbach33c16a22011-07-14 22:04:21 +00002976 // If we had a carry-set on an instruction that can't do that, issue an
2977 // error.
2978 if (!CanAcceptCarrySet && CarrySetting) {
2979 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002980 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002981 "' can not set flags, but 's' suffix specified");
2982 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002983 // If we had a predication code on an instruction that can't do that, issue an
2984 // error.
2985 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2986 Parser.EatToEndOfStatement();
2987 return Error(NameLoc, "instruction '" + Mnemonic +
2988 "' is not predicable, but condition code specified");
2989 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002990
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002991 // Add the carry setting operand, if necessary.
2992 //
2993 // FIXME: It would be awesome if we could somehow invent a location such that
2994 // match errors on this operand would print a nice diagnostic about how the
2995 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002996 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002997 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2998 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002999
3000 // Add the predication code operand, if necessary.
3001 if (CanAcceptPredicationCode) {
3002 Operands.push_back(ARMOperand::CreateCondCode(
3003 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003004 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003005
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003006 // Add the processor imod operand, if necessary.
3007 if (ProcessorIMod) {
3008 Operands.push_back(ARMOperand::CreateImm(
3009 MCConstantExpr::Create(ProcessorIMod, getContext()),
3010 NameLoc, NameLoc));
3011 } else {
3012 // This mnemonic can't ever accept a imod, but the user wrote
3013 // one (or misspelled another mnemonic).
3014
3015 // FIXME: Issue a nice error.
3016 }
3017
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003018 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003019 while (Next != StringRef::npos) {
3020 Start = Next;
3021 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003022 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003023
Jim Grosbach4d23e992011-08-24 22:19:48 +00003024 // For now, we're only parsing Thumb1 (for the most part), so
3025 // just ignore ".n" qualifiers. We'll use them to restrict
3026 // matching when we do Thumb2.
3027 if (ExtraToken != ".n")
3028 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00003029 }
3030
3031 // Read the remaining operands.
3032 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003033 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003034 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003035 Parser.EatToEndOfStatement();
3036 return true;
3037 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003038
3039 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003040 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003041
3042 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003043 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003044 Parser.EatToEndOfStatement();
3045 return true;
3046 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003047 }
3048 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003049
Chris Lattnercbf8a982010-09-11 16:18:25 +00003050 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3051 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003052 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003053 }
Bill Wendling146018f2010-11-06 21:42:12 +00003054
Chris Lattner34e53142010-09-08 05:10:46 +00003055 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003056
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003057 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3058 // do and don't have a cc_out optional-def operand. With some spot-checks
3059 // of the operand list, we can figure out which variant we're trying to
3060 // parse and adjust accordingly before actually matching. Reason number
3061 // #317 the table driven matcher doesn't fit well with the ARM instruction
3062 // set.
3063 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003064 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3065 Operands.erase(Operands.begin() + 1);
3066 delete Op;
3067 }
3068
Jim Grosbachcf121c32011-07-28 21:57:55 +00003069 // ARM mode 'blx' need special handling, as the register operand version
3070 // is predicable, but the label operand version is not. So, we can't rely
3071 // on the Mnemonic based checking to correctly figure out when to put
3072 // a CondCode operand in the list. If we're trying to match the label
3073 // version, remove the CondCode operand here.
3074 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3075 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3076 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3077 Operands.erase(Operands.begin() + 1);
3078 delete Op;
3079 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003080
3081 // The vector-compare-to-zero instructions have a literal token "#0" at
3082 // the end that comes to here as an immediate operand. Convert it to a
3083 // token to play nicely with the matcher.
3084 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3085 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3086 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3087 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3088 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3089 if (CE && CE->getValue() == 0) {
3090 Operands.erase(Operands.begin() + 5);
3091 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3092 delete Op;
3093 }
3094 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003095 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3096 // end. Convert it to a token here.
3097 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3098 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3099 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3100 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3101 if (CE && CE->getValue() == 0) {
3102 Operands.erase(Operands.begin() + 5);
3103 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3104 delete Op;
3105 }
3106 }
3107
Chris Lattner98986712010-01-14 22:21:20 +00003108 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003109}
3110
Jim Grosbach189610f2011-07-26 18:25:39 +00003111// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003112
3113// return 'true' if register list contains non-low GPR registers,
3114// 'false' otherwise. If Reg is in the register list or is HiReg, set
3115// 'containsReg' to true.
3116static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3117 unsigned HiReg, bool &containsReg) {
3118 containsReg = false;
3119 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3120 unsigned OpReg = Inst.getOperand(i).getReg();
3121 if (OpReg == Reg)
3122 containsReg = true;
3123 // Anything other than a low register isn't legal here.
3124 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3125 return true;
3126 }
3127 return false;
3128}
3129
Jim Grosbach189610f2011-07-26 18:25:39 +00003130// FIXME: We would really like to be able to tablegen'erate this.
3131bool ARMAsmParser::
3132validateInstruction(MCInst &Inst,
3133 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3134 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003135 case ARM::LDRD:
3136 case ARM::LDRD_PRE:
3137 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003138 case ARM::LDREXD: {
3139 // Rt2 must be Rt + 1.
3140 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3141 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3142 if (Rt2 != Rt + 1)
3143 return Error(Operands[3]->getStartLoc(),
3144 "destination operands must be sequential");
3145 return false;
3146 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003147 case ARM::STRD: {
3148 // Rt2 must be Rt + 1.
3149 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3150 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3151 if (Rt2 != Rt + 1)
3152 return Error(Operands[3]->getStartLoc(),
3153 "source operands must be sequential");
3154 return false;
3155 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003156 case ARM::STRD_PRE:
3157 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003158 case ARM::STREXD: {
3159 // Rt2 must be Rt + 1.
3160 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3161 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3162 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003163 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003164 "source operands must be sequential");
3165 return false;
3166 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003167 case ARM::SBFX:
3168 case ARM::UBFX: {
3169 // width must be in range [1, 32-lsb]
3170 unsigned lsb = Inst.getOperand(2).getImm();
3171 unsigned widthm1 = Inst.getOperand(3).getImm();
3172 if (widthm1 >= 32 - lsb)
3173 return Error(Operands[5]->getStartLoc(),
3174 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003175 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003176 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003177 case ARM::tLDMIA: {
3178 // Thumb LDM instructions are writeback iff the base register is not
3179 // in the register list.
3180 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003181 bool hasWritebackToken =
3182 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3183 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003184 bool listContainsBase;
3185 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase))
3186 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3187 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003188 // If we should have writeback, then there should be a '!' token.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003189 if (!listContainsBase && !hasWritebackToken)
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003190 return Error(Operands[2]->getStartLoc(),
3191 "writeback operator '!' expected");
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003192 // Likewise, if we should not have writeback, there must not be a '!'
Jim Grosbachaa875f82011-08-23 18:13:04 +00003193 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003194 return Error(Operands[3]->getStartLoc(),
3195 "writeback operator '!' not allowed when base register "
3196 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003197
3198 break;
3199 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003200 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003201 bool listContainsBase;
3202 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3203 return Error(Operands[2]->getStartLoc(),
3204 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003205 break;
3206 }
3207 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003208 bool listContainsBase;
3209 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3210 return Error(Operands[2]->getStartLoc(),
3211 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003212 break;
3213 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003214 case ARM::tSTMIA_UPD: {
3215 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003216 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003217 return Error(Operands[4]->getStartLoc(),
3218 "registers must be in range r0-r7");
3219 break;
3220 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003221 }
3222
3223 return false;
3224}
3225
Jim Grosbachf8fce712011-08-11 17:35:48 +00003226void ARMAsmParser::
3227processInstruction(MCInst &Inst,
3228 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3229 switch (Inst.getOpcode()) {
3230 case ARM::LDMIA_UPD:
3231 // If this is a load of a single register via a 'pop', then we should use
3232 // a post-indexed LDR instruction instead, per the ARM ARM.
3233 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3234 Inst.getNumOperands() == 5) {
3235 MCInst TmpInst;
3236 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3237 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3238 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3239 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3240 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3241 TmpInst.addOperand(MCOperand::CreateImm(4));
3242 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3243 TmpInst.addOperand(Inst.getOperand(3));
3244 Inst = TmpInst;
3245 }
3246 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003247 case ARM::STMDB_UPD:
3248 // If this is a store of a single register via a 'push', then we should use
3249 // a pre-indexed STR instruction instead, per the ARM ARM.
3250 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3251 Inst.getNumOperands() == 5) {
3252 MCInst TmpInst;
3253 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3254 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3255 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3256 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3257 TmpInst.addOperand(MCOperand::CreateImm(-4));
3258 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3259 TmpInst.addOperand(Inst.getOperand(3));
3260 Inst = TmpInst;
3261 }
3262 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003263 case ARM::tADDi8:
3264 // If the immediate is in the range 0-7, we really wanted tADDi3.
3265 if (Inst.getOperand(3).getImm() < 8)
3266 Inst.setOpcode(ARM::tADDi3);
3267 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003268 case ARM::tBcc:
3269 // If the conditional is AL, we really want tB.
3270 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3271 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003272 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003273 }
3274}
3275
Jim Grosbach47a0d522011-08-16 20:45:50 +00003276// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3277// the ARMInsts array) instead. Getting that here requires awkward
3278// API changes, though. Better way?
3279namespace llvm {
3280extern MCInstrDesc ARMInsts[];
3281}
3282static MCInstrDesc &getInstDesc(unsigned Opcode) {
3283 return ARMInsts[Opcode];
3284}
3285
3286unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3287 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3288 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003289 unsigned Opc = Inst.getOpcode();
3290 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003291 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3292 assert(MCID.hasOptionalDef() &&
3293 "optionally flag setting instruction missing optional def operand");
3294 assert(MCID.NumOperands == Inst.getNumOperands() &&
3295 "operand count mismatch!");
3296 // Find the optional-def operand (cc_out).
3297 unsigned OpNo;
3298 for (OpNo = 0;
3299 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3300 ++OpNo)
3301 ;
3302 // If we're parsing Thumb1, reject it completely.
3303 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3304 return Match_MnemonicFail;
3305 // If we're parsing Thumb2, which form is legal depends on whether we're
3306 // in an IT block.
3307 // FIXME: We don't yet do IT blocks, so just always consider it to be
3308 // that we aren't in one until we do.
3309 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3310 return Match_RequiresITBlock;
3311 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003312 // Some high-register supporting Thumb1 encodings only allow both registers
3313 // to be from r0-r7 when in Thumb2.
3314 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3315 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3316 isARMLowRegister(Inst.getOperand(2).getReg()))
3317 return Match_RequiresThumb2;
3318 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003319 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003320 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3321 isARMLowRegister(Inst.getOperand(1).getReg()))
3322 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003323 return Match_Success;
3324}
3325
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003326bool ARMAsmParser::
3327MatchAndEmitInstruction(SMLoc IDLoc,
3328 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3329 MCStreamer &Out) {
3330 MCInst Inst;
3331 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003332 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003333 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003334 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003335 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003336 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003337 // Context sensitive operand constraints aren't handled by the matcher,
3338 // so check them here.
3339 if (validateInstruction(Inst, Operands))
3340 return true;
3341
Jim Grosbachf8fce712011-08-11 17:35:48 +00003342 // Some instructions need post-processing to, for example, tweak which
3343 // encoding is selected.
3344 processInstruction(Inst, Operands);
3345
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003346 Out.EmitInstruction(Inst);
3347 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003348 case Match_MissingFeature:
3349 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3350 return true;
3351 case Match_InvalidOperand: {
3352 SMLoc ErrorLoc = IDLoc;
3353 if (ErrorInfo != ~0U) {
3354 if (ErrorInfo >= Operands.size())
3355 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003356
Chris Lattnere73d4f82010-10-28 21:41:58 +00003357 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3358 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3359 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003360
Chris Lattnere73d4f82010-10-28 21:41:58 +00003361 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003362 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003363 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003364 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003365 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003366 // The converter function will have already emited a diagnostic.
3367 return true;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003368 case Match_RequiresITBlock:
3369 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003370 case Match_RequiresV6:
3371 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3372 case Match_RequiresThumb2:
3373 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003374 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003375
Eric Christopherc223e2b2010-10-29 09:26:59 +00003376 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003377 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003378}
3379
Jim Grosbach1355cf12011-07-26 17:10:22 +00003380/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003381bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3382 StringRef IDVal = DirectiveID.getIdentifier();
3383 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003384 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003385 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003386 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003387 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003388 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003389 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003390 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003391 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003392 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003393 return true;
3394}
3395
Jim Grosbach1355cf12011-07-26 17:10:22 +00003396/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003397/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003398bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003399 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3400 for (;;) {
3401 const MCExpr *Value;
3402 if (getParser().ParseExpression(Value))
3403 return true;
3404
Chris Lattneraaec2052010-01-19 19:46:13 +00003405 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003406
3407 if (getLexer().is(AsmToken::EndOfStatement))
3408 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003409
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003410 // FIXME: Improve diagnostic.
3411 if (getLexer().isNot(AsmToken::Comma))
3412 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003413 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003414 }
3415 }
3416
Sean Callananb9a25b72010-01-19 20:27:46 +00003417 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003418 return false;
3419}
3420
Jim Grosbach1355cf12011-07-26 17:10:22 +00003421/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003422/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003423bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003424 if (getLexer().isNot(AsmToken::EndOfStatement))
3425 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003426 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003427
3428 // TODO: set thumb mode
3429 // TODO: tell the MC streamer the mode
3430 // getParser().getStreamer().Emit???();
3431 return false;
3432}
3433
Jim Grosbach1355cf12011-07-26 17:10:22 +00003434/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003435/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003436bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003437 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3438 bool isMachO = MAI.hasSubsectionsViaSymbols();
3439 StringRef Name;
3440
3441 // Darwin asm has function name after .thumb_func direction
3442 // ELF doesn't
3443 if (isMachO) {
3444 const AsmToken &Tok = Parser.getTok();
3445 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3446 return Error(L, "unexpected token in .thumb_func directive");
3447 Name = Tok.getString();
3448 Parser.Lex(); // Consume the identifier token.
3449 }
3450
Kevin Enderby515d5092009-10-15 20:48:48 +00003451 if (getLexer().isNot(AsmToken::EndOfStatement))
3452 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003453 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003454
Rafael Espindola64695402011-05-16 16:17:21 +00003455 // FIXME: assuming function name will be the line following .thumb_func
3456 if (!isMachO) {
3457 Name = Parser.getTok().getString();
3458 }
3459
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003460 // Mark symbol as a thumb symbol.
3461 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3462 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003463 return false;
3464}
3465
Jim Grosbach1355cf12011-07-26 17:10:22 +00003466/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003467/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003468bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003469 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003470 if (Tok.isNot(AsmToken::Identifier))
3471 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003472 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003473 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003474 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003475 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003476 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003477 else
3478 return Error(L, "unrecognized syntax mode in .syntax directive");
3479
3480 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003481 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003482 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003483
3484 // TODO tell the MC streamer the mode
3485 // getParser().getStreamer().Emit???();
3486 return false;
3487}
3488
Jim Grosbach1355cf12011-07-26 17:10:22 +00003489/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003490/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003491bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003492 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003493 if (Tok.isNot(AsmToken::Integer))
3494 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003495 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003496 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003497 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003498 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003499 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003500 else
3501 return Error(L, "invalid operand to .code directive");
3502
3503 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003504 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003505 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003506
Evan Cheng32869202011-07-08 22:36:29 +00003507 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003508 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003509 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003510 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3511 }
Evan Cheng32869202011-07-08 22:36:29 +00003512 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003513 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003514 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003515 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3516 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003517 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003518
Kevin Enderby515d5092009-10-15 20:48:48 +00003519 return false;
3520}
3521
Sean Callanan90b70972010-04-07 20:29:34 +00003522extern "C" void LLVMInitializeARMAsmLexer();
3523
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003524/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003525extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003526 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3527 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003528 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003529}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003530
Chris Lattner0692ee62010-09-06 19:11:01 +00003531#define GET_REGISTER_MATCHER
3532#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003533#include "ARMGenAsmMatcher.inc"