blob: 75d5aac404856bb6586437ae557558a283125402 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Evan Cheng81a03822007-11-17 00:40:40 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000036#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000037using namespace llvm;
38
Evan Chengbc165e42007-08-16 07:24:22 +000039namespace {
40 // Hidden options for help debugging.
41 cl::opt<bool> DisableReMat("disable-rematerialization",
42 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000043
44 cl::opt<bool> SplitAtBB("split-intervals-at-bb",
Evan Cheng0cbb1162007-11-29 01:06:25 +000045 cl::init(false), cl::Hidden);
46 cl::opt<int> SplitLimit("split-limit",
47 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000048}
49
Chris Lattnercd3245a2006-12-19 22:41:21 +000050STATISTIC(numIntervals, "Number of original intervals");
51STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
Evan Cheng0cbb1162007-11-29 01:06:25 +000052STATISTIC(numFolds , "Number of loads/stores folded into instructions");
53STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000054
Devang Patel19974732007-05-03 01:11:54 +000055char LiveIntervals::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000057 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000058}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000059
Chris Lattnerf7da2c72006-08-24 22:43:55 +000060void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
David Greene25133302007-06-08 17:18:56 +000061 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000062 AU.addRequired<LiveVariables>();
63 AU.addPreservedID(PHIEliminationID);
64 AU.addRequiredID(PHIEliminationID);
65 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000066 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000067}
68
Chris Lattnerf7da2c72006-08-24 22:43:55 +000069void LiveIntervals::releaseMemory() {
Evan Cheng4ca980e2007-10-17 02:10:22 +000070 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000071 mi2iMap_.clear();
72 i2miMap_.clear();
73 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000074 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
75 VNInfoAllocator.Reset();
Evan Cheng549f27d32007-08-13 23:45:17 +000076 for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i)
77 delete ClonedMIs[i];
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000078}
79
Evan Cheng4ca980e2007-10-17 02:10:22 +000080namespace llvm {
81 inline bool operator<(unsigned V, const IdxMBBPair &IM) {
82 return V < IM.first;
83 }
84
85 inline bool operator<(const IdxMBBPair &IM, unsigned V) {
86 return IM.first < V;
87 }
88
89 struct Idx2MBBCompare {
90 bool operator()(const IdxMBBPair &LHS, const IdxMBBPair &RHS) const {
91 return LHS.first < RHS.first;
92 }
93 };
94}
95
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000096/// runOnMachineFunction - Register allocate the whole function
97///
98bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000099 mf_ = &fn;
100 tm_ = &fn.getTarget();
101 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +0000102 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000103 lv_ = &getAnalysis<LiveVariables>();
Evan Cheng20b0abc2007-04-17 20:32:26 +0000104 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000105
Chris Lattner428b92e2006-09-15 03:57:23 +0000106 // Number MachineInstrs and MachineBasicBlocks.
107 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +0000108 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +0000109
110 unsigned MIIndex = 0;
111 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
112 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000113 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000114
Chris Lattner428b92e2006-09-15 03:57:23 +0000115 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
116 I != E; ++I) {
117 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000118 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000119 i2miMap_.push_back(I);
120 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000121 }
Evan Cheng549f27d32007-08-13 23:45:17 +0000122
123 // Set the MBB2IdxMap entry for this MBB.
124 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
Evan Cheng4ca980e2007-10-17 02:10:22 +0000125 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000126 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000127 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000128
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000129 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000130
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000131 numIntervals += getNumIntervals();
132
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000133 DOUT << "********** INTERVALS **********\n";
134 for (iterator I = begin(), E = end(); I != E; ++I) {
135 I->second.print(DOUT, mri_);
136 DOUT << "\n";
137 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000138
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000139 numIntervalsAfter += getNumIntervals();
Chris Lattner70ca3582004-09-30 15:59:17 +0000140 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000141 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000142}
143
Chris Lattner70ca3582004-09-30 15:59:17 +0000144/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000145void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000146 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000147 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000148 I->second.print(DOUT, mri_);
149 DOUT << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000150 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000151
152 O << "********** MACHINEINSTRS **********\n";
153 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
154 mbbi != mbbe; ++mbbi) {
155 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
156 for (MachineBasicBlock::iterator mii = mbbi->begin(),
157 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000158 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000159 }
160 }
161}
162
Evan Chengc92da382007-11-03 07:20:12 +0000163/// conflictsWithPhysRegDef - Returns true if the specified register
164/// is defined during the duration of the specified interval.
165bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
166 VirtRegMap &vrm, unsigned reg) {
167 for (LiveInterval::Ranges::const_iterator
168 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
169 for (unsigned index = getBaseIndex(I->start),
170 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
171 index += InstrSlots::NUM) {
172 // skip deleted instructions
173 while (index != end && !getInstructionFromIndex(index))
174 index += InstrSlots::NUM;
175 if (index == end) break;
176
177 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng5d446262007-11-15 08:13:29 +0000178 unsigned SrcReg, DstReg;
179 if (tii_->isMoveInstr(*MI, SrcReg, DstReg))
180 if (SrcReg == li.reg || DstReg == li.reg)
181 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000182 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
183 MachineOperand& mop = MI->getOperand(i);
Evan Cheng5d446262007-11-15 08:13:29 +0000184 if (!mop.isRegister())
Evan Chengc92da382007-11-03 07:20:12 +0000185 continue;
186 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000187 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000188 continue;
Evan Cheng5d446262007-11-15 08:13:29 +0000189 if (MRegisterInfo::isVirtualRegister(PhysReg)) {
190 if (!vrm.hasPhys(PhysReg))
191 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000192 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000193 }
Evan Cheng5f5f3b62007-11-05 00:59:10 +0000194 if (PhysReg && mri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000195 return true;
196 }
197 }
198 }
199
200 return false;
201}
202
Evan Cheng549f27d32007-08-13 23:45:17 +0000203void LiveIntervals::printRegName(unsigned reg) const {
204 if (MRegisterInfo::isPhysicalRegister(reg))
205 cerr << mri_->getName(reg);
206 else
207 cerr << "%reg" << reg;
208}
209
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000210void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000211 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000212 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000213 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000214 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000216
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000217 // Virtual registers may be defined multiple times (due to phi
218 // elimination and 2-addr elimination). Much of what we do only has to be
219 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 // time we see a vreg.
221 if (interval.empty()) {
222 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000223 unsigned defIndex = getDefIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000224 VNInfo *ValNo;
Chris Lattner91725b72006-08-31 05:54:43 +0000225 unsigned SrcReg, DstReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +0000226 if (tii_->isMoveInstr(*mi, SrcReg, DstReg))
Evan Chengf3bb2e62007-09-05 21:46:51 +0000227 ValNo = interval.getNextValue(defIndex, SrcReg, VNInfoAllocator);
Evan Cheng48ff2822007-10-12 17:16:50 +0000228 else if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
Evan Cheng32dfbea2007-10-12 08:50:34 +0000229 ValNo = interval.getNextValue(defIndex, mi->getOperand(1).getReg(),
230 VNInfoAllocator);
231 else
232 ValNo = interval.getNextValue(defIndex, 0, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000233
234 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000235
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000236 // Loop over all of the blocks that the vreg is defined in. There are
237 // two cases we have to handle here. The most common case is a vreg
238 // whose lifetime is contained within a basic block. In this case there
239 // will be a single kill, in MBB, which comes after the definition.
240 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
241 // FIXME: what about dead vars?
242 unsigned killIdx;
243 if (vi.Kills[0] != mi)
244 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
245 else
246 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000247
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000248 // If the kill happens after the definition, we have an intra-block
249 // live range.
250 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000251 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000252 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000253 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000254 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000255 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000256 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000257 return;
258 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000259 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000260
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000261 // The other case we handle is when a virtual register lives to the end
262 // of the defining block, potentially live across some blocks, then is
263 // live into some number of blocks, but gets killed. Start by adding a
264 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000265 LiveRange NewLR(defIndex,
266 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000267 ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000268 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000269 interval.addRange(NewLR);
270
271 // Iterate over all of the blocks that the variable is completely
272 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
273 // live interval.
274 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
275 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000276 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
277 if (!MBB->empty()) {
278 LiveRange LR(getMBBStartIdx(i),
279 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000280 ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000281 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000282 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000283 }
284 }
285 }
286
287 // Finally, this virtual register is live from the start of any killing
288 // block to the 'use' slot of the killing instruction.
289 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
290 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000291 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000292 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000293 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000294 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000295 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000296 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000297 }
298
299 } else {
300 // If this is the second time we see a virtual register definition, it
301 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000302 // the result of two address elimination, then the vreg is one of the
303 // def-and-use register operand.
Evan Cheng32dfbea2007-10-12 08:50:34 +0000304 if (mi->isRegReDefinedByTwoAddr(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000305 // If this is a two-address definition, then we have already processed
306 // the live range. The only problem is that we didn't realize there
307 // are actually two values in the live interval. Because of this we
308 // need to take the LiveRegion that defines this register and split it
309 // into two values.
310 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
Chris Lattner6b128bd2006-09-03 08:07:11 +0000311 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000312
Evan Cheng4f8ff162007-08-11 00:59:19 +0000313 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000314 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000315 unsigned OldEnd = OldLR->end;
316
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000318 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000320
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000321 // Two-address vregs should always only be redefined once. This means
322 // that at this point, there should be exactly one value number in it.
323 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
324
Chris Lattner91725b72006-08-31 05:54:43 +0000325 // The new value number (#1) is defined by the instruction we claimed
326 // defined value #0.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000327 VNInfo *ValNo = interval.getNextValue(0, 0, VNInfoAllocator);
328 interval.copyValNumInfo(ValNo, OldValNo);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000329
Chris Lattner91725b72006-08-31 05:54:43 +0000330 // Value#0 is now defined by the 2-addr instruction.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000331 OldValNo->def = RedefIndex;
332 OldValNo->reg = 0;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000333
334 // Add the new live interval which replaces the range for the input copy.
335 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000336 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000337 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000338 interval.addKill(ValNo, RedefIndex);
339 interval.removeKills(ValNo, RedefIndex, OldEnd);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340
341 // If this redefinition is dead, we need to add a dummy unit live
342 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000343 if (lv_->RegisterDefIsDead(mi, interval.reg))
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000344 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000346 DOUT << " RESULT: ";
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000347 interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348
349 } else {
350 // Otherwise, this must be because of phi elimination. If this is the
351 // first redefinition of the vreg that we have seen, go back and change
352 // the live range in the PHI block to be a different value number.
353 if (interval.containsOneValue()) {
354 assert(vi.Kills.size() == 1 &&
355 "PHI elimination vreg should have one kill, the PHI itself!");
356
357 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000358 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000359 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000360 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000362 DOUT << " Removing [" << Start << "," << End << "] from: ";
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000363 interval.print(DOUT, mri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 interval.removeRange(Start, End);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000365 interval.addKill(VNI, Start+1); // odd # means phi node
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000366 DOUT << " RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000367
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000368 // Replace the interval with one of a NEW value number. Note that this
369 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000370 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000371 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000372 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000373 interval.addKill(LR.valno, End);
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000374 DOUT << " RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000375 }
376
377 // In the case of PHI elimination, each variable definition is only
378 // live until the end of the block. We've already taken care of the
379 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000380 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000381
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000382 VNInfo *ValNo;
Chris Lattner91725b72006-08-31 05:54:43 +0000383 unsigned SrcReg, DstReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +0000384 if (tii_->isMoveInstr(*mi, SrcReg, DstReg))
Evan Chengf3bb2e62007-09-05 21:46:51 +0000385 ValNo = interval.getNextValue(defIndex, SrcReg, VNInfoAllocator);
Evan Cheng32dfbea2007-10-12 08:50:34 +0000386 else if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
387 ValNo = interval.getNextValue(defIndex, mi->getOperand(1).getReg(),
388 VNInfoAllocator);
389 else
390 ValNo = interval.getNextValue(defIndex, 0, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000391
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000392 unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000393 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000394 interval.addRange(LR);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000395 interval.addKill(ValNo, killIndex+1); // odd # means phi node
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000396 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000397 }
398 }
399
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000400 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000401}
402
Chris Lattnerf35fef72004-07-23 21:24:19 +0000403void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000404 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000405 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000406 LiveInterval &interval,
407 unsigned SrcReg) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000408 // A physical register cannot be live across basic block, so its
409 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000410 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000411
Chris Lattner6b128bd2006-09-03 08:07:11 +0000412 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000413 unsigned start = getDefIndex(baseIndex);
414 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000415
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 // If it is not used after definition, it is considered dead at
417 // the instruction defining it. Hence its interval is:
418 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000419 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000420 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000421 end = getDefIndex(start) + 1;
422 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000423 }
424
425 // If it is not dead on definition, it must be killed by a
426 // subsequent instruction. Hence its interval is:
427 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000428 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000429 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000430 if (lv_->KillsRegister(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000431 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000432 end = getUseIndex(baseIndex) + 1;
433 goto exit;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000434 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
435 // Another instruction redefines the register before it is ever read.
436 // Then the register is essentially dead at the instruction that defines
437 // it. Hence its interval is:
438 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000439 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000440 end = getDefIndex(start) + 1;
441 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000442 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000443 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000444
445 // The only case we should have a dead physreg here without a killing or
446 // instruction where we know it's dead is if it is live-in to the function
447 // and never used.
Chris Lattner91725b72006-08-31 05:54:43 +0000448 assert(!SrcReg && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000449 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000450
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000451exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000452 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000453
Evan Cheng24a3cc42007-04-25 07:30:23 +0000454 // Already exists? Extend old live interval.
455 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000456 VNInfo *ValNo = (OldLR != interval.end())
Evan Chengf3bb2e62007-09-05 21:46:51 +0000457 ? OldLR->valno : interval.getNextValue(start, SrcReg, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000458 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000459 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000460 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000461 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000462}
463
Chris Lattnerf35fef72004-07-23 21:24:19 +0000464void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
465 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000466 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000467 unsigned reg) {
468 if (MRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000469 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000470 else if (allocatableRegs_[reg]) {
Chris Lattner91725b72006-08-31 05:54:43 +0000471 unsigned SrcReg, DstReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +0000472 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
473 SrcReg = MI->getOperand(1).getReg();
474 else if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
Chris Lattner91725b72006-08-31 05:54:43 +0000475 SrcReg = 0;
Chris Lattner6b128bd2006-09-03 08:07:11 +0000476 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000477 // Def of a register also defines its sub-registers.
478 for (const unsigned* AS = mri_->getSubRegisters(reg); *AS; ++AS)
479 // Avoid processing some defs more than once.
480 if (!MI->findRegisterDefOperand(*AS))
481 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000482 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000483}
484
Evan Chengb371f452007-02-19 21:49:54 +0000485void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000486 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000487 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000488 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
489
490 // Look for kills, if it reaches a def before it's killed, then it shouldn't
491 // be considered a livein.
492 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000493 unsigned baseIndex = MIIdx;
494 unsigned start = baseIndex;
Evan Chengb371f452007-02-19 21:49:54 +0000495 unsigned end = start;
496 while (mi != MBB->end()) {
497 if (lv_->KillsRegister(mi, interval.reg)) {
498 DOUT << " killed";
499 end = getUseIndex(baseIndex) + 1;
500 goto exit;
501 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
502 // Another instruction redefines the register before it is ever read.
503 // Then the register is essentially dead at the instruction that defines
504 // it. Hence its interval is:
505 // [defSlot(def), defSlot(def)+1)
506 DOUT << " dead";
507 end = getDefIndex(start) + 1;
508 goto exit;
509 }
510
511 baseIndex += InstrSlots::NUM;
512 ++mi;
513 }
514
515exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000516 // Live-in register might not be used at all.
517 if (end == MIIdx) {
Evan Cheng292da942007-06-27 18:47:28 +0000518 if (isAlias) {
519 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000520 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000521 } else {
522 DOUT << " live through";
523 end = baseIndex;
524 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000525 }
526
Evan Chengf3bb2e62007-09-05 21:46:51 +0000527 LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000528 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000529 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000530 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000531}
532
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000533/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000534/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000535/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000536/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000537void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000538 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
539 << "********** Function: "
540 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner6b128bd2006-09-03 08:07:11 +0000541 // Track the index of the current machine instr.
542 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000543 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
544 MBBI != E; ++MBBI) {
545 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000546 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000547
Chris Lattner428b92e2006-09-15 03:57:23 +0000548 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000549
Dan Gohmancb406c22007-10-03 19:26:29 +0000550 // Create intervals for live-ins to this BB first.
551 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
552 LE = MBB->livein_end(); LI != LE; ++LI) {
553 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
554 // Multiple live-ins can alias the same register.
555 for (const unsigned* AS = mri_->getSubRegisters(*LI); *AS; ++AS)
556 if (!hasInterval(*AS))
557 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
558 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000559 }
560
Chris Lattner428b92e2006-09-15 03:57:23 +0000561 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000562 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000563
Evan Cheng438f7bc2006-11-10 08:43:01 +0000564 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000565 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
566 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000567 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000568 if (MO.isRegister() && MO.getReg() && MO.isDef())
569 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000570 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000571
572 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000573 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000574 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000575}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000576
Evan Cheng4ca980e2007-10-17 02:10:22 +0000577bool LiveIntervals::findLiveInMBBs(const LiveRange &LR,
Evan Chenga5bfc972007-10-17 06:53:44 +0000578 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000579 std::vector<IdxMBBPair>::const_iterator I =
580 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), LR.start);
581
582 bool ResVal = false;
583 while (I != Idx2MBBMap.end()) {
584 if (LR.end <= I->first)
585 break;
586 MBBs.push_back(I->second);
587 ResVal = true;
588 ++I;
589 }
590 return ResVal;
591}
592
593
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000594LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +0000595 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +0000596 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000597 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000598}
Evan Chengf2fbca62007-11-12 06:35:08 +0000599
600
601//===----------------------------------------------------------------------===//
602// Register allocator hooks.
603//
604
605/// isReMaterializable - Returns true if the definition MI of the specified
606/// val# of the specified interval is re-materializable.
607bool LiveIntervals::isReMaterializable(const LiveInterval &li,
608 const VNInfo *ValNo, MachineInstr *MI) {
609 if (DisableReMat)
610 return false;
611
612 if (tii_->isTriviallyReMaterializable(MI))
613 return true;
614
615 int FrameIdx = 0;
616 if (!tii_->isLoadFromStackSlot(MI, FrameIdx) ||
617 !mf_->getFrameInfo()->isFixedObjectIndex(FrameIdx))
618 return false;
619
620 // This is a load from fixed stack slot. It can be rematerialized unless it's
621 // re-defined by a two-address instruction.
622 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
623 i != e; ++i) {
624 const VNInfo *VNI = *i;
625 if (VNI == ValNo)
626 continue;
627 unsigned DefIdx = VNI->def;
628 if (DefIdx == ~1U)
629 continue; // Dead val#.
630 MachineInstr *DefMI = (DefIdx == ~0u)
631 ? NULL : getInstructionFromIndex(DefIdx);
632 if (DefMI && DefMI->isRegReDefinedByTwoAddr(li.reg))
633 return false;
634 }
635 return true;
636}
637
638/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
639/// slot / to reg or any rematerialized load into ith operand of specified
640/// MI. If it is successul, MI is updated with the newly created MI and
641/// returns true.
Evan Cheng81a03822007-11-17 00:40:40 +0000642bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
643 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +0000644 MachineInstr *DefMI,
645 unsigned index, unsigned i,
646 bool isSS, int slot, unsigned reg) {
647 MachineInstr *fmi = isSS
648 ? mri_->foldMemoryOperand(MI, i, slot)
649 : mri_->foldMemoryOperand(MI, i, DefMI);
650 if (fmi) {
651 // Attempt to fold the memory reference into the instruction. If
652 // we can do this, we don't need to insert spill code.
653 if (lv_)
654 lv_->instructionChanged(MI, fmi);
Evan Cheng81a03822007-11-17 00:40:40 +0000655 else
656 LiveVariables::transferKillDeadInfo(MI, fmi, mri_);
Evan Chengf2fbca62007-11-12 06:35:08 +0000657 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng0cbb1162007-11-29 01:06:25 +0000658 if (isSS) {
659 if (!mf_->getFrameInfo()->isFixedObjectIndex(slot))
660 vrm.virtFolded(reg, MI, i, fmi);
661 }
Evan Cheng81a03822007-11-17 00:40:40 +0000662 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000663 vrm.transferRestorePts(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000664 mi2iMap_.erase(MI);
665 i2miMap_[index/InstrSlots::NUM] = fmi;
666 mi2iMap_[fmi] = index;
667 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000668 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000669 return true;
670 }
671 return false;
672}
673
Evan Cheng81a03822007-11-17 00:40:40 +0000674bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
675 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
676 for (LiveInterval::Ranges::const_iterator
677 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
678 std::vector<IdxMBBPair>::const_iterator II =
679 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
680 if (II == Idx2MBBMap.end())
681 continue;
682 if (I->end > II->first) // crossing a MBB.
683 return false;
684 MBBs.insert(II->second);
685 if (MBBs.size() > 1)
686 return false;
687 }
688 return true;
689}
690
Evan Chengf2fbca62007-11-12 06:35:08 +0000691/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
692/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
693void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +0000694rewriteInstructionForSpills(const LiveInterval &li, bool TrySplit,
695 unsigned id, unsigned index, unsigned end, MachineInstr *MI,
696 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +0000697 unsigned Slot, int LdSlot,
698 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
699 VirtRegMap &vrm, SSARegMap *RegMap,
700 const TargetRegisterClass* rc,
701 SmallVector<int, 4> &ReMatIds,
Evan Cheng81a03822007-11-17 00:40:40 +0000702 unsigned &NewVReg, bool &HasDef, bool &HasUse,
Evan Chengcada2452007-11-28 01:28:46 +0000703 const LoopInfo *loopInfo,
704 std::map<unsigned,unsigned> &NewVRegs,
Evan Chengf2fbca62007-11-12 06:35:08 +0000705 std::vector<LiveInterval*> &NewLIs) {
706 RestartInstruction:
707 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
708 MachineOperand& mop = MI->getOperand(i);
709 if (!mop.isRegister())
710 continue;
711 unsigned Reg = mop.getReg();
712 unsigned RegI = Reg;
713 if (Reg == 0 || MRegisterInfo::isPhysicalRegister(Reg))
714 continue;
Evan Chengc498b022007-11-14 07:59:08 +0000715 unsigned SubIdx = mop.getSubReg();
716 bool isSubReg = SubIdx != 0;
Evan Chengf2fbca62007-11-12 06:35:08 +0000717 if (Reg != li.reg)
718 continue;
719
720 bool TryFold = !DefIsReMat;
721 bool FoldSS = true;
722 int FoldSlot = Slot;
723 if (DefIsReMat) {
724 // If this is the rematerializable definition MI itself and
725 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +0000726 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000727 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +0000728 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000729 MI->eraseFromParent();
730 break;
731 }
732
733 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +0000734 // If def is rematerializable and it's a load, also try folding.
Evan Cheng81a03822007-11-17 00:40:40 +0000735 TryFold = !ReMatOrigDefMI ||
736 (ReMatOrigDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +0000737 if (isLoad) {
738 // Try fold loads (from stack slot, constant pool, etc.) into uses.
739 FoldSS = isLoadSS;
740 FoldSlot = LdSlot;
741 }
742 }
743
Evan Cheng0cbb1162007-11-29 01:06:25 +0000744 // Do not fold load / store here if we are splitting. We'll find an
745 // optimal point to insert a load / store later.
746 if (TryFold)
747 TryFold = !TrySplit && NewVReg == 0;
Evan Cheng81a03822007-11-17 00:40:40 +0000748
Evan Chengf2fbca62007-11-12 06:35:08 +0000749 // FIXME: fold subreg use
750 if (!isSubReg && TryFold &&
Evan Cheng81a03822007-11-17 00:40:40 +0000751 tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, i, FoldSS, FoldSlot,
752 Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +0000753 // Folding the load/store can completely change the instruction in
754 // unpredictable ways, rescan it from the beginning.
755 goto RestartInstruction;
756
757 // Create a new virtual register for the spill interval.
Evan Cheng81a03822007-11-17 00:40:40 +0000758 bool CreatedNewVReg = false;
759 if (NewVReg == 0) {
760 NewVReg = RegMap->createVirtualRegister(rc);
761 vrm.grow();
762 CreatedNewVReg = true;
763 }
764 mop.setReg(NewVReg);
Evan Chengf2fbca62007-11-12 06:35:08 +0000765
766 // Scan all of the operands of this instruction rewriting operands
767 // to use NewVReg instead of li.reg as appropriate. We do this for
768 // two reasons:
769 //
770 // 1. If the instr reads the same spilled vreg multiple times, we
771 // want to reuse the NewVReg.
772 // 2. If the instr is a two-addr instruction, we are required to
773 // keep the src/dst regs pinned.
774 //
775 // Keep track of whether we replace a use and/or def so that we can
776 // create the spill interval with the appropriate range.
Evan Chengf2fbca62007-11-12 06:35:08 +0000777
Evan Cheng81a03822007-11-17 00:40:40 +0000778 HasUse = mop.isUse();
779 HasDef = mop.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +0000780 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
781 if (!MI->getOperand(j).isRegister())
782 continue;
783 unsigned RegJ = MI->getOperand(j).getReg();
784 if (RegJ == 0 || MRegisterInfo::isPhysicalRegister(RegJ))
785 continue;
786 if (RegJ == RegI) {
787 MI->getOperand(j).setReg(NewVReg);
788 HasUse |= MI->getOperand(j).isUse();
789 HasDef |= MI->getOperand(j).isDef();
790 }
791 }
792
Evan Cheng81a03822007-11-17 00:40:40 +0000793 if (CreatedNewVReg) {
794 if (DefIsReMat) {
795 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
796 if (ReMatIds[id] == VirtRegMap::MAX_STACK_SLOT) {
797 // Each valnum may have its own remat id.
798 ReMatIds[id] = vrm.assignVirtReMatId(NewVReg);
799 } else {
800 vrm.assignVirtReMatId(NewVReg, ReMatIds[id]);
801 }
802 if (!CanDelete || (HasUse && HasDef)) {
803 // If this is a two-addr instruction then its use operands are
804 // rematerializable but its def is not. It should be assigned a
805 // stack slot.
806 vrm.assignVirt2StackSlot(NewVReg, Slot);
807 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000808 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +0000809 vrm.assignVirt2StackSlot(NewVReg, Slot);
810 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000811 }
812
813 // create a new register interval for this spill / remat.
814 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +0000815 if (CreatedNewVReg) {
816 NewLIs.push_back(&nI);
Evan Chengcada2452007-11-28 01:28:46 +0000817 NewVRegs.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +0000818 if (TrySplit)
819 vrm.setIsSplitFromReg(NewVReg, li.reg);
820 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000821
822 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +0000823 if (CreatedNewVReg) {
824 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
825 nI.getNextValue(~0U, 0, VNInfoAllocator));
826 DOUT << " +" << LR;
827 nI.addRange(LR);
828 } else {
829 // Extend the split live interval to this def / use.
830 unsigned End = getUseIndex(index)+1;
831 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
832 nI.getValNumInfo(nI.getNumValNums()-1));
833 DOUT << " +" << LR;
834 nI.addRange(LR);
835 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000836 }
837 if (HasDef) {
838 LiveRange LR(getDefIndex(index), getStoreIndex(index),
839 nI.getNextValue(~0U, 0, VNInfoAllocator));
840 DOUT << " +" << LR;
841 nI.addRange(LR);
842 }
Evan Cheng81a03822007-11-17 00:40:40 +0000843
Evan Chengf2fbca62007-11-12 06:35:08 +0000844 DOUT << "\t\t\t\tAdded new interval: ";
845 nI.print(DOUT, mri_);
846 DOUT << '\n';
847 }
848}
849
Evan Cheng81a03822007-11-17 00:40:40 +0000850bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +0000851 const VNInfo *VNI,
852 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +0000853 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000854 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
855 unsigned KillIdx = VNI->kills[j];
856 if (KillIdx > Idx && KillIdx < End)
857 return true;
Evan Cheng81a03822007-11-17 00:40:40 +0000858 }
859 return false;
860}
861
Evan Chengf2fbca62007-11-12 06:35:08 +0000862void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +0000863rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +0000864 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +0000865 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +0000866 unsigned Slot, int LdSlot,
867 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
868 VirtRegMap &vrm, SSARegMap *RegMap,
869 const TargetRegisterClass* rc,
870 SmallVector<int, 4> &ReMatIds,
Evan Cheng81a03822007-11-17 00:40:40 +0000871 const LoopInfo *loopInfo,
872 BitVector &SpillMBBs,
Evan Cheng0cbb1162007-11-29 01:06:25 +0000873 std::map<unsigned, std::pair<int, bool> > &SpillIdxes,
874 BitVector &RestoreMBBs,
875 std::map<unsigned, std::pair<int, bool> > &RestoreIdxes,
Evan Chengcada2452007-11-28 01:28:46 +0000876 std::map<unsigned,unsigned> &NewVRegs,
Evan Chengf2fbca62007-11-12 06:35:08 +0000877 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng81a03822007-11-17 00:40:40 +0000878 unsigned NewVReg = 0;
Evan Chengf2fbca62007-11-12 06:35:08 +0000879 unsigned index = getBaseIndex(I->start);
880 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Cheng81a03822007-11-17 00:40:40 +0000881 bool TrySplitMI = TrySplit && vrm.getPreSplitReg(li.reg) == 0;
Evan Chengf2fbca62007-11-12 06:35:08 +0000882 for (; index != end; index += InstrSlots::NUM) {
883 // skip deleted instructions
884 while (index != end && !getInstructionFromIndex(index))
885 index += InstrSlots::NUM;
886 if (index == end) break;
887
888 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng81a03822007-11-17 00:40:40 +0000889 MachineBasicBlock *MBB = MI->getParent();
Evan Chengcada2452007-11-28 01:28:46 +0000890 NewVReg = 0;
891 if (TrySplitMI) {
892 std::map<unsigned,unsigned>::const_iterator NVI =
893 NewVRegs.find(MBB->getNumber());
894 if (NVI != NewVRegs.end())
895 NewVReg = NVI->second;
896 }
Evan Cheng81a03822007-11-17 00:40:40 +0000897 bool IsNew = NewVReg == 0;
898 bool HasDef = false;
899 bool HasUse = false;
900 rewriteInstructionForSpills(li, TrySplitMI, I->valno->id, index, end,
901 MI, ReMatOrigDefMI, ReMatDefMI, Slot, LdSlot,
902 isLoad, isLoadSS, DefIsReMat, CanDelete, vrm,
903 RegMap, rc, ReMatIds, NewVReg, HasDef, HasUse,
904 loopInfo, NewVRegs, NewLIs);
905 if (!HasDef && !HasUse)
906 continue;
907
908 // Update weight of spill interval.
909 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000910 if (!TrySplitMI) {
Evan Cheng81a03822007-11-17 00:40:40 +0000911 // The spill weight is now infinity as it cannot be spilled again.
912 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +0000913 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000914 }
Evan Cheng0cbb1162007-11-29 01:06:25 +0000915
916 // Keep track of the last def and first use in each MBB.
917 unsigned MBBId = MBB->getNumber();
918 if (HasDef) {
919 if (MI != ReMatOrigDefMI || !CanDelete) {
920 // If this is a two-address code, then this index probably starts a
921 // VNInfo so we should examine all the VNInfo's.
922 bool HasKill = false;
923 if (!HasUse)
924 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
925 else {
926 const VNInfo *VNI = NULL;
927 for (LiveInterval::const_vni_iterator i = li.vni_begin(),
928 e = li.vni_end(); i != e; ++i)
929 if ((*i)->def == getDefIndex(index)) {
930 VNI = *i;
931 break;
932 }
933 if (VNI)
934 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
935 }
936 if (!HasKill) {
937 std::map<unsigned, std::pair<int, bool> >::iterator SII =
938 SpillIdxes.find(MBBId);
939 if (SII == SpillIdxes.end())
940 SpillIdxes[MBBId] = std::make_pair(index, true);
941 else if ((int)index > SII->second.first) {
942 // If there is an earlier def and this is a two-address
943 // instruction, then it's not possible to fold the store (which
944 // would also fold the load).
945 SpillIdxes[MBBId] = std::make_pair(index, !HasUse);
946 }
947 SpillMBBs.set(MBBId);
948 }
949 }
950 if (!IsNew) {
951 // It this interval hasn't been assigned a stack slot
952 // (because earlier def is remat), do it now.
953 int SS = vrm.getStackSlot(NewVReg);
954 if (SS != (int)Slot) {
955 assert(SS == VirtRegMap::NO_STACK_SLOT);
956 vrm.assignVirt2StackSlot(NewVReg, Slot);
957 }
958 }
959 }
960
961 if (HasUse) {
962 std::map<unsigned, std::pair<int, bool> >::iterator SII =
963 SpillIdxes.find(MBBId);
964 if (SII != SpillIdxes.end() && (int)index > SII->second.first)
965 // Use(s) following the last def, it's not safe to fold the spill.
966 SII->second.second = false;
967 std::map<unsigned, std::pair<int, bool> >::iterator RII =
968 RestoreIdxes.find(MBBId);
969 if (RII != RestoreIdxes.end())
970 // If we are splitting live intervals, only fold if it's the first
971 // use and there isn't another use later in the MBB.
972 RII->second.second = false;
973 else if (IsNew) {
974 // Only need a reload if there isn't an earlier def / use.
975 RestoreIdxes[MBBId] = std::make_pair(index, true);
976 RestoreMBBs.set(MBBId);
977 }
978 }
979
980 // Update spill weight.
981 unsigned loopDepth = loopInfo->getLoopDepth(MBB->getBasicBlock());
982 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +0000983 }
984}
985
Evan Cheng81a03822007-11-17 00:40:40 +0000986
987
Evan Chengf2fbca62007-11-12 06:35:08 +0000988std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +0000989addIntervalsForSpills(const LiveInterval &li,
990 const LoopInfo *loopInfo, VirtRegMap &vrm) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000991 // Since this is called after the analysis is done we don't know if
992 // LiveVariables is available
993 lv_ = getAnalysisToUpdate<LiveVariables>();
994
995 assert(li.weight != HUGE_VALF &&
996 "attempt to spill already spilled interval!");
997
998 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
999 li.print(DOUT, mri_);
1000 DOUT << '\n';
1001
Evan Cheng81a03822007-11-17 00:40:40 +00001002 // Each bit specify whether it a spill is required in the MBB.
1003 BitVector SpillMBBs(mf_->getNumBlockIDs());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001004 std::map<unsigned, std::pair<int, bool> > SpillIdxes;
1005 BitVector RestoreMBBs(mf_->getNumBlockIDs());
1006 std::map<unsigned, std::pair<int, bool> > RestoreIdxes;
Evan Chengcada2452007-11-28 01:28:46 +00001007 std::map<unsigned,unsigned> NewVRegs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001008 std::vector<LiveInterval*> NewLIs;
1009 SSARegMap *RegMap = mf_->getSSARegMap();
1010 const TargetRegisterClass* rc = RegMap->getRegClass(li.reg);
1011
1012 unsigned NumValNums = li.getNumValNums();
1013 SmallVector<MachineInstr*, 4> ReMatDefs;
1014 ReMatDefs.resize(NumValNums, NULL);
1015 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1016 ReMatOrigDefs.resize(NumValNums, NULL);
1017 SmallVector<int, 4> ReMatIds;
1018 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1019 BitVector ReMatDelete(NumValNums);
1020 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1021
Evan Cheng81a03822007-11-17 00:40:40 +00001022 // Spilling a split live interval. It cannot be split any further. Also,
1023 // it's also guaranteed to be a single val# / range interval.
1024 if (vrm.getPreSplitReg(li.reg)) {
1025 vrm.setIsSplitFromReg(li.reg, 0);
1026 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1027 Slot = vrm.getStackSlot(li.reg);
1028 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1029 MachineInstr *ReMatDefMI = DefIsReMat ?
1030 vrm.getReMaterializedMI(li.reg) : NULL;
1031 int LdSlot = 0;
1032 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1033 bool isLoad = isLoadSS ||
1034 (DefIsReMat && (ReMatDefMI->getInstrDescriptor()->Flags & M_LOAD_FLAG));
Evan Cheng81a03822007-11-17 00:40:40 +00001035 bool IsFirstRange = true;
1036 for (LiveInterval::Ranges::const_iterator
1037 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1038 // If this is a split live interval with multiple ranges, it means there
1039 // are two-address instructions that re-defined the value. Only the
1040 // first def can be rematerialized!
1041 if (IsFirstRange) {
1042 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1043 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001044 false, vrm, RegMap, rc, ReMatIds, loopInfo,
1045 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
1046 NewVRegs, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001047 } else {
1048 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1049 Slot, 0, false, false, false,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001050 false, vrm, RegMap, rc, ReMatIds, loopInfo,
1051 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
1052 NewVRegs, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001053 }
1054 IsFirstRange = false;
1055 }
1056 return NewLIs;
1057 }
1058
1059 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001060 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1061 TrySplit = false;
1062 if (TrySplit)
1063 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001064 bool NeedStackSlot = false;
1065 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1066 i != e; ++i) {
1067 const VNInfo *VNI = *i;
1068 unsigned VN = VNI->id;
1069 unsigned DefIdx = VNI->def;
1070 if (DefIdx == ~1U)
1071 continue; // Dead val#.
1072 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001073 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1074 ? 0 : getInstructionFromIndex(DefIdx);
1075 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001076 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001077 ReMatOrigDefs[VN] = ReMatDefMI;
Evan Chengf2fbca62007-11-12 06:35:08 +00001078 // Original def may be modified so we have to make a copy here. vrm must
1079 // delete these!
Evan Cheng81a03822007-11-17 00:40:40 +00001080 ReMatDefs[VN] = ReMatDefMI = ReMatDefMI->clone();
1081 vrm.setVirtIsReMaterialized(li.reg, ReMatDefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001082
1083 bool CanDelete = true;
1084 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1085 unsigned KillIdx = VNI->kills[j];
1086 MachineInstr *KillMI = (KillIdx & 1)
1087 ? NULL : getInstructionFromIndex(KillIdx);
1088 // Kill is a phi node, not all of its uses can be rematerialized.
1089 // It must not be deleted.
1090 if (!KillMI) {
1091 CanDelete = false;
1092 // Need a stack slot if there is any live range where uses cannot be
1093 // rematerialized.
1094 NeedStackSlot = true;
1095 break;
1096 }
1097 }
1098
1099 if (CanDelete)
1100 ReMatDelete.set(VN);
1101 } else {
1102 // Need a stack slot if there is any live range where uses cannot be
1103 // rematerialized.
1104 NeedStackSlot = true;
1105 }
1106 }
1107
1108 // One stack slot per live interval.
Evan Cheng81a03822007-11-17 00:40:40 +00001109 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0)
Evan Chengf2fbca62007-11-12 06:35:08 +00001110 Slot = vrm.assignVirt2StackSlot(li.reg);
1111
1112 // Create new intervals and rewrite defs and uses.
1113 for (LiveInterval::Ranges::const_iterator
1114 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001115 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1116 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1117 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001118 bool CanDelete = ReMatDelete[I->valno->id];
1119 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001120 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001121 bool isLoad = isLoadSS ||
Evan Cheng81a03822007-11-17 00:40:40 +00001122 (DefIsReMat && (ReMatDefMI->getInstrDescriptor()->Flags & M_LOAD_FLAG));
1123 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001124 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1125 CanDelete, vrm, RegMap, rc, ReMatIds, loopInfo,
1126 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
1127 NewVRegs, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001128 }
1129
Evan Cheng0cbb1162007-11-29 01:06:25 +00001130 // Insert spills / restores if we are splitting.
1131 if (TrySplit) {
1132 if (NeedStackSlot) {
1133 int Id = SpillMBBs.find_first();
1134 while (Id != -1) {
1135 unsigned VReg = NewVRegs[Id];
1136 int index = SpillIdxes[Id].first;
1137 bool DoFold = SpillIdxes[Id].second;
1138 bool isReMat = vrm.isReMaterialized(VReg);
1139 MachineInstr *MI = getInstructionFromIndex(index);
1140 int OpIdx = -1;
1141 bool FoldedLoad = false;
1142 if (DoFold) {
1143 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1144 MachineOperand &MO = MI->getOperand(j);
1145 if (!MO.isRegister() || MO.getReg() != VReg)
1146 continue;
1147 if (MO.isUse()) {
1148 // Can't fold if it's two-address code and the use isn't the
1149 // first and only use.
1150 // If there are more than one uses, a load is still needed.
1151 if (!isReMat && !FoldedLoad &&
1152 RestoreMBBs[Id] && RestoreIdxes[Id].first == index &&
1153 RestoreIdxes[Id].second) {
1154 FoldedLoad = true;
1155 continue;
1156 } else {
1157 OpIdx = -1;
1158 break;
1159 }
1160 }
1161 OpIdx = (int)j;
1162 }
1163 }
1164 // Fold the store into the def if possible.
1165 if (OpIdx == -1)
1166 DoFold = false;
1167 if (DoFold) {
1168 if (tryFoldMemoryOperand(MI, vrm, NULL, index, OpIdx, true, Slot,
1169 VReg)) {
1170 if (FoldedLoad) {
1171 // Folded a two-address instruction, do not issue a load.
1172 RestoreMBBs.reset(Id);
1173 RestoreIdxes.erase(Id);
1174 }
1175 } else
1176 DoFold = false;
1177 }
1178
1179 // Else tell the spiller to issue a store for us.
1180 if (!DoFold)
1181 vrm.addSpillPoint(VReg, MI);
1182 Id = SpillMBBs.find_next(Id);
1183 }
1184 }
1185
1186 int Id = RestoreMBBs.find_first();
Evan Cheng81a03822007-11-17 00:40:40 +00001187 while (Id != -1) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001188 unsigned VReg = NewVRegs[Id];
1189 int index = RestoreIdxes[Id].first;
1190 bool DoFold = RestoreIdxes[Id].second;
Evan Cheng81a03822007-11-17 00:40:40 +00001191 MachineInstr *MI = getInstructionFromIndex(index);
1192 int OpIdx = -1;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001193 if (DoFold) {
Evan Cheng81a03822007-11-17 00:40:40 +00001194 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1195 MachineOperand &MO = MI->getOperand(j);
1196 if (!MO.isRegister() || MO.getReg() != VReg)
1197 continue;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001198 if (MO.isDef()) {
Evan Cheng81a03822007-11-17 00:40:40 +00001199 // Can't fold if it's two-address code.
1200 OpIdx = -1;
1201 break;
1202 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001203 if (OpIdx != -1) {
1204 // Multiple uses, do not fold!
1205 OpIdx = -1;
1206 break;
1207 }
Evan Cheng81a03822007-11-17 00:40:40 +00001208 OpIdx = (int)j;
1209 }
1210 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001211
1212 // Fold the load into the use if possible.
1213 if (OpIdx == -1)
1214 DoFold = false;
1215 if (DoFold) {
1216 if (vrm.isReMaterialized(VReg)) {
1217 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1218 int LdSlot = 0;
1219 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1220 // If the rematerializable def is a load, also try to fold it.
1221 if (isLoadSS ||
1222 (ReMatDefMI->getInstrDescriptor()->Flags & M_LOAD_FLAG))
1223 DoFold = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, OpIdx,
1224 isLoadSS, LdSlot, VReg);
1225 else
1226 DoFold = false;
1227 } else
1228 DoFold = tryFoldMemoryOperand(MI, vrm, NULL, index, OpIdx,
1229 true, Slot, VReg);
1230 }
1231 // If folding is not possible / failed, then tell the spiller to issue a
1232 // load / rematerialization for us.
1233 if (!DoFold)
1234 vrm.addRestorePoint(VReg, MI);
1235 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001236 }
1237 }
1238
1239 // Finalize spill weights.
1240 if (TrySplit)
1241 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1242 NewLIs[i]->weight /= NewLIs[i]->getSize();
1243
Evan Chengf2fbca62007-11-12 06:35:08 +00001244 return NewLIs;
1245}