Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 1 | //===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the ARM-specific support for the FastISel class. Some |
| 11 | // of the target-specific code is generated by tablegen in the file |
| 12 | // ARMGenFastISel.inc, which is #included here. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "ARM.h" |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 17 | #include "ARMBaseInstrInfo.h" |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 18 | #include "ARMCallingConv.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 19 | #include "ARMRegisterInfo.h" |
| 20 | #include "ARMTargetMachine.h" |
| 21 | #include "ARMSubtarget.h" |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 22 | #include "ARMConstantPoolValue.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 23 | #include "llvm/CallingConv.h" |
| 24 | #include "llvm/DerivedTypes.h" |
| 25 | #include "llvm/GlobalVariable.h" |
| 26 | #include "llvm/Instructions.h" |
| 27 | #include "llvm/IntrinsicInst.h" |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 28 | #include "llvm/Module.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/Analysis.h" |
| 30 | #include "llvm/CodeGen/FastISel.h" |
| 31 | #include "llvm/CodeGen/FunctionLoweringInfo.h" |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 33 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 35 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Eric Christopher | d56d61a | 2010-10-17 01:51:42 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/MachineMemOperand.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Eric Christopher | d56d61a | 2010-10-17 01:51:42 +0000 | [diff] [blame] | 38 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 39 | #include "llvm/Support/CallSite.h" |
Eric Christopher | 038fea5 | 2010-08-17 00:46:57 +0000 | [diff] [blame] | 40 | #include "llvm/Support/CommandLine.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 41 | #include "llvm/Support/ErrorHandling.h" |
| 42 | #include "llvm/Support/GetElementPtrTypeIterator.h" |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 43 | #include "llvm/Target/TargetData.h" |
| 44 | #include "llvm/Target/TargetInstrInfo.h" |
| 45 | #include "llvm/Target/TargetLowering.h" |
| 46 | #include "llvm/Target/TargetMachine.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 47 | #include "llvm/Target/TargetOptions.h" |
| 48 | using namespace llvm; |
| 49 | |
Eric Christopher | 038fea5 | 2010-08-17 00:46:57 +0000 | [diff] [blame] | 50 | static cl::opt<bool> |
Eric Christopher | 6e5367d | 2010-10-18 22:53:53 +0000 | [diff] [blame] | 51 | DisableARMFastISel("disable-arm-fast-isel", |
| 52 | cl::desc("Turn off experimental ARM fast-isel support"), |
Eric Christopher | feadddd | 2010-10-11 20:05:22 +0000 | [diff] [blame] | 53 | cl::init(false), cl::Hidden); |
Eric Christopher | 038fea5 | 2010-08-17 00:46:57 +0000 | [diff] [blame] | 54 | |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 55 | namespace { |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 56 | |
| 57 | // All possible address modes, plus some. |
| 58 | typedef struct Address { |
| 59 | enum { |
| 60 | RegBase, |
| 61 | FrameIndexBase |
| 62 | } BaseType; |
| 63 | |
| 64 | union { |
| 65 | unsigned Reg; |
| 66 | int FI; |
| 67 | } Base; |
| 68 | |
| 69 | int Offset; |
| 70 | unsigned Scale; |
| 71 | unsigned PlusReg; |
| 72 | |
| 73 | // Innocuous defaults for our address. |
| 74 | Address() |
| 75 | : BaseType(RegBase), Offset(0), Scale(0), PlusReg(0) { |
| 76 | Base.Reg = 0; |
| 77 | } |
| 78 | } Address; |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 79 | |
| 80 | class ARMFastISel : public FastISel { |
| 81 | |
| 82 | /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can |
| 83 | /// make the right decision when generating code for different targets. |
| 84 | const ARMSubtarget *Subtarget; |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 85 | const TargetMachine &TM; |
| 86 | const TargetInstrInfo &TII; |
| 87 | const TargetLowering &TLI; |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 88 | ARMFunctionInfo *AFI; |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 89 | |
Eric Christopher | 8cf6c60 | 2010-09-29 22:24:45 +0000 | [diff] [blame] | 90 | // Convenience variables to avoid some queries. |
Eric Christopher | eaa204b | 2010-09-02 01:39:14 +0000 | [diff] [blame] | 91 | bool isThumb; |
Eric Christopher | 8cf6c60 | 2010-09-29 22:24:45 +0000 | [diff] [blame] | 92 | LLVMContext *Context; |
Eric Christopher | eaa204b | 2010-09-02 01:39:14 +0000 | [diff] [blame] | 93 | |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 94 | public: |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 95 | explicit ARMFastISel(FunctionLoweringInfo &funcInfo) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 96 | : FastISel(funcInfo), |
| 97 | TM(funcInfo.MF->getTarget()), |
| 98 | TII(*TM.getInstrInfo()), |
| 99 | TLI(*TM.getTargetLowering()) { |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 100 | Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
Eric Christopher | 7fe55b7 | 2010-08-23 22:32:45 +0000 | [diff] [blame] | 101 | AFI = funcInfo.MF->getInfo<ARMFunctionInfo>(); |
Eric Christopher | eaa204b | 2010-09-02 01:39:14 +0000 | [diff] [blame] | 102 | isThumb = AFI->isThumbFunction(); |
Eric Christopher | 8cf6c60 | 2010-09-29 22:24:45 +0000 | [diff] [blame] | 103 | Context = &funcInfo.Fn->getContext(); |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 104 | } |
| 105 | |
Eric Christopher | cb59229 | 2010-08-20 00:20:31 +0000 | [diff] [blame] | 106 | // Code from FastISel.cpp. |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 107 | virtual unsigned FastEmitInst_(unsigned MachineInstOpcode, |
| 108 | const TargetRegisterClass *RC); |
| 109 | virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode, |
| 110 | const TargetRegisterClass *RC, |
| 111 | unsigned Op0, bool Op0IsKill); |
| 112 | virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode, |
| 113 | const TargetRegisterClass *RC, |
| 114 | unsigned Op0, bool Op0IsKill, |
| 115 | unsigned Op1, bool Op1IsKill); |
| 116 | virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode, |
| 117 | const TargetRegisterClass *RC, |
| 118 | unsigned Op0, bool Op0IsKill, |
| 119 | uint64_t Imm); |
| 120 | virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode, |
| 121 | const TargetRegisterClass *RC, |
| 122 | unsigned Op0, bool Op0IsKill, |
| 123 | const ConstantFP *FPImm); |
| 124 | virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode, |
| 125 | const TargetRegisterClass *RC, |
| 126 | uint64_t Imm); |
| 127 | virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode, |
| 128 | const TargetRegisterClass *RC, |
| 129 | unsigned Op0, bool Op0IsKill, |
| 130 | unsigned Op1, bool Op1IsKill, |
| 131 | uint64_t Imm); |
| 132 | virtual unsigned FastEmitInst_extractsubreg(MVT RetVT, |
| 133 | unsigned Op0, bool Op0IsKill, |
| 134 | uint32_t Idx); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 135 | |
Eric Christopher | cb59229 | 2010-08-20 00:20:31 +0000 | [diff] [blame] | 136 | // Backend specific FastISel code. |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 137 | virtual bool TargetSelectInstruction(const Instruction *I); |
Eric Christopher | 1b61ef4 | 2010-09-02 01:48:11 +0000 | [diff] [blame] | 138 | virtual unsigned TargetMaterializeConstant(const Constant *C); |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 139 | virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI); |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 140 | |
| 141 | #include "ARMGenFastISel.inc" |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 142 | |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 143 | // Instruction selection routines. |
Eric Christopher | 44bff90 | 2010-09-10 23:10:30 +0000 | [diff] [blame] | 144 | private: |
Eric Christopher | 1778772 | 2010-10-21 21:47:51 +0000 | [diff] [blame] | 145 | bool SelectLoad(const Instruction *I); |
| 146 | bool SelectStore(const Instruction *I); |
| 147 | bool SelectBranch(const Instruction *I); |
| 148 | bool SelectCmp(const Instruction *I); |
| 149 | bool SelectFPExt(const Instruction *I); |
| 150 | bool SelectFPTrunc(const Instruction *I); |
| 151 | bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode); |
| 152 | bool SelectSIToFP(const Instruction *I); |
| 153 | bool SelectFPToSI(const Instruction *I); |
| 154 | bool SelectSDiv(const Instruction *I); |
| 155 | bool SelectSRem(const Instruction *I); |
| 156 | bool SelectCall(const Instruction *I); |
| 157 | bool SelectSelect(const Instruction *I); |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 158 | bool SelectRet(const Instruction *I); |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 159 | |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 160 | // Utility routines. |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 161 | private: |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 162 | bool isTypeLegal(const Type *Ty, MVT &VT); |
| 163 | bool isLoadTypeLegal(const Type *Ty, MVT &VT); |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 164 | bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr); |
| 165 | bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr); |
| 166 | bool ARMComputeAddress(const Value *Obj, Address &Addr); |
| 167 | void ARMSimplifyAddress(Address &Addr, EVT VT); |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 168 | unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT); |
Eric Christopher | 744c7c8 | 2010-09-28 22:47:54 +0000 | [diff] [blame] | 169 | unsigned ARMMaterializeInt(const Constant *C, EVT VT); |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 170 | unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT); |
Eric Christopher | aa3ace1 | 2010-09-09 20:49:25 +0000 | [diff] [blame] | 171 | unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg); |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 172 | unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 173 | |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 174 | // Call handling routines. |
| 175 | private: |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 176 | bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT, |
| 177 | unsigned &ResultReg); |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 178 | CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 179 | bool ProcessCallArgs(SmallVectorImpl<Value*> &Args, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 180 | SmallVectorImpl<unsigned> &ArgRegs, |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 181 | SmallVectorImpl<MVT> &ArgVTs, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 182 | SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags, |
| 183 | SmallVectorImpl<unsigned> &RegArgs, |
| 184 | CallingConv::ID CC, |
| 185 | unsigned &NumBytes); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 186 | bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 187 | const Instruction *I, CallingConv::ID CC, |
| 188 | unsigned &NumBytes); |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 189 | bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call); |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 190 | |
| 191 | // OptionalDef handling routines. |
| 192 | private: |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 193 | bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR); |
| 194 | const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB); |
| 195 | }; |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 196 | |
| 197 | } // end anonymous namespace |
| 198 | |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 199 | #include "ARMGenCallingConv.inc" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 200 | |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 201 | // DefinesOptionalPredicate - This is different from DefinesPredicate in that |
| 202 | // we don't care about implicit defs here, just places we'll need to add a |
| 203 | // default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR. |
| 204 | bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) { |
| 205 | const TargetInstrDesc &TID = MI->getDesc(); |
| 206 | if (!TID.hasOptionalDef()) |
| 207 | return false; |
| 208 | |
| 209 | // Look to see if our OptionalDef is defining CPSR or CCR. |
| 210 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 211 | const MachineOperand &MO = MI->getOperand(i); |
Eric Christopher | f762fbe | 2010-08-20 00:36:24 +0000 | [diff] [blame] | 212 | if (!MO.isReg() || !MO.isDef()) continue; |
| 213 | if (MO.getReg() == ARM::CPSR) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 214 | *CPSR = true; |
| 215 | } |
| 216 | return true; |
| 217 | } |
| 218 | |
| 219 | // If the machine is predicable go ahead and add the predicate operands, if |
| 220 | // it needs default CC operands add those. |
Eric Christopher | aaa8df4 | 2010-11-02 01:21:28 +0000 | [diff] [blame] | 221 | // TODO: If we want to support thumb1 then we'll need to deal with optional |
| 222 | // CPSR defs that need to be added before the remaining operands. See s_cc_out |
| 223 | // for descriptions why. |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 224 | const MachineInstrBuilder & |
| 225 | ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) { |
| 226 | MachineInstr *MI = &*MIB; |
| 227 | |
| 228 | // Do we use a predicate? |
| 229 | if (TII.isPredicable(MI)) |
| 230 | AddDefaultPred(MIB); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 231 | |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 232 | // Do we optionally set a predicate? Preds is size > 0 iff the predicate |
| 233 | // defines CPSR. All other OptionalDefines in ARM are the CCR register. |
Eric Christopher | 979e0a1 | 2010-08-19 15:35:27 +0000 | [diff] [blame] | 234 | bool CPSR = false; |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 235 | if (DefinesOptionalPredicate(MI, &CPSR)) { |
| 236 | if (CPSR) |
| 237 | AddDefaultT1CC(MIB); |
| 238 | else |
| 239 | AddDefaultCC(MIB); |
| 240 | } |
| 241 | return MIB; |
| 242 | } |
| 243 | |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 244 | unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode, |
| 245 | const TargetRegisterClass* RC) { |
| 246 | unsigned ResultReg = createResultReg(RC); |
| 247 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 248 | |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 249 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 250 | return ResultReg; |
| 251 | } |
| 252 | |
| 253 | unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode, |
| 254 | const TargetRegisterClass *RC, |
| 255 | unsigned Op0, bool Op0IsKill) { |
| 256 | unsigned ResultReg = createResultReg(RC); |
| 257 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 258 | |
| 259 | if (II.getNumDefs() >= 1) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 260 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 261 | .addReg(Op0, Op0IsKill * RegState::Kill)); |
| 262 | else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 263 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 264 | .addReg(Op0, Op0IsKill * RegState::Kill)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 265 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 266 | TII.get(TargetOpcode::COPY), ResultReg) |
| 267 | .addReg(II.ImplicitDefs[0])); |
| 268 | } |
| 269 | return ResultReg; |
| 270 | } |
| 271 | |
| 272 | unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode, |
| 273 | const TargetRegisterClass *RC, |
| 274 | unsigned Op0, bool Op0IsKill, |
| 275 | unsigned Op1, bool Op1IsKill) { |
| 276 | unsigned ResultReg = createResultReg(RC); |
| 277 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 278 | |
| 279 | if (II.getNumDefs() >= 1) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 280 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 281 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 282 | .addReg(Op1, Op1IsKill * RegState::Kill)); |
| 283 | else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 284 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 285 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 286 | .addReg(Op1, Op1IsKill * RegState::Kill)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 287 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 288 | TII.get(TargetOpcode::COPY), ResultReg) |
| 289 | .addReg(II.ImplicitDefs[0])); |
| 290 | } |
| 291 | return ResultReg; |
| 292 | } |
| 293 | |
| 294 | unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode, |
| 295 | const TargetRegisterClass *RC, |
| 296 | unsigned Op0, bool Op0IsKill, |
| 297 | uint64_t Imm) { |
| 298 | unsigned ResultReg = createResultReg(RC); |
| 299 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 300 | |
| 301 | if (II.getNumDefs() >= 1) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 302 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 303 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 304 | .addImm(Imm)); |
| 305 | else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 306 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 307 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 308 | .addImm(Imm)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 309 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 310 | TII.get(TargetOpcode::COPY), ResultReg) |
| 311 | .addReg(II.ImplicitDefs[0])); |
| 312 | } |
| 313 | return ResultReg; |
| 314 | } |
| 315 | |
| 316 | unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode, |
| 317 | const TargetRegisterClass *RC, |
| 318 | unsigned Op0, bool Op0IsKill, |
| 319 | const ConstantFP *FPImm) { |
| 320 | unsigned ResultReg = createResultReg(RC); |
| 321 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 322 | |
| 323 | if (II.getNumDefs() >= 1) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 324 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 325 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 326 | .addFPImm(FPImm)); |
| 327 | else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 328 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 329 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 330 | .addFPImm(FPImm)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 331 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 332 | TII.get(TargetOpcode::COPY), ResultReg) |
| 333 | .addReg(II.ImplicitDefs[0])); |
| 334 | } |
| 335 | return ResultReg; |
| 336 | } |
| 337 | |
| 338 | unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode, |
| 339 | const TargetRegisterClass *RC, |
| 340 | unsigned Op0, bool Op0IsKill, |
| 341 | unsigned Op1, bool Op1IsKill, |
| 342 | uint64_t Imm) { |
| 343 | unsigned ResultReg = createResultReg(RC); |
| 344 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 345 | |
| 346 | if (II.getNumDefs() >= 1) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 347 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 348 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 349 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 350 | .addImm(Imm)); |
| 351 | else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 352 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 353 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 354 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 355 | .addImm(Imm)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 356 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 357 | TII.get(TargetOpcode::COPY), ResultReg) |
| 358 | .addReg(II.ImplicitDefs[0])); |
| 359 | } |
| 360 | return ResultReg; |
| 361 | } |
| 362 | |
| 363 | unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode, |
| 364 | const TargetRegisterClass *RC, |
| 365 | uint64_t Imm) { |
| 366 | unsigned ResultReg = createResultReg(RC); |
| 367 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 368 | |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 369 | if (II.getNumDefs() >= 1) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 370 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 371 | .addImm(Imm)); |
| 372 | else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 373 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 374 | .addImm(Imm)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 375 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 376 | TII.get(TargetOpcode::COPY), ResultReg) |
| 377 | .addReg(II.ImplicitDefs[0])); |
| 378 | } |
| 379 | return ResultReg; |
| 380 | } |
| 381 | |
| 382 | unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT, |
| 383 | unsigned Op0, bool Op0IsKill, |
| 384 | uint32_t Idx) { |
| 385 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT)); |
| 386 | assert(TargetRegisterInfo::isVirtualRegister(Op0) && |
| 387 | "Cannot yet extract from physregs"); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 388 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 389 | DL, TII.get(TargetOpcode::COPY), ResultReg) |
| 390 | .addReg(Op0, getKillRegState(Op0IsKill), Idx)); |
| 391 | return ResultReg; |
| 392 | } |
| 393 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 394 | // TODO: Don't worry about 64-bit now, but when this is fixed remove the |
| 395 | // checks from the various callers. |
Eric Christopher | aa3ace1 | 2010-09-09 20:49:25 +0000 | [diff] [blame] | 396 | unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) { |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 397 | if (VT == MVT::f64) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 398 | |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 399 | unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT)); |
| 400 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 401 | TII.get(ARM::VMOVRS), MoveReg) |
| 402 | .addReg(SrcReg)); |
| 403 | return MoveReg; |
| 404 | } |
| 405 | |
| 406 | unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) { |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 407 | if (VT == MVT::i64) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 408 | |
Eric Christopher | aa3ace1 | 2010-09-09 20:49:25 +0000 | [diff] [blame] | 409 | unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT)); |
| 410 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 411 | TII.get(ARM::VMOVSR), MoveReg) |
Eric Christopher | aa3ace1 | 2010-09-09 20:49:25 +0000 | [diff] [blame] | 412 | .addReg(SrcReg)); |
| 413 | return MoveReg; |
| 414 | } |
| 415 | |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 416 | // For double width floating point we need to materialize two constants |
| 417 | // (the high and the low) into integer registers then use a move to get |
| 418 | // the combined constant into an FP reg. |
| 419 | unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) { |
| 420 | const APFloat Val = CFP->getValueAPF(); |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 421 | bool is64bit = VT == MVT::f64; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 422 | |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 423 | // This checks to see if we can use VFP3 instructions to materialize |
| 424 | // a constant, otherwise we have to go through the constant pool. |
| 425 | if (TLI.isFPImmLegal(Val, VT)) { |
| 426 | unsigned Opc = is64bit ? ARM::FCONSTD : ARM::FCONSTS; |
| 427 | unsigned DestReg = createResultReg(TLI.getRegClassFor(VT)); |
| 428 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 429 | DestReg) |
| 430 | .addFPImm(CFP)); |
| 431 | return DestReg; |
| 432 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 433 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 434 | // Require VFP2 for loading fp constants. |
Eric Christopher | 238bb16 | 2010-09-09 23:50:00 +0000 | [diff] [blame] | 435 | if (!Subtarget->hasVFP2()) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 436 | |
Eric Christopher | 238bb16 | 2010-09-09 23:50:00 +0000 | [diff] [blame] | 437 | // MachineConstantPool wants an explicit alignment. |
| 438 | unsigned Align = TD.getPrefTypeAlignment(CFP->getType()); |
| 439 | if (Align == 0) { |
| 440 | // TODO: Figure out if this is correct. |
| 441 | Align = TD.getTypeAllocSize(CFP->getType()); |
| 442 | } |
| 443 | unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align); |
| 444 | unsigned DestReg = createResultReg(TLI.getRegClassFor(VT)); |
| 445 | unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 446 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 447 | // The extra reg is for addrmode5. |
Eric Christopher | f5732c4 | 2010-09-28 00:35:09 +0000 | [diff] [blame] | 448 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 449 | DestReg) |
| 450 | .addConstantPoolIndex(Idx) |
Eric Christopher | 238bb16 | 2010-09-09 23:50:00 +0000 | [diff] [blame] | 451 | .addReg(0)); |
| 452 | return DestReg; |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 453 | } |
| 454 | |
Eric Christopher | 744c7c8 | 2010-09-28 22:47:54 +0000 | [diff] [blame] | 455 | unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) { |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 456 | |
Eric Christopher | 744c7c8 | 2010-09-28 22:47:54 +0000 | [diff] [blame] | 457 | // For now 32-bit only. |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 458 | if (VT != MVT::i32) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 459 | |
Eric Christopher | e5b13cf | 2010-11-03 20:21:17 +0000 | [diff] [blame] | 460 | unsigned DestReg = createResultReg(TLI.getRegClassFor(VT)); |
| 461 | |
| 462 | // If we can do this in a single instruction without a constant pool entry |
| 463 | // do so now. |
| 464 | const ConstantInt *CI = cast<ConstantInt>(C); |
Eric Christopher | 5e262bc | 2010-11-06 07:53:11 +0000 | [diff] [blame] | 465 | if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getSExtValue())) { |
Eric Christopher | e5b13cf | 2010-11-03 20:21:17 +0000 | [diff] [blame] | 466 | unsigned Opc = isThumb ? ARM::t2MOVi16 : ARM::MOVi16; |
| 467 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Jim Grosbach | 3ea4daa | 2010-11-19 18:01:37 +0000 | [diff] [blame] | 468 | TII.get(Opc), DestReg) |
| 469 | .addImm(CI->getSExtValue())); |
Eric Christopher | e5b13cf | 2010-11-03 20:21:17 +0000 | [diff] [blame] | 470 | return DestReg; |
| 471 | } |
| 472 | |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 473 | // MachineConstantPool wants an explicit alignment. |
| 474 | unsigned Align = TD.getPrefTypeAlignment(C->getType()); |
| 475 | if (Align == 0) { |
| 476 | // TODO: Figure out if this is correct. |
| 477 | Align = TD.getTypeAllocSize(C->getType()); |
| 478 | } |
| 479 | unsigned Idx = MCP.getConstantPoolIndex(C, Align); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 480 | |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 481 | if (isThumb) |
| 482 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | fd60980 | 2010-09-28 21:55:34 +0000 | [diff] [blame] | 483 | TII.get(ARM::t2LDRpci), DestReg) |
| 484 | .addConstantPoolIndex(Idx)); |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 485 | else |
Eric Christopher | d0c82a6 | 2010-11-12 09:48:30 +0000 | [diff] [blame] | 486 | // The extra immediate is for addrmode2. |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 487 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | fd60980 | 2010-09-28 21:55:34 +0000 | [diff] [blame] | 488 | TII.get(ARM::LDRcp), DestReg) |
| 489 | .addConstantPoolIndex(Idx) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 490 | .addImm(0)); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 491 | |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 492 | return DestReg; |
Eric Christopher | 1b61ef4 | 2010-09-02 01:48:11 +0000 | [diff] [blame] | 493 | } |
| 494 | |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 495 | unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) { |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 496 | // For now 32-bit only. |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 497 | if (VT != MVT::i32) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 498 | |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 499 | Reloc::Model RelocM = TM.getRelocationModel(); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 500 | |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 501 | // TODO: No external globals for now. |
| 502 | if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 503 | |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 504 | // TODO: Need more magic for ARM PIC. |
| 505 | if (!isThumb && (RelocM == Reloc::PIC_)) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 506 | |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 507 | // MachineConstantPool wants an explicit alignment. |
| 508 | unsigned Align = TD.getPrefTypeAlignment(GV->getType()); |
| 509 | if (Align == 0) { |
| 510 | // TODO: Figure out if this is correct. |
| 511 | Align = TD.getTypeAllocSize(GV->getType()); |
| 512 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 513 | |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 514 | // Grab index. |
| 515 | unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8); |
| 516 | unsigned Id = AFI->createConstPoolEntryUId(); |
| 517 | ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, Id, |
| 518 | ARMCP::CPValue, PCAdj); |
| 519 | unsigned Idx = MCP.getConstantPoolIndex(CPV, Align); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 520 | |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 521 | // Load value. |
| 522 | MachineInstrBuilder MIB; |
| 523 | unsigned DestReg = createResultReg(TLI.getRegClassFor(VT)); |
| 524 | if (isThumb) { |
| 525 | unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic; |
| 526 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg) |
| 527 | .addConstantPoolIndex(Idx); |
| 528 | if (RelocM == Reloc::PIC_) |
| 529 | MIB.addImm(Id); |
| 530 | } else { |
Eric Christopher | d0c82a6 | 2010-11-12 09:48:30 +0000 | [diff] [blame] | 531 | // The extra immediate is for addrmode2. |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 532 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp), |
| 533 | DestReg) |
| 534 | .addConstantPoolIndex(Idx) |
Eric Christopher | d0c82a6 | 2010-11-12 09:48:30 +0000 | [diff] [blame] | 535 | .addImm(0); |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 536 | } |
| 537 | AddOptionalDefs(MIB); |
| 538 | return DestReg; |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 539 | } |
| 540 | |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 541 | unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) { |
| 542 | EVT VT = TLI.getValueType(C->getType(), true); |
| 543 | |
| 544 | // Only handle simple types. |
| 545 | if (!VT.isSimple()) return 0; |
| 546 | |
| 547 | if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) |
| 548 | return ARMMaterializeFP(CFP, VT); |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 549 | else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) |
| 550 | return ARMMaterializeGV(GV, VT); |
| 551 | else if (isa<ConstantInt>(C)) |
| 552 | return ARMMaterializeInt(C, VT); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 553 | |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 554 | return 0; |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 555 | } |
| 556 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 557 | unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) { |
| 558 | // Don't handle dynamic allocas. |
| 559 | if (!FuncInfo.StaticAllocaMap.count(AI)) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 560 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 561 | MVT VT; |
Eric Christopher | ec8bf97 | 2010-10-17 06:07:26 +0000 | [diff] [blame] | 562 | if (!isLoadTypeLegal(AI->getType(), VT)) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 563 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 564 | DenseMap<const AllocaInst*, int>::iterator SI = |
| 565 | FuncInfo.StaticAllocaMap.find(AI); |
| 566 | |
| 567 | // This will get lowered later into the correct offsets and registers |
| 568 | // via rewriteXFrameIndex. |
| 569 | if (SI != FuncInfo.StaticAllocaMap.end()) { |
| 570 | TargetRegisterClass* RC = TLI.getRegClassFor(VT); |
| 571 | unsigned ResultReg = createResultReg(RC); |
| 572 | unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri; |
| 573 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL, |
| 574 | TII.get(Opc), ResultReg) |
| 575 | .addFrameIndex(SI->second) |
| 576 | .addImm(0)); |
| 577 | return ResultReg; |
| 578 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 579 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 580 | return 0; |
| 581 | } |
| 582 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 583 | bool ARMFastISel::isTypeLegal(const Type *Ty, MVT &VT) { |
| 584 | EVT evt = TLI.getValueType(Ty, true); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 585 | |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 586 | // Only handle simple types. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 587 | if (evt == MVT::Other || !evt.isSimple()) return false; |
| 588 | VT = evt.getSimpleVT(); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 589 | |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 590 | // Handle all legal types, i.e. a register that will directly hold this |
| 591 | // value. |
| 592 | return TLI.isTypeLegal(VT); |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 593 | } |
| 594 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 595 | bool ARMFastISel::isLoadTypeLegal(const Type *Ty, MVT &VT) { |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 596 | if (isTypeLegal(Ty, VT)) return true; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 597 | |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 598 | // If this is a type than can be sign or zero-extended to a basic operation |
| 599 | // go ahead and accept it now. |
| 600 | if (VT == MVT::i8 || VT == MVT::i16) |
| 601 | return true; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 602 | |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 603 | return false; |
| 604 | } |
| 605 | |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 606 | // Computes the Reg+Offset to get to an object. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 607 | bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) { |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 608 | // Some boilerplate from the X86 FastISel. |
| 609 | const User *U = NULL; |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 610 | unsigned Opcode = Instruction::UserOp1; |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 611 | if (const Instruction *I = dyn_cast<Instruction>(Obj)) { |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 612 | // Don't walk into other basic blocks; it's possible we haven't |
| 613 | // visited them yet, so the instructions may not yet be assigned |
| 614 | // virtual registers. |
Eric Christopher | 76dda7e | 2010-11-15 21:11:06 +0000 | [diff] [blame] | 615 | if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) || |
| 616 | FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) { |
| 617 | Opcode = I->getOpcode(); |
| 618 | U = I; |
| 619 | } |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 620 | } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) { |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 621 | Opcode = C->getOpcode(); |
| 622 | U = C; |
| 623 | } |
| 624 | |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 625 | if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType())) |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 626 | if (Ty->getAddressSpace() > 255) |
| 627 | // Fast instruction selection doesn't support the special |
| 628 | // address spaces. |
| 629 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 630 | |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 631 | switch (Opcode) { |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 632 | default: |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 633 | break; |
Eric Christopher | 5532433 | 2010-10-12 00:43:21 +0000 | [diff] [blame] | 634 | case Instruction::BitCast: { |
| 635 | // Look through bitcasts. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 636 | return ARMComputeAddress(U->getOperand(0), Addr); |
Eric Christopher | 5532433 | 2010-10-12 00:43:21 +0000 | [diff] [blame] | 637 | } |
| 638 | case Instruction::IntToPtr: { |
| 639 | // Look past no-op inttoptrs. |
| 640 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 641 | return ARMComputeAddress(U->getOperand(0), Addr); |
Eric Christopher | 5532433 | 2010-10-12 00:43:21 +0000 | [diff] [blame] | 642 | break; |
| 643 | } |
| 644 | case Instruction::PtrToInt: { |
| 645 | // Look past no-op ptrtoints. |
| 646 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 647 | return ARMComputeAddress(U->getOperand(0), Addr); |
Eric Christopher | 5532433 | 2010-10-12 00:43:21 +0000 | [diff] [blame] | 648 | break; |
| 649 | } |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 650 | case Instruction::GetElementPtr: { |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 651 | int SavedOffset = Addr.Offset; |
| 652 | unsigned SavedBase = Addr.Base.Reg; |
| 653 | int TmpOffset = Addr.Offset; |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 654 | |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 655 | // Iterate through the GEP folding the constants into offsets where |
| 656 | // we can. |
| 657 | gep_type_iterator GTI = gep_type_begin(U); |
| 658 | for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end(); |
| 659 | i != e; ++i, ++GTI) { |
| 660 | const Value *Op = *i; |
| 661 | if (const StructType *STy = dyn_cast<StructType>(*GTI)) { |
| 662 | const StructLayout *SL = TD.getStructLayout(STy); |
| 663 | unsigned Idx = cast<ConstantInt>(Op)->getZExtValue(); |
| 664 | TmpOffset += SL->getElementOffset(Idx); |
| 665 | } else { |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 666 | uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType()); |
| 667 | SmallVector<const Value *, 4> Worklist; |
| 668 | Worklist.push_back(Op); |
| 669 | do { |
| 670 | Op = Worklist.pop_back_val(); |
| 671 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) { |
| 672 | // Constant-offset addressing. |
| 673 | TmpOffset += CI->getSExtValue() * S; |
Eric Christopher | dc0b0ef | 2010-10-17 01:41:46 +0000 | [diff] [blame] | 674 | } else if (isa<AddOperator>(Op) && |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 675 | isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) { |
| 676 | // An add with a constant operand. Fold the constant. |
| 677 | ConstantInt *CI = |
| 678 | cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1)); |
| 679 | TmpOffset += CI->getSExtValue() * S; |
| 680 | // Add the other operand back to the work list. |
| 681 | Worklist.push_back(cast<AddOperator>(Op)->getOperand(0)); |
| 682 | } else |
| 683 | goto unsupported_gep; |
| 684 | } while (!Worklist.empty()); |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 685 | } |
| 686 | } |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 687 | |
| 688 | // Try to grab the base operand now. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 689 | Addr.Offset = TmpOffset; |
| 690 | if (ARMComputeAddress(U->getOperand(0), Addr)) return true; |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 691 | |
| 692 | // We failed, restore everything and try the other options. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 693 | Addr.Offset = SavedOffset; |
| 694 | Addr.Base.Reg = SavedBase; |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 695 | |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 696 | unsupported_gep: |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 697 | break; |
| 698 | } |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 699 | case Instruction::Alloca: { |
Eric Christopher | 1541877 | 2010-10-12 05:39:06 +0000 | [diff] [blame] | 700 | const AllocaInst *AI = cast<AllocaInst>(Obj); |
Eric Christopher | d56d61a | 2010-10-17 01:51:42 +0000 | [diff] [blame] | 701 | unsigned Reg = TargetMaterializeAlloca(AI); |
| 702 | |
| 703 | if (Reg == 0) return false; |
| 704 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 705 | Addr.Base.Reg = Reg; |
Eric Christopher | d56d61a | 2010-10-17 01:51:42 +0000 | [diff] [blame] | 706 | return true; |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 707 | } |
| 708 | } |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 709 | |
Eric Christopher | a9c5751 | 2010-10-13 21:41:51 +0000 | [diff] [blame] | 710 | // Materialize the global variable's address into a reg which can |
| 711 | // then be used later to load the variable. |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 712 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) { |
Eric Christopher | ede42b0 | 2010-10-13 09:11:46 +0000 | [diff] [blame] | 713 | unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType())); |
| 714 | if (Tmp == 0) return false; |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 715 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 716 | Addr.Base.Reg = Tmp; |
Eric Christopher | ede42b0 | 2010-10-13 09:11:46 +0000 | [diff] [blame] | 717 | return true; |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 718 | } |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 719 | |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 720 | // Try to get this in a register if nothing else has worked. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 721 | if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj); |
| 722 | return Addr.Base.Reg != 0; |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 723 | } |
| 724 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 725 | void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) { |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 726 | |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 727 | assert(VT.isSimple() && "Non-simple types are invalid here!"); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 728 | |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 729 | bool needsLowering = false; |
| 730 | switch (VT.getSimpleVT().SimpleTy) { |
| 731 | default: |
| 732 | assert(false && "Unhandled load/store type!"); |
| 733 | case MVT::i1: |
| 734 | case MVT::i8: |
| 735 | case MVT::i16: |
| 736 | case MVT::i32: |
| 737 | // Integer loads/stores handle 12-bit offsets. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 738 | needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset); |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 739 | break; |
| 740 | case MVT::f32: |
| 741 | case MVT::f64: |
| 742 | // Floating point operands handle 8-bit offsets. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 743 | needsLowering = ((Addr.Offset & 0xff) != Addr.Offset); |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 744 | break; |
| 745 | } |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 746 | |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 747 | // Since the offset is too large for the load/store instruction |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 748 | // get the reg+offset into a register. |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 749 | if (needsLowering) { |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 750 | ARMCC::CondCodes Pred = ARMCC::AL; |
| 751 | unsigned PredReg = 0; |
| 752 | |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 753 | TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass : |
| 754 | ARM::GPRRegisterClass; |
| 755 | unsigned BaseReg = createResultReg(RC); |
| 756 | |
Eric Christopher | eaa204b | 2010-09-02 01:39:14 +0000 | [diff] [blame] | 757 | if (!isThumb) |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 758 | emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 759 | BaseReg, Addr.Base.Reg, Addr.Offset, |
| 760 | Pred, PredReg, |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 761 | static_cast<const ARMBaseInstrInfo&>(TII)); |
| 762 | else { |
| 763 | assert(AFI->isThumb2Function()); |
| 764 | emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 765 | BaseReg, Addr.Base.Reg, Addr.Offset, Pred, PredReg, |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 766 | static_cast<const ARMBaseInstrInfo&>(TII)); |
| 767 | } |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 768 | Addr.Offset = 0; |
| 769 | Addr.Base.Reg = BaseReg; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 770 | } |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 771 | } |
| 772 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 773 | bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) { |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 774 | |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 775 | assert(VT.isSimple() && "Non-simple types are invalid here!"); |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 776 | unsigned Opc; |
Eric Christopher | ee56ea6 | 2010-10-07 05:50:44 +0000 | [diff] [blame] | 777 | TargetRegisterClass *RC; |
Eric Christopher | 6dab137 | 2010-09-18 01:59:37 +0000 | [diff] [blame] | 778 | bool isFloat = false; |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 779 | switch (VT.getSimpleVT().SimpleTy) { |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 780 | default: |
Eric Christopher | 98de5b4 | 2010-09-29 00:49:09 +0000 | [diff] [blame] | 781 | // This is mostly going to be Neon/vector support. |
Eric Christopher | 548d1bb | 2010-08-30 23:48:26 +0000 | [diff] [blame] | 782 | return false; |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 783 | case MVT::i16: |
Eric Christopher | 45c6071 | 2010-10-17 01:40:27 +0000 | [diff] [blame] | 784 | Opc = isThumb ? ARM::t2LDRHi12 : ARM::LDRH; |
Eric Christopher | 7a56f33 | 2010-10-08 01:13:17 +0000 | [diff] [blame] | 785 | RC = ARM::GPRRegisterClass; |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 786 | break; |
| 787 | case MVT::i8: |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 788 | Opc = isThumb ? ARM::t2LDRBi12 : ARM::LDRBi12; |
Eric Christopher | 7a56f33 | 2010-10-08 01:13:17 +0000 | [diff] [blame] | 789 | RC = ARM::GPRRegisterClass; |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 790 | break; |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 791 | case MVT::i32: |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 792 | Opc = isThumb ? ARM::t2LDRi12 : ARM::LDRi12; |
Eric Christopher | 7a56f33 | 2010-10-08 01:13:17 +0000 | [diff] [blame] | 793 | RC = ARM::GPRRegisterClass; |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 794 | break; |
Eric Christopher | 6dab137 | 2010-09-18 01:59:37 +0000 | [diff] [blame] | 795 | case MVT::f32: |
| 796 | Opc = ARM::VLDRS; |
Eric Christopher | ee56ea6 | 2010-10-07 05:50:44 +0000 | [diff] [blame] | 797 | RC = TLI.getRegClassFor(VT); |
Eric Christopher | 6dab137 | 2010-09-18 01:59:37 +0000 | [diff] [blame] | 798 | isFloat = true; |
| 799 | break; |
| 800 | case MVT::f64: |
| 801 | Opc = ARM::VLDRD; |
Eric Christopher | ee56ea6 | 2010-10-07 05:50:44 +0000 | [diff] [blame] | 802 | RC = TLI.getRegClassFor(VT); |
Eric Christopher | 6dab137 | 2010-09-18 01:59:37 +0000 | [diff] [blame] | 803 | isFloat = true; |
| 804 | break; |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 805 | } |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 806 | |
Eric Christopher | ee56ea6 | 2010-10-07 05:50:44 +0000 | [diff] [blame] | 807 | ResultReg = createResultReg(RC); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 808 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 809 | ARMSimplifyAddress(Addr, VT); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 810 | |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 811 | // addrmode5 output depends on the selection dag addressing dividing the |
| 812 | // offset by 4 that it then later multiplies. Do this here as well. |
| 813 | if (isFloat) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 814 | Addr.Offset /= 4; |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 815 | |
Eric Christopher | d0c82a6 | 2010-11-12 09:48:30 +0000 | [diff] [blame] | 816 | // LDRH needs an additional operand. |
| 817 | if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) |
| 818 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 819 | TII.get(Opc), ResultReg) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 820 | .addReg(Addr.Base.Reg).addReg(0).addImm(Addr.Offset)); |
Eric Christopher | d0c82a6 | 2010-11-12 09:48:30 +0000 | [diff] [blame] | 821 | else |
| 822 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 823 | TII.get(Opc), ResultReg) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 824 | .addReg(Addr.Base.Reg).addImm(Addr.Offset)); |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 825 | return true; |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 826 | } |
| 827 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 828 | bool ARMFastISel::SelectLoad(const Instruction *I) { |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 829 | // Verify we have a legal type before going any further. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 830 | MVT VT; |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 831 | if (!isLoadTypeLegal(I->getType(), VT)) |
| 832 | return false; |
| 833 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 834 | // Our register and offset with innocuous defaults. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 835 | Address Addr; |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 836 | |
| 837 | // See if we can handle this as Reg + Offset |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 838 | if (!ARMComputeAddress(I->getOperand(0), Addr)) |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 839 | return false; |
| 840 | |
| 841 | unsigned ResultReg; |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 842 | if (!ARMEmitLoad(VT, ResultReg, Addr)) return false; |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 843 | |
| 844 | UpdateValueMap(I, ResultReg); |
| 845 | return true; |
| 846 | } |
| 847 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 848 | bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) { |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 849 | unsigned StrOpc; |
Eric Christopher | b74558a | 2010-09-18 01:23:38 +0000 | [diff] [blame] | 850 | bool isFloat = false; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 851 | bool needReg0Op = false; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 852 | switch (VT.getSimpleVT().SimpleTy) { |
| 853 | default: return false; |
Eric Christopher | 4c91412 | 2010-11-02 23:59:09 +0000 | [diff] [blame] | 854 | case MVT::i1: { |
| 855 | unsigned Res = createResultReg(isThumb ? ARM::tGPRRegisterClass : |
| 856 | ARM::GPRRegisterClass); |
| 857 | unsigned Opc = isThumb ? ARM::t2ANDri : ARM::ANDri; |
| 858 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 859 | TII.get(Opc), Res) |
| 860 | .addReg(SrcReg).addImm(1)); |
| 861 | SrcReg = Res; |
| 862 | } // Fallthrough here. |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 863 | case MVT::i8: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 864 | StrOpc = isThumb ? ARM::t2STRBi12 : ARM::STRBi12; |
Eric Christopher | 1541877 | 2010-10-12 05:39:06 +0000 | [diff] [blame] | 865 | break; |
| 866 | case MVT::i16: |
Eric Christopher | 45c6071 | 2010-10-17 01:40:27 +0000 | [diff] [blame] | 867 | StrOpc = isThumb ? ARM::t2STRHi12 : ARM::STRH; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 868 | needReg0Op = true; |
Eric Christopher | 1541877 | 2010-10-12 05:39:06 +0000 | [diff] [blame] | 869 | break; |
Eric Christopher | 47650ec | 2010-10-16 01:10:35 +0000 | [diff] [blame] | 870 | case MVT::i32: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 871 | StrOpc = isThumb ? ARM::t2STRi12 : ARM::STRi12; |
Eric Christopher | 47650ec | 2010-10-16 01:10:35 +0000 | [diff] [blame] | 872 | break; |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 873 | case MVT::f32: |
| 874 | if (!Subtarget->hasVFP2()) return false; |
| 875 | StrOpc = ARM::VSTRS; |
Eric Christopher | b74558a | 2010-09-18 01:23:38 +0000 | [diff] [blame] | 876 | isFloat = true; |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 877 | break; |
| 878 | case MVT::f64: |
| 879 | if (!Subtarget->hasVFP2()) return false; |
| 880 | StrOpc = ARM::VSTRD; |
Eric Christopher | b74558a | 2010-09-18 01:23:38 +0000 | [diff] [blame] | 881 | isFloat = true; |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 882 | break; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 883 | } |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 884 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 885 | ARMSimplifyAddress(Addr, VT); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 886 | |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 887 | // addrmode5 output depends on the selection dag addressing dividing the |
| 888 | // offset by 4 that it then later multiplies. Do this here as well. |
| 889 | if (isFloat) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 890 | Addr.Offset /= 4; |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 891 | |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 892 | // FIXME: The 'needReg0Op' bit goes away once STRH is converted to |
| 893 | // not use the mega-addrmode stuff. |
| 894 | if (!needReg0Op) |
Eric Christopher | b74558a | 2010-09-18 01:23:38 +0000 | [diff] [blame] | 895 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 45547b8 | 2010-10-01 20:46:04 +0000 | [diff] [blame] | 896 | TII.get(StrOpc)) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 897 | .addReg(SrcReg).addReg(Addr.Base.Reg).addImm(Addr.Offset)); |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 898 | else |
| 899 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 45547b8 | 2010-10-01 20:46:04 +0000 | [diff] [blame] | 900 | TII.get(StrOpc)) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 901 | .addReg(SrcReg).addReg(Addr.Base.Reg) |
| 902 | .addReg(0).addImm(Addr.Offset)); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 903 | |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 904 | return true; |
| 905 | } |
| 906 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 907 | bool ARMFastISel::SelectStore(const Instruction *I) { |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 908 | Value *Op0 = I->getOperand(0); |
| 909 | unsigned SrcReg = 0; |
| 910 | |
Eric Christopher | 543cf05 | 2010-09-01 22:16:27 +0000 | [diff] [blame] | 911 | // Yay type legalization |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 912 | MVT VT; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 913 | if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT)) |
Eric Christopher | 543cf05 | 2010-09-01 22:16:27 +0000 | [diff] [blame] | 914 | return false; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 915 | |
Eric Christopher | 1b61ef4 | 2010-09-02 01:48:11 +0000 | [diff] [blame] | 916 | // Get the value to be stored into a register. |
| 917 | SrcReg = getRegForValue(Op0); |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 918 | if (SrcReg == 0) |
| 919 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 920 | |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 921 | // Our register and offset with innocuous defaults. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 922 | Address Addr; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 923 | |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 924 | // See if we can handle this as Reg + Offset |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 925 | if (!ARMComputeAddress(I->getOperand(1), Addr)) |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 926 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 927 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 928 | if (!ARMEmitStore(VT, SrcReg, Addr)) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 929 | |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 930 | return true; |
| 931 | } |
| 932 | |
| 933 | static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) { |
| 934 | switch (Pred) { |
| 935 | // Needs two compares... |
| 936 | case CmpInst::FCMP_ONE: |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 937 | case CmpInst::FCMP_UEQ: |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 938 | default: |
Eric Christopher | 4053e63 | 2010-11-02 01:24:49 +0000 | [diff] [blame] | 939 | // AL is our "false" for now. The other two need more compares. |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 940 | return ARMCC::AL; |
| 941 | case CmpInst::ICMP_EQ: |
| 942 | case CmpInst::FCMP_OEQ: |
| 943 | return ARMCC::EQ; |
| 944 | case CmpInst::ICMP_SGT: |
| 945 | case CmpInst::FCMP_OGT: |
| 946 | return ARMCC::GT; |
| 947 | case CmpInst::ICMP_SGE: |
| 948 | case CmpInst::FCMP_OGE: |
| 949 | return ARMCC::GE; |
| 950 | case CmpInst::ICMP_UGT: |
| 951 | case CmpInst::FCMP_UGT: |
| 952 | return ARMCC::HI; |
| 953 | case CmpInst::FCMP_OLT: |
| 954 | return ARMCC::MI; |
| 955 | case CmpInst::ICMP_ULE: |
| 956 | case CmpInst::FCMP_OLE: |
| 957 | return ARMCC::LS; |
| 958 | case CmpInst::FCMP_ORD: |
| 959 | return ARMCC::VC; |
| 960 | case CmpInst::FCMP_UNO: |
| 961 | return ARMCC::VS; |
| 962 | case CmpInst::FCMP_UGE: |
| 963 | return ARMCC::PL; |
| 964 | case CmpInst::ICMP_SLT: |
| 965 | case CmpInst::FCMP_ULT: |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 966 | return ARMCC::LT; |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 967 | case CmpInst::ICMP_SLE: |
| 968 | case CmpInst::FCMP_ULE: |
| 969 | return ARMCC::LE; |
| 970 | case CmpInst::FCMP_UNE: |
| 971 | case CmpInst::ICMP_NE: |
| 972 | return ARMCC::NE; |
| 973 | case CmpInst::ICMP_UGE: |
| 974 | return ARMCC::HS; |
| 975 | case CmpInst::ICMP_ULT: |
| 976 | return ARMCC::LO; |
| 977 | } |
Eric Christopher | 543cf05 | 2010-09-01 22:16:27 +0000 | [diff] [blame] | 978 | } |
| 979 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 980 | bool ARMFastISel::SelectBranch(const Instruction *I) { |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 981 | const BranchInst *BI = cast<BranchInst>(I); |
| 982 | MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)]; |
| 983 | MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)]; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 984 | |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 985 | // Simple branch support. |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 986 | |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 987 | // If we can, avoid recomputing the compare - redoing it could lead to wonky |
| 988 | // behavior. |
| 989 | // TODO: Factor this out. |
| 990 | if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) { |
| 991 | if (CI->hasOneUse() && (CI->getParent() == I->getParent())) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 992 | MVT VT; |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 993 | const Type *Ty = CI->getOperand(0)->getType(); |
Eric Christopher | 76d6147 | 2010-10-30 21:25:26 +0000 | [diff] [blame] | 994 | if (!isTypeLegal(Ty, VT)) |
| 995 | return false; |
| 996 | |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 997 | bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy()); |
| 998 | if (isFloat && !Subtarget->hasVFP2()) |
| 999 | return false; |
| 1000 | |
| 1001 | unsigned CmpOpc; |
| 1002 | unsigned CondReg; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1003 | switch (VT.SimpleTy) { |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1004 | default: return false; |
| 1005 | // TODO: Verify compares. |
| 1006 | case MVT::f32: |
| 1007 | CmpOpc = ARM::VCMPES; |
| 1008 | CondReg = ARM::FPSCR; |
| 1009 | break; |
| 1010 | case MVT::f64: |
| 1011 | CmpOpc = ARM::VCMPED; |
| 1012 | CondReg = ARM::FPSCR; |
| 1013 | break; |
| 1014 | case MVT::i32: |
| 1015 | CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr; |
| 1016 | CondReg = ARM::CPSR; |
| 1017 | break; |
| 1018 | } |
| 1019 | |
| 1020 | // Get the compare predicate. |
| 1021 | ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate()); |
| 1022 | |
| 1023 | // We may not handle every CC for now. |
| 1024 | if (ARMPred == ARMCC::AL) return false; |
| 1025 | |
| 1026 | unsigned Arg1 = getRegForValue(CI->getOperand(0)); |
| 1027 | if (Arg1 == 0) return false; |
| 1028 | |
| 1029 | unsigned Arg2 = getRegForValue(CI->getOperand(1)); |
| 1030 | if (Arg2 == 0) return false; |
| 1031 | |
| 1032 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1033 | TII.get(CmpOpc)) |
| 1034 | .addReg(Arg1).addReg(Arg2)); |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 1035 | |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1036 | // For floating point we need to move the result to a comparison register |
| 1037 | // that we can then use for branches. |
| 1038 | if (isFloat) |
| 1039 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1040 | TII.get(ARM::FMSTAT))); |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 1041 | |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1042 | unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc; |
| 1043 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc)) |
| 1044 | .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR); |
| 1045 | FastEmitBranch(FBB, DL); |
| 1046 | FuncInfo.MBB->addSuccessor(TBB); |
| 1047 | return true; |
| 1048 | } |
| 1049 | } |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 1050 | |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1051 | unsigned CmpReg = getRegForValue(BI->getCondition()); |
| 1052 | if (CmpReg == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1053 | |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1054 | // Re-set the flags just in case. |
| 1055 | unsigned CmpOpc = isThumb ? ARM::t2CMPri : ARM::CMPri; |
| 1056 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc)) |
Eric Christopher | 000cf70 | 2010-11-03 04:29:11 +0000 | [diff] [blame] | 1057 | .addReg(CmpReg).addImm(0)); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1058 | |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1059 | unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc; |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1060 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc)) |
Eric Christopher | 000cf70 | 2010-11-03 04:29:11 +0000 | [diff] [blame] | 1061 | .addMBB(TBB).addImm(ARMCC::NE).addReg(ARM::CPSR); |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1062 | FastEmitBranch(FBB, DL); |
| 1063 | FuncInfo.MBB->addSuccessor(TBB); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1064 | return true; |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1065 | } |
| 1066 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1067 | bool ARMFastISel::SelectCmp(const Instruction *I) { |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1068 | const CmpInst *CI = cast<CmpInst>(I); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1069 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1070 | MVT VT; |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1071 | const Type *Ty = CI->getOperand(0)->getType(); |
| 1072 | if (!isTypeLegal(Ty, VT)) |
| 1073 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1074 | |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1075 | bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy()); |
| 1076 | if (isFloat && !Subtarget->hasVFP2()) |
| 1077 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1078 | |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1079 | unsigned CmpOpc; |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1080 | unsigned CondReg; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1081 | switch (VT.SimpleTy) { |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1082 | default: return false; |
| 1083 | // TODO: Verify compares. |
| 1084 | case MVT::f32: |
| 1085 | CmpOpc = ARM::VCMPES; |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1086 | CondReg = ARM::FPSCR; |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1087 | break; |
| 1088 | case MVT::f64: |
| 1089 | CmpOpc = ARM::VCMPED; |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1090 | CondReg = ARM::FPSCR; |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1091 | break; |
| 1092 | case MVT::i32: |
| 1093 | CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr; |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1094 | CondReg = ARM::CPSR; |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1095 | break; |
| 1096 | } |
| 1097 | |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1098 | // Get the compare predicate. |
| 1099 | ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate()); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1100 | |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1101 | // We may not handle every CC for now. |
| 1102 | if (ARMPred == ARMCC::AL) return false; |
| 1103 | |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1104 | unsigned Arg1 = getRegForValue(CI->getOperand(0)); |
| 1105 | if (Arg1 == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1106 | |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1107 | unsigned Arg2 = getRegForValue(CI->getOperand(1)); |
| 1108 | if (Arg2 == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1109 | |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1110 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc)) |
| 1111 | .addReg(Arg1).addReg(Arg2)); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1112 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1113 | // For floating point we need to move the result to a comparison register |
| 1114 | // that we can then use for branches. |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1115 | if (isFloat) |
| 1116 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1117 | TII.get(ARM::FMSTAT))); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1118 | |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1119 | // Now set a register based on the comparison. Explicitly set the predicates |
| 1120 | // here. |
Eric Christopher | 338c253 | 2010-10-07 05:31:49 +0000 | [diff] [blame] | 1121 | unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1122 | TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass |
Eric Christopher | 5d18d92 | 2010-10-07 05:39:19 +0000 | [diff] [blame] | 1123 | : ARM::GPRRegisterClass; |
| 1124 | unsigned DestReg = createResultReg(RC); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1125 | Constant *Zero |
Eric Christopher | 8cf6c60 | 2010-09-29 22:24:45 +0000 | [diff] [blame] | 1126 | = ConstantInt::get(Type::getInt32Ty(*Context), 0); |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1127 | unsigned ZeroReg = TargetMaterializeConstant(Zero); |
| 1128 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg) |
| 1129 | .addReg(ZeroReg).addImm(1) |
| 1130 | .addImm(ARMPred).addReg(CondReg); |
| 1131 | |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 1132 | UpdateValueMap(I, DestReg); |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1133 | return true; |
| 1134 | } |
| 1135 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1136 | bool ARMFastISel::SelectFPExt(const Instruction *I) { |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1137 | // Make sure we have VFP and that we're extending float to double. |
| 1138 | if (!Subtarget->hasVFP2()) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1139 | |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1140 | Value *V = I->getOperand(0); |
| 1141 | if (!I->getType()->isDoubleTy() || |
| 1142 | !V->getType()->isFloatTy()) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1143 | |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1144 | unsigned Op = getRegForValue(V); |
| 1145 | if (Op == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1146 | |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1147 | unsigned Result = createResultReg(ARM::DPRRegisterClass); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1148 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | ef2fdd2 | 2010-09-09 20:36:19 +0000 | [diff] [blame] | 1149 | TII.get(ARM::VCVTDS), Result) |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1150 | .addReg(Op)); |
| 1151 | UpdateValueMap(I, Result); |
| 1152 | return true; |
| 1153 | } |
| 1154 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1155 | bool ARMFastISel::SelectFPTrunc(const Instruction *I) { |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1156 | // Make sure we have VFP and that we're truncating double to float. |
| 1157 | if (!Subtarget->hasVFP2()) return false; |
| 1158 | |
| 1159 | Value *V = I->getOperand(0); |
Eric Christopher | 022b7fb | 2010-10-05 23:13:24 +0000 | [diff] [blame] | 1160 | if (!(I->getType()->isFloatTy() && |
| 1161 | V->getType()->isDoubleTy())) return false; |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1162 | |
| 1163 | unsigned Op = getRegForValue(V); |
| 1164 | if (Op == 0) return false; |
| 1165 | |
| 1166 | unsigned Result = createResultReg(ARM::SPRRegisterClass); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1167 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | ef2fdd2 | 2010-09-09 20:36:19 +0000 | [diff] [blame] | 1168 | TII.get(ARM::VCVTSD), Result) |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1169 | .addReg(Op)); |
| 1170 | UpdateValueMap(I, Result); |
| 1171 | return true; |
| 1172 | } |
| 1173 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1174 | bool ARMFastISel::SelectSIToFP(const Instruction *I) { |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1175 | // Make sure we have VFP. |
| 1176 | if (!Subtarget->hasVFP2()) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1177 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1178 | MVT DstVT; |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1179 | const Type *Ty = I->getType(); |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1180 | if (!isTypeLegal(Ty, DstVT)) |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1181 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1182 | |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1183 | unsigned Op = getRegForValue(I->getOperand(0)); |
| 1184 | if (Op == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1185 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1186 | // The conversion routine works on fp-reg to fp-reg and the operand above |
| 1187 | // was an integer, move it to the fp registers if possible. |
Eric Christopher | 022b7fb | 2010-10-05 23:13:24 +0000 | [diff] [blame] | 1188 | unsigned FP = ARMMoveToFPReg(MVT::f32, Op); |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1189 | if (FP == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1190 | |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1191 | unsigned Opc; |
| 1192 | if (Ty->isFloatTy()) Opc = ARM::VSITOS; |
| 1193 | else if (Ty->isDoubleTy()) Opc = ARM::VSITOD; |
| 1194 | else return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1195 | |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1196 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT)); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1197 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 1198 | ResultReg) |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1199 | .addReg(FP)); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1200 | UpdateValueMap(I, ResultReg); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1201 | return true; |
| 1202 | } |
| 1203 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1204 | bool ARMFastISel::SelectFPToSI(const Instruction *I) { |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1205 | // Make sure we have VFP. |
| 1206 | if (!Subtarget->hasVFP2()) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1207 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1208 | MVT DstVT; |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1209 | const Type *RetTy = I->getType(); |
Eric Christopher | 920a208 | 2010-09-10 00:35:09 +0000 | [diff] [blame] | 1210 | if (!isTypeLegal(RetTy, DstVT)) |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1211 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1212 | |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1213 | unsigned Op = getRegForValue(I->getOperand(0)); |
| 1214 | if (Op == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1215 | |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1216 | unsigned Opc; |
| 1217 | const Type *OpTy = I->getOperand(0)->getType(); |
| 1218 | if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS; |
| 1219 | else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD; |
| 1220 | else return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1221 | |
Eric Christopher | 022b7fb | 2010-10-05 23:13:24 +0000 | [diff] [blame] | 1222 | // f64->s32 or f32->s32 both need an intermediate f32 reg. |
| 1223 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32)); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1224 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 1225 | ResultReg) |
| 1226 | .addReg(Op)); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1227 | |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1228 | // This result needs to be in an integer register, but the conversion only |
| 1229 | // takes place in fp-regs. |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1230 | unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg); |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1231 | if (IntReg == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1232 | |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1233 | UpdateValueMap(I, IntReg); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1234 | return true; |
| 1235 | } |
| 1236 | |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1237 | bool ARMFastISel::SelectSelect(const Instruction *I) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1238 | MVT VT; |
| 1239 | if (!isTypeLegal(I->getType(), VT)) |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1240 | return false; |
| 1241 | |
| 1242 | // Things need to be register sized for register moves. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1243 | if (VT != MVT::i32) return false; |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1244 | const TargetRegisterClass *RC = TLI.getRegClassFor(VT); |
| 1245 | |
| 1246 | unsigned CondReg = getRegForValue(I->getOperand(0)); |
| 1247 | if (CondReg == 0) return false; |
| 1248 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1249 | if (Op1Reg == 0) return false; |
| 1250 | unsigned Op2Reg = getRegForValue(I->getOperand(2)); |
| 1251 | if (Op2Reg == 0) return false; |
| 1252 | |
| 1253 | unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri; |
| 1254 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc)) |
| 1255 | .addReg(CondReg).addImm(1)); |
| 1256 | unsigned ResultReg = createResultReg(RC); |
| 1257 | unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr; |
| 1258 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg) |
| 1259 | .addReg(Op1Reg).addReg(Op2Reg) |
| 1260 | .addImm(ARMCC::EQ).addReg(ARM::CPSR); |
| 1261 | UpdateValueMap(I, ResultReg); |
| 1262 | return true; |
| 1263 | } |
| 1264 | |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1265 | bool ARMFastISel::SelectSDiv(const Instruction *I) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1266 | MVT VT; |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1267 | const Type *Ty = I->getType(); |
| 1268 | if (!isTypeLegal(Ty, VT)) |
| 1269 | return false; |
| 1270 | |
| 1271 | // If we have integer div support we should have selected this automagically. |
| 1272 | // In case we have a real miss go ahead and return false and we'll pick |
| 1273 | // it up later. |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1274 | if (Subtarget->hasDivide()) return false; |
| 1275 | |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1276 | // Otherwise emit a libcall. |
| 1277 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
Eric Christopher | 7bdc4de | 2010-10-11 08:31:54 +0000 | [diff] [blame] | 1278 | if (VT == MVT::i8) |
| 1279 | LC = RTLIB::SDIV_I8; |
| 1280 | else if (VT == MVT::i16) |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1281 | LC = RTLIB::SDIV_I16; |
| 1282 | else if (VT == MVT::i32) |
| 1283 | LC = RTLIB::SDIV_I32; |
| 1284 | else if (VT == MVT::i64) |
| 1285 | LC = RTLIB::SDIV_I64; |
| 1286 | else if (VT == MVT::i128) |
| 1287 | LC = RTLIB::SDIV_I128; |
| 1288 | assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!"); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1289 | |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1290 | return ARMEmitLibcall(I, LC); |
| 1291 | } |
| 1292 | |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1293 | bool ARMFastISel::SelectSRem(const Instruction *I) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1294 | MVT VT; |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1295 | const Type *Ty = I->getType(); |
| 1296 | if (!isTypeLegal(Ty, VT)) |
| 1297 | return false; |
| 1298 | |
| 1299 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
| 1300 | if (VT == MVT::i8) |
| 1301 | LC = RTLIB::SREM_I8; |
| 1302 | else if (VT == MVT::i16) |
| 1303 | LC = RTLIB::SREM_I16; |
| 1304 | else if (VT == MVT::i32) |
| 1305 | LC = RTLIB::SREM_I32; |
| 1306 | else if (VT == MVT::i64) |
| 1307 | LC = RTLIB::SREM_I64; |
| 1308 | else if (VT == MVT::i128) |
| 1309 | LC = RTLIB::SREM_I128; |
Eric Christopher | a1640d9 | 2010-10-11 08:40:05 +0000 | [diff] [blame] | 1310 | assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!"); |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 1311 | |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1312 | return ARMEmitLibcall(I, LC); |
| 1313 | } |
| 1314 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1315 | bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) { |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1316 | EVT VT = TLI.getValueType(I->getType(), true); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1317 | |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1318 | // We can get here in the case when we want to use NEON for our fp |
| 1319 | // operations, but can't figure out how to. Just use the vfp instructions |
| 1320 | // if we have them. |
| 1321 | // FIXME: It'd be nice to use NEON instructions. |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1322 | const Type *Ty = I->getType(); |
| 1323 | bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy()); |
| 1324 | if (isFloat && !Subtarget->hasVFP2()) |
| 1325 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1326 | |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1327 | unsigned Op1 = getRegForValue(I->getOperand(0)); |
| 1328 | if (Op1 == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1329 | |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1330 | unsigned Op2 = getRegForValue(I->getOperand(1)); |
| 1331 | if (Op2 == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1332 | |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1333 | unsigned Opc; |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 1334 | bool is64bit = VT == MVT::f64 || VT == MVT::i64; |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1335 | switch (ISDOpcode) { |
| 1336 | default: return false; |
| 1337 | case ISD::FADD: |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1338 | Opc = is64bit ? ARM::VADDD : ARM::VADDS; |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1339 | break; |
| 1340 | case ISD::FSUB: |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1341 | Opc = is64bit ? ARM::VSUBD : ARM::VSUBS; |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1342 | break; |
| 1343 | case ISD::FMUL: |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1344 | Opc = is64bit ? ARM::VMULD : ARM::VMULS; |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1345 | break; |
| 1346 | } |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1347 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT)); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1348 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1349 | TII.get(Opc), ResultReg) |
| 1350 | .addReg(Op1).addReg(Op2)); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1351 | UpdateValueMap(I, ResultReg); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1352 | return true; |
| 1353 | } |
| 1354 | |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1355 | // Call Handling Code |
| 1356 | |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1357 | bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, |
| 1358 | EVT SrcVT, unsigned &ResultReg) { |
| 1359 | unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, |
| 1360 | Src, /*TODO: Kill=*/false); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1361 | |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1362 | if (RR != 0) { |
| 1363 | ResultReg = RR; |
| 1364 | return true; |
| 1365 | } else |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1366 | return false; |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1367 | } |
| 1368 | |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1369 | // This is largely taken directly from CCAssignFnForNode - we don't support |
| 1370 | // varargs in FastISel so that part has been removed. |
| 1371 | // TODO: We may not support all of this. |
| 1372 | CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) { |
| 1373 | switch (CC) { |
| 1374 | default: |
| 1375 | llvm_unreachable("Unsupported calling convention"); |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1376 | case CallingConv::Fast: |
Evan Cheng | 1f8b40d | 2010-10-22 18:57:05 +0000 | [diff] [blame] | 1377 | // Ignore fastcc. Silence compiler warnings. |
| 1378 | (void)RetFastCC_ARM_APCS; |
| 1379 | (void)FastCC_ARM_APCS; |
| 1380 | // Fallthrough |
| 1381 | case CallingConv::C: |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1382 | // Use target triple & subtarget features to do actual dispatch. |
| 1383 | if (Subtarget->isAAPCS_ABI()) { |
| 1384 | if (Subtarget->hasVFP2() && |
| 1385 | FloatABIType == FloatABI::Hard) |
| 1386 | return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP); |
| 1387 | else |
| 1388 | return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS); |
| 1389 | } else |
| 1390 | return (Return ? RetCC_ARM_APCS: CC_ARM_APCS); |
| 1391 | case CallingConv::ARM_AAPCS_VFP: |
| 1392 | return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP); |
| 1393 | case CallingConv::ARM_AAPCS: |
| 1394 | return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS); |
| 1395 | case CallingConv::ARM_APCS: |
| 1396 | return (Return ? RetCC_ARM_APCS: CC_ARM_APCS); |
| 1397 | } |
| 1398 | } |
| 1399 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1400 | bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args, |
| 1401 | SmallVectorImpl<unsigned> &ArgRegs, |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1402 | SmallVectorImpl<MVT> &ArgVTs, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1403 | SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags, |
| 1404 | SmallVectorImpl<unsigned> &RegArgs, |
| 1405 | CallingConv::ID CC, |
| 1406 | unsigned &NumBytes) { |
| 1407 | SmallVector<CCValAssign, 16> ArgLocs; |
| 1408 | CCState CCInfo(CC, false, TM, ArgLocs, *Context); |
| 1409 | CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false)); |
| 1410 | |
| 1411 | // Get a count of how many bytes are to be pushed on the stack. |
| 1412 | NumBytes = CCInfo.getNextStackOffset(); |
| 1413 | |
| 1414 | // Issue CALLSEQ_START |
| 1415 | unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode(); |
Eric Christopher | fb0b892 | 2010-10-11 21:20:02 +0000 | [diff] [blame] | 1416 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1417 | TII.get(AdjStackDown)) |
| 1418 | .addImm(NumBytes)); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1419 | |
| 1420 | // Process the args. |
| 1421 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1422 | CCValAssign &VA = ArgLocs[i]; |
| 1423 | unsigned Arg = ArgRegs[VA.getValNo()]; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1424 | MVT ArgVT = ArgVTs[VA.getValNo()]; |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1425 | |
Eric Christopher | a4633f5 | 2010-10-23 09:37:17 +0000 | [diff] [blame] | 1426 | // We don't handle NEON parameters yet. |
| 1427 | if (VA.getLocVT().isVector() && VA.getLocVT().getSizeInBits() > 64) |
| 1428 | return false; |
| 1429 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1430 | // Handle arg promotion, etc. |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1431 | switch (VA.getLocInfo()) { |
| 1432 | case CCValAssign::Full: break; |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1433 | case CCValAssign::SExt: { |
| 1434 | bool Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1435 | Arg, ArgVT, Arg); |
| 1436 | assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted; |
| 1437 | Emitted = true; |
| 1438 | ArgVT = VA.getLocVT(); |
| 1439 | break; |
| 1440 | } |
| 1441 | case CCValAssign::ZExt: { |
| 1442 | bool Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
| 1443 | Arg, ArgVT, Arg); |
| 1444 | assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted; |
| 1445 | Emitted = true; |
| 1446 | ArgVT = VA.getLocVT(); |
| 1447 | break; |
| 1448 | } |
| 1449 | case CCValAssign::AExt: { |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1450 | bool Emitted = FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(), |
| 1451 | Arg, ArgVT, Arg); |
| 1452 | if (!Emitted) |
| 1453 | Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
| 1454 | Arg, ArgVT, Arg); |
| 1455 | if (!Emitted) |
| 1456 | Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1457 | Arg, ArgVT, Arg); |
| 1458 | |
| 1459 | assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted; |
| 1460 | ArgVT = VA.getLocVT(); |
| 1461 | break; |
| 1462 | } |
| 1463 | case CCValAssign::BCvt: { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1464 | unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BIT_CONVERT, Arg, |
| 1465 | /*TODO: Kill=*/false); |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1466 | assert(BC != 0 && "Failed to emit a bitcast!"); |
| 1467 | Arg = BC; |
| 1468 | ArgVT = VA.getLocVT(); |
| 1469 | break; |
| 1470 | } |
| 1471 | default: llvm_unreachable("Unknown arg promotion!"); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1472 | } |
| 1473 | |
| 1474 | // Now copy/store arg to correct locations. |
Eric Christopher | fb0b892 | 2010-10-11 21:20:02 +0000 | [diff] [blame] | 1475 | if (VA.isRegLoc() && !VA.needsCustom()) { |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1476 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1477 | VA.getLocReg()) |
| 1478 | .addReg(Arg); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1479 | RegArgs.push_back(VA.getLocReg()); |
Eric Christopher | 2d8f6fe | 2010-10-21 00:01:47 +0000 | [diff] [blame] | 1480 | } else if (VA.needsCustom()) { |
| 1481 | // TODO: We need custom lowering for vector (v2f64) args. |
| 1482 | if (VA.getLocVT() != MVT::f64) return false; |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1483 | |
Eric Christopher | 2d8f6fe | 2010-10-21 00:01:47 +0000 | [diff] [blame] | 1484 | CCValAssign &NextVA = ArgLocs[++i]; |
| 1485 | |
| 1486 | // TODO: Only handle register args for now. |
| 1487 | if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false; |
| 1488 | |
| 1489 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1490 | TII.get(ARM::VMOVRRD), VA.getLocReg()) |
| 1491 | .addReg(NextVA.getLocReg(), RegState::Define) |
| 1492 | .addReg(Arg)); |
| 1493 | RegArgs.push_back(VA.getLocReg()); |
| 1494 | RegArgs.push_back(NextVA.getLocReg()); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1495 | } else { |
Eric Christopher | 5b92480 | 2010-10-21 20:09:54 +0000 | [diff] [blame] | 1496 | assert(VA.isMemLoc()); |
| 1497 | // Need to store on the stack. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 1498 | Address Addr; |
| 1499 | Addr.BaseType = Address::RegBase; |
| 1500 | Addr.Base.Reg = ARM::SP; |
| 1501 | Addr.Offset = VA.getLocMemOffset(); |
Eric Christopher | 5b92480 | 2010-10-21 20:09:54 +0000 | [diff] [blame] | 1502 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame^] | 1503 | if (!ARMEmitStore(ArgVT, Arg, Addr)) return false; |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1504 | } |
| 1505 | } |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1506 | return true; |
| 1507 | } |
| 1508 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1509 | bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1510 | const Instruction *I, CallingConv::ID CC, |
| 1511 | unsigned &NumBytes) { |
| 1512 | // Issue CALLSEQ_END |
| 1513 | unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode(); |
Eric Christopher | fb0b892 | 2010-10-11 21:20:02 +0000 | [diff] [blame] | 1514 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1515 | TII.get(AdjStackUp)) |
| 1516 | .addImm(NumBytes).addImm(0)); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1517 | |
| 1518 | // Now the return value. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1519 | if (RetVT != MVT::isVoid) { |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1520 | SmallVector<CCValAssign, 16> RVLocs; |
| 1521 | CCState CCInfo(CC, false, TM, RVLocs, *Context); |
| 1522 | CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true)); |
| 1523 | |
| 1524 | // Copy all of the result registers out of their specified physreg. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1525 | if (RVLocs.size() == 2 && RetVT == MVT::f64) { |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 1526 | // For this move we copy into two registers and then move into the |
| 1527 | // double fp reg we want. |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 1528 | EVT DestVT = RVLocs[0].getValVT(); |
| 1529 | TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT); |
| 1530 | unsigned ResultReg = createResultReg(DstRC); |
| 1531 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1532 | TII.get(ARM::VMOVDRR), ResultReg) |
Eric Christopher | 3659ac2 | 2010-10-20 08:02:24 +0000 | [diff] [blame] | 1533 | .addReg(RVLocs[0].getLocReg()) |
| 1534 | .addReg(RVLocs[1].getLocReg())); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1535 | |
Eric Christopher | 3659ac2 | 2010-10-20 08:02:24 +0000 | [diff] [blame] | 1536 | UsedRegs.push_back(RVLocs[0].getLocReg()); |
| 1537 | UsedRegs.push_back(RVLocs[1].getLocReg()); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1538 | |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1539 | // Finally update the result. |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 1540 | UpdateValueMap(I, ResultReg); |
| 1541 | } else { |
Jim Grosbach | 9536959 | 2010-10-13 23:34:31 +0000 | [diff] [blame] | 1542 | assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!"); |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 1543 | EVT CopyVT = RVLocs[0].getValVT(); |
| 1544 | TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1545 | |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 1546 | unsigned ResultReg = createResultReg(DstRC); |
| 1547 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1548 | ResultReg).addReg(RVLocs[0].getLocReg()); |
| 1549 | UsedRegs.push_back(RVLocs[0].getLocReg()); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1550 | |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1551 | // Finally update the result. |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 1552 | UpdateValueMap(I, ResultReg); |
| 1553 | } |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1554 | } |
| 1555 | |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1556 | return true; |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1557 | } |
| 1558 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 1559 | bool ARMFastISel::SelectRet(const Instruction *I) { |
| 1560 | const ReturnInst *Ret = cast<ReturnInst>(I); |
| 1561 | const Function &F = *I->getParent()->getParent(); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1562 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 1563 | if (!FuncInfo.CanLowerReturn) |
| 1564 | return false; |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1565 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 1566 | if (F.isVarArg()) |
| 1567 | return false; |
| 1568 | |
| 1569 | CallingConv::ID CC = F.getCallingConv(); |
| 1570 | if (Ret->getNumOperands() > 0) { |
| 1571 | SmallVector<ISD::OutputArg, 4> Outs; |
| 1572 | GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(), |
| 1573 | Outs, TLI); |
| 1574 | |
| 1575 | // Analyze operands of the call, assigning locations to each operand. |
| 1576 | SmallVector<CCValAssign, 16> ValLocs; |
| 1577 | CCState CCInfo(CC, F.isVarArg(), TM, ValLocs, I->getContext()); |
| 1578 | CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */)); |
| 1579 | |
| 1580 | const Value *RV = Ret->getOperand(0); |
| 1581 | unsigned Reg = getRegForValue(RV); |
| 1582 | if (Reg == 0) |
| 1583 | return false; |
| 1584 | |
| 1585 | // Only handle a single return value for now. |
| 1586 | if (ValLocs.size() != 1) |
| 1587 | return false; |
| 1588 | |
| 1589 | CCValAssign &VA = ValLocs[0]; |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1590 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 1591 | // Don't bother handling odd stuff for now. |
| 1592 | if (VA.getLocInfo() != CCValAssign::Full) |
| 1593 | return false; |
| 1594 | // Only handle register returns for now. |
| 1595 | if (!VA.isRegLoc()) |
| 1596 | return false; |
| 1597 | // TODO: For now, don't try to handle cases where getLocInfo() |
| 1598 | // says Full but the types don't match. |
Duncan Sands | 1e96bab | 2010-11-04 10:49:57 +0000 | [diff] [blame] | 1599 | if (TLI.getValueType(RV->getType()) != VA.getValVT()) |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 1600 | return false; |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1601 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 1602 | // Make the copy. |
| 1603 | unsigned SrcReg = Reg + VA.getValNo(); |
| 1604 | unsigned DstReg = VA.getLocReg(); |
| 1605 | const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg); |
| 1606 | // Avoid a cross-class copy. This is very unlikely. |
| 1607 | if (!SrcRC->contains(DstReg)) |
| 1608 | return false; |
| 1609 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1610 | DstReg).addReg(SrcReg); |
| 1611 | |
| 1612 | // Mark the register as live out of the function. |
| 1613 | MRI.addLiveOut(VA.getLocReg()); |
| 1614 | } |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1615 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 1616 | unsigned RetOpc = isThumb ? ARM::tBX_RET : ARM::BX_RET; |
| 1617 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1618 | TII.get(RetOpc))); |
| 1619 | return true; |
| 1620 | } |
| 1621 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1622 | // A quick function that will emit a call for a named libcall in F with the |
| 1623 | // vector of passed arguments for the Instruction in I. We can assume that we |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1624 | // can emit a call for any libcall we can produce. This is an abridged version |
| 1625 | // of the full call infrastructure since we won't need to worry about things |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1626 | // like computed function pointers or strange arguments at call sites. |
| 1627 | // TODO: Try to unify this and the normal call bits for ARM, then try to unify |
| 1628 | // with X86. |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 1629 | bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) { |
| 1630 | CallingConv::ID CC = TLI.getLibcallCallingConv(Call); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1631 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1632 | // Handle *simple* calls for now. |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 1633 | const Type *RetTy = I->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1634 | MVT RetVT; |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1635 | if (RetTy->isVoidTy()) |
| 1636 | RetVT = MVT::isVoid; |
| 1637 | else if (!isTypeLegal(RetTy, RetVT)) |
| 1638 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1639 | |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 1640 | // For now we're using BLX etc on the assumption that we have v5t ops. |
| 1641 | if (!Subtarget->hasV5TOps()) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1642 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1643 | // Set up the argument vectors. |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1644 | SmallVector<Value*, 8> Args; |
| 1645 | SmallVector<unsigned, 8> ArgRegs; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1646 | SmallVector<MVT, 8> ArgVTs; |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1647 | SmallVector<ISD::ArgFlagsTy, 8> ArgFlags; |
| 1648 | Args.reserve(I->getNumOperands()); |
| 1649 | ArgRegs.reserve(I->getNumOperands()); |
| 1650 | ArgVTs.reserve(I->getNumOperands()); |
| 1651 | ArgFlags.reserve(I->getNumOperands()); |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 1652 | for (unsigned i = 0; i < I->getNumOperands(); ++i) { |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1653 | Value *Op = I->getOperand(i); |
| 1654 | unsigned Arg = getRegForValue(Op); |
| 1655 | if (Arg == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1656 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1657 | const Type *ArgTy = Op->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1658 | MVT ArgVT; |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1659 | if (!isTypeLegal(ArgTy, ArgVT)) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1660 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1661 | ISD::ArgFlagsTy Flags; |
| 1662 | unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy); |
| 1663 | Flags.setOrigAlign(OriginalAlignment); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1664 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1665 | Args.push_back(Op); |
| 1666 | ArgRegs.push_back(Arg); |
| 1667 | ArgVTs.push_back(ArgVT); |
| 1668 | ArgFlags.push_back(Flags); |
| 1669 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1670 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1671 | // Handle the arguments now that we've gotten them. |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1672 | SmallVector<unsigned, 4> RegArgs; |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1673 | unsigned NumBytes; |
| 1674 | if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes)) |
| 1675 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1676 | |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 1677 | // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops. |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1678 | // TODO: Turn this into the table of arm call ops. |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1679 | MachineInstrBuilder MIB; |
Eric Christopher | c109556 | 2010-09-18 02:32:38 +0000 | [diff] [blame] | 1680 | unsigned CallOpc; |
| 1681 | if(isThumb) |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 1682 | CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi; |
Eric Christopher | c109556 | 2010-09-18 02:32:38 +0000 | [diff] [blame] | 1683 | else |
| 1684 | CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL; |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1685 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc)) |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 1686 | .addExternalSymbol(TLI.getLibcallName(Call)); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1687 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1688 | // Add implicit physical register uses to the call. |
| 1689 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
| 1690 | MIB.addReg(RegArgs[i]); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1691 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1692 | // Finish off the call including any return values. |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1693 | SmallVector<unsigned, 4> UsedRegs; |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1694 | if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1695 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1696 | // Set all unused physreg defs as dead. |
| 1697 | static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1698 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1699 | return true; |
| 1700 | } |
| 1701 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1702 | bool ARMFastISel::SelectCall(const Instruction *I) { |
| 1703 | const CallInst *CI = cast<CallInst>(I); |
| 1704 | const Value *Callee = CI->getCalledValue(); |
| 1705 | |
| 1706 | // Can't handle inline asm or worry about intrinsics yet. |
| 1707 | if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false; |
| 1708 | |
Eric Christopher | e6ca677 | 2010-10-01 21:33:12 +0000 | [diff] [blame] | 1709 | // Only handle global variable Callees that are direct calls. |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1710 | const GlobalValue *GV = dyn_cast<GlobalValue>(Callee); |
Eric Christopher | e6ca677 | 2010-10-01 21:33:12 +0000 | [diff] [blame] | 1711 | if (!GV || Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel())) |
| 1712 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1713 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1714 | // Check the calling convention. |
| 1715 | ImmutableCallSite CS(CI); |
| 1716 | CallingConv::ID CC = CS.getCallingConv(); |
Eric Christopher | 4cf34c6 | 2010-10-18 06:49:12 +0000 | [diff] [blame] | 1717 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1718 | // TODO: Avoid some calling conventions? |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1719 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1720 | // Let SDISel handle vararg functions. |
| 1721 | const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); |
| 1722 | const FunctionType *FTy = cast<FunctionType>(PT->getElementType()); |
| 1723 | if (FTy->isVarArg()) |
| 1724 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1725 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1726 | // Handle *simple* calls for now. |
| 1727 | const Type *RetTy = I->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1728 | MVT RetVT; |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1729 | if (RetTy->isVoidTy()) |
| 1730 | RetVT = MVT::isVoid; |
| 1731 | else if (!isTypeLegal(RetTy, RetVT)) |
| 1732 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1733 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1734 | // For now we're using BLX etc on the assumption that we have v5t ops. |
| 1735 | // TODO: Maybe? |
| 1736 | if (!Subtarget->hasV5TOps()) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1737 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1738 | // Set up the argument vectors. |
| 1739 | SmallVector<Value*, 8> Args; |
| 1740 | SmallVector<unsigned, 8> ArgRegs; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1741 | SmallVector<MVT, 8> ArgVTs; |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1742 | SmallVector<ISD::ArgFlagsTy, 8> ArgFlags; |
| 1743 | Args.reserve(CS.arg_size()); |
| 1744 | ArgRegs.reserve(CS.arg_size()); |
| 1745 | ArgVTs.reserve(CS.arg_size()); |
| 1746 | ArgFlags.reserve(CS.arg_size()); |
| 1747 | for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); |
| 1748 | i != e; ++i) { |
| 1749 | unsigned Arg = getRegForValue(*i); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1750 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1751 | if (Arg == 0) |
| 1752 | return false; |
| 1753 | ISD::ArgFlagsTy Flags; |
| 1754 | unsigned AttrInd = i - CS.arg_begin() + 1; |
| 1755 | if (CS.paramHasAttr(AttrInd, Attribute::SExt)) |
| 1756 | Flags.setSExt(); |
| 1757 | if (CS.paramHasAttr(AttrInd, Attribute::ZExt)) |
| 1758 | Flags.setZExt(); |
| 1759 | |
| 1760 | // FIXME: Only handle *easy* calls for now. |
| 1761 | if (CS.paramHasAttr(AttrInd, Attribute::InReg) || |
| 1762 | CS.paramHasAttr(AttrInd, Attribute::StructRet) || |
| 1763 | CS.paramHasAttr(AttrInd, Attribute::Nest) || |
| 1764 | CS.paramHasAttr(AttrInd, Attribute::ByVal)) |
| 1765 | return false; |
| 1766 | |
| 1767 | const Type *ArgTy = (*i)->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1768 | MVT ArgVT; |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1769 | if (!isTypeLegal(ArgTy, ArgVT)) |
| 1770 | return false; |
| 1771 | unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy); |
| 1772 | Flags.setOrigAlign(OriginalAlignment); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1773 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1774 | Args.push_back(*i); |
| 1775 | ArgRegs.push_back(Arg); |
| 1776 | ArgVTs.push_back(ArgVT); |
| 1777 | ArgFlags.push_back(Flags); |
| 1778 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1779 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1780 | // Handle the arguments now that we've gotten them. |
| 1781 | SmallVector<unsigned, 4> RegArgs; |
| 1782 | unsigned NumBytes; |
| 1783 | if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes)) |
| 1784 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1785 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1786 | // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops. |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1787 | // TODO: Turn this into the table of arm call ops. |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1788 | MachineInstrBuilder MIB; |
| 1789 | unsigned CallOpc; |
| 1790 | if(isThumb) |
| 1791 | CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi; |
| 1792 | else |
| 1793 | CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL; |
| 1794 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc)) |
| 1795 | .addGlobalAddress(GV, 0, 0); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1796 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1797 | // Add implicit physical register uses to the call. |
| 1798 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
| 1799 | MIB.addReg(RegArgs[i]); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1800 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1801 | // Finish off the call including any return values. |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1802 | SmallVector<unsigned, 4> UsedRegs; |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1803 | if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1804 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1805 | // Set all unused physreg defs as dead. |
| 1806 | static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1807 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1808 | return true; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1809 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1810 | } |
| 1811 | |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 1812 | // TODO: SoftFP support. |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 1813 | bool ARMFastISel::TargetSelectInstruction(const Instruction *I) { |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1814 | |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 1815 | switch (I->getOpcode()) { |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 1816 | case Instruction::Load: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1817 | return SelectLoad(I); |
Eric Christopher | 543cf05 | 2010-09-01 22:16:27 +0000 | [diff] [blame] | 1818 | case Instruction::Store: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1819 | return SelectStore(I); |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1820 | case Instruction::Br: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1821 | return SelectBranch(I); |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1822 | case Instruction::ICmp: |
| 1823 | case Instruction::FCmp: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1824 | return SelectCmp(I); |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1825 | case Instruction::FPExt: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1826 | return SelectFPExt(I); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1827 | case Instruction::FPTrunc: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1828 | return SelectFPTrunc(I); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1829 | case Instruction::SIToFP: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1830 | return SelectSIToFP(I); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1831 | case Instruction::FPToSI: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1832 | return SelectFPToSI(I); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1833 | case Instruction::FAdd: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1834 | return SelectBinaryOp(I, ISD::FADD); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1835 | case Instruction::FSub: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1836 | return SelectBinaryOp(I, ISD::FSUB); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1837 | case Instruction::FMul: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1838 | return SelectBinaryOp(I, ISD::FMUL); |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 1839 | case Instruction::SDiv: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1840 | return SelectSDiv(I); |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1841 | case Instruction::SRem: |
| 1842 | return SelectSRem(I); |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1843 | case Instruction::Call: |
| 1844 | return SelectCall(I); |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1845 | case Instruction::Select: |
| 1846 | return SelectSelect(I); |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 1847 | case Instruction::Ret: |
| 1848 | return SelectRet(I); |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 1849 | default: break; |
| 1850 | } |
| 1851 | return false; |
| 1852 | } |
| 1853 | |
| 1854 | namespace llvm { |
| 1855 | llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) { |
Eric Christopher | feadddd | 2010-10-11 20:05:22 +0000 | [diff] [blame] | 1856 | // Completely untested on non-darwin. |
| 1857 | const TargetMachine &TM = funcInfo.MF->getTarget(); |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 1858 | |
Eric Christopher | aaa8df4 | 2010-11-02 01:21:28 +0000 | [diff] [blame] | 1859 | // Darwin and thumb1 only for now. |
Eric Christopher | feadddd | 2010-10-11 20:05:22 +0000 | [diff] [blame] | 1860 | const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 1861 | if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() && |
Eric Christopher | aaa8df4 | 2010-11-02 01:21:28 +0000 | [diff] [blame] | 1862 | !DisableARMFastISel) |
Eric Christopher | feadddd | 2010-10-11 20:05:22 +0000 | [diff] [blame] | 1863 | return new ARMFastISel(funcInfo); |
Evan Cheng | 0944795 | 2010-07-26 18:32:55 +0000 | [diff] [blame] | 1864 | return 0; |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 1865 | } |
| 1866 | } |