blob: 7be566da811e66afb8249968e1dd6f9f131ec6eb [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Eric Christopherab695882010-07-21 22:26:11 +000029#include "llvm/CodeGen/Analysis.h"
30#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000034#include "llvm/CodeGen/MachineConstantPool.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000036#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000043#include "llvm/Target/TargetData.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher038fea52010-08-17 00:46:57 +000050static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000051DisableARMFastISel("disable-arm-fast-isel",
52 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000053 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000054
Eric Christopherab695882010-07-21 22:26:11 +000055namespace {
Eric Christopher0d581222010-11-19 22:30:02 +000056
57 // All possible address modes, plus some.
58 typedef struct Address {
59 enum {
60 RegBase,
61 FrameIndexBase
62 } BaseType;
63
64 union {
65 unsigned Reg;
66 int FI;
67 } Base;
68
69 int Offset;
70 unsigned Scale;
71 unsigned PlusReg;
72
73 // Innocuous defaults for our address.
74 Address()
75 : BaseType(RegBase), Offset(0), Scale(0), PlusReg(0) {
76 Base.Reg = 0;
77 }
78 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000079
80class ARMFastISel : public FastISel {
81
82 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
83 /// make the right decision when generating code for different targets.
84 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000085 const TargetMachine &TM;
86 const TargetInstrInfo &TII;
87 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000088 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000089
Eric Christopher8cf6c602010-09-29 22:24:45 +000090 // Convenience variables to avoid some queries.
Eric Christophereaa204b2010-09-02 01:39:14 +000091 bool isThumb;
Eric Christopher8cf6c602010-09-29 22:24:45 +000092 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000093
Eric Christopherab695882010-07-21 22:26:11 +000094 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000095 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000096 : FastISel(funcInfo),
97 TM(funcInfo.MF->getTarget()),
98 TII(*TM.getInstrInfo()),
99 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000100 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000101 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +0000102 isThumb = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000103 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000104 }
105
Eric Christophercb592292010-08-20 00:20:31 +0000106 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000107 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
108 const TargetRegisterClass *RC);
109 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill);
112 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
113 const TargetRegisterClass *RC,
114 unsigned Op0, bool Op0IsKill,
115 unsigned Op1, bool Op1IsKill);
116 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
117 const TargetRegisterClass *RC,
118 unsigned Op0, bool Op0IsKill,
119 uint64_t Imm);
120 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
121 const TargetRegisterClass *RC,
122 unsigned Op0, bool Op0IsKill,
123 const ConstantFP *FPImm);
124 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
125 const TargetRegisterClass *RC,
126 uint64_t Imm);
127 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 unsigned Op1, bool Op1IsKill,
131 uint64_t Imm);
132 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
133 unsigned Op0, bool Op0IsKill,
134 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000135
Eric Christophercb592292010-08-20 00:20:31 +0000136 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000137 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000138 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000139 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000140
141 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000142
Eric Christopher83007122010-08-23 21:44:12 +0000143 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000144 private:
Eric Christopher17787722010-10-21 21:47:51 +0000145 bool SelectLoad(const Instruction *I);
146 bool SelectStore(const Instruction *I);
147 bool SelectBranch(const Instruction *I);
148 bool SelectCmp(const Instruction *I);
149 bool SelectFPExt(const Instruction *I);
150 bool SelectFPTrunc(const Instruction *I);
151 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
152 bool SelectSIToFP(const Instruction *I);
153 bool SelectFPToSI(const Instruction *I);
154 bool SelectSDiv(const Instruction *I);
155 bool SelectSRem(const Instruction *I);
156 bool SelectCall(const Instruction *I);
157 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000158 bool SelectRet(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000159
Eric Christopher83007122010-08-23 21:44:12 +0000160 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000161 private:
Duncan Sands1440e8b2010-11-03 11:35:31 +0000162 bool isTypeLegal(const Type *Ty, MVT &VT);
163 bool isLoadTypeLegal(const Type *Ty, MVT &VT);
Eric Christopher0d581222010-11-19 22:30:02 +0000164 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr);
165 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
166 bool ARMComputeAddress(const Value *Obj, Address &Addr);
167 void ARMSimplifyAddress(Address &Addr, EVT VT);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000168 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000169 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000170 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000171 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000172 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000173
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000174 // Call handling routines.
175 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000176 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
177 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000178 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000179 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000180 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000181 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000182 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
183 SmallVectorImpl<unsigned> &RegArgs,
184 CallingConv::ID CC,
185 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000186 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000187 const Instruction *I, CallingConv::ID CC,
188 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000189 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000190
191 // OptionalDef handling routines.
192 private:
Eric Christopher456144e2010-08-19 00:37:05 +0000193 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
194 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
195};
Eric Christopherab695882010-07-21 22:26:11 +0000196
197} // end anonymous namespace
198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000200
Eric Christopher456144e2010-08-19 00:37:05 +0000201// DefinesOptionalPredicate - This is different from DefinesPredicate in that
202// we don't care about implicit defs here, just places we'll need to add a
203// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
204bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
205 const TargetInstrDesc &TID = MI->getDesc();
206 if (!TID.hasOptionalDef())
207 return false;
208
209 // Look to see if our OptionalDef is defining CPSR or CCR.
210 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
211 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000212 if (!MO.isReg() || !MO.isDef()) continue;
213 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000214 *CPSR = true;
215 }
216 return true;
217}
218
219// If the machine is predicable go ahead and add the predicate operands, if
220// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000221// TODO: If we want to support thumb1 then we'll need to deal with optional
222// CPSR defs that need to be added before the remaining operands. See s_cc_out
223// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000224const MachineInstrBuilder &
225ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
226 MachineInstr *MI = &*MIB;
227
228 // Do we use a predicate?
229 if (TII.isPredicable(MI))
230 AddDefaultPred(MIB);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000231
Eric Christopher456144e2010-08-19 00:37:05 +0000232 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
233 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000234 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000235 if (DefinesOptionalPredicate(MI, &CPSR)) {
236 if (CPSR)
237 AddDefaultT1CC(MIB);
238 else
239 AddDefaultCC(MIB);
240 }
241 return MIB;
242}
243
Eric Christopher0fe7d542010-08-17 01:25:29 +0000244unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
245 const TargetRegisterClass* RC) {
246 unsigned ResultReg = createResultReg(RC);
247 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
248
Eric Christopher456144e2010-08-19 00:37:05 +0000249 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000250 return ResultReg;
251}
252
253unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
254 const TargetRegisterClass *RC,
255 unsigned Op0, bool Op0IsKill) {
256 unsigned ResultReg = createResultReg(RC);
257 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
258
259 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000260 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000261 .addReg(Op0, Op0IsKill * RegState::Kill));
262 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000263 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000264 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000265 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000266 TII.get(TargetOpcode::COPY), ResultReg)
267 .addReg(II.ImplicitDefs[0]));
268 }
269 return ResultReg;
270}
271
272unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
273 const TargetRegisterClass *RC,
274 unsigned Op0, bool Op0IsKill,
275 unsigned Op1, bool Op1IsKill) {
276 unsigned ResultReg = createResultReg(RC);
277 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
278
279 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000280 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000281 .addReg(Op0, Op0IsKill * RegState::Kill)
282 .addReg(Op1, Op1IsKill * RegState::Kill));
283 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000284 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000285 .addReg(Op0, Op0IsKill * RegState::Kill)
286 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000287 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288 TII.get(TargetOpcode::COPY), ResultReg)
289 .addReg(II.ImplicitDefs[0]));
290 }
291 return ResultReg;
292}
293
294unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
295 const TargetRegisterClass *RC,
296 unsigned Op0, bool Op0IsKill,
297 uint64_t Imm) {
298 unsigned ResultReg = createResultReg(RC);
299 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
300
301 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000302 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000303 .addReg(Op0, Op0IsKill * RegState::Kill)
304 .addImm(Imm));
305 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000306 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000307 .addReg(Op0, Op0IsKill * RegState::Kill)
308 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000309 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000310 TII.get(TargetOpcode::COPY), ResultReg)
311 .addReg(II.ImplicitDefs[0]));
312 }
313 return ResultReg;
314}
315
316unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
317 const TargetRegisterClass *RC,
318 unsigned Op0, bool Op0IsKill,
319 const ConstantFP *FPImm) {
320 unsigned ResultReg = createResultReg(RC);
321 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
322
323 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000324 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325 .addReg(Op0, Op0IsKill * RegState::Kill)
326 .addFPImm(FPImm));
327 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000328 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000329 .addReg(Op0, Op0IsKill * RegState::Kill)
330 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 TII.get(TargetOpcode::COPY), ResultReg)
333 .addReg(II.ImplicitDefs[0]));
334 }
335 return ResultReg;
336}
337
338unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
339 const TargetRegisterClass *RC,
340 unsigned Op0, bool Op0IsKill,
341 unsigned Op1, bool Op1IsKill,
342 uint64_t Imm) {
343 unsigned ResultReg = createResultReg(RC);
344 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
345
346 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000347 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000348 .addReg(Op0, Op0IsKill * RegState::Kill)
349 .addReg(Op1, Op1IsKill * RegState::Kill)
350 .addImm(Imm));
351 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000352 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000353 .addReg(Op0, Op0IsKill * RegState::Kill)
354 .addReg(Op1, Op1IsKill * RegState::Kill)
355 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000357 TII.get(TargetOpcode::COPY), ResultReg)
358 .addReg(II.ImplicitDefs[0]));
359 }
360 return ResultReg;
361}
362
363unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
364 const TargetRegisterClass *RC,
365 uint64_t Imm) {
366 unsigned ResultReg = createResultReg(RC);
367 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000368
Eric Christopher0fe7d542010-08-17 01:25:29 +0000369 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000370 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000371 .addImm(Imm));
372 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000374 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000375 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000376 TII.get(TargetOpcode::COPY), ResultReg)
377 .addReg(II.ImplicitDefs[0]));
378 }
379 return ResultReg;
380}
381
382unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
383 unsigned Op0, bool Op0IsKill,
384 uint32_t Idx) {
385 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
386 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
387 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000388 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000389 DL, TII.get(TargetOpcode::COPY), ResultReg)
390 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
391 return ResultReg;
392}
393
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000394// TODO: Don't worry about 64-bit now, but when this is fixed remove the
395// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000396unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000397 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000398
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000399 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
401 TII.get(ARM::VMOVRS), MoveReg)
402 .addReg(SrcReg));
403 return MoveReg;
404}
405
406unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000407 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000408
Eric Christopheraa3ace12010-09-09 20:49:25 +0000409 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
410 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000411 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000412 .addReg(SrcReg));
413 return MoveReg;
414}
415
Eric Christopher9ed58df2010-09-09 00:19:41 +0000416// For double width floating point we need to materialize two constants
417// (the high and the low) into integer registers then use a move to get
418// the combined constant into an FP reg.
419unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
420 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000421 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000422
Eric Christopher9ed58df2010-09-09 00:19:41 +0000423 // This checks to see if we can use VFP3 instructions to materialize
424 // a constant, otherwise we have to go through the constant pool.
425 if (TLI.isFPImmLegal(Val, VT)) {
426 unsigned Opc = is64bit ? ARM::FCONSTD : ARM::FCONSTS;
427 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
429 DestReg)
430 .addFPImm(CFP));
431 return DestReg;
432 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000433
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000434 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000435 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000436
Eric Christopher238bb162010-09-09 23:50:00 +0000437 // MachineConstantPool wants an explicit alignment.
438 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
439 if (Align == 0) {
440 // TODO: Figure out if this is correct.
441 Align = TD.getTypeAllocSize(CFP->getType());
442 }
443 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
444 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
445 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000446
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000447 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000448 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
449 DestReg)
450 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000451 .addReg(0));
452 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000453}
454
Eric Christopher744c7c82010-09-28 22:47:54 +0000455unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000456
Eric Christopher744c7c82010-09-28 22:47:54 +0000457 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000458 if (VT != MVT::i32) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000459
Eric Christophere5b13cf2010-11-03 20:21:17 +0000460 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
461
462 // If we can do this in a single instruction without a constant pool entry
463 // do so now.
464 const ConstantInt *CI = cast<ConstantInt>(C);
Eric Christopher5e262bc2010-11-06 07:53:11 +0000465 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getSExtValue())) {
Eric Christophere5b13cf2010-11-03 20:21:17 +0000466 unsigned Opc = isThumb ? ARM::t2MOVi16 : ARM::MOVi16;
467 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbach3ea4daa2010-11-19 18:01:37 +0000468 TII.get(Opc), DestReg)
469 .addImm(CI->getSExtValue()));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000470 return DestReg;
471 }
472
Eric Christopher56d2b722010-09-02 23:43:26 +0000473 // MachineConstantPool wants an explicit alignment.
474 unsigned Align = TD.getPrefTypeAlignment(C->getType());
475 if (Align == 0) {
476 // TODO: Figure out if this is correct.
477 Align = TD.getTypeAllocSize(C->getType());
478 }
479 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000480
Eric Christopher56d2b722010-09-02 23:43:26 +0000481 if (isThumb)
482 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000483 TII.get(ARM::t2LDRpci), DestReg)
484 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000485 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000486 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000487 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000488 TII.get(ARM::LDRcp), DestReg)
489 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000490 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000491
Eric Christopher56d2b722010-09-02 23:43:26 +0000492 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000493}
494
Eric Christopherc9932f62010-10-01 23:24:42 +0000495unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000496 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000497 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000498
Eric Christopher890dbbe2010-10-02 00:32:44 +0000499 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000500
Eric Christopher890dbbe2010-10-02 00:32:44 +0000501 // TODO: No external globals for now.
502 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000503
Eric Christopher890dbbe2010-10-02 00:32:44 +0000504 // TODO: Need more magic for ARM PIC.
505 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000506
Eric Christopher890dbbe2010-10-02 00:32:44 +0000507 // MachineConstantPool wants an explicit alignment.
508 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
509 if (Align == 0) {
510 // TODO: Figure out if this is correct.
511 Align = TD.getTypeAllocSize(GV->getType());
512 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000513
Eric Christopher890dbbe2010-10-02 00:32:44 +0000514 // Grab index.
515 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
516 unsigned Id = AFI->createConstPoolEntryUId();
517 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, Id,
518 ARMCP::CPValue, PCAdj);
519 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000520
Eric Christopher890dbbe2010-10-02 00:32:44 +0000521 // Load value.
522 MachineInstrBuilder MIB;
523 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
524 if (isThumb) {
525 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
526 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
527 .addConstantPoolIndex(Idx);
528 if (RelocM == Reloc::PIC_)
529 MIB.addImm(Id);
530 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000531 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000532 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
533 DestReg)
534 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000535 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000536 }
537 AddOptionalDefs(MIB);
538 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000539}
540
Eric Christopher9ed58df2010-09-09 00:19:41 +0000541unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
542 EVT VT = TLI.getValueType(C->getType(), true);
543
544 // Only handle simple types.
545 if (!VT.isSimple()) return 0;
546
547 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
548 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000549 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
550 return ARMMaterializeGV(GV, VT);
551 else if (isa<ConstantInt>(C))
552 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000553
Eric Christopherc9932f62010-10-01 23:24:42 +0000554 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000555}
556
Eric Christopherf9764fa2010-09-30 20:49:44 +0000557unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
558 // Don't handle dynamic allocas.
559 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000560
Duncan Sands1440e8b2010-11-03 11:35:31 +0000561 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000562 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000563
Eric Christopherf9764fa2010-09-30 20:49:44 +0000564 DenseMap<const AllocaInst*, int>::iterator SI =
565 FuncInfo.StaticAllocaMap.find(AI);
566
567 // This will get lowered later into the correct offsets and registers
568 // via rewriteXFrameIndex.
569 if (SI != FuncInfo.StaticAllocaMap.end()) {
570 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
571 unsigned ResultReg = createResultReg(RC);
572 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
573 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
574 TII.get(Opc), ResultReg)
575 .addFrameIndex(SI->second)
576 .addImm(0));
577 return ResultReg;
578 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000579
Eric Christopherf9764fa2010-09-30 20:49:44 +0000580 return 0;
581}
582
Duncan Sands1440e8b2010-11-03 11:35:31 +0000583bool ARMFastISel::isTypeLegal(const Type *Ty, MVT &VT) {
584 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000585
Eric Christopherb1cc8482010-08-25 07:23:49 +0000586 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000587 if (evt == MVT::Other || !evt.isSimple()) return false;
588 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000589
Eric Christopherdc908042010-08-31 01:28:42 +0000590 // Handle all legal types, i.e. a register that will directly hold this
591 // value.
592 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000593}
594
Duncan Sands1440e8b2010-11-03 11:35:31 +0000595bool ARMFastISel::isLoadTypeLegal(const Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000596 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000597
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000598 // If this is a type than can be sign or zero-extended to a basic operation
599 // go ahead and accept it now.
600 if (VT == MVT::i8 || VT == MVT::i16)
601 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000602
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000603 return false;
604}
605
Eric Christophercb0b04b2010-08-24 00:07:24 +0000606// Computes the Reg+Offset to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000607bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000608 // Some boilerplate from the X86 FastISel.
609 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000610 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000611 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000612 // Don't walk into other basic blocks; it's possible we haven't
613 // visited them yet, so the instructions may not yet be assigned
614 // virtual registers.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000615 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
616 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
617 Opcode = I->getOpcode();
618 U = I;
619 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000620 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000621 Opcode = C->getOpcode();
622 U = C;
623 }
624
Eric Christophercb0b04b2010-08-24 00:07:24 +0000625 if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000626 if (Ty->getAddressSpace() > 255)
627 // Fast instruction selection doesn't support the special
628 // address spaces.
629 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000630
Eric Christopher83007122010-08-23 21:44:12 +0000631 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000632 default:
Eric Christopher83007122010-08-23 21:44:12 +0000633 break;
Eric Christopher55324332010-10-12 00:43:21 +0000634 case Instruction::BitCast: {
635 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000636 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000637 }
638 case Instruction::IntToPtr: {
639 // Look past no-op inttoptrs.
640 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000641 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000642 break;
643 }
644 case Instruction::PtrToInt: {
645 // Look past no-op ptrtoints.
646 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000647 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000648 break;
649 }
Eric Christophereae84392010-10-14 09:29:41 +0000650 case Instruction::GetElementPtr: {
Eric Christopher0d581222010-11-19 22:30:02 +0000651 int SavedOffset = Addr.Offset;
652 unsigned SavedBase = Addr.Base.Reg;
653 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000654
Eric Christophereae84392010-10-14 09:29:41 +0000655 // Iterate through the GEP folding the constants into offsets where
656 // we can.
657 gep_type_iterator GTI = gep_type_begin(U);
658 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
659 i != e; ++i, ++GTI) {
660 const Value *Op = *i;
661 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
662 const StructLayout *SL = TD.getStructLayout(STy);
663 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
664 TmpOffset += SL->getElementOffset(Idx);
665 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000666 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
667 SmallVector<const Value *, 4> Worklist;
668 Worklist.push_back(Op);
669 do {
670 Op = Worklist.pop_back_val();
671 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
672 // Constant-offset addressing.
673 TmpOffset += CI->getSExtValue() * S;
Eric Christopherdc0b0ef2010-10-17 01:41:46 +0000674 } else if (isa<AddOperator>(Op) &&
Eric Christopher2896df82010-10-15 18:02:07 +0000675 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
676 // An add with a constant operand. Fold the constant.
677 ConstantInt *CI =
678 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
679 TmpOffset += CI->getSExtValue() * S;
680 // Add the other operand back to the work list.
681 Worklist.push_back(cast<AddOperator>(Op)->getOperand(0));
682 } else
683 goto unsupported_gep;
684 } while (!Worklist.empty());
Eric Christophereae84392010-10-14 09:29:41 +0000685 }
686 }
Eric Christopher2896df82010-10-15 18:02:07 +0000687
688 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000689 Addr.Offset = TmpOffset;
690 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000691
692 // We failed, restore everything and try the other options.
Eric Christopher0d581222010-11-19 22:30:02 +0000693 Addr.Offset = SavedOffset;
694 Addr.Base.Reg = SavedBase;
Eric Christopher2896df82010-10-15 18:02:07 +0000695
Eric Christophereae84392010-10-14 09:29:41 +0000696 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000697 break;
698 }
Eric Christopher83007122010-08-23 21:44:12 +0000699 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000700 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopherd56d61a2010-10-17 01:51:42 +0000701 unsigned Reg = TargetMaterializeAlloca(AI);
702
703 if (Reg == 0) return false;
704
Eric Christopher0d581222010-11-19 22:30:02 +0000705 Addr.Base.Reg = Reg;
Eric Christopherd56d61a2010-10-17 01:51:42 +0000706 return true;
Eric Christopher83007122010-08-23 21:44:12 +0000707 }
708 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000709
Eric Christophera9c57512010-10-13 21:41:51 +0000710 // Materialize the global variable's address into a reg which can
711 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000712 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000713 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
714 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000715
Eric Christopher0d581222010-11-19 22:30:02 +0000716 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000717 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000718 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000719
Eric Christophercb0b04b2010-08-24 00:07:24 +0000720 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000721 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
722 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000723}
724
Eric Christopher0d581222010-11-19 22:30:02 +0000725void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000726
Eric Christopher212ae932010-10-21 19:40:30 +0000727 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000728
Eric Christopher212ae932010-10-21 19:40:30 +0000729 bool needsLowering = false;
730 switch (VT.getSimpleVT().SimpleTy) {
731 default:
732 assert(false && "Unhandled load/store type!");
733 case MVT::i1:
734 case MVT::i8:
735 case MVT::i16:
736 case MVT::i32:
737 // Integer loads/stores handle 12-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000738 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000739 break;
740 case MVT::f32:
741 case MVT::f64:
742 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000743 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000744 break;
745 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000746
Eric Christopher212ae932010-10-21 19:40:30 +0000747 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000748 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000749 if (needsLowering) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000750 ARMCC::CondCodes Pred = ARMCC::AL;
751 unsigned PredReg = 0;
752
Eric Christopher2896df82010-10-15 18:02:07 +0000753 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
754 ARM::GPRRegisterClass;
755 unsigned BaseReg = createResultReg(RC);
756
Eric Christophereaa204b2010-09-02 01:39:14 +0000757 if (!isThumb)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000758 emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0d581222010-11-19 22:30:02 +0000759 BaseReg, Addr.Base.Reg, Addr.Offset,
760 Pred, PredReg,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000761 static_cast<const ARMBaseInstrInfo&>(TII));
762 else {
763 assert(AFI->isThumb2Function());
764 emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0d581222010-11-19 22:30:02 +0000765 BaseReg, Addr.Base.Reg, Addr.Offset, Pred, PredReg,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000766 static_cast<const ARMBaseInstrInfo&>(TII));
767 }
Eric Christopher0d581222010-11-19 22:30:02 +0000768 Addr.Offset = 0;
769 Addr.Base.Reg = BaseReg;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000770 }
Eric Christopher83007122010-08-23 21:44:12 +0000771}
772
Eric Christopher0d581222010-11-19 22:30:02 +0000773bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000774
Eric Christopherb1cc8482010-08-25 07:23:49 +0000775 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000776 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000777 TargetRegisterClass *RC;
Eric Christopher6dab1372010-09-18 01:59:37 +0000778 bool isFloat = false;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000779 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000780 default:
Eric Christopher98de5b42010-09-29 00:49:09 +0000781 // This is mostly going to be Neon/vector support.
Eric Christopher548d1bb2010-08-30 23:48:26 +0000782 return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000783 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000784 Opc = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
Eric Christopher7a56f332010-10-08 01:13:17 +0000785 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000786 break;
787 case MVT::i8:
Jim Grosbachc1d30212010-10-27 00:19:44 +0000788 Opc = isThumb ? ARM::t2LDRBi12 : ARM::LDRBi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000789 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000790 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000791 case MVT::i32:
Jim Grosbach3e556122010-10-26 22:37:02 +0000792 Opc = isThumb ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000793 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000794 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000795 case MVT::f32:
796 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000797 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000798 isFloat = true;
799 break;
800 case MVT::f64:
801 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000802 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000803 isFloat = true;
804 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000805 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000806
Eric Christopheree56ea62010-10-07 05:50:44 +0000807 ResultReg = createResultReg(RC);
Jim Grosbach6b156392010-10-27 21:39:08 +0000808
Eric Christopher0d581222010-11-19 22:30:02 +0000809 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000810
Eric Christopher212ae932010-10-21 19:40:30 +0000811 // addrmode5 output depends on the selection dag addressing dividing the
812 // offset by 4 that it then later multiplies. Do this here as well.
813 if (isFloat)
Eric Christopher0d581222010-11-19 22:30:02 +0000814 Addr.Offset /= 4;
Jim Grosbach6b156392010-10-27 21:39:08 +0000815
Eric Christopherd0c82a62010-11-12 09:48:30 +0000816 // LDRH needs an additional operand.
817 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16)
818 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
819 TII.get(Opc), ResultReg)
Eric Christopher0d581222010-11-19 22:30:02 +0000820 .addReg(Addr.Base.Reg).addReg(0).addImm(Addr.Offset));
Eric Christopherd0c82a62010-11-12 09:48:30 +0000821 else
822 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
823 TII.get(Opc), ResultReg)
Eric Christopher0d581222010-11-19 22:30:02 +0000824 .addReg(Addr.Base.Reg).addImm(Addr.Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000825 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000826}
827
Eric Christopher43b62be2010-09-27 06:02:23 +0000828bool ARMFastISel::SelectLoad(const Instruction *I) {
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000829 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000830 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000831 if (!isLoadTypeLegal(I->getType(), VT))
832 return false;
833
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000834 // Our register and offset with innocuous defaults.
Eric Christopher0d581222010-11-19 22:30:02 +0000835 Address Addr;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000836
837 // See if we can handle this as Reg + Offset
Eric Christopher0d581222010-11-19 22:30:02 +0000838 if (!ARMComputeAddress(I->getOperand(0), Addr))
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000839 return false;
840
841 unsigned ResultReg;
Eric Christopher0d581222010-11-19 22:30:02 +0000842 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000843
844 UpdateValueMap(I, ResultReg);
845 return true;
846}
847
Eric Christopher0d581222010-11-19 22:30:02 +0000848bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000849 unsigned StrOpc;
Eric Christopherb74558a2010-09-18 01:23:38 +0000850 bool isFloat = false;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000851 bool needReg0Op = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000852 switch (VT.getSimpleVT().SimpleTy) {
853 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +0000854 case MVT::i1: {
855 unsigned Res = createResultReg(isThumb ? ARM::tGPRRegisterClass :
856 ARM::GPRRegisterClass);
857 unsigned Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
858 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
859 TII.get(Opc), Res)
860 .addReg(SrcReg).addImm(1));
861 SrcReg = Res;
862 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +0000863 case MVT::i8:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000864 StrOpc = isThumb ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher15418772010-10-12 05:39:06 +0000865 break;
866 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000867 StrOpc = isThumb ? ARM::t2STRHi12 : ARM::STRH;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000868 needReg0Op = true;
Eric Christopher15418772010-10-12 05:39:06 +0000869 break;
Eric Christopher47650ec2010-10-16 01:10:35 +0000870 case MVT::i32:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000871 StrOpc = isThumb ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopher47650ec2010-10-16 01:10:35 +0000872 break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000873 case MVT::f32:
874 if (!Subtarget->hasVFP2()) return false;
875 StrOpc = ARM::VSTRS;
Eric Christopherb74558a2010-09-18 01:23:38 +0000876 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000877 break;
878 case MVT::f64:
879 if (!Subtarget->hasVFP2()) return false;
880 StrOpc = ARM::VSTRD;
Eric Christopherb74558a2010-09-18 01:23:38 +0000881 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000882 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000883 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000884
Eric Christopher0d581222010-11-19 22:30:02 +0000885 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000886
Eric Christopher212ae932010-10-21 19:40:30 +0000887 // addrmode5 output depends on the selection dag addressing dividing the
888 // offset by 4 that it then later multiplies. Do this here as well.
889 if (isFloat)
Eric Christopher0d581222010-11-19 22:30:02 +0000890 Addr.Offset /= 4;
Jim Grosbach6b156392010-10-27 21:39:08 +0000891
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000892 // FIXME: The 'needReg0Op' bit goes away once STRH is converted to
893 // not use the mega-addrmode stuff.
894 if (!needReg0Op)
Eric Christopherb74558a2010-09-18 01:23:38 +0000895 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000896 TII.get(StrOpc))
Eric Christopher0d581222010-11-19 22:30:02 +0000897 .addReg(SrcReg).addReg(Addr.Base.Reg).addImm(Addr.Offset));
Eric Christopher318b6ee2010-09-02 00:53:56 +0000898 else
899 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000900 TII.get(StrOpc))
Eric Christopher0d581222010-11-19 22:30:02 +0000901 .addReg(SrcReg).addReg(Addr.Base.Reg)
902 .addReg(0).addImm(Addr.Offset));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000903
Eric Christopher318b6ee2010-09-02 00:53:56 +0000904 return true;
905}
906
Eric Christopher43b62be2010-09-27 06:02:23 +0000907bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000908 Value *Op0 = I->getOperand(0);
909 unsigned SrcReg = 0;
910
Eric Christopher543cf052010-09-01 22:16:27 +0000911 // Yay type legalization
Duncan Sands1440e8b2010-11-03 11:35:31 +0000912 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000913 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +0000914 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000915
Eric Christopher1b61ef42010-09-02 01:48:11 +0000916 // Get the value to be stored into a register.
917 SrcReg = getRegForValue(Op0);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000918 if (SrcReg == 0)
919 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000920
Eric Christopher318b6ee2010-09-02 00:53:56 +0000921 // Our register and offset with innocuous defaults.
Eric Christopher0d581222010-11-19 22:30:02 +0000922 Address Addr;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000923
Eric Christopher318b6ee2010-09-02 00:53:56 +0000924 // See if we can handle this as Reg + Offset
Eric Christopher0d581222010-11-19 22:30:02 +0000925 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +0000926 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000927
Eric Christopher0d581222010-11-19 22:30:02 +0000928 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000929
Eric Christophera5b1e682010-09-17 22:28:18 +0000930 return true;
931}
932
933static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
934 switch (Pred) {
935 // Needs two compares...
936 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +0000937 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +0000938 default:
Eric Christopher4053e632010-11-02 01:24:49 +0000939 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +0000940 return ARMCC::AL;
941 case CmpInst::ICMP_EQ:
942 case CmpInst::FCMP_OEQ:
943 return ARMCC::EQ;
944 case CmpInst::ICMP_SGT:
945 case CmpInst::FCMP_OGT:
946 return ARMCC::GT;
947 case CmpInst::ICMP_SGE:
948 case CmpInst::FCMP_OGE:
949 return ARMCC::GE;
950 case CmpInst::ICMP_UGT:
951 case CmpInst::FCMP_UGT:
952 return ARMCC::HI;
953 case CmpInst::FCMP_OLT:
954 return ARMCC::MI;
955 case CmpInst::ICMP_ULE:
956 case CmpInst::FCMP_OLE:
957 return ARMCC::LS;
958 case CmpInst::FCMP_ORD:
959 return ARMCC::VC;
960 case CmpInst::FCMP_UNO:
961 return ARMCC::VS;
962 case CmpInst::FCMP_UGE:
963 return ARMCC::PL;
964 case CmpInst::ICMP_SLT:
965 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +0000966 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +0000967 case CmpInst::ICMP_SLE:
968 case CmpInst::FCMP_ULE:
969 return ARMCC::LE;
970 case CmpInst::FCMP_UNE:
971 case CmpInst::ICMP_NE:
972 return ARMCC::NE;
973 case CmpInst::ICMP_UGE:
974 return ARMCC::HS;
975 case CmpInst::ICMP_ULT:
976 return ARMCC::LO;
977 }
Eric Christopher543cf052010-09-01 22:16:27 +0000978}
979
Eric Christopher43b62be2010-09-27 06:02:23 +0000980bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +0000981 const BranchInst *BI = cast<BranchInst>(I);
982 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
983 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +0000984
Eric Christophere5734102010-09-03 00:35:47 +0000985 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +0000986
Eric Christopher0e6233b2010-10-29 21:08:19 +0000987 // If we can, avoid recomputing the compare - redoing it could lead to wonky
988 // behavior.
989 // TODO: Factor this out.
990 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
991 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000992 MVT VT;
Eric Christopher0e6233b2010-10-29 21:08:19 +0000993 const Type *Ty = CI->getOperand(0)->getType();
Eric Christopher76d61472010-10-30 21:25:26 +0000994 if (!isTypeLegal(Ty, VT))
995 return false;
996
Eric Christopher0e6233b2010-10-29 21:08:19 +0000997 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
998 if (isFloat && !Subtarget->hasVFP2())
999 return false;
1000
1001 unsigned CmpOpc;
1002 unsigned CondReg;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001003 switch (VT.SimpleTy) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001004 default: return false;
1005 // TODO: Verify compares.
1006 case MVT::f32:
1007 CmpOpc = ARM::VCMPES;
1008 CondReg = ARM::FPSCR;
1009 break;
1010 case MVT::f64:
1011 CmpOpc = ARM::VCMPED;
1012 CondReg = ARM::FPSCR;
1013 break;
1014 case MVT::i32:
1015 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
1016 CondReg = ARM::CPSR;
1017 break;
1018 }
1019
1020 // Get the compare predicate.
1021 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
1022
1023 // We may not handle every CC for now.
1024 if (ARMPred == ARMCC::AL) return false;
1025
1026 unsigned Arg1 = getRegForValue(CI->getOperand(0));
1027 if (Arg1 == 0) return false;
1028
1029 unsigned Arg2 = getRegForValue(CI->getOperand(1));
1030 if (Arg2 == 0) return false;
1031
1032 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1033 TII.get(CmpOpc))
1034 .addReg(Arg1).addReg(Arg2));
Jim Grosbach16cb3762010-11-09 19:22:26 +00001035
Eric Christopher0e6233b2010-10-29 21:08:19 +00001036 // For floating point we need to move the result to a comparison register
1037 // that we can then use for branches.
1038 if (isFloat)
1039 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1040 TII.get(ARM::FMSTAT)));
Jim Grosbach16cb3762010-11-09 19:22:26 +00001041
Eric Christopher0e6233b2010-10-29 21:08:19 +00001042 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1043 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1044 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1045 FastEmitBranch(FBB, DL);
1046 FuncInfo.MBB->addSuccessor(TBB);
1047 return true;
1048 }
1049 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001050
Eric Christopher0e6233b2010-10-29 21:08:19 +00001051 unsigned CmpReg = getRegForValue(BI->getCondition());
1052 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001053
Eric Christopher229207a2010-09-29 01:14:47 +00001054 // Re-set the flags just in case.
1055 unsigned CmpOpc = isThumb ? ARM::t2CMPri : ARM::CMPri;
1056 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Eric Christopher000cf702010-11-03 04:29:11 +00001057 .addReg(CmpReg).addImm(0));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001058
Eric Christophere5734102010-09-03 00:35:47 +00001059 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001060 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher000cf702010-11-03 04:29:11 +00001061 .addMBB(TBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001062 FastEmitBranch(FBB, DL);
1063 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001064 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001065}
1066
Eric Christopher43b62be2010-09-27 06:02:23 +00001067bool ARMFastISel::SelectCmp(const Instruction *I) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001068 const CmpInst *CI = cast<CmpInst>(I);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001069
Duncan Sands1440e8b2010-11-03 11:35:31 +00001070 MVT VT;
Eric Christopherd43393a2010-09-08 23:13:45 +00001071 const Type *Ty = CI->getOperand(0)->getType();
1072 if (!isTypeLegal(Ty, VT))
1073 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001074
Eric Christopherd43393a2010-09-08 23:13:45 +00001075 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1076 if (isFloat && !Subtarget->hasVFP2())
1077 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001078
Eric Christopherd43393a2010-09-08 23:13:45 +00001079 unsigned CmpOpc;
Eric Christopher229207a2010-09-29 01:14:47 +00001080 unsigned CondReg;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001081 switch (VT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001082 default: return false;
1083 // TODO: Verify compares.
1084 case MVT::f32:
1085 CmpOpc = ARM::VCMPES;
Eric Christopher229207a2010-09-29 01:14:47 +00001086 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001087 break;
1088 case MVT::f64:
1089 CmpOpc = ARM::VCMPED;
Eric Christopher229207a2010-09-29 01:14:47 +00001090 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001091 break;
1092 case MVT::i32:
1093 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher229207a2010-09-29 01:14:47 +00001094 CondReg = ARM::CPSR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001095 break;
1096 }
1097
Eric Christopher229207a2010-09-29 01:14:47 +00001098 // Get the compare predicate.
1099 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001100
Eric Christopher229207a2010-09-29 01:14:47 +00001101 // We may not handle every CC for now.
1102 if (ARMPred == ARMCC::AL) return false;
1103
Eric Christopherd43393a2010-09-08 23:13:45 +00001104 unsigned Arg1 = getRegForValue(CI->getOperand(0));
1105 if (Arg1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001106
Eric Christopherd43393a2010-09-08 23:13:45 +00001107 unsigned Arg2 = getRegForValue(CI->getOperand(1));
1108 if (Arg2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001109
Eric Christopherd43393a2010-09-08 23:13:45 +00001110 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1111 .addReg(Arg1).addReg(Arg2));
Eric Christopherac1a19e2010-09-09 01:06:51 +00001112
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001113 // For floating point we need to move the result to a comparison register
1114 // that we can then use for branches.
Eric Christopherd43393a2010-09-08 23:13:45 +00001115 if (isFloat)
1116 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1117 TII.get(ARM::FMSTAT)));
Eric Christopherce07b542010-09-09 20:26:31 +00001118
Eric Christopher229207a2010-09-29 01:14:47 +00001119 // Now set a register based on the comparison. Explicitly set the predicates
1120 // here.
Eric Christopher338c2532010-10-07 05:31:49 +00001121 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001122 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001123 : ARM::GPRRegisterClass;
1124 unsigned DestReg = createResultReg(RC);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001125 Constant *Zero
Eric Christopher8cf6c602010-09-29 22:24:45 +00001126 = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001127 unsigned ZeroReg = TargetMaterializeConstant(Zero);
1128 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1129 .addReg(ZeroReg).addImm(1)
1130 .addImm(ARMPred).addReg(CondReg);
1131
Eric Christophera5b1e682010-09-17 22:28:18 +00001132 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001133 return true;
1134}
1135
Eric Christopher43b62be2010-09-27 06:02:23 +00001136bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001137 // Make sure we have VFP and that we're extending float to double.
1138 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001139
Eric Christopher46203602010-09-09 00:26:48 +00001140 Value *V = I->getOperand(0);
1141 if (!I->getType()->isDoubleTy() ||
1142 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001143
Eric Christopher46203602010-09-09 00:26:48 +00001144 unsigned Op = getRegForValue(V);
1145 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001146
Eric Christopher46203602010-09-09 00:26:48 +00001147 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001148 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001149 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001150 .addReg(Op));
1151 UpdateValueMap(I, Result);
1152 return true;
1153}
1154
Eric Christopher43b62be2010-09-27 06:02:23 +00001155bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001156 // Make sure we have VFP and that we're truncating double to float.
1157 if (!Subtarget->hasVFP2()) return false;
1158
1159 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001160 if (!(I->getType()->isFloatTy() &&
1161 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001162
1163 unsigned Op = getRegForValue(V);
1164 if (Op == 0) return false;
1165
1166 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001167 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001168 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001169 .addReg(Op));
1170 UpdateValueMap(I, Result);
1171 return true;
1172}
1173
Eric Christopher43b62be2010-09-27 06:02:23 +00001174bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001175 // Make sure we have VFP.
1176 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001177
Duncan Sands1440e8b2010-11-03 11:35:31 +00001178 MVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001179 const Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001180 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001181 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001182
Eric Christopher9a040492010-09-09 18:54:59 +00001183 unsigned Op = getRegForValue(I->getOperand(0));
1184 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001185
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001186 // The conversion routine works on fp-reg to fp-reg and the operand above
1187 // was an integer, move it to the fp registers if possible.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001188 unsigned FP = ARMMoveToFPReg(MVT::f32, Op);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001189 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001190
Eric Christopher9a040492010-09-09 18:54:59 +00001191 unsigned Opc;
1192 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1193 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
1194 else return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001195
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001196 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001197 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1198 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001199 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001200 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001201 return true;
1202}
1203
Eric Christopher43b62be2010-09-27 06:02:23 +00001204bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001205 // Make sure we have VFP.
1206 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001207
Duncan Sands1440e8b2010-11-03 11:35:31 +00001208 MVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001209 const Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001210 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001211 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001212
Eric Christopher9a040492010-09-09 18:54:59 +00001213 unsigned Op = getRegForValue(I->getOperand(0));
1214 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001215
Eric Christopher9a040492010-09-09 18:54:59 +00001216 unsigned Opc;
1217 const Type *OpTy = I->getOperand(0)->getType();
1218 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1219 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
1220 else return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001221
Eric Christopher022b7fb2010-10-05 23:13:24 +00001222 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1223 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001224 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1225 ResultReg)
1226 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001227
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001228 // This result needs to be in an integer register, but the conversion only
1229 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001230 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001231 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001232
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001233 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001234 return true;
1235}
1236
Eric Christopher3bbd3962010-10-11 08:27:59 +00001237bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001238 MVT VT;
1239 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001240 return false;
1241
1242 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001243 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001244 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1245
1246 unsigned CondReg = getRegForValue(I->getOperand(0));
1247 if (CondReg == 0) return false;
1248 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1249 if (Op1Reg == 0) return false;
1250 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1251 if (Op2Reg == 0) return false;
1252
1253 unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1254 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1255 .addReg(CondReg).addImm(1));
1256 unsigned ResultReg = createResultReg(RC);
1257 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr;
1258 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1259 .addReg(Op1Reg).addReg(Op2Reg)
1260 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1261 UpdateValueMap(I, ResultReg);
1262 return true;
1263}
1264
Eric Christopher08637852010-09-30 22:34:19 +00001265bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001266 MVT VT;
Eric Christopher08637852010-09-30 22:34:19 +00001267 const Type *Ty = I->getType();
1268 if (!isTypeLegal(Ty, VT))
1269 return false;
1270
1271 // If we have integer div support we should have selected this automagically.
1272 // In case we have a real miss go ahead and return false and we'll pick
1273 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001274 if (Subtarget->hasDivide()) return false;
1275
Eric Christopher08637852010-09-30 22:34:19 +00001276 // Otherwise emit a libcall.
1277 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001278 if (VT == MVT::i8)
1279 LC = RTLIB::SDIV_I8;
1280 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001281 LC = RTLIB::SDIV_I16;
1282 else if (VT == MVT::i32)
1283 LC = RTLIB::SDIV_I32;
1284 else if (VT == MVT::i64)
1285 LC = RTLIB::SDIV_I64;
1286 else if (VT == MVT::i128)
1287 LC = RTLIB::SDIV_I128;
1288 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001289
Eric Christopher08637852010-09-30 22:34:19 +00001290 return ARMEmitLibcall(I, LC);
1291}
1292
Eric Christopher6a880d62010-10-11 08:37:26 +00001293bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001294 MVT VT;
Eric Christopher6a880d62010-10-11 08:37:26 +00001295 const Type *Ty = I->getType();
1296 if (!isTypeLegal(Ty, VT))
1297 return false;
1298
1299 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1300 if (VT == MVT::i8)
1301 LC = RTLIB::SREM_I8;
1302 else if (VT == MVT::i16)
1303 LC = RTLIB::SREM_I16;
1304 else if (VT == MVT::i32)
1305 LC = RTLIB::SREM_I32;
1306 else if (VT == MVT::i64)
1307 LC = RTLIB::SREM_I64;
1308 else if (VT == MVT::i128)
1309 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001310 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001311
Eric Christopher6a880d62010-10-11 08:37:26 +00001312 return ARMEmitLibcall(I, LC);
1313}
1314
Eric Christopher43b62be2010-09-27 06:02:23 +00001315bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001316 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001317
Eric Christopherbc39b822010-09-09 00:53:57 +00001318 // We can get here in the case when we want to use NEON for our fp
1319 // operations, but can't figure out how to. Just use the vfp instructions
1320 // if we have them.
1321 // FIXME: It'd be nice to use NEON instructions.
Eric Christopherbd6bf082010-09-09 01:02:03 +00001322 const Type *Ty = I->getType();
1323 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1324 if (isFloat && !Subtarget->hasVFP2())
1325 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001326
Eric Christopherbc39b822010-09-09 00:53:57 +00001327 unsigned Op1 = getRegForValue(I->getOperand(0));
1328 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001329
Eric Christopherbc39b822010-09-09 00:53:57 +00001330 unsigned Op2 = getRegForValue(I->getOperand(1));
1331 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001332
Eric Christopherbc39b822010-09-09 00:53:57 +00001333 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001334 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001335 switch (ISDOpcode) {
1336 default: return false;
1337 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001338 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001339 break;
1340 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001341 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001342 break;
1343 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001344 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001345 break;
1346 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001347 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001348 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1349 TII.get(Opc), ResultReg)
1350 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001351 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001352 return true;
1353}
1354
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001355// Call Handling Code
1356
Eric Christopherfa87d662010-10-18 02:17:53 +00001357bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1358 EVT SrcVT, unsigned &ResultReg) {
1359 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1360 Src, /*TODO: Kill=*/false);
Jim Grosbach6b156392010-10-27 21:39:08 +00001361
Eric Christopherfa87d662010-10-18 02:17:53 +00001362 if (RR != 0) {
1363 ResultReg = RR;
1364 return true;
1365 } else
Jim Grosbach6b156392010-10-27 21:39:08 +00001366 return false;
Eric Christopherfa87d662010-10-18 02:17:53 +00001367}
1368
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001369// This is largely taken directly from CCAssignFnForNode - we don't support
1370// varargs in FastISel so that part has been removed.
1371// TODO: We may not support all of this.
1372CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1373 switch (CC) {
1374 default:
1375 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001376 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001377 // Ignore fastcc. Silence compiler warnings.
1378 (void)RetFastCC_ARM_APCS;
1379 (void)FastCC_ARM_APCS;
1380 // Fallthrough
1381 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001382 // Use target triple & subtarget features to do actual dispatch.
1383 if (Subtarget->isAAPCS_ABI()) {
1384 if (Subtarget->hasVFP2() &&
1385 FloatABIType == FloatABI::Hard)
1386 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1387 else
1388 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1389 } else
1390 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1391 case CallingConv::ARM_AAPCS_VFP:
1392 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1393 case CallingConv::ARM_AAPCS:
1394 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1395 case CallingConv::ARM_APCS:
1396 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1397 }
1398}
1399
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001400bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1401 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001402 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001403 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1404 SmallVectorImpl<unsigned> &RegArgs,
1405 CallingConv::ID CC,
1406 unsigned &NumBytes) {
1407 SmallVector<CCValAssign, 16> ArgLocs;
1408 CCState CCInfo(CC, false, TM, ArgLocs, *Context);
1409 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1410
1411 // Get a count of how many bytes are to be pushed on the stack.
1412 NumBytes = CCInfo.getNextStackOffset();
1413
1414 // Issue CALLSEQ_START
1415 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001416 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1417 TII.get(AdjStackDown))
1418 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001419
1420 // Process the args.
1421 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1422 CCValAssign &VA = ArgLocs[i];
1423 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001424 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001425
Eric Christophera4633f52010-10-23 09:37:17 +00001426 // We don't handle NEON parameters yet.
1427 if (VA.getLocVT().isVector() && VA.getLocVT().getSizeInBits() > 64)
1428 return false;
1429
Eric Christopherf9764fa2010-09-30 20:49:44 +00001430 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001431 switch (VA.getLocInfo()) {
1432 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001433 case CCValAssign::SExt: {
1434 bool Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1435 Arg, ArgVT, Arg);
1436 assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted;
1437 Emitted = true;
1438 ArgVT = VA.getLocVT();
1439 break;
1440 }
1441 case CCValAssign::ZExt: {
1442 bool Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1443 Arg, ArgVT, Arg);
1444 assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted;
1445 Emitted = true;
1446 ArgVT = VA.getLocVT();
1447 break;
1448 }
1449 case CCValAssign::AExt: {
Eric Christopherfa87d662010-10-18 02:17:53 +00001450 bool Emitted = FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1451 Arg, ArgVT, Arg);
1452 if (!Emitted)
1453 Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1454 Arg, ArgVT, Arg);
1455 if (!Emitted)
1456 Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1457 Arg, ArgVT, Arg);
1458
1459 assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted;
1460 ArgVT = VA.getLocVT();
1461 break;
1462 }
1463 case CCValAssign::BCvt: {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001464 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BIT_CONVERT, Arg,
1465 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001466 assert(BC != 0 && "Failed to emit a bitcast!");
1467 Arg = BC;
1468 ArgVT = VA.getLocVT();
1469 break;
1470 }
1471 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001472 }
1473
1474 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001475 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001476 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001477 VA.getLocReg())
1478 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001479 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001480 } else if (VA.needsCustom()) {
1481 // TODO: We need custom lowering for vector (v2f64) args.
1482 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001483
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001484 CCValAssign &NextVA = ArgLocs[++i];
1485
1486 // TODO: Only handle register args for now.
1487 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1488
1489 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1490 TII.get(ARM::VMOVRRD), VA.getLocReg())
1491 .addReg(NextVA.getLocReg(), RegState::Define)
1492 .addReg(Arg));
1493 RegArgs.push_back(VA.getLocReg());
1494 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001495 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001496 assert(VA.isMemLoc());
1497 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001498 Address Addr;
1499 Addr.BaseType = Address::RegBase;
1500 Addr.Base.Reg = ARM::SP;
1501 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001502
Eric Christopher0d581222010-11-19 22:30:02 +00001503 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001504 }
1505 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001506 return true;
1507}
1508
Duncan Sands1440e8b2010-11-03 11:35:31 +00001509bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001510 const Instruction *I, CallingConv::ID CC,
1511 unsigned &NumBytes) {
1512 // Issue CALLSEQ_END
1513 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001514 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1515 TII.get(AdjStackUp))
1516 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001517
1518 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001519 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001520 SmallVector<CCValAssign, 16> RVLocs;
1521 CCState CCInfo(CC, false, TM, RVLocs, *Context);
1522 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1523
1524 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001525 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001526 // For this move we copy into two registers and then move into the
1527 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001528 EVT DestVT = RVLocs[0].getValVT();
1529 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1530 unsigned ResultReg = createResultReg(DstRC);
1531 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1532 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001533 .addReg(RVLocs[0].getLocReg())
1534 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001535
Eric Christopher3659ac22010-10-20 08:02:24 +00001536 UsedRegs.push_back(RVLocs[0].getLocReg());
1537 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001538
Eric Christopherdccd2c32010-10-11 08:38:55 +00001539 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001540 UpdateValueMap(I, ResultReg);
1541 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001542 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001543 EVT CopyVT = RVLocs[0].getValVT();
1544 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001545
Eric Christopher14df8822010-10-01 00:00:11 +00001546 unsigned ResultReg = createResultReg(DstRC);
1547 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1548 ResultReg).addReg(RVLocs[0].getLocReg());
1549 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001550
Eric Christopherdccd2c32010-10-11 08:38:55 +00001551 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001552 UpdateValueMap(I, ResultReg);
1553 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001554 }
1555
Eric Christopherdccd2c32010-10-11 08:38:55 +00001556 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001557}
1558
Eric Christopher4f512ef2010-10-22 01:28:00 +00001559bool ARMFastISel::SelectRet(const Instruction *I) {
1560 const ReturnInst *Ret = cast<ReturnInst>(I);
1561 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001562
Eric Christopher4f512ef2010-10-22 01:28:00 +00001563 if (!FuncInfo.CanLowerReturn)
1564 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001565
Eric Christopher4f512ef2010-10-22 01:28:00 +00001566 if (F.isVarArg())
1567 return false;
1568
1569 CallingConv::ID CC = F.getCallingConv();
1570 if (Ret->getNumOperands() > 0) {
1571 SmallVector<ISD::OutputArg, 4> Outs;
1572 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1573 Outs, TLI);
1574
1575 // Analyze operands of the call, assigning locations to each operand.
1576 SmallVector<CCValAssign, 16> ValLocs;
1577 CCState CCInfo(CC, F.isVarArg(), TM, ValLocs, I->getContext());
1578 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1579
1580 const Value *RV = Ret->getOperand(0);
1581 unsigned Reg = getRegForValue(RV);
1582 if (Reg == 0)
1583 return false;
1584
1585 // Only handle a single return value for now.
1586 if (ValLocs.size() != 1)
1587 return false;
1588
1589 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001590
Eric Christopher4f512ef2010-10-22 01:28:00 +00001591 // Don't bother handling odd stuff for now.
1592 if (VA.getLocInfo() != CCValAssign::Full)
1593 return false;
1594 // Only handle register returns for now.
1595 if (!VA.isRegLoc())
1596 return false;
1597 // TODO: For now, don't try to handle cases where getLocInfo()
1598 // says Full but the types don't match.
Duncan Sands1e96bab2010-11-04 10:49:57 +00001599 if (TLI.getValueType(RV->getType()) != VA.getValVT())
Eric Christopher4f512ef2010-10-22 01:28:00 +00001600 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001601
Eric Christopher4f512ef2010-10-22 01:28:00 +00001602 // Make the copy.
1603 unsigned SrcReg = Reg + VA.getValNo();
1604 unsigned DstReg = VA.getLocReg();
1605 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1606 // Avoid a cross-class copy. This is very unlikely.
1607 if (!SrcRC->contains(DstReg))
1608 return false;
1609 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1610 DstReg).addReg(SrcReg);
1611
1612 // Mark the register as live out of the function.
1613 MRI.addLiveOut(VA.getLocReg());
1614 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001615
Eric Christopher4f512ef2010-10-22 01:28:00 +00001616 unsigned RetOpc = isThumb ? ARM::tBX_RET : ARM::BX_RET;
1617 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1618 TII.get(RetOpc)));
1619 return true;
1620}
1621
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001622// A quick function that will emit a call for a named libcall in F with the
1623// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001624// can emit a call for any libcall we can produce. This is an abridged version
1625// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001626// like computed function pointers or strange arguments at call sites.
1627// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1628// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001629bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1630 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001631
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001632 // Handle *simple* calls for now.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001633 const Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001634 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001635 if (RetTy->isVoidTy())
1636 RetVT = MVT::isVoid;
1637 else if (!isTypeLegal(RetTy, RetVT))
1638 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001639
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001640 // For now we're using BLX etc on the assumption that we have v5t ops.
1641 if (!Subtarget->hasV5TOps()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001642
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001643 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001644 SmallVector<Value*, 8> Args;
1645 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001646 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001647 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1648 Args.reserve(I->getNumOperands());
1649 ArgRegs.reserve(I->getNumOperands());
1650 ArgVTs.reserve(I->getNumOperands());
1651 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001652 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001653 Value *Op = I->getOperand(i);
1654 unsigned Arg = getRegForValue(Op);
1655 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001656
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001657 const Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001658 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001659 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001660
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001661 ISD::ArgFlagsTy Flags;
1662 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1663 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001664
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001665 Args.push_back(Op);
1666 ArgRegs.push_back(Arg);
1667 ArgVTs.push_back(ArgVT);
1668 ArgFlags.push_back(Flags);
1669 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001670
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001671 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001672 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001673 unsigned NumBytes;
1674 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1675 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001676
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001677 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001678 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001679 MachineInstrBuilder MIB;
Eric Christopherc1095562010-09-18 02:32:38 +00001680 unsigned CallOpc;
1681 if(isThumb)
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001682 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
Eric Christopherc1095562010-09-18 02:32:38 +00001683 else
1684 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001685 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001686 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001687
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001688 // Add implicit physical register uses to the call.
1689 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1690 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001691
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001692 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001693 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001694 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001695
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001696 // Set all unused physreg defs as dead.
1697 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001698
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001699 return true;
1700}
1701
Eric Christopherf9764fa2010-09-30 20:49:44 +00001702bool ARMFastISel::SelectCall(const Instruction *I) {
1703 const CallInst *CI = cast<CallInst>(I);
1704 const Value *Callee = CI->getCalledValue();
1705
1706 // Can't handle inline asm or worry about intrinsics yet.
1707 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1708
Eric Christophere6ca6772010-10-01 21:33:12 +00001709 // Only handle global variable Callees that are direct calls.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001710 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christophere6ca6772010-10-01 21:33:12 +00001711 if (!GV || Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()))
1712 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001713
Eric Christopherf9764fa2010-09-30 20:49:44 +00001714 // Check the calling convention.
1715 ImmutableCallSite CS(CI);
1716 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00001717
Eric Christopherf9764fa2010-09-30 20:49:44 +00001718 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00001719
Eric Christopherf9764fa2010-09-30 20:49:44 +00001720 // Let SDISel handle vararg functions.
1721 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1722 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1723 if (FTy->isVarArg())
1724 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001725
Eric Christopherf9764fa2010-09-30 20:49:44 +00001726 // Handle *simple* calls for now.
1727 const Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001728 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001729 if (RetTy->isVoidTy())
1730 RetVT = MVT::isVoid;
1731 else if (!isTypeLegal(RetTy, RetVT))
1732 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001733
Eric Christopherf9764fa2010-09-30 20:49:44 +00001734 // For now we're using BLX etc on the assumption that we have v5t ops.
1735 // TODO: Maybe?
1736 if (!Subtarget->hasV5TOps()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001737
Eric Christopherf9764fa2010-09-30 20:49:44 +00001738 // Set up the argument vectors.
1739 SmallVector<Value*, 8> Args;
1740 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001741 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001742 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1743 Args.reserve(CS.arg_size());
1744 ArgRegs.reserve(CS.arg_size());
1745 ArgVTs.reserve(CS.arg_size());
1746 ArgFlags.reserve(CS.arg_size());
1747 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1748 i != e; ++i) {
1749 unsigned Arg = getRegForValue(*i);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001750
Eric Christopherf9764fa2010-09-30 20:49:44 +00001751 if (Arg == 0)
1752 return false;
1753 ISD::ArgFlagsTy Flags;
1754 unsigned AttrInd = i - CS.arg_begin() + 1;
1755 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1756 Flags.setSExt();
1757 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1758 Flags.setZExt();
1759
1760 // FIXME: Only handle *easy* calls for now.
1761 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1762 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1763 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1764 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1765 return false;
1766
1767 const Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001768 MVT ArgVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001769 if (!isTypeLegal(ArgTy, ArgVT))
1770 return false;
1771 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1772 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001773
Eric Christopherf9764fa2010-09-30 20:49:44 +00001774 Args.push_back(*i);
1775 ArgRegs.push_back(Arg);
1776 ArgVTs.push_back(ArgVT);
1777 ArgFlags.push_back(Flags);
1778 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001779
Eric Christopherf9764fa2010-09-30 20:49:44 +00001780 // Handle the arguments now that we've gotten them.
1781 SmallVector<unsigned, 4> RegArgs;
1782 unsigned NumBytes;
1783 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1784 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001785
Eric Christopherf9764fa2010-09-30 20:49:44 +00001786 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001787 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001788 MachineInstrBuilder MIB;
1789 unsigned CallOpc;
1790 if(isThumb)
1791 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
1792 else
1793 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
1794 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1795 .addGlobalAddress(GV, 0, 0);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001796
Eric Christopherf9764fa2010-09-30 20:49:44 +00001797 // Add implicit physical register uses to the call.
1798 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1799 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001800
Eric Christopherf9764fa2010-09-30 20:49:44 +00001801 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001802 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001803 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001804
Eric Christopherf9764fa2010-09-30 20:49:44 +00001805 // Set all unused physreg defs as dead.
1806 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001807
Eric Christopherf9764fa2010-09-30 20:49:44 +00001808 return true;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001809
Eric Christopherf9764fa2010-09-30 20:49:44 +00001810}
1811
Eric Christopher56d2b722010-09-02 23:43:26 +00001812// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00001813bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00001814
Eric Christopherab695882010-07-21 22:26:11 +00001815 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00001816 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00001817 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00001818 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00001819 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00001820 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00001821 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00001822 case Instruction::ICmp:
1823 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00001824 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00001825 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00001826 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00001827 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00001828 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001829 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00001830 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001831 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00001832 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00001833 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00001834 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00001835 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00001836 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00001837 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00001838 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001839 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00001840 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00001841 case Instruction::SRem:
1842 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00001843 case Instruction::Call:
1844 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001845 case Instruction::Select:
1846 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00001847 case Instruction::Ret:
1848 return SelectRet(I);
Eric Christopherab695882010-07-21 22:26:11 +00001849 default: break;
1850 }
1851 return false;
1852}
1853
1854namespace llvm {
1855 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00001856 // Completely untested on non-darwin.
1857 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00001858
Eric Christopheraaa8df42010-11-02 01:21:28 +00001859 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00001860 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00001861 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00001862 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00001863 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00001864 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00001865 }
1866}