blob: 96e40cd24f9dde4a22109d1406e2b6d4c33eb18c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000029#include "llvm/CodeGen/SelectionDAGNodes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000030#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000033#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000035#include "llvm/ADT/DenseMap.h"
36#include "llvm/ADT/STLExtras.h"
37#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000038#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000039#include "llvm/ADT/SmallVector.h"
40#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041using namespace llvm;
42
43STATISTIC(NumLDMGened , "Number of ldm instructions generated");
44STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000045STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
46STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000047STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000048STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
49STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
50STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
51STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
52STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
53STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000054
55/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
56/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000057
58namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000059 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000060 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000061 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000062
Evan Chenga8e29892007-01-19 07:51:42 +000063 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000064 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000065 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000066 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000067 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000068
69 virtual bool runOnMachineFunction(MachineFunction &Fn);
70
71 virtual const char *getPassName() const {
72 return "ARM load / store optimization pass";
73 }
74
75 private:
76 struct MemOpQueueEntry {
77 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000078 unsigned Reg;
79 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000080 unsigned Position;
81 MachineBasicBlock::iterator MBBI;
82 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000083 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000084 MachineBasicBlock::iterator i)
85 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000086 };
87 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
88 typedef MemOpQueue::iterator MemOpQueueIter;
89
Evan Cheng92549222009-06-05 19:08:58 +000090 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000091 int Offset, unsigned Base, bool BaseKill, int Opcode,
92 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
93 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000094 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000095 MemOpQueue &MemOps,
96 unsigned memOpsBegin,
97 unsigned memOpsEnd,
98 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000099 int Offset,
100 unsigned Base,
101 bool BaseKill,
102 int Opcode,
103 ARMCC::CondCodes Pred,
104 unsigned PredReg,
105 unsigned Scratch,
106 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000107 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000108 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
109 int Opcode, unsigned Size,
110 ARMCC::CondCodes Pred, unsigned PredReg,
111 unsigned Scratch, MemOpQueue &MemOps,
112 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000113
Evan Cheng11788fd2007-03-08 02:55:08 +0000114 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000115 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
116 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000117 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
118 MachineBasicBlock::iterator MBBI,
119 const TargetInstrInfo *TII,
120 bool &Advance,
121 MachineBasicBlock::iterator &I);
122 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
123 MachineBasicBlock::iterator MBBI,
124 bool &Advance,
125 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000126 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
127 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
128 };
Devang Patel19974732007-05-03 01:11:54 +0000129 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000130}
131
Bill Wendling73fe34a2010-11-16 01:16:36 +0000132static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000133 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000134 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000135 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000136 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000137 switch (Mode) {
138 default: llvm_unreachable("Unhandled submode!");
139 case ARM_AM::ia: return ARM::LDMIA;
140 case ARM_AM::da: return ARM::LDMDA;
141 case ARM_AM::db: return ARM::LDMDB;
142 case ARM_AM::ib: return ARM::LDMIB;
143 }
144 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000145 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000146 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000147 switch (Mode) {
148 default: llvm_unreachable("Unhandled submode!");
149 case ARM_AM::ia: return ARM::STMIA;
150 case ARM_AM::da: return ARM::STMDA;
151 case ARM_AM::db: return ARM::STMDB;
152 case ARM_AM::ib: return ARM::STMIB;
153 }
154 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000155 case ARM::t2LDRi8:
156 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000157 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000158 switch (Mode) {
159 default: llvm_unreachable("Unhandled submode!");
160 case ARM_AM::ia: return ARM::t2LDMIA;
161 case ARM_AM::db: return ARM::t2LDMDB;
162 }
163 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000164 case ARM::t2STRi8:
165 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000166 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000167 switch (Mode) {
168 default: llvm_unreachable("Unhandled submode!");
169 case ARM_AM::ia: return ARM::t2STMIA;
170 case ARM_AM::db: return ARM::t2STMDB;
171 }
172 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000173 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000174 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000175 switch (Mode) {
176 default: llvm_unreachable("Unhandled submode!");
177 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000178 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000179 }
180 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000181 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000182 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000183 switch (Mode) {
184 default: llvm_unreachable("Unhandled submode!");
185 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000186 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000187 }
188 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000189 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000190 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000191 switch (Mode) {
192 default: llvm_unreachable("Unhandled submode!");
193 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000194 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000195 }
196 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000197 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000198 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000199 switch (Mode) {
200 default: llvm_unreachable("Unhandled submode!");
201 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000202 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000203 }
204 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000205 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000206
Evan Chenga8e29892007-01-19 07:51:42 +0000207 return 0;
208}
209
Bill Wendling2567eec2010-11-17 05:31:09 +0000210namespace llvm {
211 namespace ARM_AM {
212
213AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000214 switch (Opcode) {
215 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000216 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000217 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000218 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000219 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000220 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000221 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000222 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000223 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000224 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000225 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000226 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000227 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000228 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000229 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000230 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000231 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000232 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000233 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000234 return ARM_AM::ia;
235
236 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000237 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000238 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000239 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000240 return ARM_AM::da;
241
242 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000243 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000244 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000245 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000246 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000247 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000248 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000249 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000251 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000253 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000254 return ARM_AM::db;
255
256 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000257 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000258 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000259 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000260 return ARM_AM::ib;
261 }
262
263 return ARM_AM::bad_am_submode;
264}
265
Bill Wendling2567eec2010-11-17 05:31:09 +0000266 } // end namespace ARM_AM
267} // end namespace llvm
268
Evan Cheng27934da2009-08-04 01:43:45 +0000269static bool isT2i32Load(unsigned Opc) {
270 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
271}
272
Evan Cheng45032f22009-07-09 23:11:34 +0000273static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000274 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000275}
276
277static bool isT2i32Store(unsigned Opc) {
278 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000279}
280
281static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000282 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000283}
284
Evan Cheng92549222009-06-05 19:08:58 +0000285/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000286/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000287/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000288bool
Evan Cheng92549222009-06-05 19:08:58 +0000289ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000290 MachineBasicBlock::iterator MBBI,
291 int Offset, unsigned Base, bool BaseKill,
292 int Opcode, ARMCC::CondCodes Pred,
293 unsigned PredReg, unsigned Scratch, DebugLoc dl,
294 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000295 // Only a single register to load / store. Don't bother.
296 unsigned NumRegs = Regs.size();
297 if (NumRegs <= 1)
298 return false;
299
300 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000301 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000302 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000303 bool haveIBAndDA = isNotVFP && !isThumb2;
304 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000305 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000306 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000307 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000308 else if (Offset == -4 * (int)NumRegs && isNotVFP)
309 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000310 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000311 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000312 // Check if this is a supported opcode before we insert instructions to
313 // calculate a new base register.
314 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316 // If starting offset isn't zero, insert a MI to materialize a new base.
317 // But only do so if it is cost effective, i.e. merging more than two
318 // loads / stores.
319 if (NumRegs <= 2)
320 return false;
321
322 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000323 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000324 // If it is a load, then just use one of the destination register to
325 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000326 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000327 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000328 // Use the scratch register to use as a new base.
329 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000330 if (NewBase == 0)
331 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000332 }
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000333 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000334 if (Offset < 0) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000335 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000336 Offset = - Offset;
337 }
Evan Cheng45032f22009-07-09 23:11:34 +0000338 int ImmedOffset = isThumb2
339 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
340 if (ImmedOffset == -1)
341 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000342 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000343
Dale Johannesenb6728402009-02-13 02:25:56 +0000344 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000345 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000346 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000347 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000348 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000349 }
350
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000351 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
352 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000353 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000354 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000355 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
356 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000357 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000358 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000359 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
360 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000361
362 return true;
363}
364
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000365// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
366// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000367void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
368 MemOpQueue &memOps,
369 unsigned memOpsBegin, unsigned memOpsEnd,
370 unsigned insertAfter, int Offset,
371 unsigned Base, bool BaseKill,
372 int Opcode,
373 ARMCC::CondCodes Pred, unsigned PredReg,
374 unsigned Scratch,
375 DebugLoc dl,
376 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000377 // First calculate which of the registers should be killed by the merged
378 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000379 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000380 SmallSet<unsigned, 4> KilledRegs;
381 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000382 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
383 if (i == memOpsBegin) {
384 i = memOpsEnd;
385 if (i == e)
386 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000387 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000388 if (memOps[i].Position < insertPos && memOps[i].isKill) {
389 unsigned Reg = memOps[i].Reg;
390 KilledRegs.insert(Reg);
391 Killer[Reg] = i;
392 }
393 }
394
395 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000396 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000397 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000398 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000399 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000400 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000401 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000402 }
403
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000404 // Try to do the merge.
405 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000406 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000407 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000408 Pred, PredReg, Scratch, dl, Regs))
409 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000410
411 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000412 Merges.push_back(prior(Loc));
413 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000414 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000415 if (Regs[i-memOpsBegin].second) {
416 unsigned Reg = Regs[i-memOpsBegin].first;
417 if (KilledRegs.count(Reg)) {
418 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000419 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
420 assert(Idx >= 0 && "Cannot find killing operand");
421 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000422 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000423 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000424 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000425 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000426 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000427 // Update this memop to refer to the merged instruction.
428 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000429 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000430 memOps[i].MBBI = Merges.back();
431 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000432 }
433}
434
Evan Chenga90f3402007-03-06 21:59:20 +0000435/// MergeLDR_STR - Merge a number of load / store instructions into one or more
436/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000437void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000438ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000439 unsigned Base, int Opcode, unsigned Size,
440 ARMCC::CondCodes Pred, unsigned PredReg,
441 unsigned Scratch, MemOpQueue &MemOps,
442 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000443 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000444 int Offset = MemOps[SIndex].Offset;
445 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000446 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000447 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000448 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000449 const MachineOperand &PMO = Loc->getOperand(0);
450 unsigned PReg = PMO.getReg();
451 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000452 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000453 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000454 unsigned Limit = ~0U;
455
456 // vldm / vstm limit are 32 for S variants, 16 for D variants.
457
458 switch (Opcode) {
459 default: break;
460 case ARM::VSTRS:
461 Limit = 32;
462 break;
463 case ARM::VSTRD:
464 Limit = 16;
465 break;
466 case ARM::VLDRD:
467 Limit = 16;
468 break;
469 case ARM::VLDRS:
470 Limit = 32;
471 break;
472 }
Evan Cheng44bec522007-05-15 01:29:07 +0000473
Evan Chenga8e29892007-01-19 07:51:42 +0000474 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
475 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000476 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
477 unsigned Reg = MO.getReg();
478 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000479 : getARMRegisterNumbering(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000480 // Register numbers must be in ascending order. For VFP / NEON load and
481 // store multiples, the registers must also be consecutive and within the
482 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000483 if (Reg != ARM::SP &&
484 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000485 ((isNotVFP && RegNum > PRegNum) ||
486 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000487 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000488 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000489 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000490 } else {
491 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000492 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
493 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000494 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
495 MemOps, Merges);
496 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000497 }
498
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000499 if (MemOps[i].Position > MemOps[insertAfter].Position)
500 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000501 }
502
Evan Chengfaa51072007-04-26 19:00:32 +0000503 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000504 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
505 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000506 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000507}
508
509static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000510 unsigned Bytes, unsigned Limit,
511 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000512 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000513 if (!MI)
514 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000515 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000516 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000517 MI->getOpcode() != ARM::SUBri)
518 return false;
519
520 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000521 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000522 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000523
Evan Cheng86198642009-08-07 00:34:42 +0000524 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000525 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000526 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000527 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000528 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000529 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
532static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000533 unsigned Bytes, unsigned Limit,
534 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000535 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000536 if (!MI)
537 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000538 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000539 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000540 MI->getOpcode() != ARM::ADDri)
541 return false;
542
Bob Wilson3d38e832010-08-27 21:44:35 +0000543 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000544 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000545 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000546
Evan Cheng86198642009-08-07 00:34:42 +0000547 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000548 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000549 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000550 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000551 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000552 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000553}
554
555static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
556 switch (MI->getOpcode()) {
557 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000558 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000559 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000560 case ARM::t2LDRi8:
561 case ARM::t2LDRi12:
562 case ARM::t2STRi8:
563 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000564 case ARM::VLDRS:
565 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000566 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000567 case ARM::VLDRD:
568 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000569 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000570 case ARM::LDMIA:
571 case ARM::LDMDA:
572 case ARM::LDMDB:
573 case ARM::LDMIB:
574 case ARM::STMIA:
575 case ARM::STMDA:
576 case ARM::STMDB:
577 case ARM::STMIB:
578 case ARM::t2LDMIA:
579 case ARM::t2LDMDB:
580 case ARM::t2STMIA:
581 case ARM::t2STMDB:
582 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000583 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000584 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000585 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000586 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000587 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000588 }
589}
590
Bill Wendling73fe34a2010-11-16 01:16:36 +0000591static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
592 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000593 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000594 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000595 case ARM::LDMIA:
596 case ARM::LDMDA:
597 case ARM::LDMDB:
598 case ARM::LDMIB:
599 switch (Mode) {
600 default: llvm_unreachable("Unhandled submode!");
601 case ARM_AM::ia: return ARM::LDMIA_UPD;
602 case ARM_AM::ib: return ARM::LDMIB_UPD;
603 case ARM_AM::da: return ARM::LDMDA_UPD;
604 case ARM_AM::db: return ARM::LDMDB_UPD;
605 }
606 break;
607 case ARM::STMIA:
608 case ARM::STMDA:
609 case ARM::STMDB:
610 case ARM::STMIB:
611 switch (Mode) {
612 default: llvm_unreachable("Unhandled submode!");
613 case ARM_AM::ia: return ARM::STMIA_UPD;
614 case ARM_AM::ib: return ARM::STMIB_UPD;
615 case ARM_AM::da: return ARM::STMDA_UPD;
616 case ARM_AM::db: return ARM::STMDB_UPD;
617 }
618 break;
619 case ARM::t2LDMIA:
620 case ARM::t2LDMDB:
621 switch (Mode) {
622 default: llvm_unreachable("Unhandled submode!");
623 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
624 case ARM_AM::db: return ARM::t2LDMDB_UPD;
625 }
626 break;
627 case ARM::t2STMIA:
628 case ARM::t2STMDB:
629 switch (Mode) {
630 default: llvm_unreachable("Unhandled submode!");
631 case ARM_AM::ia: return ARM::t2STMIA_UPD;
632 case ARM_AM::db: return ARM::t2STMDB_UPD;
633 }
634 break;
635 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000636 switch (Mode) {
637 default: llvm_unreachable("Unhandled submode!");
638 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
639 case ARM_AM::db: return ARM::VLDMSDB_UPD;
640 }
641 break;
642 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000643 switch (Mode) {
644 default: llvm_unreachable("Unhandled submode!");
645 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
646 case ARM_AM::db: return ARM::VLDMDDB_UPD;
647 }
648 break;
649 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000650 switch (Mode) {
651 default: llvm_unreachable("Unhandled submode!");
652 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
653 case ARM_AM::db: return ARM::VSTMSDB_UPD;
654 }
655 break;
656 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000657 switch (Mode) {
658 default: llvm_unreachable("Unhandled submode!");
659 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
660 case ARM_AM::db: return ARM::VSTMDDB_UPD;
661 }
662 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000663 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000664
Bob Wilson815baeb2010-03-13 01:08:20 +0000665 return 0;
666}
667
Evan Cheng45032f22009-07-09 23:11:34 +0000668/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000669/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000670///
671/// stmia rn, <ra, rb, rc>
672/// rn := rn + 4 * 3;
673/// =>
674/// stmia rn!, <ra, rb, rc>
675///
676/// rn := rn - 4 * 3;
677/// ldmia rn, <ra, rb, rc>
678/// =>
679/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000680bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
681 MachineBasicBlock::iterator MBBI,
682 bool &Advance,
683 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000684 MachineInstr *MI = MBBI;
685 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000686 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000687 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000688 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000689 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000690 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000691 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000692
Bob Wilsond4bfd542010-08-27 23:18:17 +0000693 // Can't use an updating ld/st if the base register is also a dest
694 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000695 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000696 if (MI->getOperand(i).getReg() == Base)
697 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000698
699 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000700 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000701
Bob Wilson815baeb2010-03-13 01:08:20 +0000702 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000703 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
704 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000705 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000706 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
707 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000708 if (Mode == ARM_AM::ia &&
709 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
710 Mode = ARM_AM::db;
711 DoMerge = true;
712 } else if (Mode == ARM_AM::ib &&
713 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
714 Mode = ARM_AM::da;
715 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000716 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000717 if (DoMerge)
718 MBB.erase(PrevMBBI);
719 }
Evan Chenga8e29892007-01-19 07:51:42 +0000720
Bob Wilson815baeb2010-03-13 01:08:20 +0000721 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000722 MachineBasicBlock::iterator EndMBBI = MBB.end();
723 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000724 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000725 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
726 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000727 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
728 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
729 DoMerge = true;
730 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
731 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
732 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000733 }
734 if (DoMerge) {
735 if (NextMBBI == I) {
736 Advance = true;
737 ++I;
738 }
739 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000740 }
741 }
742
Bob Wilson815baeb2010-03-13 01:08:20 +0000743 if (!DoMerge)
744 return false;
745
Bill Wendling73fe34a2010-11-16 01:16:36 +0000746 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000747 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
748 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000749 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000750 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000751
Bob Wilson815baeb2010-03-13 01:08:20 +0000752 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000753 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000754 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000755
Bob Wilson815baeb2010-03-13 01:08:20 +0000756 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000757 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson815baeb2010-03-13 01:08:20 +0000758
759 MBB.erase(MBBI);
760 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000761}
762
Bill Wendling73fe34a2010-11-16 01:16:36 +0000763static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
764 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000765 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000766 case ARM::LDRi12:
767 return ARM::LDR_PRE;
768 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000769 return ARM::STR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000770 case ARM::VLDRS:
771 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
772 case ARM::VLDRD:
773 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
774 case ARM::VSTRS:
775 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
776 case ARM::VSTRD:
777 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000778 case ARM::t2LDRi8:
779 case ARM::t2LDRi12:
780 return ARM::t2LDR_PRE;
781 case ARM::t2STRi8:
782 case ARM::t2STRi12:
783 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000784 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000785 }
786 return 0;
787}
788
Bill Wendling73fe34a2010-11-16 01:16:36 +0000789static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
790 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000791 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000792 case ARM::LDRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000793 return ARM::LDR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000794 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000795 return ARM::STR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000796 case ARM::VLDRS:
797 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
798 case ARM::VLDRD:
799 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
800 case ARM::VSTRS:
801 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
802 case ARM::VSTRD:
803 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000804 case ARM::t2LDRi8:
805 case ARM::t2LDRi12:
806 return ARM::t2LDR_POST;
807 case ARM::t2STRi8:
808 case ARM::t2STRi12:
809 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000810 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000811 }
812 return 0;
813}
814
Evan Cheng45032f22009-07-09 23:11:34 +0000815/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000816/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000817bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
818 MachineBasicBlock::iterator MBBI,
819 const TargetInstrInfo *TII,
820 bool &Advance,
821 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000822 MachineInstr *MI = MBBI;
823 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000824 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000825 unsigned Bytes = getLSMultipleTransferSize(MI);
826 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000827 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000828 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
829 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000830 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
831 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000832 if (MI->getOperand(2).getImm() != 0)
833 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000834 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000835 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000836
Jim Grosbache5165492009-11-09 00:11:35 +0000837 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000838 // Can't do the merge if the destination register is the same as the would-be
839 // writeback register.
840 if (isLd && MI->getOperand(0).getReg() == Base)
841 return false;
842
Evan Cheng0e1d3792007-07-05 07:18:20 +0000843 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000844 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000845 bool DoMerge = false;
846 ARM_AM::AddrOpc AddSub = ARM_AM::add;
847 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000848 // AM2 - 12 bits, thumb2 - 8 bits.
849 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000850
851 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000852 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
853 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000854 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000855 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
856 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000857 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000858 DoMerge = true;
859 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000860 } else if (!isAM5 &&
861 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000862 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000863 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000864 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000865 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000866 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000867 }
Evan Chenga8e29892007-01-19 07:51:42 +0000868 }
869
Bob Wilsone4193b22010-03-12 22:50:09 +0000870 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000871 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000872 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000873 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000874 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
875 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000876 if (!isAM5 &&
877 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000878 DoMerge = true;
879 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000880 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000881 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000882 }
Evan Chenge71bff72007-09-19 21:48:07 +0000883 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000884 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000885 if (NextMBBI == I) {
886 Advance = true;
887 ++I;
888 }
Evan Chenga8e29892007-01-19 07:51:42 +0000889 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000890 }
Evan Chenga8e29892007-01-19 07:51:42 +0000891 }
892
893 if (!DoMerge)
894 return false;
895
Bob Wilson3943ac32010-03-13 00:43:32 +0000896 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000897 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000898 // (There are no base-updating versions of VLDR/VSTR instructions, but the
899 // updating load/store-multiple instructions can be used with only one
900 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000901 MachineOperand &MO = MI->getOperand(0);
902 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000903 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000904 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000905 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000906 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
907 getKillRegState(MO.isKill())));
908 } else if (isLd) {
Jim Grosbach10342122011-08-12 22:20:41 +0000909 if (isAM2) {
910 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng27934da2009-08-04 01:43:45 +0000911 // LDR_PRE, LDR_POST,
912 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
913 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000914 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000915 } else {
916 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000917 // t2LDR_PRE, t2LDR_POST
918 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
919 .addReg(Base, RegState::Define)
920 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000921 }
Evan Cheng27934da2009-08-04 01:43:45 +0000922 } else {
923 MachineOperand &MO = MI->getOperand(0);
Jim Grosbach19dec202011-08-05 20:35:44 +0000924 // FIXME: post-indexed stores use am2offset_imm, which still encodes
925 // the vestigal zero-reg offset register. When that's fixed, this clause
926 // can be removed entirely.
Jim Grosbach10342122011-08-12 22:20:41 +0000927 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
928 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng27934da2009-08-04 01:43:45 +0000929 // STR_PRE, STR_POST
930 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
931 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
932 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000933 } else {
934 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000935 // t2STR_PRE, t2STR_POST
936 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
937 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
938 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000939 }
Evan Chenga8e29892007-01-19 07:51:42 +0000940 }
941 MBB.erase(MBBI);
942
943 return true;
944}
945
Eric Christopher7bb1c402011-05-25 21:19:19 +0000946/// isMemoryOp - Returns true if instruction is a memory operation that this
947/// pass is capable of operating on.
Evan Cheng45032f22009-07-09 23:11:34 +0000948static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000949 // When no memory operands are present, conservatively assume unaligned,
950 // volatile, unfoldable.
951 if (!MI->hasOneMemOperand())
952 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000953
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000954 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000955
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000956 // Don't touch volatile memory accesses - we may be changing their order.
957 if (MMO->isVolatile())
958 return false;
959
960 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
961 // not.
962 if (MMO->getAlignment() < 4)
963 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000964
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000965 // str <undef> could probably be eliminated entirely, but for now we just want
966 // to avoid making a mess of it.
967 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
968 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
969 MI->getOperand(0).isUndef())
970 return false;
971
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000972 // Likewise don't mess with references to undefined addresses.
973 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
974 MI->getOperand(1).isUndef())
975 return false;
976
Evan Chengcc1c4272007-03-06 18:02:41 +0000977 int Opcode = MI->getOpcode();
978 switch (Opcode) {
979 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000980 case ARM::VLDRS:
981 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000982 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000983 case ARM::VLDRD:
984 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000985 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000986 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000987 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000988 case ARM::t2LDRi8:
989 case ARM::t2LDRi12:
990 case ARM::t2STRi8:
991 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000992 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000993 }
994 return false;
995}
996
Evan Cheng11788fd2007-03-08 02:55:08 +0000997/// AdvanceRS - Advance register scavenger to just before the earliest memory
998/// op that is being merged.
999void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1000 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1001 unsigned Position = MemOps[0].Position;
1002 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1003 if (MemOps[i].Position < Position) {
1004 Position = MemOps[i].Position;
1005 Loc = MemOps[i].MBBI;
1006 }
1007 }
1008
1009 if (Loc != MBB.begin())
1010 RS->forward(prior(Loc));
1011}
1012
Evan Chenge7d6df72009-06-13 09:12:55 +00001013static int getMemoryOpOffset(const MachineInstr *MI) {
1014 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001015 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001016 unsigned NumOperands = MI->getDesc().getNumOperands();
1017 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001018
1019 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1020 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001021 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001022 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001023 return OffField;
1024
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001025 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1026 : ARM_AM::getAM5Offset(OffField) * 4;
1027 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001028 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1029 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001030 } else {
1031 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1032 Offset = -Offset;
1033 }
1034 return Offset;
1035}
1036
Evan Cheng358dec52009-06-15 08:28:29 +00001037static void InsertLDR_STR(MachineBasicBlock &MBB,
1038 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001039 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001040 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001041 unsigned Reg, bool RegDeadKill, bool RegUndef,
1042 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001043 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001044 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001045 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001046 if (isDef) {
1047 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1048 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001049 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001050 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001051 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1052 } else {
1053 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1054 TII->get(NewOpc))
1055 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1056 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001057 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1058 }
Evan Cheng358dec52009-06-15 08:28:29 +00001059}
1060
1061bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1062 MachineBasicBlock::iterator &MBBI) {
1063 MachineInstr *MI = &*MBBI;
1064 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001065 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1066 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001067 unsigned EvenReg = MI->getOperand(0).getReg();
1068 unsigned OddReg = MI->getOperand(1).getReg();
1069 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1070 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1071 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1072 return false;
1073
Evan Chengd95ea2d2010-06-21 21:21:14 +00001074 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001075 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1076 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001077 bool EvenDeadKill = isLd ?
1078 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001079 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001080 bool OddDeadKill = isLd ?
1081 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001082 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001083 const MachineOperand &BaseOp = MI->getOperand(2);
1084 unsigned BaseReg = BaseOp.getReg();
1085 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001086 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001087 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1088 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001089 int OffImm = getMemoryOpOffset(MI);
1090 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001091 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001092
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001093 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001094 // Ascending register numbers and no offset. It's safe to change it to a
1095 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001096 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001097 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1098 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001099 if (isLd) {
1100 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1101 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001102 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001103 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001104 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001105 ++NumLDRD2LDM;
1106 } else {
1107 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1108 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001109 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001110 .addReg(EvenReg,
1111 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1112 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001113 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001114 ++NumSTRD2STM;
1115 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001116 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001117 } else {
1118 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001119 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001120 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001121 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001122 DebugLoc dl = MBBI->getDebugLoc();
1123 // If this is a load and base register is killed, it may have been
1124 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001125 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001126 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001127 (TRI->regsOverlap(EvenReg, BaseReg))) {
1128 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001129 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1130 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001131 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001132 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001133 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001134 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1135 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001136 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001137 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001138 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001139 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001140 // If the two source operands are the same, the kill marker is
1141 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001142 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1143 EvenDeadKill = false;
1144 OddDeadKill = true;
1145 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001146 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001147 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001148 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001149 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001150 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001151 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001152 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001153 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001154 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001155 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001156 if (isLd)
1157 ++NumLDRD2LDR;
1158 else
1159 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001160 }
1161
Evan Cheng358dec52009-06-15 08:28:29 +00001162 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001163 MBBI = NewBBI;
1164 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001165 }
1166 return false;
1167}
1168
Evan Chenga8e29892007-01-19 07:51:42 +00001169/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1170/// ops of the same base and incrementing offset into LDM / STM ops.
1171bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1172 unsigned NumMerges = 0;
1173 unsigned NumMemOps = 0;
1174 MemOpQueue MemOps;
1175 unsigned CurrBase = 0;
1176 int CurrOpc = -1;
1177 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001178 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001179 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001180 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001181 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001182
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001183 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001184 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1185 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001186 if (FixInvalidRegPairOp(MBB, MBBI))
1187 continue;
1188
Evan Chenga8e29892007-01-19 07:51:42 +00001189 bool Advance = false;
1190 bool TryMerge = false;
1191 bool Clobber = false;
1192
Evan Chengcc1c4272007-03-06 18:02:41 +00001193 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001194 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001195 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001196 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001197 const MachineOperand &MO = MBBI->getOperand(0);
1198 unsigned Reg = MO.getReg();
1199 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001200 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001201 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001202 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001203 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001204 // Watch out for:
1205 // r4 := ldr [r5]
1206 // r5 := ldr [r5, #4]
1207 // r6 := ldr [r5, #8]
1208 //
1209 // The second ldr has effectively broken the chain even though it
1210 // looks like the later ldr(s) use the same base register. Try to
1211 // merge the ldr's so far, including this one. But don't try to
1212 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001213 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001214 if (CurrBase == 0 && !Clobber) {
1215 // Start of a new chain.
1216 CurrBase = Base;
1217 CurrOpc = Opcode;
1218 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001219 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001220 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001221 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001222 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001223 Advance = true;
1224 } else {
1225 if (Clobber) {
1226 TryMerge = true;
1227 Advance = true;
1228 }
1229
Evan Cheng44bec522007-05-15 01:29:07 +00001230 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001231 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001232 // Continue adding to the queue.
1233 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001234 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1235 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001236 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001237 Advance = true;
1238 } else {
1239 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1240 I != E; ++I) {
1241 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001242 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1243 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001244 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001245 Advance = true;
1246 break;
1247 } else if (Offset == I->Offset) {
1248 // Collision! This can't be merged!
1249 break;
1250 }
1251 }
1252 }
1253 }
1254 }
1255 }
1256
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001257 if (MBBI->isDebugValue()) {
1258 ++MBBI;
1259 if (MBBI == E)
1260 // Reach the end of the block, try merging the memory instructions.
1261 TryMerge = true;
1262 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001263 ++Position;
1264 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001265 if (MBBI == E)
1266 // Reach the end of the block, try merging the memory instructions.
1267 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001268 } else
1269 TryMerge = true;
1270
1271 if (TryMerge) {
1272 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001273 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001274 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001275 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001276 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001277 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001278 // Process the load / store instructions.
1279 RS->forward(prior(MBBI));
1280
1281 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001282 Merges.clear();
1283 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1284 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001285
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001286 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001287 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001288 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001289 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001290 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001291 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001292
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001293 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001294 // that were not merged to form LDM/STM ops.
1295 for (unsigned i = 0; i != NumMemOps; ++i)
1296 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001297 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001298 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001299
Jim Grosbach764ab522009-08-11 15:33:49 +00001300 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001301 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001302 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001303 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001304 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001305 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001306 ++NumMerges;
1307 RS->forward(prior(MBBI));
1308 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001309 }
Evan Chenga8e29892007-01-19 07:51:42 +00001310
1311 CurrBase = 0;
1312 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001313 CurrSize = 0;
1314 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001315 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001316 if (NumMemOps) {
1317 MemOps.clear();
1318 NumMemOps = 0;
1319 }
1320
1321 // If iterator hasn't been advanced and this is not a memory op, skip it.
1322 // It can't start a new chain anyway.
1323 if (!Advance && !isMemOp && MBBI != E) {
1324 ++Position;
1325 ++MBBI;
1326 }
1327 }
1328 }
1329 return NumMerges > 0;
1330}
1331
Bob Wilsonc88d0722010-03-20 22:20:40 +00001332/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001333/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001334/// directly restore the value of LR into pc.
1335/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001336/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001337/// or
1338/// ldmfd sp!, {..., lr}
1339/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001340/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001341/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001342bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1343 if (MBB.empty()) return false;
1344
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001345 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001346 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001347 (MBBI->getOpcode() == ARM::BX_RET ||
1348 MBBI->getOpcode() == ARM::tBX_RET ||
1349 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001350 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001351 unsigned Opcode = PrevMI->getOpcode();
1352 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1353 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1354 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001355 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001356 if (MO.getReg() != ARM::LR)
1357 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001358 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1359 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1360 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001361 PrevMI->setDesc(TII->get(NewOpc));
1362 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001363 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001364 MBB.erase(MBBI);
1365 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001366 }
1367 }
1368 return false;
1369}
1370
1371bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001372 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001373 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001374 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001375 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001376 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001377 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001378
Evan Chenga8e29892007-01-19 07:51:42 +00001379 bool Modified = false;
1380 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1381 ++MFI) {
1382 MachineBasicBlock &MBB = *MFI;
1383 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001384 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1385 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001386 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001387
1388 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001389 return Modified;
1390}
Evan Chenge7d6df72009-06-13 09:12:55 +00001391
1392
1393/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1394/// load / stores from consecutive locations close to make it more
1395/// likely they will be combined later.
1396
1397namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001398 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001399 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001400 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001401
Evan Cheng358dec52009-06-15 08:28:29 +00001402 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001403 const TargetInstrInfo *TII;
1404 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001405 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001406 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001407 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001408
1409 virtual bool runOnMachineFunction(MachineFunction &Fn);
1410
1411 virtual const char *getPassName() const {
1412 return "ARM pre- register allocation load / store optimization pass";
1413 }
1414
1415 private:
Evan Chengd780f352009-06-15 20:54:56 +00001416 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1417 unsigned &NewOpc, unsigned &EvenReg,
1418 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001419 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001420 unsigned &PredReg, ARMCC::CondCodes &Pred,
1421 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001422 bool RescheduleOps(MachineBasicBlock *MBB,
1423 SmallVector<MachineInstr*, 4> &Ops,
1424 unsigned Base, bool isLd,
1425 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1426 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1427 };
1428 char ARMPreAllocLoadStoreOpt::ID = 0;
1429}
1430
1431bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001432 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001433 TII = Fn.getTarget().getInstrInfo();
1434 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001435 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001436 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001437 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001438
1439 bool Modified = false;
1440 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1441 ++MFI)
1442 Modified |= RescheduleLoadStoreInstrs(MFI);
1443
1444 return Modified;
1445}
1446
Evan Chengae69a2a2009-06-19 23:17:27 +00001447static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1448 MachineBasicBlock::iterator I,
1449 MachineBasicBlock::iterator E,
1450 SmallPtrSet<MachineInstr*, 4> &MemOps,
1451 SmallSet<unsigned, 4> &MemRegs,
1452 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001453 // Are there stores / loads / calls between them?
1454 // FIXME: This is overly conservative. We should make use of alias information
1455 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001456 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001457 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001458 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001459 continue;
Evan Chenge837dea2011-06-28 19:10:37 +00001460 const MCInstrDesc &MCID = I->getDesc();
1461 if (MCID.isCall() || MCID.isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001462 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001463 if (isLd && MCID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001464 return false;
1465 if (!isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001466 if (MCID.mayLoad())
Evan Chenge7d6df72009-06-13 09:12:55 +00001467 return false;
1468 // It's not safe to move the first 'str' down.
1469 // str r1, [r0]
1470 // strh r5, [r0]
1471 // str r4, [r0, #+4]
Evan Chenge837dea2011-06-28 19:10:37 +00001472 if (MCID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001473 return false;
1474 }
1475 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1476 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001477 if (!MO.isReg())
1478 continue;
1479 unsigned Reg = MO.getReg();
1480 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001481 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001482 if (Reg != Base && !MemRegs.count(Reg))
1483 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001484 }
1485 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001486
1487 // Estimate register pressure increase due to the transformation.
1488 if (MemRegs.size() <= 4)
1489 // Ok if we are moving small number of instructions.
1490 return true;
1491 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001492}
1493
Evan Chengd780f352009-06-15 20:54:56 +00001494bool
1495ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1496 DebugLoc &dl,
1497 unsigned &NewOpc, unsigned &EvenReg,
1498 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001499 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001500 ARMCC::CondCodes &Pred,
1501 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001502 // Make sure we're allowed to generate LDRD/STRD.
1503 if (!STI->hasV5TEOps())
1504 return false;
1505
Jim Grosbache5165492009-11-09 00:11:35 +00001506 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001507 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001508 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001509 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001510 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001511 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001512 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001513 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1514 NewOpc = ARM::t2LDRDi8;
1515 Scale = 4;
1516 isT2 = true;
1517 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1518 NewOpc = ARM::t2STRDi8;
1519 Scale = 4;
1520 isT2 = true;
1521 } else
1522 return false;
1523
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001524 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001525 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001526 !(*Op0->memoperands_begin())->getValue() ||
1527 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001528 return false;
1529
Dan Gohmanc76909a2009-09-25 20:36:54 +00001530 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001531 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001532 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001533 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001534 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001535 if (Align < ReqAlign)
1536 return false;
1537
1538 // Then make sure the immediate offset fits.
1539 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001540 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001541 int Limit = (1 << 8) * Scale;
1542 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1543 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001544 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001545 } else {
1546 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1547 if (OffImm < 0) {
1548 AddSub = ARM_AM::sub;
1549 OffImm = - OffImm;
1550 }
1551 int Limit = (1 << 8) * Scale;
1552 if (OffImm >= Limit || (OffImm & (Scale-1)))
1553 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001554 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001555 }
Evan Chengd780f352009-06-15 20:54:56 +00001556 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001557 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001558 if (EvenReg == OddReg)
1559 return false;
1560 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001561 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001562 dl = Op0->getDebugLoc();
1563 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001564}
1565
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001566namespace {
1567 struct OffsetCompare {
1568 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1569 int LOffset = getMemoryOpOffset(LHS);
1570 int ROffset = getMemoryOpOffset(RHS);
1571 assert(LHS == RHS || LOffset != ROffset);
1572 return LOffset > ROffset;
1573 }
1574 };
1575}
1576
Evan Chenge7d6df72009-06-13 09:12:55 +00001577bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1578 SmallVector<MachineInstr*, 4> &Ops,
1579 unsigned Base, bool isLd,
1580 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1581 bool RetVal = false;
1582
1583 // Sort by offset (in reverse order).
1584 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1585
1586 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001587 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001588 // 1. Any def of base.
1589 // 2. Any gaps.
1590 while (Ops.size() > 1) {
1591 unsigned FirstLoc = ~0U;
1592 unsigned LastLoc = 0;
1593 MachineInstr *FirstOp = 0;
1594 MachineInstr *LastOp = 0;
1595 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001596 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001597 unsigned LastBytes = 0;
1598 unsigned NumMove = 0;
1599 for (int i = Ops.size() - 1; i >= 0; --i) {
1600 MachineInstr *Op = Ops[i];
1601 unsigned Loc = MI2LocMap[Op];
1602 if (Loc <= FirstLoc) {
1603 FirstLoc = Loc;
1604 FirstOp = Op;
1605 }
1606 if (Loc >= LastLoc) {
1607 LastLoc = Loc;
1608 LastOp = Op;
1609 }
1610
Evan Chengf9f1da12009-06-18 02:04:01 +00001611 unsigned Opcode = Op->getOpcode();
1612 if (LastOpcode && Opcode != LastOpcode)
1613 break;
1614
Evan Chenge7d6df72009-06-13 09:12:55 +00001615 int Offset = getMemoryOpOffset(Op);
1616 unsigned Bytes = getLSMultipleTransferSize(Op);
1617 if (LastBytes) {
1618 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1619 break;
1620 }
1621 LastOffset = Offset;
1622 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001623 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001624 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001625 break;
1626 }
1627
1628 if (NumMove <= 1)
1629 Ops.pop_back();
1630 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001631 SmallPtrSet<MachineInstr*, 4> MemOps;
1632 SmallSet<unsigned, 4> MemRegs;
1633 for (int i = NumMove-1; i >= 0; --i) {
1634 MemOps.insert(Ops[i]);
1635 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1636 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001637
1638 // Be conservative, if the instructions are too far apart, don't
1639 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001640 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001641 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001642 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1643 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001644 if (!DoMove) {
1645 for (unsigned i = 0; i != NumMove; ++i)
1646 Ops.pop_back();
1647 } else {
1648 // This is the new location for the loads / stores.
1649 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001650 while (InsertPos != MBB->end()
1651 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001652 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001653
1654 // If we are moving a pair of loads / stores, see if it makes sense
1655 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001656 MachineInstr *Op0 = Ops.back();
1657 MachineInstr *Op1 = Ops[Ops.size()-2];
1658 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001659 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001660 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001661 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001662 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001663 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001664 DebugLoc dl;
1665 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001666 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001667 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001668 Ops.pop_back();
1669 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001670
Evan Chenge837dea2011-06-28 19:10:37 +00001671 const MCInstrDesc &MCID = TII->get(NewOpc);
1672 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI);
Cameron Zwarich955db422011-05-18 21:25:14 +00001673 MRI->constrainRegClass(EvenReg, TRC);
1674 MRI->constrainRegClass(OddReg, TRC);
1675
Evan Chengd780f352009-06-15 20:54:56 +00001676 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001677 if (isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001678 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001679 .addReg(EvenReg, RegState::Define)
1680 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001681 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001682 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001683 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001684 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001685 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001686 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001687 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001688 ++NumLDRDFormed;
1689 } else {
Evan Chenge837dea2011-06-28 19:10:37 +00001690 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001691 .addReg(EvenReg)
1692 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001693 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001694 // FIXME: We're converting from LDRi12 to an insn that still
1695 // uses addrmode2, so we need an explicit offset reg. It should
1696 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001697 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001698 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001699 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001700 ++NumSTRDFormed;
1701 }
1702 MBB->erase(Op0);
1703 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001704
1705 // Add register allocation hints to form register pairs.
1706 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1707 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001708 } else {
1709 for (unsigned i = 0; i != NumMove; ++i) {
1710 MachineInstr *Op = Ops.back();
1711 Ops.pop_back();
1712 MBB->splice(InsertPos, MBB, Op);
1713 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001714 }
1715
1716 NumLdStMoved += NumMove;
1717 RetVal = true;
1718 }
1719 }
1720 }
1721
1722 return RetVal;
1723}
1724
1725bool
1726ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1727 bool RetVal = false;
1728
1729 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1730 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1731 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1732 SmallVector<unsigned, 4> LdBases;
1733 SmallVector<unsigned, 4> StBases;
1734
1735 unsigned Loc = 0;
1736 MachineBasicBlock::iterator MBBI = MBB->begin();
1737 MachineBasicBlock::iterator E = MBB->end();
1738 while (MBBI != E) {
1739 for (; MBBI != E; ++MBBI) {
1740 MachineInstr *MI = MBBI;
Evan Chenge837dea2011-06-28 19:10:37 +00001741 const MCInstrDesc &MCID = MI->getDesc();
1742 if (MCID.isCall() || MCID.isTerminator()) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001743 // Stop at barriers.
1744 ++MBBI;
1745 break;
1746 }
1747
Jim Grosbach958e4e12010-06-04 01:23:30 +00001748 if (!MI->isDebugValue())
1749 MI2LocMap[MI] = ++Loc;
1750
Evan Chenge7d6df72009-06-13 09:12:55 +00001751 if (!isMemoryOp(MI))
1752 continue;
1753 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001754 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001755 continue;
1756
Evan Chengeef490f2009-09-25 21:44:53 +00001757 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001758 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001759 unsigned Base = MI->getOperand(1).getReg();
1760 int Offset = getMemoryOpOffset(MI);
1761
1762 bool StopHere = false;
1763 if (isLd) {
1764 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1765 Base2LdsMap.find(Base);
1766 if (BI != Base2LdsMap.end()) {
1767 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1768 if (Offset == getMemoryOpOffset(BI->second[i])) {
1769 StopHere = true;
1770 break;
1771 }
1772 }
1773 if (!StopHere)
1774 BI->second.push_back(MI);
1775 } else {
1776 SmallVector<MachineInstr*, 4> MIs;
1777 MIs.push_back(MI);
1778 Base2LdsMap[Base] = MIs;
1779 LdBases.push_back(Base);
1780 }
1781 } else {
1782 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1783 Base2StsMap.find(Base);
1784 if (BI != Base2StsMap.end()) {
1785 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1786 if (Offset == getMemoryOpOffset(BI->second[i])) {
1787 StopHere = true;
1788 break;
1789 }
1790 }
1791 if (!StopHere)
1792 BI->second.push_back(MI);
1793 } else {
1794 SmallVector<MachineInstr*, 4> MIs;
1795 MIs.push_back(MI);
1796 Base2StsMap[Base] = MIs;
1797 StBases.push_back(Base);
1798 }
1799 }
1800
1801 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001802 // Found a duplicate (a base+offset combination that's seen earlier).
1803 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001804 --Loc;
1805 break;
1806 }
1807 }
1808
1809 // Re-schedule loads.
1810 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1811 unsigned Base = LdBases[i];
1812 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1813 if (Lds.size() > 1)
1814 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1815 }
1816
1817 // Re-schedule stores.
1818 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1819 unsigned Base = StBases[i];
1820 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1821 if (Sts.size() > 1)
1822 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1823 }
1824
1825 if (MBBI != E) {
1826 Base2LdsMap.clear();
1827 Base2StsMap.clear();
1828 LdBases.clear();
1829 StBases.clear();
1830 }
1831 }
1832
1833 return RetVal;
1834}
1835
1836
1837/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1838/// optimization pass.
1839FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1840 if (PreAlloc)
1841 return new ARMPreAllocLoadStoreOpt();
1842 return new ARMLoadStoreOpt();
1843}