blob: 4587ed200dde8e7028214913f05661c2fc4c8f42 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
52 int tryparseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
53 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
54 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 ARMII::AddrMode AddrMode);
Jim Grosbach1355cf12011-07-26 17:10:22 +000056 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
57 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
58 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 MCSymbolRefExpr::VariantKind Variant);
60
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000061
Jim Grosbach1355cf12011-07-26 17:10:22 +000062 bool parseMemoryOffsetReg(bool &Negative,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000064 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000065 const MCExpr *&ShiftAmount,
66 const MCExpr *&Offset,
67 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000068 int &OffsetRegNum,
69 SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000070 bool parseShift(enum ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +000071 const MCExpr *&ShiftAmount, SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000072 bool parseDirectiveWord(unsigned Size, SMLoc L);
73 bool parseDirectiveThumb(SMLoc L);
74 bool parseDirectiveThumbFunc(SMLoc L);
75 bool parseDirectiveCode(SMLoc L);
76 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077
Jim Grosbach1355cf12011-07-26 17:10:22 +000078 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000079 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000080 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000081 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000082
Evan Chengebdeeab2011-07-08 01:53:10 +000083 bool isThumb() const {
84 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000085 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000086 }
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000088 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000089 }
Evan Cheng32869202011-07-08 22:36:29 +000090 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000091 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
92 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000093 }
Evan Chengebdeeab2011-07-08 01:53:10 +000094
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000095 /// @name Auto-generated Match Functions
96 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000097
Chris Lattner0692ee62010-09-06 19:11:01 +000098#define GET_ASSEMBLER_HEADER
99#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000100
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000101 /// }
102
Jim Grosbach43904292011-07-25 20:14:50 +0000103 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000104 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseMemMode2Operand(
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000115 OperandMatchResultTy parseMemMode3Operand(
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000117 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
118 StringRef Op, int Low, int High);
119 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
120 return parsePKHImm(O, "lsl", 0, 31);
121 }
122 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
123 return parsePKHImm(O, "asr", 1, 32);
124 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000125 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000126 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127
128 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000129 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000131 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000132 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000133 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000134 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000135 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000136 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000137
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000138public:
Evan Chengffc0e732011-07-09 05:47:46 +0000139 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000140 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000141 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000142
Evan Chengebdeeab2011-07-08 01:53:10 +0000143 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000144 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000145 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000146
Jim Grosbach1355cf12011-07-26 17:10:22 +0000147 // Implementation of the MCTargetAsmParser interface:
148 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
149 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000150 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000151 bool ParseDirective(AsmToken DirectiveID);
152
153 bool MatchAndEmitInstruction(SMLoc IDLoc,
154 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
155 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000156};
Jim Grosbach16c74252010-10-29 14:46:02 +0000157} // end anonymous namespace
158
Evan Cheng275944a2011-07-25 21:32:49 +0000159namespace llvm {
160 // FIXME: TableGen this?
161 extern MCRegisterClass ARMMCRegisterClasses[]; // In ARMGenRegisterInfo.inc.
162}
163
Chris Lattner3a697562010-10-28 17:20:03 +0000164namespace {
165
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000166/// ARMOperand - Instances of this class represent a parsed ARM machine
167/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000168class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000169 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000170 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000171 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000172 CoprocNum,
173 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000174 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000175 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000176 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000177 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000178 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000179 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000180 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000181 DPRRegisterList,
182 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000183 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000184 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000185 ShifterImmediate,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000186 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000187 } Kind;
188
Sean Callanan76264762010-04-02 22:27:05 +0000189 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000190 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000191
192 union {
193 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000194 ARMCC::CondCodes Val;
195 } CC;
196
197 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000198 ARM_MB::MemBOpt Val;
199 } MBOpt;
200
201 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000202 unsigned Val;
203 } Cop;
204
205 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000206 ARM_PROC::IFlags Val;
207 } IFlags;
208
209 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000210 unsigned Val;
211 } MMask;
212
213 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000214 const char *Data;
215 unsigned Length;
216 } Tok;
217
218 struct {
219 unsigned RegNum;
220 } Reg;
221
Bill Wendling8155e5b2010-11-06 22:19:43 +0000222 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000223 const MCExpr *Val;
224 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000225
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000226 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000227 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000228 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000229 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000230 union {
231 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
232 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
233 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000234 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000235 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000236 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000237 unsigned Preindexed : 1;
238 unsigned Postindexed : 1;
239 unsigned OffsetIsReg : 1;
240 unsigned Negative : 1; // only used when OffsetIsReg is true
241 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000242 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000243
244 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000245 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000246 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000247 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000248 struct {
249 ARM_AM::ShiftOpc ShiftTy;
250 unsigned SrcReg;
251 unsigned ShiftReg;
252 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000253 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000254 struct {
255 ARM_AM::ShiftOpc ShiftTy;
256 unsigned SrcReg;
257 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000258 } RegShiftedImm;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000259 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000260
Bill Wendling146018f2010-11-06 21:42:12 +0000261 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
262public:
Sean Callanan76264762010-04-02 22:27:05 +0000263 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
264 Kind = o.Kind;
265 StartLoc = o.StartLoc;
266 EndLoc = o.EndLoc;
267 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000268 case CondCode:
269 CC = o.CC;
270 break;
Sean Callanan76264762010-04-02 22:27:05 +0000271 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000272 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000273 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000274 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000275 case Register:
276 Reg = o.Reg;
277 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000278 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000279 case DPRRegisterList:
280 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000281 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000282 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000283 case CoprocNum:
284 case CoprocReg:
285 Cop = o.Cop;
286 break;
Sean Callanan76264762010-04-02 22:27:05 +0000287 case Immediate:
288 Imm = o.Imm;
289 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000290 case MemBarrierOpt:
291 MBOpt = o.MBOpt;
292 break;
Sean Callanan76264762010-04-02 22:27:05 +0000293 case Memory:
294 Mem = o.Mem;
295 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000296 case MSRMask:
297 MMask = o.MMask;
298 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000299 case ProcIFlags:
300 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000301 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000302 case ShifterImmediate:
303 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000304 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000305 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000306 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000307 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000308 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000309 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000310 break;
Sean Callanan76264762010-04-02 22:27:05 +0000311 }
312 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000313
Sean Callanan76264762010-04-02 22:27:05 +0000314 /// getStartLoc - Get the location of the first token of this operand.
315 SMLoc getStartLoc() const { return StartLoc; }
316 /// getEndLoc - Get the location of the last token of this operand.
317 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000318
Daniel Dunbar8462b302010-08-11 06:36:53 +0000319 ARMCC::CondCodes getCondCode() const {
320 assert(Kind == CondCode && "Invalid access!");
321 return CC.Val;
322 }
323
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000324 unsigned getCoproc() const {
325 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
326 return Cop.Val;
327 }
328
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000329 StringRef getToken() const {
330 assert(Kind == Token && "Invalid access!");
331 return StringRef(Tok.Data, Tok.Length);
332 }
333
334 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000335 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000336 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000337 }
338
Bill Wendling5fa22a12010-11-09 23:28:44 +0000339 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000340 assert((Kind == RegisterList || Kind == DPRRegisterList ||
341 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000342 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000343 }
344
Kevin Enderbycfe07242009-10-13 22:19:02 +0000345 const MCExpr *getImm() const {
346 assert(Kind == Immediate && "Invalid access!");
347 return Imm.Val;
348 }
349
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000350 ARM_MB::MemBOpt getMemBarrierOpt() const {
351 assert(Kind == MemBarrierOpt && "Invalid access!");
352 return MBOpt.Val;
353 }
354
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000355 ARM_PROC::IFlags getProcIFlags() const {
356 assert(Kind == ProcIFlags && "Invalid access!");
357 return IFlags.Val;
358 }
359
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000360 unsigned getMSRMask() const {
361 assert(Kind == MSRMask && "Invalid access!");
362 return MMask.Val;
363 }
364
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000365 /// @name Memory Operand Accessors
366 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000367 ARMII::AddrMode getMemAddrMode() const {
368 return Mem.AddrMode;
369 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000370 unsigned getMemBaseRegNum() const {
371 return Mem.BaseRegNum;
372 }
373 unsigned getMemOffsetRegNum() const {
374 assert(Mem.OffsetIsReg && "Invalid access!");
375 return Mem.Offset.RegNum;
376 }
377 const MCExpr *getMemOffset() const {
378 assert(!Mem.OffsetIsReg && "Invalid access!");
379 return Mem.Offset.Value;
380 }
381 unsigned getMemOffsetRegShifted() const {
382 assert(Mem.OffsetIsReg && "Invalid access!");
383 return Mem.OffsetRegShifted;
384 }
385 const MCExpr *getMemShiftAmount() const {
386 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
387 return Mem.ShiftAmount;
388 }
Owen Anderson00828302011-03-18 22:50:18 +0000389 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000390 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
391 return Mem.ShiftType;
392 }
393 bool getMemPreindexed() const { return Mem.Preindexed; }
394 bool getMemPostindexed() const { return Mem.Postindexed; }
395 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
396 bool getMemNegative() const { return Mem.Negative; }
397 bool getMemWriteback() const { return Mem.Writeback; }
398
399 /// @}
400
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000401 bool isCoprocNum() const { return Kind == CoprocNum; }
402 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000403 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000404 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000405 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000406 bool isImm0_255() const {
407 if (Kind != Immediate)
408 return false;
409 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
410 if (!CE) return false;
411 int64_t Value = CE->getValue();
412 return Value >= 0 && Value < 256;
413 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000414 bool isImm0_7() const {
415 if (Kind != Immediate)
416 return false;
417 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
418 if (!CE) return false;
419 int64_t Value = CE->getValue();
420 return Value >= 0 && Value < 8;
421 }
422 bool isImm0_15() const {
423 if (Kind != Immediate)
424 return false;
425 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
426 if (!CE) return false;
427 int64_t Value = CE->getValue();
428 return Value >= 0 && Value < 16;
429 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000430 bool isImm0_31() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return Value >= 0 && Value < 32;
437 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000438 bool isImm1_16() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 if (!CE) return false;
443 int64_t Value = CE->getValue();
444 return Value > 0 && Value < 17;
445 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000446 bool isImm1_32() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return Value > 0 && Value < 33;
453 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000454 bool isImm0_65535() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return Value >= 0 && Value < 65536;
461 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000462 bool isImm0_65535Expr() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 // If it's not a constant expression, it'll generate a fixup and be
467 // handled later.
468 if (!CE) return true;
469 int64_t Value = CE->getValue();
470 return Value >= 0 && Value < 65536;
471 }
Jim Grosbached838482011-07-26 16:24:27 +0000472 bool isImm24bit() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return Value >= 0 && Value <= 0xffffff;
479 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000480 bool isPKHLSLImm() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value < 32;
487 }
488 bool isPKHASRImm() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value > 0 && Value <= 32;
495 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000496 bool isARMSOImm() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return ARM_AM::getSOImmVal(Value) != -1;
503 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000504 bool isT2SOImm() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return ARM_AM::getT2SOImmVal(Value) != -1;
511 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000512 bool isSetEndImm() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value == 1 || Value == 0;
519 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000520 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000521 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000522 bool isDPRRegList() const { return Kind == DPRRegisterList; }
523 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000524 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000525 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000526 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000527 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000528 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
529 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000530 bool isMemMode2() const {
531 if (getMemAddrMode() != ARMII::AddrMode2)
532 return false;
533
534 if (getMemOffsetIsReg())
535 return true;
536
537 if (getMemNegative() &&
538 !(getMemPostindexed() || getMemPreindexed()))
539 return false;
540
541 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
542 if (!CE) return false;
543 int64_t Value = CE->getValue();
544
545 // The offset must be in the range 0-4095 (imm12).
546 if (Value > 4095 || Value < -4095)
547 return false;
548
549 return true;
550 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000551 bool isMemMode3() const {
552 if (getMemAddrMode() != ARMII::AddrMode3)
553 return false;
554
555 if (getMemOffsetIsReg()) {
556 if (getMemOffsetRegShifted())
557 return false; // No shift with offset reg allowed
558 return true;
559 }
560
561 if (getMemNegative() &&
562 !(getMemPostindexed() || getMemPreindexed()))
563 return false;
564
565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
566 if (!CE) return false;
567 int64_t Value = CE->getValue();
568
569 // The offset must be in the range 0-255 (imm8).
570 if (Value > 255 || Value < -255)
571 return false;
572
573 return true;
574 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000575 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000576 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
577 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000578 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000579
Daniel Dunbar4b462672011-01-18 05:55:27 +0000580 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000581 if (!CE) return false;
582
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000583 // The offset must be a multiple of 4 in the range 0-1020.
584 int64_t Value = CE->getValue();
585 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
586 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000587 bool isMemMode7() const {
588 if (!isMemory() ||
589 getMemPreindexed() ||
590 getMemPostindexed() ||
591 getMemOffsetIsReg() ||
592 getMemNegative() ||
593 getMemWriteback())
594 return false;
595
596 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
597 if (!CE) return false;
598
599 if (CE->getValue())
600 return false;
601
602 return true;
603 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000604 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000605 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000606 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000607 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000608 }
609 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000610 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000611 return false;
612
Daniel Dunbar4b462672011-01-18 05:55:27 +0000613 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000614 if (!CE) return false;
615
616 // The offset must be a multiple of 4 in the range 0-124.
617 uint64_t Value = CE->getValue();
618 return ((Value & 0x3) == 0 && Value <= 124);
619 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000620 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000621 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000622
623 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000624 // Add as immediates when possible. Null MCExpr = 0.
625 if (Expr == 0)
626 Inst.addOperand(MCOperand::CreateImm(0));
627 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000628 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
629 else
630 Inst.addOperand(MCOperand::CreateExpr(Expr));
631 }
632
Daniel Dunbar8462b302010-08-11 06:36:53 +0000633 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000634 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000635 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000636 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
637 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000638 }
639
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000640 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
641 assert(N == 1 && "Invalid number of operands!");
642 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
643 }
644
645 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
646 assert(N == 1 && "Invalid number of operands!");
647 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
648 }
649
Jim Grosbachd67641b2010-12-06 18:21:12 +0000650 void addCCOutOperands(MCInst &Inst, unsigned N) const {
651 assert(N == 1 && "Invalid number of operands!");
652 Inst.addOperand(MCOperand::CreateReg(getReg()));
653 }
654
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000655 void addRegOperands(MCInst &Inst, unsigned N) const {
656 assert(N == 1 && "Invalid number of operands!");
657 Inst.addOperand(MCOperand::CreateReg(getReg()));
658 }
659
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000660 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000661 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000662 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
663 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
664 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000665 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000666 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000667 }
668
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000669 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000670 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000671 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
672 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000673 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000674 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000675 }
676
677
Jim Grosbach580f4a92011-07-25 22:20:28 +0000678 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000679 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000680 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
681 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000682 }
683
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000684 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000685 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000686 const SmallVectorImpl<unsigned> &RegList = getRegList();
687 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000688 I = RegList.begin(), E = RegList.end(); I != E; ++I)
689 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000690 }
691
Bill Wendling0f630752010-11-17 04:32:08 +0000692 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
693 addRegListOperands(Inst, N);
694 }
695
696 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
697 addRegListOperands(Inst, N);
698 }
699
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000700 void addImmOperands(MCInst &Inst, unsigned N) const {
701 assert(N == 1 && "Invalid number of operands!");
702 addExpr(Inst, getImm());
703 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000704
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000705 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
706 assert(N == 1 && "Invalid number of operands!");
707 addExpr(Inst, getImm());
708 }
709
Jim Grosbach83ab0702011-07-13 22:01:08 +0000710 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
711 assert(N == 1 && "Invalid number of operands!");
712 addExpr(Inst, getImm());
713 }
714
715 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
716 assert(N == 1 && "Invalid number of operands!");
717 addExpr(Inst, getImm());
718 }
719
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000720 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
721 assert(N == 1 && "Invalid number of operands!");
722 addExpr(Inst, getImm());
723 }
724
Jim Grosbachf4943352011-07-25 23:09:14 +0000725 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
726 assert(N == 1 && "Invalid number of operands!");
727 // The constant encodes as the immediate-1, and we store in the instruction
728 // the bits as encoded, so subtract off one here.
729 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
730 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
731 }
732
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000733 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
734 assert(N == 1 && "Invalid number of operands!");
735 // The constant encodes as the immediate-1, and we store in the instruction
736 // the bits as encoded, so subtract off one here.
737 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
738 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
739 }
740
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000741 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
742 assert(N == 1 && "Invalid number of operands!");
743 addExpr(Inst, getImm());
744 }
745
Jim Grosbachffa32252011-07-19 19:13:28 +0000746 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
747 assert(N == 1 && "Invalid number of operands!");
748 addExpr(Inst, getImm());
749 }
750
Jim Grosbached838482011-07-26 16:24:27 +0000751 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
752 assert(N == 1 && "Invalid number of operands!");
753 addExpr(Inst, getImm());
754 }
755
Jim Grosbachf6c05252011-07-21 17:23:04 +0000756 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
757 assert(N == 1 && "Invalid number of operands!");
758 addExpr(Inst, getImm());
759 }
760
761 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
762 assert(N == 1 && "Invalid number of operands!");
763 // An ASR value of 32 encodes as 0, so that's how we want to add it to
764 // the instruction as well.
765 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
766 int Val = CE->getValue();
767 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
768 }
769
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000770 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
771 assert(N == 1 && "Invalid number of operands!");
772 addExpr(Inst, getImm());
773 }
774
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000775 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
776 assert(N == 1 && "Invalid number of operands!");
777 addExpr(Inst, getImm());
778 }
779
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000780 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
781 assert(N == 1 && "Invalid number of operands!");
782 addExpr(Inst, getImm());
783 }
784
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000785 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
786 assert(N == 1 && "Invalid number of operands!");
787 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
788 }
789
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000790 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
791 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
792 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
793
794 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000795 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000796 assert((CE || CE->getValue() == 0) &&
797 "No offset operand support in mode 7");
798 }
799
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000800 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
801 assert(isMemMode2() && "Invalid mode or number of operands!");
802 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
803 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
804
805 if (getMemOffsetIsReg()) {
806 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
807
808 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
809 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
810 int64_t ShiftAmount = 0;
811
812 if (getMemOffsetRegShifted()) {
813 ShOpc = getMemShiftType();
814 const MCConstantExpr *CE =
815 dyn_cast<MCConstantExpr>(getMemShiftAmount());
816 ShiftAmount = CE->getValue();
817 }
818
819 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
820 ShOpc, IdxMode)));
821 return;
822 }
823
824 // Create a operand placeholder to always yield the same number of operands.
825 Inst.addOperand(MCOperand::CreateReg(0));
826
827 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
828 // the difference?
829 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
830 assert(CE && "Non-constant mode 2 offset operand!");
831 int64_t Offset = CE->getValue();
832
833 if (Offset >= 0)
834 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
835 Offset, ARM_AM::no_shift, IdxMode)));
836 else
837 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
838 -Offset, ARM_AM::no_shift, IdxMode)));
839 }
840
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000841 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
842 assert(isMemMode3() && "Invalid mode or number of operands!");
843 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
844 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
845
846 if (getMemOffsetIsReg()) {
847 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
848
849 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
850 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
851 IdxMode)));
852 return;
853 }
854
855 // Create a operand placeholder to always yield the same number of operands.
856 Inst.addOperand(MCOperand::CreateReg(0));
857
858 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
859 // the difference?
860 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
861 assert(CE && "Non-constant mode 3 offset operand!");
862 int64_t Offset = CE->getValue();
863
864 if (Offset >= 0)
865 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
866 Offset, IdxMode)));
867 else
868 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
869 -Offset, IdxMode)));
870 }
871
Chris Lattner14b93852010-10-29 00:27:31 +0000872 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
873 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000874
Daniel Dunbar4b462672011-01-18 05:55:27 +0000875 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
876 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000877
Jim Grosbach80eb2332010-10-29 17:41:25 +0000878 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
879 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000880 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000881 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000882
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000883 // The MCInst offset operand doesn't include the low two bits (like
884 // the instruction encoding).
885 int64_t Offset = CE->getValue() / 4;
886 if (Offset >= 0)
887 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
888 Offset)));
889 else
890 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
891 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000892 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000893
Bill Wendlingf4caf692010-12-14 03:36:38 +0000894 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
895 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000896 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
897 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000898 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000899
Bill Wendlingf4caf692010-12-14 03:36:38 +0000900 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
901 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000902 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
903 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000904 assert(CE && "Non-constant mode offset operand!");
905 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000906 }
907
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000908 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
909 assert(N == 1 && "Invalid number of operands!");
910 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
911 }
912
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000913 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
914 assert(N == 1 && "Invalid number of operands!");
915 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
916 }
917
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000918 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000919
Chris Lattner3a697562010-10-28 17:20:03 +0000920 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
921 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000922 Op->CC.Val = CC;
923 Op->StartLoc = S;
924 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000925 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000926 }
927
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000928 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
929 ARMOperand *Op = new ARMOperand(CoprocNum);
930 Op->Cop.Val = CopVal;
931 Op->StartLoc = S;
932 Op->EndLoc = S;
933 return Op;
934 }
935
936 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
937 ARMOperand *Op = new ARMOperand(CoprocReg);
938 Op->Cop.Val = CopVal;
939 Op->StartLoc = S;
940 Op->EndLoc = S;
941 return Op;
942 }
943
Jim Grosbachd67641b2010-12-06 18:21:12 +0000944 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
945 ARMOperand *Op = new ARMOperand(CCOut);
946 Op->Reg.RegNum = RegNum;
947 Op->StartLoc = S;
948 Op->EndLoc = S;
949 return Op;
950 }
951
Chris Lattner3a697562010-10-28 17:20:03 +0000952 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
953 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000954 Op->Tok.Data = Str.data();
955 Op->Tok.Length = Str.size();
956 Op->StartLoc = S;
957 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000958 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000959 }
960
Bill Wendling50d0f582010-11-18 23:43:05 +0000961 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000962 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000963 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000964 Op->StartLoc = S;
965 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000966 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000967 }
968
Jim Grosbache8606dc2011-07-13 17:50:29 +0000969 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
970 unsigned SrcReg,
971 unsigned ShiftReg,
972 unsigned ShiftImm,
973 SMLoc S, SMLoc E) {
974 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000975 Op->RegShiftedReg.ShiftTy = ShTy;
976 Op->RegShiftedReg.SrcReg = SrcReg;
977 Op->RegShiftedReg.ShiftReg = ShiftReg;
978 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000979 Op->StartLoc = S;
980 Op->EndLoc = E;
981 return Op;
982 }
983
Owen Anderson92a20222011-07-21 18:54:16 +0000984 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
985 unsigned SrcReg,
986 unsigned ShiftImm,
987 SMLoc S, SMLoc E) {
988 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000989 Op->RegShiftedImm.ShiftTy = ShTy;
990 Op->RegShiftedImm.SrcReg = SrcReg;
991 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000992 Op->StartLoc = S;
993 Op->EndLoc = E;
994 return Op;
995 }
996
Jim Grosbach580f4a92011-07-25 22:20:28 +0000997 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +0000998 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000999 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1000 Op->ShifterImm.isASR = isASR;
1001 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001002 Op->StartLoc = S;
1003 Op->EndLoc = E;
1004 return Op;
1005 }
1006
Bill Wendling7729e062010-11-09 22:44:22 +00001007 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001008 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001009 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001010 KindTy Kind = RegisterList;
1011
Evan Cheng275944a2011-07-25 21:32:49 +00001012 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1013 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001014 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001015 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1016 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001017 Kind = SPRRegisterList;
1018
1019 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001020 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001021 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001022 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001023 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001024 Op->StartLoc = StartLoc;
1025 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001026 return Op;
1027 }
1028
Chris Lattner3a697562010-10-28 17:20:03 +00001029 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1030 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001031 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001032 Op->StartLoc = S;
1033 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001034 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001035 }
1036
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001037 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
1038 bool OffsetIsReg, const MCExpr *Offset,
1039 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001040 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +00001041 const MCExpr *ShiftAmount, bool Preindexed,
1042 bool Postindexed, bool Negative, bool Writeback,
1043 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +00001044 assert((OffsetRegNum == -1 || OffsetIsReg) &&
1045 "OffsetRegNum must imply OffsetIsReg!");
1046 assert((!OffsetRegShifted || OffsetIsReg) &&
1047 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +00001048 assert((Offset || OffsetIsReg) &&
1049 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +00001050 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
1051 "Cannot have shift amount without shifted register offset!");
1052 assert((!Offset || !OffsetIsReg) &&
1053 "Cannot have expression offset and register offset!");
1054
Chris Lattner3a697562010-10-28 17:20:03 +00001055 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001056 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +00001057 Op->Mem.BaseRegNum = BaseRegNum;
1058 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +00001059 if (OffsetIsReg)
1060 Op->Mem.Offset.RegNum = OffsetRegNum;
1061 else
1062 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +00001063 Op->Mem.OffsetRegShifted = OffsetRegShifted;
1064 Op->Mem.ShiftType = ShiftType;
1065 Op->Mem.ShiftAmount = ShiftAmount;
1066 Op->Mem.Preindexed = Preindexed;
1067 Op->Mem.Postindexed = Postindexed;
1068 Op->Mem.Negative = Negative;
1069 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +00001070
Sean Callanan76264762010-04-02 22:27:05 +00001071 Op->StartLoc = S;
1072 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001073 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001074 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001075
1076 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1077 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1078 Op->MBOpt.Val = Opt;
1079 Op->StartLoc = S;
1080 Op->EndLoc = S;
1081 return Op;
1082 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001083
1084 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1085 ARMOperand *Op = new ARMOperand(ProcIFlags);
1086 Op->IFlags.Val = IFlags;
1087 Op->StartLoc = S;
1088 Op->EndLoc = S;
1089 return Op;
1090 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001091
1092 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1093 ARMOperand *Op = new ARMOperand(MSRMask);
1094 Op->MMask.Val = MMask;
1095 Op->StartLoc = S;
1096 Op->EndLoc = S;
1097 return Op;
1098 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001099};
1100
1101} // end anonymous namespace.
1102
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001103void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001104 switch (Kind) {
1105 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001106 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001107 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001108 case CCOut:
1109 OS << "<ccout " << getReg() << ">";
1110 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001111 case CoprocNum:
1112 OS << "<coprocessor number: " << getCoproc() << ">";
1113 break;
1114 case CoprocReg:
1115 OS << "<coprocessor register: " << getCoproc() << ">";
1116 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001117 case MSRMask:
1118 OS << "<mask: " << getMSRMask() << ">";
1119 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001120 case Immediate:
1121 getImm()->print(OS);
1122 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001123 case MemBarrierOpt:
1124 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1125 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001126 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001127 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001128 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1129 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001130 if (getMemOffsetIsReg()) {
1131 OS << " offset:<register " << getMemOffsetRegNum();
1132 if (getMemOffsetRegShifted()) {
1133 OS << " offset-shift-type:" << getMemShiftType();
1134 OS << " offset-shift-amount:" << *getMemShiftAmount();
1135 }
1136 } else {
1137 OS << " offset:" << *getMemOffset();
1138 }
1139 if (getMemOffsetIsReg())
1140 OS << " (offset-is-reg)";
1141 if (getMemPreindexed())
1142 OS << " (pre-indexed)";
1143 if (getMemPostindexed())
1144 OS << " (post-indexed)";
1145 if (getMemNegative())
1146 OS << " (negative)";
1147 if (getMemWriteback())
1148 OS << " (writeback)";
1149 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001150 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001151 case ProcIFlags: {
1152 OS << "<ARM_PROC::";
1153 unsigned IFlags = getProcIFlags();
1154 for (int i=2; i >= 0; --i)
1155 if (IFlags & (1 << i))
1156 OS << ARM_PROC::IFlagsToString(1 << i);
1157 OS << ">";
1158 break;
1159 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001160 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001161 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001162 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001163 case ShifterImmediate:
1164 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1165 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001166 break;
1167 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001168 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001169 << RegShiftedReg.SrcReg
1170 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1171 << ", " << RegShiftedReg.ShiftReg << ", "
1172 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001173 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001174 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001175 case ShiftedImmediate:
1176 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001177 << RegShiftedImm.SrcReg
1178 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1179 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001180 << ">";
1181 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001182 case RegisterList:
1183 case DPRRegisterList:
1184 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001185 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001186
Bill Wendling5fa22a12010-11-09 23:28:44 +00001187 const SmallVectorImpl<unsigned> &RegList = getRegList();
1188 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001189 I = RegList.begin(), E = RegList.end(); I != E; ) {
1190 OS << *I;
1191 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001192 }
1193
1194 OS << ">";
1195 break;
1196 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001197 case Token:
1198 OS << "'" << getToken() << "'";
1199 break;
1200 }
1201}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001202
1203/// @name Auto-generated Match Functions
1204/// {
1205
1206static unsigned MatchRegisterName(StringRef Name);
1207
1208/// }
1209
Bob Wilson69df7232011-02-03 21:46:10 +00001210bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1211 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001212 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001213
1214 return (RegNo == (unsigned)-1);
1215}
1216
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001217/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001218/// and if it is a register name the token is eaten and the register number is
1219/// returned. Otherwise return -1.
1220///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001221int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001222 const AsmToken &Tok = Parser.getTok();
1223 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001224
Chris Lattnere5658fa2010-10-30 04:09:10 +00001225 // FIXME: Validate register for the current architecture; we have to do
1226 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001227 std::string upperCase = Tok.getString().str();
1228 std::string lowerCase = LowercaseString(upperCase);
1229 unsigned RegNum = MatchRegisterName(lowerCase);
1230 if (!RegNum) {
1231 RegNum = StringSwitch<unsigned>(lowerCase)
1232 .Case("r13", ARM::SP)
1233 .Case("r14", ARM::LR)
1234 .Case("r15", ARM::PC)
1235 .Case("ip", ARM::R12)
1236 .Default(0);
1237 }
1238 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001239
Chris Lattnere5658fa2010-10-30 04:09:10 +00001240 Parser.Lex(); // Eat identifier token.
1241 return RegNum;
1242}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001243
Jim Grosbach19906722011-07-13 18:49:30 +00001244// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1245// If a recoverable error occurs, return 1. If an irrecoverable error
1246// occurs, return -1. An irrecoverable error is one where tokens have been
1247// consumed in the process of trying to parse the shifter (i.e., when it is
1248// indeed a shifter operand, but malformed).
Jim Grosbach1355cf12011-07-26 17:10:22 +00001249int ARMAsmParser::tryparseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001250 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1251 SMLoc S = Parser.getTok().getLoc();
1252 const AsmToken &Tok = Parser.getTok();
1253 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1254
1255 std::string upperCase = Tok.getString().str();
1256 std::string lowerCase = LowercaseString(upperCase);
1257 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1258 .Case("lsl", ARM_AM::lsl)
1259 .Case("lsr", ARM_AM::lsr)
1260 .Case("asr", ARM_AM::asr)
1261 .Case("ror", ARM_AM::ror)
1262 .Case("rrx", ARM_AM::rrx)
1263 .Default(ARM_AM::no_shift);
1264
1265 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001266 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001267
Jim Grosbache8606dc2011-07-13 17:50:29 +00001268 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001269
Jim Grosbache8606dc2011-07-13 17:50:29 +00001270 // The source register for the shift has already been added to the
1271 // operand list, so we need to pop it off and combine it into the shifted
1272 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001273 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001274 if (!PrevOp->isReg())
1275 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1276 int SrcReg = PrevOp->getReg();
1277 int64_t Imm = 0;
1278 int ShiftReg = 0;
1279 if (ShiftTy == ARM_AM::rrx) {
1280 // RRX Doesn't have an explicit shift amount. The encoder expects
1281 // the shift register to be the same as the source register. Seems odd,
1282 // but OK.
1283 ShiftReg = SrcReg;
1284 } else {
1285 // Figure out if this is shifted by a constant or a register (for non-RRX).
1286 if (Parser.getTok().is(AsmToken::Hash)) {
1287 Parser.Lex(); // Eat hash.
1288 SMLoc ImmLoc = Parser.getTok().getLoc();
1289 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001290 if (getParser().ParseExpression(ShiftExpr)) {
1291 Error(ImmLoc, "invalid immediate shift value");
1292 return -1;
1293 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001294 // The expression must be evaluatable as an immediate.
1295 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001296 if (!CE) {
1297 Error(ImmLoc, "invalid immediate shift value");
1298 return -1;
1299 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001300 // Range check the immediate.
1301 // lsl, ror: 0 <= imm <= 31
1302 // lsr, asr: 0 <= imm <= 32
1303 Imm = CE->getValue();
1304 if (Imm < 0 ||
1305 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1306 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001307 Error(ImmLoc, "immediate shift value out of range");
1308 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001309 }
1310 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001311 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001312 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001313 if (ShiftReg == -1) {
1314 Error (L, "expected immediate or register in shift operand");
1315 return -1;
1316 }
1317 } else {
1318 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001319 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001320 return -1;
1321 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001322 }
1323
Owen Anderson92a20222011-07-21 18:54:16 +00001324 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1325 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001326 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001327 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001328 else
1329 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1330 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001331
Jim Grosbach19906722011-07-13 18:49:30 +00001332 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001333}
1334
1335
Bill Wendling50d0f582010-11-18 23:43:05 +00001336/// Try to parse a register name. The token must be an Identifier when called.
1337/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1338/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001339///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001340/// TODO this is likely to change to allow different register types and or to
1341/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001342bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001343tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001344 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001345 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001346 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001347 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001348
Bill Wendling50d0f582010-11-18 23:43:05 +00001349 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001350
Chris Lattnere5658fa2010-10-30 04:09:10 +00001351 const AsmToken &ExclaimTok = Parser.getTok();
1352 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001353 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1354 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001355 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001356 }
1357
Bill Wendling50d0f582010-11-18 23:43:05 +00001358 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001359}
1360
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001361/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1362/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1363/// "c5", ...
1364static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001365 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1366 // but efficient.
1367 switch (Name.size()) {
1368 default: break;
1369 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001370 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001371 return -1;
1372 switch (Name[1]) {
1373 default: return -1;
1374 case '0': return 0;
1375 case '1': return 1;
1376 case '2': return 2;
1377 case '3': return 3;
1378 case '4': return 4;
1379 case '5': return 5;
1380 case '6': return 6;
1381 case '7': return 7;
1382 case '8': return 8;
1383 case '9': return 9;
1384 }
1385 break;
1386 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001387 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001388 return -1;
1389 switch (Name[2]) {
1390 default: return -1;
1391 case '0': return 10;
1392 case '1': return 11;
1393 case '2': return 12;
1394 case '3': return 13;
1395 case '4': return 14;
1396 case '5': return 15;
1397 }
1398 break;
1399 }
1400
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001401 return -1;
1402}
1403
Jim Grosbach43904292011-07-25 20:14:50 +00001404/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001405/// token must be an Identifier when called, and if it is a coprocessor
1406/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001407ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001408parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001409 SMLoc S = Parser.getTok().getLoc();
1410 const AsmToken &Tok = Parser.getTok();
1411 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1412
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001413 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001414 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001415 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001416
1417 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001418 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001419 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001420}
1421
Jim Grosbach43904292011-07-25 20:14:50 +00001422/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001423/// token must be an Identifier when called, and if it is a coprocessor
1424/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001425ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001426parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001427 SMLoc S = Parser.getTok().getLoc();
1428 const AsmToken &Tok = Parser.getTok();
1429 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1430
1431 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1432 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001433 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001434
1435 Parser.Lex(); // Eat identifier token.
1436 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001437 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001438}
1439
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001440/// Parse a register list, return it if successful else return null. The first
1441/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001442bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001443parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001444 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001445 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001446 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001447
Bill Wendling7729e062010-11-09 22:44:22 +00001448 // Read the rest of the registers in the list.
1449 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001450 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001451
Bill Wendling7729e062010-11-09 22:44:22 +00001452 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001453 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001454 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001455
Sean Callanan18b83232010-01-19 21:44:56 +00001456 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001457 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001458 if (RegTok.isNot(AsmToken::Identifier)) {
1459 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001460 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001461 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001462
Jim Grosbach1355cf12011-07-26 17:10:22 +00001463 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001464 if (RegNum == -1) {
1465 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001466 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001467 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001468
Bill Wendlinge7176102010-11-06 22:36:58 +00001469 if (IsRange) {
1470 int Reg = PrevRegNum;
1471 do {
1472 ++Reg;
1473 Registers.push_back(std::make_pair(Reg, RegLoc));
1474 } while (Reg != RegNum);
1475 } else {
1476 Registers.push_back(std::make_pair(RegNum, RegLoc));
1477 }
1478
1479 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001480 } while (Parser.getTok().is(AsmToken::Comma) ||
1481 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001482
1483 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001484 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001485 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1486 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001487 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001488 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001489
Bill Wendlinge7176102010-11-06 22:36:58 +00001490 SMLoc E = RCurlyTok.getLoc();
1491 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001492
Bill Wendlinge7176102010-11-06 22:36:58 +00001493 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001494 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001495 RI = Registers.begin(), RE = Registers.end();
1496
Bill Wendling7caebff2011-01-12 21:20:59 +00001497 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001498 bool EmittedWarning = false;
1499
Bill Wendling7caebff2011-01-12 21:20:59 +00001500 DenseMap<unsigned, bool> RegMap;
1501 RegMap[HighRegNum] = true;
1502
Bill Wendlinge7176102010-11-06 22:36:58 +00001503 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001504 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001505 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001506
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001507 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001508 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001509 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001510 }
1511
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001512 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001513 Warning(RegInfo.second,
1514 "register not in ascending order in register list");
1515
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001516 RegMap[Reg] = true;
1517 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001518 }
1519
Bill Wendling50d0f582010-11-18 23:43:05 +00001520 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1521 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001522}
1523
Jim Grosbach43904292011-07-25 20:14:50 +00001524/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001525ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001526parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001527 SMLoc S = Parser.getTok().getLoc();
1528 const AsmToken &Tok = Parser.getTok();
1529 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1530 StringRef OptStr = Tok.getString();
1531
1532 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1533 .Case("sy", ARM_MB::SY)
1534 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001535 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001536 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001537 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001538 .Case("ishst", ARM_MB::ISHST)
1539 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001540 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001541 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001542 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001543 .Case("osh", ARM_MB::OSH)
1544 .Case("oshst", ARM_MB::OSHST)
1545 .Default(~0U);
1546
1547 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001548 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001549
1550 Parser.Lex(); // Eat identifier token.
1551 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001552 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001553}
1554
Jim Grosbach43904292011-07-25 20:14:50 +00001555/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001556ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001557parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001558 SMLoc S = Parser.getTok().getLoc();
1559 const AsmToken &Tok = Parser.getTok();
1560 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1561 StringRef IFlagsStr = Tok.getString();
1562
1563 unsigned IFlags = 0;
1564 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1565 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1566 .Case("a", ARM_PROC::A)
1567 .Case("i", ARM_PROC::I)
1568 .Case("f", ARM_PROC::F)
1569 .Default(~0U);
1570
1571 // If some specific iflag is already set, it means that some letter is
1572 // present more than once, this is not acceptable.
1573 if (Flag == ~0U || (IFlags & Flag))
1574 return MatchOperand_NoMatch;
1575
1576 IFlags |= Flag;
1577 }
1578
1579 Parser.Lex(); // Eat identifier token.
1580 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1581 return MatchOperand_Success;
1582}
1583
Jim Grosbach43904292011-07-25 20:14:50 +00001584/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001585ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001586parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001587 SMLoc S = Parser.getTok().getLoc();
1588 const AsmToken &Tok = Parser.getTok();
1589 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1590 StringRef Mask = Tok.getString();
1591
1592 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1593 size_t Start = 0, Next = Mask.find('_');
1594 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001595 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001596 if (Next != StringRef::npos)
1597 Flags = Mask.slice(Next+1, Mask.size());
1598
1599 // FlagsVal contains the complete mask:
1600 // 3-0: Mask
1601 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1602 unsigned FlagsVal = 0;
1603
1604 if (SpecReg == "apsr") {
1605 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001606 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001607 .Case("g", 0x4) // same as CPSR_s
1608 .Case("nzcvqg", 0xc) // same as CPSR_fs
1609 .Default(~0U);
1610
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001611 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001612 if (!Flags.empty())
1613 return MatchOperand_NoMatch;
1614 else
1615 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001616 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001617 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001618 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1619 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001620 for (int i = 0, e = Flags.size(); i != e; ++i) {
1621 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1622 .Case("c", 1)
1623 .Case("x", 2)
1624 .Case("s", 4)
1625 .Case("f", 8)
1626 .Default(~0U);
1627
1628 // If some specific flag is already set, it means that some letter is
1629 // present more than once, this is not acceptable.
1630 if (FlagsVal == ~0U || (FlagsVal & Flag))
1631 return MatchOperand_NoMatch;
1632 FlagsVal |= Flag;
1633 }
1634 } else // No match for special register.
1635 return MatchOperand_NoMatch;
1636
1637 // Special register without flags are equivalent to "fc" flags.
1638 if (!FlagsVal)
1639 FlagsVal = 0x9;
1640
1641 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1642 if (SpecReg == "spsr")
1643 FlagsVal |= 16;
1644
1645 Parser.Lex(); // Eat identifier token.
1646 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1647 return MatchOperand_Success;
1648}
1649
Jim Grosbach43904292011-07-25 20:14:50 +00001650/// parseMemMode2Operand - Try to parse memory addressing mode 2 operand.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001651ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001652parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001653 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001654
Jim Grosbach1355cf12011-07-26 17:10:22 +00001655 if (parseMemory(Operands, ARMII::AddrMode2))
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001656 return MatchOperand_NoMatch;
1657
1658 return MatchOperand_Success;
1659}
1660
Jim Grosbach43904292011-07-25 20:14:50 +00001661/// parseMemMode3Operand - Try to parse memory addressing mode 3 operand.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001662ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001663parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001664 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1665
Jim Grosbach1355cf12011-07-26 17:10:22 +00001666 if (parseMemory(Operands, ARMII::AddrMode3))
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001667 return MatchOperand_NoMatch;
1668
1669 return MatchOperand_Success;
1670}
1671
Jim Grosbachf6c05252011-07-21 17:23:04 +00001672ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1673parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1674 int Low, int High) {
1675 const AsmToken &Tok = Parser.getTok();
1676 if (Tok.isNot(AsmToken::Identifier)) {
1677 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1678 return MatchOperand_ParseFail;
1679 }
1680 StringRef ShiftName = Tok.getString();
1681 std::string LowerOp = LowercaseString(Op);
1682 std::string UpperOp = UppercaseString(Op);
1683 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1684 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1685 return MatchOperand_ParseFail;
1686 }
1687 Parser.Lex(); // Eat shift type token.
1688
1689 // There must be a '#' and a shift amount.
1690 if (Parser.getTok().isNot(AsmToken::Hash)) {
1691 Error(Parser.getTok().getLoc(), "'#' expected");
1692 return MatchOperand_ParseFail;
1693 }
1694 Parser.Lex(); // Eat hash token.
1695
1696 const MCExpr *ShiftAmount;
1697 SMLoc Loc = Parser.getTok().getLoc();
1698 if (getParser().ParseExpression(ShiftAmount)) {
1699 Error(Loc, "illegal expression");
1700 return MatchOperand_ParseFail;
1701 }
1702 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1703 if (!CE) {
1704 Error(Loc, "constant expression expected");
1705 return MatchOperand_ParseFail;
1706 }
1707 int Val = CE->getValue();
1708 if (Val < Low || Val > High) {
1709 Error(Loc, "immediate value out of range");
1710 return MatchOperand_ParseFail;
1711 }
1712
1713 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1714
1715 return MatchOperand_Success;
1716}
1717
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001718ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1719parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1720 const AsmToken &Tok = Parser.getTok();
1721 SMLoc S = Tok.getLoc();
1722 if (Tok.isNot(AsmToken::Identifier)) {
1723 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1724 return MatchOperand_ParseFail;
1725 }
1726 int Val = StringSwitch<int>(Tok.getString())
1727 .Case("be", 1)
1728 .Case("le", 0)
1729 .Default(-1);
1730 Parser.Lex(); // Eat the token.
1731
1732 if (Val == -1) {
1733 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1734 return MatchOperand_ParseFail;
1735 }
1736 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1737 getContext()),
1738 S, Parser.getTok().getLoc()));
1739 return MatchOperand_Success;
1740}
1741
Jim Grosbach580f4a92011-07-25 22:20:28 +00001742/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1743/// instructions. Legal values are:
1744/// lsl #n 'n' in [0,31]
1745/// asr #n 'n' in [1,32]
1746/// n == 32 encoded as n == 0.
1747ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1748parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1749 const AsmToken &Tok = Parser.getTok();
1750 SMLoc S = Tok.getLoc();
1751 if (Tok.isNot(AsmToken::Identifier)) {
1752 Error(S, "shift operator 'asr' or 'lsl' expected");
1753 return MatchOperand_ParseFail;
1754 }
1755 StringRef ShiftName = Tok.getString();
1756 bool isASR;
1757 if (ShiftName == "lsl" || ShiftName == "LSL")
1758 isASR = false;
1759 else if (ShiftName == "asr" || ShiftName == "ASR")
1760 isASR = true;
1761 else {
1762 Error(S, "shift operator 'asr' or 'lsl' expected");
1763 return MatchOperand_ParseFail;
1764 }
1765 Parser.Lex(); // Eat the operator.
1766
1767 // A '#' and a shift amount.
1768 if (Parser.getTok().isNot(AsmToken::Hash)) {
1769 Error(Parser.getTok().getLoc(), "'#' expected");
1770 return MatchOperand_ParseFail;
1771 }
1772 Parser.Lex(); // Eat hash token.
1773
1774 const MCExpr *ShiftAmount;
1775 SMLoc E = Parser.getTok().getLoc();
1776 if (getParser().ParseExpression(ShiftAmount)) {
1777 Error(E, "malformed shift expression");
1778 return MatchOperand_ParseFail;
1779 }
1780 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1781 if (!CE) {
1782 Error(E, "shift amount must be an immediate");
1783 return MatchOperand_ParseFail;
1784 }
1785
1786 int64_t Val = CE->getValue();
1787 if (isASR) {
1788 // Shift amount must be in [1,32]
1789 if (Val < 1 || Val > 32) {
1790 Error(E, "'asr' shift amount must be in range [1,32]");
1791 return MatchOperand_ParseFail;
1792 }
1793 // asr #32 encoded as asr #0.
1794 if (Val == 32) Val = 0;
1795 } else {
1796 // Shift amount must be in [1,32]
1797 if (Val < 0 || Val > 31) {
1798 Error(E, "'lsr' shift amount must be in range [0,31]");
1799 return MatchOperand_ParseFail;
1800 }
1801 }
1802
1803 E = Parser.getTok().getLoc();
1804 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1805
1806 return MatchOperand_Success;
1807}
1808
Jim Grosbach1355cf12011-07-26 17:10:22 +00001809/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001810/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1811/// when they refer multiple MIOperands inside a single one.
1812bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001813cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001814 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1815 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1816
1817 // Create a writeback register dummy placeholder.
1818 Inst.addOperand(MCOperand::CreateImm(0));
1819
1820 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1821 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1822 return true;
1823}
1824
Jim Grosbach1355cf12011-07-26 17:10:22 +00001825/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001826/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1827/// when they refer multiple MIOperands inside a single one.
1828bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001829cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001830 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1831 // Create a writeback register dummy placeholder.
1832 Inst.addOperand(MCOperand::CreateImm(0));
1833 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1834 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1835 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1836 return true;
1837}
1838
Jim Grosbach1355cf12011-07-26 17:10:22 +00001839/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001840/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1841/// when they refer multiple MIOperands inside a single one.
1842bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001843cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001844 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1845 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1846
1847 // Create a writeback register dummy placeholder.
1848 Inst.addOperand(MCOperand::CreateImm(0));
1849
1850 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1851 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1852 return true;
1853}
1854
Jim Grosbach1355cf12011-07-26 17:10:22 +00001855/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001856/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1857/// when they refer multiple MIOperands inside a single one.
1858bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001859cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001860 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1861 // Create a writeback register dummy placeholder.
1862 Inst.addOperand(MCOperand::CreateImm(0));
1863 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1864 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1865 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1866 return true;
1867}
1868
Bill Wendlinge7176102010-11-06 22:36:58 +00001869/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001870/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001871///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001872/// TODO Only preindexing and postindexing addressing are started, unindexed
1873/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00001874bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001875parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001876 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00001877 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001878 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001879 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001880 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001881 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001882
Sean Callanan18b83232010-01-19 21:44:56 +00001883 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001884 if (BaseRegTok.isNot(AsmToken::Identifier)) {
1885 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001886 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001887 }
Jim Grosbach1355cf12011-07-26 17:10:22 +00001888 int BaseRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00001889 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001890 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001891 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001892 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001893
Daniel Dunbar05710932011-01-18 05:34:17 +00001894 // The next token must either be a comma or a closing bracket.
1895 const AsmToken &Tok = Parser.getTok();
1896 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
1897 return true;
1898
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001899 bool Preindexed = false;
1900 bool Postindexed = false;
1901 bool OffsetIsReg = false;
1902 bool Negative = false;
1903 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001904 ARMOperand *WBOp = 0;
1905 int OffsetRegNum = -1;
1906 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00001907 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001908 const MCExpr *ShiftAmount = 0;
1909 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001910
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001911 // First look for preindexed address forms, that is after the "[Rn" we now
1912 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001913 if (Tok.is(AsmToken::Comma)) {
1914 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001915 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001916
Jim Grosbach1355cf12011-07-26 17:10:22 +00001917 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
Chris Lattner550276e2010-10-28 20:52:15 +00001918 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001919 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00001920 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001921 if (RBracTok.isNot(AsmToken::RBrac)) {
1922 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001923 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001924 }
Sean Callanan76264762010-04-02 22:27:05 +00001925 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001926 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001927
Sean Callanan18b83232010-01-19 21:44:56 +00001928 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001929 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001930 // None of addrmode3 instruction uses "!"
1931 if (AddrMode == ARMII::AddrMode3)
1932 return true;
1933
Bill Wendling50d0f582010-11-18 23:43:05 +00001934 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
1935 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001936 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001937 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001938 } else { // In addressing mode 2, pre-indexed mode always end with "!"
1939 if (AddrMode == ARMII::AddrMode2)
1940 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001941 }
Daniel Dunbar05710932011-01-18 05:34:17 +00001942 } else {
1943 // The "[Rn" we have so far was not followed by a comma.
1944
Jim Grosbach80eb2332010-10-29 17:41:25 +00001945 // If there's anything other than the right brace, this is a post indexing
1946 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00001947 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001948 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001949
Sean Callanan18b83232010-01-19 21:44:56 +00001950 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00001951
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00001952 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00001953 Postindexed = true;
1954 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00001955
Chris Lattner550276e2010-10-28 20:52:15 +00001956 if (NextTok.isNot(AsmToken::Comma)) {
1957 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001958 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001959 }
Bill Wendling50d0f582010-11-18 23:43:05 +00001960
Sean Callananb9a25b72010-01-19 20:27:46 +00001961 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00001962
Jim Grosbach1355cf12011-07-26 17:10:22 +00001963 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00001964 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00001965 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001966 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001967 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001968 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001969
1970 // Force Offset to exist if used.
1971 if (!OffsetIsReg) {
1972 if (!Offset)
1973 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001974 } else {
1975 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
1976 Error(E, "shift amount not supported");
1977 return true;
1978 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001979 }
1980
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001981 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
1982 Offset, OffsetRegNum, OffsetRegShifted,
1983 ShiftType, ShiftAmount, Preindexed,
1984 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001985 if (WBOp)
1986 Operands.push_back(WBOp);
1987
1988 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001989}
1990
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001991/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
1992/// we will parse the following (were +/- means that a plus or minus is
1993/// optional):
1994/// +/-Rm
1995/// +/-Rm, shift
1996/// #offset
1997/// we return false on success or an error otherwise.
Jim Grosbach1355cf12011-07-26 17:10:22 +00001998bool ARMAsmParser::parseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00001999 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00002000 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002001 const MCExpr *&ShiftAmount,
2002 const MCExpr *&Offset,
2003 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00002004 int &OffsetRegNum,
2005 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002006 Negative = false;
2007 OffsetRegShifted = false;
2008 OffsetIsReg = false;
2009 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00002010 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00002011 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002012 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00002013 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002014 else if (NextTok.is(AsmToken::Minus)) {
2015 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002016 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002017 }
2018 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00002019 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002020 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00002021 SMLoc CurLoc = OffsetRegTok.getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002022 OffsetRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00002023 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00002024 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00002025 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00002026 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002027 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00002028
Bill Wendling12f40e92010-11-06 10:51:53 +00002029 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002030 if (OffsetRegNum != -1) {
2031 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00002032 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002033 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002034 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002035
Sean Callanan18b83232010-01-19 21:44:56 +00002036 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002037 if (parseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00002038 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002039 OffsetRegShifted = true;
2040 }
2041 }
2042 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
2043 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00002044 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002045 if (HashTok.isNot(AsmToken::Hash))
2046 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00002047
Sean Callananb9a25b72010-01-19 20:27:46 +00002048 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002049
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002050 if (getParser().ParseExpression(Offset))
2051 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002052 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002053 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002054 return false;
2055}
2056
Jim Grosbach1355cf12011-07-26 17:10:22 +00002057/// parseShift as one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002058/// ( lsl | lsr | asr | ror ) , # shift_amount
2059/// rrx
2060/// and returns true if it parses a shift otherwise it returns false.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002061bool ARMAsmParser::parseShift(ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +00002062 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00002063 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002064 if (Tok.isNot(AsmToken::Identifier))
2065 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002066 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002067 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002068 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002069 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002070 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002071 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002072 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002073 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002074 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002075 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002076 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002077 else
2078 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002079 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002080
2081 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00002082 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002083 return false;
2084
2085 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00002086 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002087 if (HashTok.isNot(AsmToken::Hash))
2088 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00002089 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002090
2091 if (getParser().ParseExpression(ShiftAmount))
2092 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002093
2094 return false;
2095}
2096
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002097/// Parse a arm instruction operand. For now this parses the operand regardless
2098/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002099bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002100 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002101 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002102
2103 // Check if the current operand has a custom associated parser, if so, try to
2104 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002105 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2106 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002107 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002108 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2109 // there was a match, but an error occurred, in which case, just return that
2110 // the operand parsing failed.
2111 if (ResTy == MatchOperand_ParseFail)
2112 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002113
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002114 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002115 default:
2116 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002117 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002118 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002119 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002120 return false;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002121 int Res = tryparseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002122 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002123 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002124 else if (Res == -1) // irrecoverable error
2125 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002126
2127 // Fall though for the Identifier case that is not a register or a
2128 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002129 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002130 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2131 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002132 // This was not a register so parse other operands that start with an
2133 // identifier (like labels) as expressions and create them as immediates.
2134 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002135 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002136 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002137 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002138 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002139 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2140 return false;
2141 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002142 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002143 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002144 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002145 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002146 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002147 // #42 -> immediate.
2148 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002149 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002150 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002151 const MCExpr *ImmVal;
2152 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002153 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002154 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002155 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2156 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002157 case AsmToken::Colon: {
2158 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002159 // FIXME: Check it's an expression prefix,
2160 // e.g. (FOO - :lower16:BAR) isn't legal.
2161 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002162 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002163 return true;
2164
Evan Cheng75972122011-01-13 07:58:56 +00002165 const MCExpr *SubExprVal;
2166 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002167 return true;
2168
Evan Cheng75972122011-01-13 07:58:56 +00002169 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2170 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002171 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002172 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002173 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002174 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002175 }
2176}
2177
Jim Grosbach1355cf12011-07-26 17:10:22 +00002178// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002179// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002180bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002181 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002182
2183 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002184 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002185 Parser.Lex(); // Eat ':'
2186
2187 if (getLexer().isNot(AsmToken::Identifier)) {
2188 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2189 return true;
2190 }
2191
2192 StringRef IDVal = Parser.getTok().getIdentifier();
2193 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002194 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002195 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002196 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002197 } else {
2198 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2199 return true;
2200 }
2201 Parser.Lex();
2202
2203 if (getLexer().isNot(AsmToken::Colon)) {
2204 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2205 return true;
2206 }
2207 Parser.Lex(); // Eat the last ':'
2208 return false;
2209}
2210
2211const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002212ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002213 MCSymbolRefExpr::VariantKind Variant) {
2214 // Recurse over the given expression, rebuilding it to apply the given variant
2215 // to the leftmost symbol.
2216 if (Variant == MCSymbolRefExpr::VK_None)
2217 return E;
2218
2219 switch (E->getKind()) {
2220 case MCExpr::Target:
2221 llvm_unreachable("Can't handle target expr yet");
2222 case MCExpr::Constant:
2223 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2224
2225 case MCExpr::SymbolRef: {
2226 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2227
2228 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2229 return 0;
2230
2231 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2232 }
2233
2234 case MCExpr::Unary:
2235 llvm_unreachable("Can't handle unary expressions yet");
2236
2237 case MCExpr::Binary: {
2238 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002239 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002240 const MCExpr *RHS = BE->getRHS();
2241 if (!LHS)
2242 return 0;
2243
2244 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2245 }
2246 }
2247
2248 assert(0 && "Invalid expression kind!");
2249 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002250}
2251
Daniel Dunbar352e1482011-01-11 15:59:50 +00002252/// \brief Given a mnemonic, split out possible predication code and carry
2253/// setting letters to form a canonical mnemonic and flags.
2254//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002255// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002256StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002257 unsigned &PredicationCode,
2258 bool &CarrySetting,
2259 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002260 PredicationCode = ARMCC::AL;
2261 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002262 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002263
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002264 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002265 //
2266 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002267 if ((Mnemonic == "movs" && isThumb()) ||
2268 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2269 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2270 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2271 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2272 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2273 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2274 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002275 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002276
Jim Grosbach3f00e312011-07-11 17:09:57 +00002277 // First, split out any predication code. Ignore mnemonics we know aren't
2278 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002279 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbachbf2845c2011-07-22 22:06:05 +00002280 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002281 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2282 .Case("eq", ARMCC::EQ)
2283 .Case("ne", ARMCC::NE)
2284 .Case("hs", ARMCC::HS)
2285 .Case("cs", ARMCC::HS)
2286 .Case("lo", ARMCC::LO)
2287 .Case("cc", ARMCC::LO)
2288 .Case("mi", ARMCC::MI)
2289 .Case("pl", ARMCC::PL)
2290 .Case("vs", ARMCC::VS)
2291 .Case("vc", ARMCC::VC)
2292 .Case("hi", ARMCC::HI)
2293 .Case("ls", ARMCC::LS)
2294 .Case("ge", ARMCC::GE)
2295 .Case("lt", ARMCC::LT)
2296 .Case("gt", ARMCC::GT)
2297 .Case("le", ARMCC::LE)
2298 .Case("al", ARMCC::AL)
2299 .Default(~0U);
2300 if (CC != ~0U) {
2301 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2302 PredicationCode = CC;
2303 }
Bill Wendling52925b62010-10-29 23:50:21 +00002304 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002305
Daniel Dunbar352e1482011-01-11 15:59:50 +00002306 // Next, determine if we have a carry setting bit. We explicitly ignore all
2307 // the instructions we know end in 's'.
2308 if (Mnemonic.endswith("s") &&
2309 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002310 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2311 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2312 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2313 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002314 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2315 CarrySetting = true;
2316 }
2317
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002318 // The "cps" instruction can have a interrupt mode operand which is glued into
2319 // the mnemonic. Check if this is the case, split it and parse the imod op
2320 if (Mnemonic.startswith("cps")) {
2321 // Split out any imod code.
2322 unsigned IMod =
2323 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2324 .Case("ie", ARM_PROC::IE)
2325 .Case("id", ARM_PROC::ID)
2326 .Default(~0U);
2327 if (IMod != ~0U) {
2328 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2329 ProcessorIMod = IMod;
2330 }
2331 }
2332
Daniel Dunbar352e1482011-01-11 15:59:50 +00002333 return Mnemonic;
2334}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002335
2336/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2337/// inclusion of carry set or predication code operands.
2338//
2339// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002340void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002341getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002342 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002343 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2344 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2345 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2346 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002347 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002348 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2349 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002350 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002351 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002352 CanAcceptCarrySet = true;
2353 } else {
2354 CanAcceptCarrySet = false;
2355 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002356
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002357 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2358 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2359 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2360 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002361 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002362 Mnemonic == "setend" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002363 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002364 CanAcceptPredicationCode = false;
2365 } else {
2366 CanAcceptPredicationCode = true;
2367 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002368
Evan Chengebdeeab2011-07-08 01:53:10 +00002369 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002370 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002371 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002372 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002373}
2374
2375/// Parse an arm instruction mnemonic followed by its operands.
2376bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2377 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2378 // Create the leading tokens for the mnemonic, split by '.' characters.
2379 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002380 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002381
Daniel Dunbar352e1482011-01-11 15:59:50 +00002382 // Split out the predication code and carry setting flag from the mnemonic.
2383 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002384 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002385 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002386 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002387 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002388
Jim Grosbachffa32252011-07-19 19:13:28 +00002389 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2390
2391 // FIXME: This is all a pretty gross hack. We should automatically handle
2392 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002393
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002394 // Next, add the CCOut and ConditionCode operands, if needed.
2395 //
2396 // For mnemonics which can ever incorporate a carry setting bit or predication
2397 // code, our matching model involves us always generating CCOut and
2398 // ConditionCode operands to match the mnemonic "as written" and then we let
2399 // the matcher deal with finding the right instruction or generating an
2400 // appropriate error.
2401 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002402 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002403
Jim Grosbach33c16a22011-07-14 22:04:21 +00002404 // If we had a carry-set on an instruction that can't do that, issue an
2405 // error.
2406 if (!CanAcceptCarrySet && CarrySetting) {
2407 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002408 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002409 "' can not set flags, but 's' suffix specified");
2410 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002411 // If we had a predication code on an instruction that can't do that, issue an
2412 // error.
2413 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2414 Parser.EatToEndOfStatement();
2415 return Error(NameLoc, "instruction '" + Mnemonic +
2416 "' is not predicable, but condition code specified");
2417 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002418
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002419 // Add the carry setting operand, if necessary.
2420 //
2421 // FIXME: It would be awesome if we could somehow invent a location such that
2422 // match errors on this operand would print a nice diagnostic about how the
2423 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002424 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002425 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2426 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002427
2428 // Add the predication code operand, if necessary.
2429 if (CanAcceptPredicationCode) {
2430 Operands.push_back(ARMOperand::CreateCondCode(
2431 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002432 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002433
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002434 // Add the processor imod operand, if necessary.
2435 if (ProcessorIMod) {
2436 Operands.push_back(ARMOperand::CreateImm(
2437 MCConstantExpr::Create(ProcessorIMod, getContext()),
2438 NameLoc, NameLoc));
2439 } else {
2440 // This mnemonic can't ever accept a imod, but the user wrote
2441 // one (or misspelled another mnemonic).
2442
2443 // FIXME: Issue a nice error.
2444 }
2445
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002446 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002447 while (Next != StringRef::npos) {
2448 Start = Next;
2449 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002450 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002451
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002452 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002453 }
2454
2455 // Read the remaining operands.
2456 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002457 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002458 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002459 Parser.EatToEndOfStatement();
2460 return true;
2461 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002462
2463 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002464 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002465
2466 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002467 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002468 Parser.EatToEndOfStatement();
2469 return true;
2470 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002471 }
2472 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002473
Chris Lattnercbf8a982010-09-11 16:18:25 +00002474 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2475 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002476 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002477 }
Bill Wendling146018f2010-11-06 21:42:12 +00002478
Chris Lattner34e53142010-09-08 05:10:46 +00002479 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002480
2481
2482 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2483 // another does not. Specifically, the MOVW instruction does not. So we
2484 // special case it here and remove the defaulted (non-setting) cc_out
2485 // operand if that's the instruction we're trying to match.
2486 //
2487 // We do this post-processing of the explicit operands rather than just
2488 // conditionally adding the cc_out in the first place because we need
2489 // to check the type of the parsed immediate operand.
2490 if (Mnemonic == "mov" && Operands.size() > 4 &&
2491 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002492 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2493 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002494 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2495 Operands.erase(Operands.begin() + 1);
2496 delete Op;
2497 }
2498
Chris Lattner98986712010-01-14 22:21:20 +00002499 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002500}
2501
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002502bool ARMAsmParser::
2503MatchAndEmitInstruction(SMLoc IDLoc,
2504 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2505 MCStreamer &Out) {
2506 MCInst Inst;
2507 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002508 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002509 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002510 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002511 case Match_Success:
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002512 Out.EmitInstruction(Inst);
2513 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002514 case Match_MissingFeature:
2515 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2516 return true;
2517 case Match_InvalidOperand: {
2518 SMLoc ErrorLoc = IDLoc;
2519 if (ErrorInfo != ~0U) {
2520 if (ErrorInfo >= Operands.size())
2521 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002522
Chris Lattnere73d4f82010-10-28 21:41:58 +00002523 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2524 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2525 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002526
Chris Lattnere73d4f82010-10-28 21:41:58 +00002527 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002528 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002529 case Match_MnemonicFail:
2530 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002531 case Match_ConversionFail:
2532 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002533 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002534
Eric Christopherc223e2b2010-10-29 09:26:59 +00002535 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002536 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002537}
2538
Jim Grosbach1355cf12011-07-26 17:10:22 +00002539/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002540bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2541 StringRef IDVal = DirectiveID.getIdentifier();
2542 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002543 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002544 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002545 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002546 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002547 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002548 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002549 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002550 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002551 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002552 return true;
2553}
2554
Jim Grosbach1355cf12011-07-26 17:10:22 +00002555/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002556/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002557bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002558 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2559 for (;;) {
2560 const MCExpr *Value;
2561 if (getParser().ParseExpression(Value))
2562 return true;
2563
Chris Lattneraaec2052010-01-19 19:46:13 +00002564 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002565
2566 if (getLexer().is(AsmToken::EndOfStatement))
2567 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002568
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002569 // FIXME: Improve diagnostic.
2570 if (getLexer().isNot(AsmToken::Comma))
2571 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002572 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002573 }
2574 }
2575
Sean Callananb9a25b72010-01-19 20:27:46 +00002576 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002577 return false;
2578}
2579
Jim Grosbach1355cf12011-07-26 17:10:22 +00002580/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002581/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002582bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002583 if (getLexer().isNot(AsmToken::EndOfStatement))
2584 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002585 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002586
2587 // TODO: set thumb mode
2588 // TODO: tell the MC streamer the mode
2589 // getParser().getStreamer().Emit???();
2590 return false;
2591}
2592
Jim Grosbach1355cf12011-07-26 17:10:22 +00002593/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002594/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002595bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002596 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2597 bool isMachO = MAI.hasSubsectionsViaSymbols();
2598 StringRef Name;
2599
2600 // Darwin asm has function name after .thumb_func direction
2601 // ELF doesn't
2602 if (isMachO) {
2603 const AsmToken &Tok = Parser.getTok();
2604 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2605 return Error(L, "unexpected token in .thumb_func directive");
2606 Name = Tok.getString();
2607 Parser.Lex(); // Consume the identifier token.
2608 }
2609
Kevin Enderby515d5092009-10-15 20:48:48 +00002610 if (getLexer().isNot(AsmToken::EndOfStatement))
2611 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002612 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002613
Rafael Espindola64695402011-05-16 16:17:21 +00002614 // FIXME: assuming function name will be the line following .thumb_func
2615 if (!isMachO) {
2616 Name = Parser.getTok().getString();
2617 }
2618
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002619 // Mark symbol as a thumb symbol.
2620 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2621 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002622 return false;
2623}
2624
Jim Grosbach1355cf12011-07-26 17:10:22 +00002625/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002626/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002627bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002628 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002629 if (Tok.isNot(AsmToken::Identifier))
2630 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002631 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002632 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002633 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002634 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002635 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002636 else
2637 return Error(L, "unrecognized syntax mode in .syntax directive");
2638
2639 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002640 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002641 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002642
2643 // TODO tell the MC streamer the mode
2644 // getParser().getStreamer().Emit???();
2645 return false;
2646}
2647
Jim Grosbach1355cf12011-07-26 17:10:22 +00002648/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002649/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002650bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002651 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002652 if (Tok.isNot(AsmToken::Integer))
2653 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002654 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002655 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002656 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002657 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002658 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002659 else
2660 return Error(L, "invalid operand to .code directive");
2661
2662 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002663 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002664 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002665
Evan Cheng32869202011-07-08 22:36:29 +00002666 if (Val == 16) {
Evan Chengffc0e732011-07-09 05:47:46 +00002667 if (!isThumb())
2668 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002669 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00002670 } else {
Evan Chengffc0e732011-07-09 05:47:46 +00002671 if (isThumb())
2672 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002673 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00002674 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002675
Kevin Enderby515d5092009-10-15 20:48:48 +00002676 return false;
2677}
2678
Sean Callanan90b70972010-04-07 20:29:34 +00002679extern "C" void LLVMInitializeARMAsmLexer();
2680
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002681/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002682extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002683 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2684 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002685 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002686}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002687
Chris Lattner0692ee62010-09-06 19:11:01 +00002688#define GET_REGISTER_MATCHER
2689#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002690#include "ARMGenAsmMatcher.inc"