blob: fc8a4847014e7058179b17dd0499cb55bc684532 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000117 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000118
119 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000120 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000121 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000122 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
123 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000124 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000125 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000126 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
127 const SmallVectorImpl<MCParsedAsmOperand*> &);
128 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
130 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
131 const SmallVectorImpl<MCParsedAsmOperand*> &);
132 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000134 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000136 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000138 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000140
141 bool validateInstruction(MCInst &Inst,
142 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000143 void processInstruction(MCInst &Inst,
144 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach189610f2011-07-26 18:25:39 +0000145
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000146public:
Evan Chengffc0e732011-07-09 05:47:46 +0000147 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000148 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000149 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000150
Evan Chengebdeeab2011-07-08 01:53:10 +0000151 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000152 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000153 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000154
Jim Grosbach1355cf12011-07-26 17:10:22 +0000155 // Implementation of the MCTargetAsmParser interface:
156 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
157 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000158 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000159 bool ParseDirective(AsmToken DirectiveID);
160
161 bool MatchAndEmitInstruction(SMLoc IDLoc,
162 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
163 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000164};
Jim Grosbach16c74252010-10-29 14:46:02 +0000165} // end anonymous namespace
166
Chris Lattner3a697562010-10-28 17:20:03 +0000167namespace {
168
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000169/// ARMOperand - Instances of this class represent a parsed ARM machine
170/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000171class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000172 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000173 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000174 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000175 CoprocNum,
176 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000177 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000178 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000179 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000180 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000181 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000182 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000183 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000184 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000185 DPRRegisterList,
186 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000187 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000188 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000189 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000190 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000191 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000192 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000193 } Kind;
194
Sean Callanan76264762010-04-02 22:27:05 +0000195 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000196 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000197
198 union {
199 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000200 ARMCC::CondCodes Val;
201 } CC;
202
203 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000204 ARM_MB::MemBOpt Val;
205 } MBOpt;
206
207 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000208 unsigned Val;
209 } Cop;
210
211 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000212 ARM_PROC::IFlags Val;
213 } IFlags;
214
215 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000216 unsigned Val;
217 } MMask;
218
219 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000220 const char *Data;
221 unsigned Length;
222 } Tok;
223
224 struct {
225 unsigned RegNum;
226 } Reg;
227
Bill Wendling8155e5b2010-11-06 22:19:43 +0000228 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000229 const MCExpr *Val;
230 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000231
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000232 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000233 struct {
234 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000235 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
236 // was specified.
237 const MCConstantExpr *OffsetImm; // Offset immediate value
238 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
239 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000240 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000241 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000242 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000243
244 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000245 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000246 bool isAdd;
247 ARM_AM::ShiftOpc ShiftTy;
248 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000249 } PostIdxReg;
250
251 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000252 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000253 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000254 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000255 struct {
256 ARM_AM::ShiftOpc ShiftTy;
257 unsigned SrcReg;
258 unsigned ShiftReg;
259 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000260 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000261 struct {
262 ARM_AM::ShiftOpc ShiftTy;
263 unsigned SrcReg;
264 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000265 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000266 struct {
267 unsigned Imm;
268 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000269 struct {
270 unsigned LSB;
271 unsigned Width;
272 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000273 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000274
Bill Wendling146018f2010-11-06 21:42:12 +0000275 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
276public:
Sean Callanan76264762010-04-02 22:27:05 +0000277 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
278 Kind = o.Kind;
279 StartLoc = o.StartLoc;
280 EndLoc = o.EndLoc;
281 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000282 case CondCode:
283 CC = o.CC;
284 break;
Sean Callanan76264762010-04-02 22:27:05 +0000285 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000286 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000287 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000288 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000289 case Register:
290 Reg = o.Reg;
291 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000292 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000293 case DPRRegisterList:
294 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000295 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000296 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000297 case CoprocNum:
298 case CoprocReg:
299 Cop = o.Cop;
300 break;
Sean Callanan76264762010-04-02 22:27:05 +0000301 case Immediate:
302 Imm = o.Imm;
303 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000304 case MemBarrierOpt:
305 MBOpt = o.MBOpt;
306 break;
Sean Callanan76264762010-04-02 22:27:05 +0000307 case Memory:
308 Mem = o.Mem;
309 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000310 case PostIndexRegister:
311 PostIdxReg = o.PostIdxReg;
312 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000313 case MSRMask:
314 MMask = o.MMask;
315 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000316 case ProcIFlags:
317 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000318 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000319 case ShifterImmediate:
320 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000321 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000322 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000323 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000324 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000325 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000326 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000327 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000328 case RotateImmediate:
329 RotImm = o.RotImm;
330 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000331 case BitfieldDescriptor:
332 Bitfield = o.Bitfield;
333 break;
Sean Callanan76264762010-04-02 22:27:05 +0000334 }
335 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000336
Sean Callanan76264762010-04-02 22:27:05 +0000337 /// getStartLoc - Get the location of the first token of this operand.
338 SMLoc getStartLoc() const { return StartLoc; }
339 /// getEndLoc - Get the location of the last token of this operand.
340 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000341
Daniel Dunbar8462b302010-08-11 06:36:53 +0000342 ARMCC::CondCodes getCondCode() const {
343 assert(Kind == CondCode && "Invalid access!");
344 return CC.Val;
345 }
346
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000347 unsigned getCoproc() const {
348 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
349 return Cop.Val;
350 }
351
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000352 StringRef getToken() const {
353 assert(Kind == Token && "Invalid access!");
354 return StringRef(Tok.Data, Tok.Length);
355 }
356
357 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000358 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000359 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000360 }
361
Bill Wendling5fa22a12010-11-09 23:28:44 +0000362 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000363 assert((Kind == RegisterList || Kind == DPRRegisterList ||
364 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000365 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000366 }
367
Kevin Enderbycfe07242009-10-13 22:19:02 +0000368 const MCExpr *getImm() const {
369 assert(Kind == Immediate && "Invalid access!");
370 return Imm.Val;
371 }
372
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000373 ARM_MB::MemBOpt getMemBarrierOpt() const {
374 assert(Kind == MemBarrierOpt && "Invalid access!");
375 return MBOpt.Val;
376 }
377
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000378 ARM_PROC::IFlags getProcIFlags() const {
379 assert(Kind == ProcIFlags && "Invalid access!");
380 return IFlags.Val;
381 }
382
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000383 unsigned getMSRMask() const {
384 assert(Kind == MSRMask && "Invalid access!");
385 return MMask.Val;
386 }
387
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000388 bool isCoprocNum() const { return Kind == CoprocNum; }
389 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000390 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000391 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000392 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000393 bool isImm0_255() const {
394 if (Kind != Immediate)
395 return false;
396 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
397 if (!CE) return false;
398 int64_t Value = CE->getValue();
399 return Value >= 0 && Value < 256;
400 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000401 bool isImm0_7() const {
402 if (Kind != Immediate)
403 return false;
404 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
405 if (!CE) return false;
406 int64_t Value = CE->getValue();
407 return Value >= 0 && Value < 8;
408 }
409 bool isImm0_15() const {
410 if (Kind != Immediate)
411 return false;
412 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
413 if (!CE) return false;
414 int64_t Value = CE->getValue();
415 return Value >= 0 && Value < 16;
416 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000417 bool isImm0_31() const {
418 if (Kind != Immediate)
419 return false;
420 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
421 if (!CE) return false;
422 int64_t Value = CE->getValue();
423 return Value >= 0 && Value < 32;
424 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000425 bool isImm1_16() const {
426 if (Kind != Immediate)
427 return false;
428 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
429 if (!CE) return false;
430 int64_t Value = CE->getValue();
431 return Value > 0 && Value < 17;
432 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000433 bool isImm1_32() const {
434 if (Kind != Immediate)
435 return false;
436 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
437 if (!CE) return false;
438 int64_t Value = CE->getValue();
439 return Value > 0 && Value < 33;
440 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000441 bool isImm0_65535() const {
442 if (Kind != Immediate)
443 return false;
444 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
445 if (!CE) return false;
446 int64_t Value = CE->getValue();
447 return Value >= 0 && Value < 65536;
448 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000449 bool isImm0_65535Expr() const {
450 if (Kind != Immediate)
451 return false;
452 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
453 // If it's not a constant expression, it'll generate a fixup and be
454 // handled later.
455 if (!CE) return true;
456 int64_t Value = CE->getValue();
457 return Value >= 0 && Value < 65536;
458 }
Jim Grosbached838482011-07-26 16:24:27 +0000459 bool isImm24bit() const {
460 if (Kind != Immediate)
461 return false;
462 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
463 if (!CE) return false;
464 int64_t Value = CE->getValue();
465 return Value >= 0 && Value <= 0xffffff;
466 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000467 bool isPKHLSLImm() const {
468 if (Kind != Immediate)
469 return false;
470 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
471 if (!CE) return false;
472 int64_t Value = CE->getValue();
473 return Value >= 0 && Value < 32;
474 }
475 bool isPKHASRImm() const {
476 if (Kind != Immediate)
477 return false;
478 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
479 if (!CE) return false;
480 int64_t Value = CE->getValue();
481 return Value > 0 && Value <= 32;
482 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000483 bool isARMSOImm() const {
484 if (Kind != Immediate)
485 return false;
486 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
487 if (!CE) return false;
488 int64_t Value = CE->getValue();
489 return ARM_AM::getSOImmVal(Value) != -1;
490 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000491 bool isT2SOImm() const {
492 if (Kind != Immediate)
493 return false;
494 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
495 if (!CE) return false;
496 int64_t Value = CE->getValue();
497 return ARM_AM::getT2SOImmVal(Value) != -1;
498 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000499 bool isSetEndImm() const {
500 if (Kind != Immediate)
501 return false;
502 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
503 if (!CE) return false;
504 int64_t Value = CE->getValue();
505 return Value == 1 || Value == 0;
506 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000507 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000508 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000509 bool isDPRRegList() const { return Kind == DPRRegisterList; }
510 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000511 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000512 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000513 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000514 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000515 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
516 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000517 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000518 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000519 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
520 bool isPostIdxReg() const {
521 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
522 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000523 bool isMemNoOffset() const {
524 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000525 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000526 // No offset of any kind.
527 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000528 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000529 bool isAddrMode2() const {
530 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000531 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000532 // Check for register offset.
533 if (Mem.OffsetRegNum) return true;
534 // Immediate offset in range [-4095, 4095].
535 if (!Mem.OffsetImm) return true;
536 int64_t Val = Mem.OffsetImm->getValue();
537 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000538 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000539 bool isAM2OffsetImm() const {
540 if (Kind != Immediate)
541 return false;
542 // Immediate offset in range [-4095, 4095].
543 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
544 if (!CE) return false;
545 int64_t Val = CE->getValue();
546 return Val > -4096 && Val < 4096;
547 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000548 bool isAddrMode3() const {
549 if (Kind != Memory)
550 return false;
551 // No shifts are legal for AM3.
552 if (Mem.ShiftType != ARM_AM::no_shift) return false;
553 // Check for register offset.
554 if (Mem.OffsetRegNum) return true;
555 // Immediate offset in range [-255, 255].
556 if (!Mem.OffsetImm) return true;
557 int64_t Val = Mem.OffsetImm->getValue();
558 return Val > -256 && Val < 256;
559 }
560 bool isAM3Offset() const {
561 if (Kind != Immediate && Kind != PostIndexRegister)
562 return false;
563 if (Kind == PostIndexRegister)
564 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
565 // Immediate offset in range [-255, 255].
566 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
567 if (!CE) return false;
568 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000569 // Special case, #-0 is INT32_MIN.
570 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000571 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000572 bool isAddrMode5() const {
573 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000574 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000575 // Check for register offset.
576 if (Mem.OffsetRegNum) return false;
577 // Immediate offset in range [-1020, 1020] and a multiple of 4.
578 if (!Mem.OffsetImm) return true;
579 int64_t Val = Mem.OffsetImm->getValue();
580 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000581 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000582 bool isMemRegOffset() const {
583 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000584 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000585 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000586 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000587 bool isMemThumbRR() const {
588 // Thumb reg+reg addressing is simple. Just two registers, a base and
589 // an offset. No shifts, negations or any other complicating factors.
590 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
591 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000592 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000594 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000595 bool isMemImm8Offset() const {
596 if (Kind != Memory || Mem.OffsetRegNum != 0)
597 return false;
598 // Immediate offset in range [-255, 255].
599 if (!Mem.OffsetImm) return true;
600 int64_t Val = Mem.OffsetImm->getValue();
601 return Val > -256 && Val < 256;
602 }
603 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000604 // If we have an immediate that's not a constant, treat it as a label
605 // reference needing a fixup. If it is a constant, it's something else
606 // and we reject it.
607 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
608 return true;
609
Jim Grosbach7ce05792011-08-03 23:50:40 +0000610 if (Kind != Memory || Mem.OffsetRegNum != 0)
611 return false;
612 // Immediate offset in range [-4095, 4095].
613 if (!Mem.OffsetImm) return true;
614 int64_t Val = Mem.OffsetImm->getValue();
615 return Val > -4096 && Val < 4096;
616 }
617 bool isPostIdxImm8() const {
618 if (Kind != Immediate)
619 return false;
620 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
621 if (!CE) return false;
622 int64_t Val = CE->getValue();
623 return Val > -256 && Val < 256;
624 }
625
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000626 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000627 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000628
629 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000630 // Add as immediates when possible. Null MCExpr = 0.
631 if (Expr == 0)
632 Inst.addOperand(MCOperand::CreateImm(0));
633 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000634 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
635 else
636 Inst.addOperand(MCOperand::CreateExpr(Expr));
637 }
638
Daniel Dunbar8462b302010-08-11 06:36:53 +0000639 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000640 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000641 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000642 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
643 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000644 }
645
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000646 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
647 assert(N == 1 && "Invalid number of operands!");
648 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
649 }
650
651 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
652 assert(N == 1 && "Invalid number of operands!");
653 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
654 }
655
Jim Grosbachd67641b2010-12-06 18:21:12 +0000656 void addCCOutOperands(MCInst &Inst, unsigned N) const {
657 assert(N == 1 && "Invalid number of operands!");
658 Inst.addOperand(MCOperand::CreateReg(getReg()));
659 }
660
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000661 void addRegOperands(MCInst &Inst, unsigned N) const {
662 assert(N == 1 && "Invalid number of operands!");
663 Inst.addOperand(MCOperand::CreateReg(getReg()));
664 }
665
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000666 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000667 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000668 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
669 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
670 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000671 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000672 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000673 }
674
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000675 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000676 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000677 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
678 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000679 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000680 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000681 }
682
683
Jim Grosbach580f4a92011-07-25 22:20:28 +0000684 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000685 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000686 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
687 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000688 }
689
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000690 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000691 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000692 const SmallVectorImpl<unsigned> &RegList = getRegList();
693 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000694 I = RegList.begin(), E = RegList.end(); I != E; ++I)
695 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000696 }
697
Bill Wendling0f630752010-11-17 04:32:08 +0000698 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
699 addRegListOperands(Inst, N);
700 }
701
702 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
703 addRegListOperands(Inst, N);
704 }
705
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000706 void addRotImmOperands(MCInst &Inst, unsigned N) const {
707 assert(N == 1 && "Invalid number of operands!");
708 // Encoded as val>>3. The printer handles display as 8, 16, 24.
709 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
710 }
711
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000712 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
713 assert(N == 1 && "Invalid number of operands!");
714 // Munge the lsb/width into a bitfield mask.
715 unsigned lsb = Bitfield.LSB;
716 unsigned width = Bitfield.Width;
717 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
718 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
719 (32 - (lsb + width)));
720 Inst.addOperand(MCOperand::CreateImm(Mask));
721 }
722
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000723 void addImmOperands(MCInst &Inst, unsigned N) const {
724 assert(N == 1 && "Invalid number of operands!");
725 addExpr(Inst, getImm());
726 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000727
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000728 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
729 assert(N == 1 && "Invalid number of operands!");
730 addExpr(Inst, getImm());
731 }
732
Jim Grosbach83ab0702011-07-13 22:01:08 +0000733 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
734 assert(N == 1 && "Invalid number of operands!");
735 addExpr(Inst, getImm());
736 }
737
738 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
739 assert(N == 1 && "Invalid number of operands!");
740 addExpr(Inst, getImm());
741 }
742
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000743 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
744 assert(N == 1 && "Invalid number of operands!");
745 addExpr(Inst, getImm());
746 }
747
Jim Grosbachf4943352011-07-25 23:09:14 +0000748 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
749 assert(N == 1 && "Invalid number of operands!");
750 // The constant encodes as the immediate-1, and we store in the instruction
751 // the bits as encoded, so subtract off one here.
752 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
753 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
754 }
755
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000756 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
757 assert(N == 1 && "Invalid number of operands!");
758 // The constant encodes as the immediate-1, and we store in the instruction
759 // the bits as encoded, so subtract off one here.
760 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
761 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
762 }
763
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000764 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
765 assert(N == 1 && "Invalid number of operands!");
766 addExpr(Inst, getImm());
767 }
768
Jim Grosbachffa32252011-07-19 19:13:28 +0000769 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
770 assert(N == 1 && "Invalid number of operands!");
771 addExpr(Inst, getImm());
772 }
773
Jim Grosbached838482011-07-26 16:24:27 +0000774 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
775 assert(N == 1 && "Invalid number of operands!");
776 addExpr(Inst, getImm());
777 }
778
Jim Grosbachf6c05252011-07-21 17:23:04 +0000779 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
780 assert(N == 1 && "Invalid number of operands!");
781 addExpr(Inst, getImm());
782 }
783
784 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
785 assert(N == 1 && "Invalid number of operands!");
786 // An ASR value of 32 encodes as 0, so that's how we want to add it to
787 // the instruction as well.
788 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
789 int Val = CE->getValue();
790 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
791 }
792
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000793 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
794 assert(N == 1 && "Invalid number of operands!");
795 addExpr(Inst, getImm());
796 }
797
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000798 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
799 assert(N == 1 && "Invalid number of operands!");
800 addExpr(Inst, getImm());
801 }
802
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000803 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
804 assert(N == 1 && "Invalid number of operands!");
805 addExpr(Inst, getImm());
806 }
807
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000808 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
809 assert(N == 1 && "Invalid number of operands!");
810 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
811 }
812
Jim Grosbach7ce05792011-08-03 23:50:40 +0000813 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
814 assert(N == 1 && "Invalid number of operands!");
815 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000816 }
817
Jim Grosbach7ce05792011-08-03 23:50:40 +0000818 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
819 assert(N == 3 && "Invalid number of operands!");
820 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
821 if (!Mem.OffsetRegNum) {
822 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
823 // Special case for #-0
824 if (Val == INT32_MIN) Val = 0;
825 if (Val < 0) Val = -Val;
826 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
827 } else {
828 // For register offset, we encode the shift type and negation flag
829 // here.
830 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
831 0, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000832 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000833 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
834 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
835 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000836 }
837
Jim Grosbach039c2e12011-08-04 23:01:30 +0000838 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
839 assert(N == 2 && "Invalid number of operands!");
840 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
841 assert(CE && "non-constant AM2OffsetImm operand!");
842 int32_t Val = CE->getValue();
843 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
844 // Special case for #-0
845 if (Val == INT32_MIN) Val = 0;
846 if (Val < 0) Val = -Val;
847 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
848 Inst.addOperand(MCOperand::CreateReg(0));
849 Inst.addOperand(MCOperand::CreateImm(Val));
850 }
851
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000852 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
853 assert(N == 3 && "Invalid number of operands!");
854 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
855 if (!Mem.OffsetRegNum) {
856 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
857 // Special case for #-0
858 if (Val == INT32_MIN) Val = 0;
859 if (Val < 0) Val = -Val;
860 Val = ARM_AM::getAM3Opc(AddSub, Val);
861 } else {
862 // For register offset, we encode the shift type and negation flag
863 // here.
864 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
865 }
866 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
867 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
868 Inst.addOperand(MCOperand::CreateImm(Val));
869 }
870
871 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
872 assert(N == 2 && "Invalid number of operands!");
873 if (Kind == PostIndexRegister) {
874 int32_t Val =
875 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
876 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
877 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000878 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000879 }
880
881 // Constant offset.
882 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
883 int32_t Val = CE->getValue();
884 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
885 // Special case for #-0
886 if (Val == INT32_MIN) Val = 0;
887 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000888 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000889 Inst.addOperand(MCOperand::CreateReg(0));
890 Inst.addOperand(MCOperand::CreateImm(Val));
891 }
892
Jim Grosbach7ce05792011-08-03 23:50:40 +0000893 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
894 assert(N == 2 && "Invalid number of operands!");
895 // The lower two bits are always zero and as such are not encoded.
896 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
897 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
898 // Special case for #-0
899 if (Val == INT32_MIN) Val = 0;
900 if (Val < 0) Val = -Val;
901 Val = ARM_AM::getAM5Opc(AddSub, Val);
902 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
903 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000904 }
905
Jim Grosbach7ce05792011-08-03 23:50:40 +0000906 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
907 assert(N == 2 && "Invalid number of operands!");
908 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
909 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
910 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000911 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000912
Jim Grosbach7ce05792011-08-03 23:50:40 +0000913 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
914 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000915 // If this is an immediate, it's a label reference.
916 if (Kind == Immediate) {
917 addExpr(Inst, getImm());
918 Inst.addOperand(MCOperand::CreateImm(0));
919 return;
920 }
921
922 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000923 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
924 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
925 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000926 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000927
Jim Grosbach7ce05792011-08-03 23:50:40 +0000928 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
929 assert(N == 3 && "Invalid number of operands!");
930 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000931 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000932 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
933 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
934 Inst.addOperand(MCOperand::CreateImm(Val));
935 }
936
937 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
938 assert(N == 2 && "Invalid number of operands!");
939 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
940 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
941 }
942
943 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
944 assert(N == 1 && "Invalid number of operands!");
945 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
946 assert(CE && "non-constant post-idx-imm8 operand!");
947 int Imm = CE->getValue();
948 bool isAdd = Imm >= 0;
949 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
950 Inst.addOperand(MCOperand::CreateImm(Imm));
951 }
952
953 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
954 assert(N == 2 && "Invalid number of operands!");
955 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000956 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
957 }
958
959 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
960 assert(N == 2 && "Invalid number of operands!");
961 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
962 // The sign, shift type, and shift amount are encoded in a single operand
963 // using the AM2 encoding helpers.
964 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
965 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
966 PostIdxReg.ShiftTy);
967 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000968 }
969
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000970 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
971 assert(N == 1 && "Invalid number of operands!");
972 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
973 }
974
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000975 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
976 assert(N == 1 && "Invalid number of operands!");
977 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
978 }
979
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000980 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000981
Chris Lattner3a697562010-10-28 17:20:03 +0000982 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
983 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000984 Op->CC.Val = CC;
985 Op->StartLoc = S;
986 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000987 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000988 }
989
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000990 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
991 ARMOperand *Op = new ARMOperand(CoprocNum);
992 Op->Cop.Val = CopVal;
993 Op->StartLoc = S;
994 Op->EndLoc = S;
995 return Op;
996 }
997
998 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
999 ARMOperand *Op = new ARMOperand(CoprocReg);
1000 Op->Cop.Val = CopVal;
1001 Op->StartLoc = S;
1002 Op->EndLoc = S;
1003 return Op;
1004 }
1005
Jim Grosbachd67641b2010-12-06 18:21:12 +00001006 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1007 ARMOperand *Op = new ARMOperand(CCOut);
1008 Op->Reg.RegNum = RegNum;
1009 Op->StartLoc = S;
1010 Op->EndLoc = S;
1011 return Op;
1012 }
1013
Chris Lattner3a697562010-10-28 17:20:03 +00001014 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1015 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001016 Op->Tok.Data = Str.data();
1017 Op->Tok.Length = Str.size();
1018 Op->StartLoc = S;
1019 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001020 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001021 }
1022
Bill Wendling50d0f582010-11-18 23:43:05 +00001023 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001024 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001025 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001026 Op->StartLoc = S;
1027 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001028 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001029 }
1030
Jim Grosbache8606dc2011-07-13 17:50:29 +00001031 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1032 unsigned SrcReg,
1033 unsigned ShiftReg,
1034 unsigned ShiftImm,
1035 SMLoc S, SMLoc E) {
1036 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001037 Op->RegShiftedReg.ShiftTy = ShTy;
1038 Op->RegShiftedReg.SrcReg = SrcReg;
1039 Op->RegShiftedReg.ShiftReg = ShiftReg;
1040 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001041 Op->StartLoc = S;
1042 Op->EndLoc = E;
1043 return Op;
1044 }
1045
Owen Anderson92a20222011-07-21 18:54:16 +00001046 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1047 unsigned SrcReg,
1048 unsigned ShiftImm,
1049 SMLoc S, SMLoc E) {
1050 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001051 Op->RegShiftedImm.ShiftTy = ShTy;
1052 Op->RegShiftedImm.SrcReg = SrcReg;
1053 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001054 Op->StartLoc = S;
1055 Op->EndLoc = E;
1056 return Op;
1057 }
1058
Jim Grosbach580f4a92011-07-25 22:20:28 +00001059 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001060 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001061 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1062 Op->ShifterImm.isASR = isASR;
1063 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001064 Op->StartLoc = S;
1065 Op->EndLoc = E;
1066 return Op;
1067 }
1068
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001069 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1070 ARMOperand *Op = new ARMOperand(RotateImmediate);
1071 Op->RotImm.Imm = Imm;
1072 Op->StartLoc = S;
1073 Op->EndLoc = E;
1074 return Op;
1075 }
1076
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001077 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1078 SMLoc S, SMLoc E) {
1079 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1080 Op->Bitfield.LSB = LSB;
1081 Op->Bitfield.Width = Width;
1082 Op->StartLoc = S;
1083 Op->EndLoc = E;
1084 return Op;
1085 }
1086
Bill Wendling7729e062010-11-09 22:44:22 +00001087 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001088 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001089 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001090 KindTy Kind = RegisterList;
1091
Evan Cheng275944a2011-07-25 21:32:49 +00001092 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1093 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001094 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001095 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1096 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001097 Kind = SPRRegisterList;
1098
1099 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001100 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001101 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001102 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001103 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001104 Op->StartLoc = StartLoc;
1105 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001106 return Op;
1107 }
1108
Chris Lattner3a697562010-10-28 17:20:03 +00001109 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1110 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001111 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001112 Op->StartLoc = S;
1113 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001114 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001115 }
1116
Jim Grosbach7ce05792011-08-03 23:50:40 +00001117 static ARMOperand *CreateMem(unsigned BaseRegNum,
1118 const MCConstantExpr *OffsetImm,
1119 unsigned OffsetRegNum,
1120 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001121 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001122 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001123 SMLoc S, SMLoc E) {
1124 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001125 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001126 Op->Mem.OffsetImm = OffsetImm;
1127 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001128 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001129 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001130 Op->Mem.isNegative = isNegative;
1131 Op->StartLoc = S;
1132 Op->EndLoc = E;
1133 return Op;
1134 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001135
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001136 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1137 ARM_AM::ShiftOpc ShiftTy,
1138 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001139 SMLoc S, SMLoc E) {
1140 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1141 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001142 Op->PostIdxReg.isAdd = isAdd;
1143 Op->PostIdxReg.ShiftTy = ShiftTy;
1144 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001145 Op->StartLoc = S;
1146 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001147 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001148 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001149
1150 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1151 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1152 Op->MBOpt.Val = Opt;
1153 Op->StartLoc = S;
1154 Op->EndLoc = S;
1155 return Op;
1156 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001157
1158 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1159 ARMOperand *Op = new ARMOperand(ProcIFlags);
1160 Op->IFlags.Val = IFlags;
1161 Op->StartLoc = S;
1162 Op->EndLoc = S;
1163 return Op;
1164 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001165
1166 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1167 ARMOperand *Op = new ARMOperand(MSRMask);
1168 Op->MMask.Val = MMask;
1169 Op->StartLoc = S;
1170 Op->EndLoc = S;
1171 return Op;
1172 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001173};
1174
1175} // end anonymous namespace.
1176
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001177void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001178 switch (Kind) {
1179 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001180 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001181 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001182 case CCOut:
1183 OS << "<ccout " << getReg() << ">";
1184 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001185 case CoprocNum:
1186 OS << "<coprocessor number: " << getCoproc() << ">";
1187 break;
1188 case CoprocReg:
1189 OS << "<coprocessor register: " << getCoproc() << ">";
1190 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001191 case MSRMask:
1192 OS << "<mask: " << getMSRMask() << ">";
1193 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001194 case Immediate:
1195 getImm()->print(OS);
1196 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001197 case MemBarrierOpt:
1198 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1199 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001200 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001201 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001202 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001203 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001204 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001205 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001206 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1207 << PostIdxReg.RegNum;
1208 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1209 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1210 << PostIdxReg.ShiftImm;
1211 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001212 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001213 case ProcIFlags: {
1214 OS << "<ARM_PROC::";
1215 unsigned IFlags = getProcIFlags();
1216 for (int i=2; i >= 0; --i)
1217 if (IFlags & (1 << i))
1218 OS << ARM_PROC::IFlagsToString(1 << i);
1219 OS << ">";
1220 break;
1221 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001222 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001223 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001224 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001225 case ShifterImmediate:
1226 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1227 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001228 break;
1229 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001230 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001231 << RegShiftedReg.SrcReg
1232 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1233 << ", " << RegShiftedReg.ShiftReg << ", "
1234 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001235 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001236 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001237 case ShiftedImmediate:
1238 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001239 << RegShiftedImm.SrcReg
1240 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1241 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001242 << ">";
1243 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001244 case RotateImmediate:
1245 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1246 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001247 case BitfieldDescriptor:
1248 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1249 << ", width: " << Bitfield.Width << ">";
1250 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001251 case RegisterList:
1252 case DPRRegisterList:
1253 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001254 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001255
Bill Wendling5fa22a12010-11-09 23:28:44 +00001256 const SmallVectorImpl<unsigned> &RegList = getRegList();
1257 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001258 I = RegList.begin(), E = RegList.end(); I != E; ) {
1259 OS << *I;
1260 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001261 }
1262
1263 OS << ">";
1264 break;
1265 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001266 case Token:
1267 OS << "'" << getToken() << "'";
1268 break;
1269 }
1270}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001271
1272/// @name Auto-generated Match Functions
1273/// {
1274
1275static unsigned MatchRegisterName(StringRef Name);
1276
1277/// }
1278
Bob Wilson69df7232011-02-03 21:46:10 +00001279bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1280 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001281 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001282
1283 return (RegNo == (unsigned)-1);
1284}
1285
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001286/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001287/// and if it is a register name the token is eaten and the register number is
1288/// returned. Otherwise return -1.
1289///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001290int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001291 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001292 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001293
Chris Lattnere5658fa2010-10-30 04:09:10 +00001294 // FIXME: Validate register for the current architecture; we have to do
1295 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001296 std::string upperCase = Tok.getString().str();
1297 std::string lowerCase = LowercaseString(upperCase);
1298 unsigned RegNum = MatchRegisterName(lowerCase);
1299 if (!RegNum) {
1300 RegNum = StringSwitch<unsigned>(lowerCase)
1301 .Case("r13", ARM::SP)
1302 .Case("r14", ARM::LR)
1303 .Case("r15", ARM::PC)
1304 .Case("ip", ARM::R12)
1305 .Default(0);
1306 }
1307 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001308
Chris Lattnere5658fa2010-10-30 04:09:10 +00001309 Parser.Lex(); // Eat identifier token.
1310 return RegNum;
1311}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001312
Jim Grosbach19906722011-07-13 18:49:30 +00001313// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1314// If a recoverable error occurs, return 1. If an irrecoverable error
1315// occurs, return -1. An irrecoverable error is one where tokens have been
1316// consumed in the process of trying to parse the shifter (i.e., when it is
1317// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001318int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001319 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1320 SMLoc S = Parser.getTok().getLoc();
1321 const AsmToken &Tok = Parser.getTok();
1322 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1323
1324 std::string upperCase = Tok.getString().str();
1325 std::string lowerCase = LowercaseString(upperCase);
1326 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1327 .Case("lsl", ARM_AM::lsl)
1328 .Case("lsr", ARM_AM::lsr)
1329 .Case("asr", ARM_AM::asr)
1330 .Case("ror", ARM_AM::ror)
1331 .Case("rrx", ARM_AM::rrx)
1332 .Default(ARM_AM::no_shift);
1333
1334 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001335 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001336
Jim Grosbache8606dc2011-07-13 17:50:29 +00001337 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001338
Jim Grosbache8606dc2011-07-13 17:50:29 +00001339 // The source register for the shift has already been added to the
1340 // operand list, so we need to pop it off and combine it into the shifted
1341 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001342 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001343 if (!PrevOp->isReg())
1344 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1345 int SrcReg = PrevOp->getReg();
1346 int64_t Imm = 0;
1347 int ShiftReg = 0;
1348 if (ShiftTy == ARM_AM::rrx) {
1349 // RRX Doesn't have an explicit shift amount. The encoder expects
1350 // the shift register to be the same as the source register. Seems odd,
1351 // but OK.
1352 ShiftReg = SrcReg;
1353 } else {
1354 // Figure out if this is shifted by a constant or a register (for non-RRX).
1355 if (Parser.getTok().is(AsmToken::Hash)) {
1356 Parser.Lex(); // Eat hash.
1357 SMLoc ImmLoc = Parser.getTok().getLoc();
1358 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001359 if (getParser().ParseExpression(ShiftExpr)) {
1360 Error(ImmLoc, "invalid immediate shift value");
1361 return -1;
1362 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001363 // The expression must be evaluatable as an immediate.
1364 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001365 if (!CE) {
1366 Error(ImmLoc, "invalid immediate shift value");
1367 return -1;
1368 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001369 // Range check the immediate.
1370 // lsl, ror: 0 <= imm <= 31
1371 // lsr, asr: 0 <= imm <= 32
1372 Imm = CE->getValue();
1373 if (Imm < 0 ||
1374 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1375 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001376 Error(ImmLoc, "immediate shift value out of range");
1377 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001378 }
1379 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001380 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001381 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001382 if (ShiftReg == -1) {
1383 Error (L, "expected immediate or register in shift operand");
1384 return -1;
1385 }
1386 } else {
1387 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001388 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001389 return -1;
1390 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001391 }
1392
Owen Anderson92a20222011-07-21 18:54:16 +00001393 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1394 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001395 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001396 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001397 else
1398 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1399 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001400
Jim Grosbach19906722011-07-13 18:49:30 +00001401 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001402}
1403
1404
Bill Wendling50d0f582010-11-18 23:43:05 +00001405/// Try to parse a register name. The token must be an Identifier when called.
1406/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1407/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001408///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001409/// TODO this is likely to change to allow different register types and or to
1410/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001411bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001412tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001413 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001414 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001415 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001416 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001417
Bill Wendling50d0f582010-11-18 23:43:05 +00001418 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001419
Chris Lattnere5658fa2010-10-30 04:09:10 +00001420 const AsmToken &ExclaimTok = Parser.getTok();
1421 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001422 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1423 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001424 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001425 }
1426
Bill Wendling50d0f582010-11-18 23:43:05 +00001427 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001428}
1429
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001430/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1431/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1432/// "c5", ...
1433static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001434 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1435 // but efficient.
1436 switch (Name.size()) {
1437 default: break;
1438 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001439 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001440 return -1;
1441 switch (Name[1]) {
1442 default: return -1;
1443 case '0': return 0;
1444 case '1': return 1;
1445 case '2': return 2;
1446 case '3': return 3;
1447 case '4': return 4;
1448 case '5': return 5;
1449 case '6': return 6;
1450 case '7': return 7;
1451 case '8': return 8;
1452 case '9': return 9;
1453 }
1454 break;
1455 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001456 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001457 return -1;
1458 switch (Name[2]) {
1459 default: return -1;
1460 case '0': return 10;
1461 case '1': return 11;
1462 case '2': return 12;
1463 case '3': return 13;
1464 case '4': return 14;
1465 case '5': return 15;
1466 }
1467 break;
1468 }
1469
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001470 return -1;
1471}
1472
Jim Grosbach43904292011-07-25 20:14:50 +00001473/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001474/// token must be an Identifier when called, and if it is a coprocessor
1475/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001476ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001477parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001478 SMLoc S = Parser.getTok().getLoc();
1479 const AsmToken &Tok = Parser.getTok();
1480 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1481
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001482 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001483 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001484 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001485
1486 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001487 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001488 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001489}
1490
Jim Grosbach43904292011-07-25 20:14:50 +00001491/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001492/// token must be an Identifier when called, and if it is a coprocessor
1493/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001494ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001495parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001496 SMLoc S = Parser.getTok().getLoc();
1497 const AsmToken &Tok = Parser.getTok();
1498 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1499
1500 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1501 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001502 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001503
1504 Parser.Lex(); // Eat identifier token.
1505 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001506 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001507}
1508
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001509/// Parse a register list, return it if successful else return null. The first
1510/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001511bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001512parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001513 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001514 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001515 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001516
Bill Wendling7729e062010-11-09 22:44:22 +00001517 // Read the rest of the registers in the list.
1518 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001519 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001520
Bill Wendling7729e062010-11-09 22:44:22 +00001521 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001522 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001523 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001524
Sean Callanan18b83232010-01-19 21:44:56 +00001525 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001526 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001527 if (RegTok.isNot(AsmToken::Identifier)) {
1528 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001529 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001530 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001531
Jim Grosbach1355cf12011-07-26 17:10:22 +00001532 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001533 if (RegNum == -1) {
1534 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001535 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001536 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001537
Bill Wendlinge7176102010-11-06 22:36:58 +00001538 if (IsRange) {
1539 int Reg = PrevRegNum;
1540 do {
1541 ++Reg;
1542 Registers.push_back(std::make_pair(Reg, RegLoc));
1543 } while (Reg != RegNum);
1544 } else {
1545 Registers.push_back(std::make_pair(RegNum, RegLoc));
1546 }
1547
1548 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001549 } while (Parser.getTok().is(AsmToken::Comma) ||
1550 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001551
1552 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001553 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001554 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1555 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001556 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001557 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001558
Bill Wendlinge7176102010-11-06 22:36:58 +00001559 SMLoc E = RCurlyTok.getLoc();
1560 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001561
Bill Wendlinge7176102010-11-06 22:36:58 +00001562 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001563 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001564 RI = Registers.begin(), RE = Registers.end();
1565
Bill Wendling7caebff2011-01-12 21:20:59 +00001566 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001567 bool EmittedWarning = false;
1568
Bill Wendling7caebff2011-01-12 21:20:59 +00001569 DenseMap<unsigned, bool> RegMap;
1570 RegMap[HighRegNum] = true;
1571
Bill Wendlinge7176102010-11-06 22:36:58 +00001572 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001573 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001574 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001575
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001576 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001577 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001578 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001579 }
1580
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001581 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001582 Warning(RegInfo.second,
1583 "register not in ascending order in register list");
1584
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001585 RegMap[Reg] = true;
1586 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001587 }
1588
Bill Wendling50d0f582010-11-18 23:43:05 +00001589 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1590 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001591}
1592
Jim Grosbach43904292011-07-25 20:14:50 +00001593/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001594ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001595parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001596 SMLoc S = Parser.getTok().getLoc();
1597 const AsmToken &Tok = Parser.getTok();
1598 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1599 StringRef OptStr = Tok.getString();
1600
1601 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1602 .Case("sy", ARM_MB::SY)
1603 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001604 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001605 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001606 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001607 .Case("ishst", ARM_MB::ISHST)
1608 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001609 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001610 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001611 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001612 .Case("osh", ARM_MB::OSH)
1613 .Case("oshst", ARM_MB::OSHST)
1614 .Default(~0U);
1615
1616 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001617 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001618
1619 Parser.Lex(); // Eat identifier token.
1620 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001621 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001622}
1623
Jim Grosbach43904292011-07-25 20:14:50 +00001624/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001625ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001626parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001627 SMLoc S = Parser.getTok().getLoc();
1628 const AsmToken &Tok = Parser.getTok();
1629 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1630 StringRef IFlagsStr = Tok.getString();
1631
1632 unsigned IFlags = 0;
1633 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1634 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1635 .Case("a", ARM_PROC::A)
1636 .Case("i", ARM_PROC::I)
1637 .Case("f", ARM_PROC::F)
1638 .Default(~0U);
1639
1640 // If some specific iflag is already set, it means that some letter is
1641 // present more than once, this is not acceptable.
1642 if (Flag == ~0U || (IFlags & Flag))
1643 return MatchOperand_NoMatch;
1644
1645 IFlags |= Flag;
1646 }
1647
1648 Parser.Lex(); // Eat identifier token.
1649 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1650 return MatchOperand_Success;
1651}
1652
Jim Grosbach43904292011-07-25 20:14:50 +00001653/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001654ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001655parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001656 SMLoc S = Parser.getTok().getLoc();
1657 const AsmToken &Tok = Parser.getTok();
1658 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1659 StringRef Mask = Tok.getString();
1660
1661 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1662 size_t Start = 0, Next = Mask.find('_');
1663 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001664 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001665 if (Next != StringRef::npos)
1666 Flags = Mask.slice(Next+1, Mask.size());
1667
1668 // FlagsVal contains the complete mask:
1669 // 3-0: Mask
1670 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1671 unsigned FlagsVal = 0;
1672
1673 if (SpecReg == "apsr") {
1674 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001675 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001676 .Case("g", 0x4) // same as CPSR_s
1677 .Case("nzcvqg", 0xc) // same as CPSR_fs
1678 .Default(~0U);
1679
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001680 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001681 if (!Flags.empty())
1682 return MatchOperand_NoMatch;
1683 else
1684 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001685 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001686 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001687 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1688 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001689 for (int i = 0, e = Flags.size(); i != e; ++i) {
1690 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1691 .Case("c", 1)
1692 .Case("x", 2)
1693 .Case("s", 4)
1694 .Case("f", 8)
1695 .Default(~0U);
1696
1697 // If some specific flag is already set, it means that some letter is
1698 // present more than once, this is not acceptable.
1699 if (FlagsVal == ~0U || (FlagsVal & Flag))
1700 return MatchOperand_NoMatch;
1701 FlagsVal |= Flag;
1702 }
1703 } else // No match for special register.
1704 return MatchOperand_NoMatch;
1705
1706 // Special register without flags are equivalent to "fc" flags.
1707 if (!FlagsVal)
1708 FlagsVal = 0x9;
1709
1710 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1711 if (SpecReg == "spsr")
1712 FlagsVal |= 16;
1713
1714 Parser.Lex(); // Eat identifier token.
1715 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1716 return MatchOperand_Success;
1717}
1718
Jim Grosbachf6c05252011-07-21 17:23:04 +00001719ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1720parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1721 int Low, int High) {
1722 const AsmToken &Tok = Parser.getTok();
1723 if (Tok.isNot(AsmToken::Identifier)) {
1724 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1725 return MatchOperand_ParseFail;
1726 }
1727 StringRef ShiftName = Tok.getString();
1728 std::string LowerOp = LowercaseString(Op);
1729 std::string UpperOp = UppercaseString(Op);
1730 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1731 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1732 return MatchOperand_ParseFail;
1733 }
1734 Parser.Lex(); // Eat shift type token.
1735
1736 // There must be a '#' and a shift amount.
1737 if (Parser.getTok().isNot(AsmToken::Hash)) {
1738 Error(Parser.getTok().getLoc(), "'#' expected");
1739 return MatchOperand_ParseFail;
1740 }
1741 Parser.Lex(); // Eat hash token.
1742
1743 const MCExpr *ShiftAmount;
1744 SMLoc Loc = Parser.getTok().getLoc();
1745 if (getParser().ParseExpression(ShiftAmount)) {
1746 Error(Loc, "illegal expression");
1747 return MatchOperand_ParseFail;
1748 }
1749 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1750 if (!CE) {
1751 Error(Loc, "constant expression expected");
1752 return MatchOperand_ParseFail;
1753 }
1754 int Val = CE->getValue();
1755 if (Val < Low || Val > High) {
1756 Error(Loc, "immediate value out of range");
1757 return MatchOperand_ParseFail;
1758 }
1759
1760 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1761
1762 return MatchOperand_Success;
1763}
1764
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001765ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1766parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1767 const AsmToken &Tok = Parser.getTok();
1768 SMLoc S = Tok.getLoc();
1769 if (Tok.isNot(AsmToken::Identifier)) {
1770 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1771 return MatchOperand_ParseFail;
1772 }
1773 int Val = StringSwitch<int>(Tok.getString())
1774 .Case("be", 1)
1775 .Case("le", 0)
1776 .Default(-1);
1777 Parser.Lex(); // Eat the token.
1778
1779 if (Val == -1) {
1780 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1781 return MatchOperand_ParseFail;
1782 }
1783 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1784 getContext()),
1785 S, Parser.getTok().getLoc()));
1786 return MatchOperand_Success;
1787}
1788
Jim Grosbach580f4a92011-07-25 22:20:28 +00001789/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1790/// instructions. Legal values are:
1791/// lsl #n 'n' in [0,31]
1792/// asr #n 'n' in [1,32]
1793/// n == 32 encoded as n == 0.
1794ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1795parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1796 const AsmToken &Tok = Parser.getTok();
1797 SMLoc S = Tok.getLoc();
1798 if (Tok.isNot(AsmToken::Identifier)) {
1799 Error(S, "shift operator 'asr' or 'lsl' expected");
1800 return MatchOperand_ParseFail;
1801 }
1802 StringRef ShiftName = Tok.getString();
1803 bool isASR;
1804 if (ShiftName == "lsl" || ShiftName == "LSL")
1805 isASR = false;
1806 else if (ShiftName == "asr" || ShiftName == "ASR")
1807 isASR = true;
1808 else {
1809 Error(S, "shift operator 'asr' or 'lsl' expected");
1810 return MatchOperand_ParseFail;
1811 }
1812 Parser.Lex(); // Eat the operator.
1813
1814 // A '#' and a shift amount.
1815 if (Parser.getTok().isNot(AsmToken::Hash)) {
1816 Error(Parser.getTok().getLoc(), "'#' expected");
1817 return MatchOperand_ParseFail;
1818 }
1819 Parser.Lex(); // Eat hash token.
1820
1821 const MCExpr *ShiftAmount;
1822 SMLoc E = Parser.getTok().getLoc();
1823 if (getParser().ParseExpression(ShiftAmount)) {
1824 Error(E, "malformed shift expression");
1825 return MatchOperand_ParseFail;
1826 }
1827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1828 if (!CE) {
1829 Error(E, "shift amount must be an immediate");
1830 return MatchOperand_ParseFail;
1831 }
1832
1833 int64_t Val = CE->getValue();
1834 if (isASR) {
1835 // Shift amount must be in [1,32]
1836 if (Val < 1 || Val > 32) {
1837 Error(E, "'asr' shift amount must be in range [1,32]");
1838 return MatchOperand_ParseFail;
1839 }
1840 // asr #32 encoded as asr #0.
1841 if (Val == 32) Val = 0;
1842 } else {
1843 // Shift amount must be in [1,32]
1844 if (Val < 0 || Val > 31) {
1845 Error(E, "'lsr' shift amount must be in range [0,31]");
1846 return MatchOperand_ParseFail;
1847 }
1848 }
1849
1850 E = Parser.getTok().getLoc();
1851 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1852
1853 return MatchOperand_Success;
1854}
1855
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001856/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1857/// of instructions. Legal values are:
1858/// ror #n 'n' in {0, 8, 16, 24}
1859ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1860parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1861 const AsmToken &Tok = Parser.getTok();
1862 SMLoc S = Tok.getLoc();
1863 if (Tok.isNot(AsmToken::Identifier)) {
1864 Error(S, "rotate operator 'ror' expected");
1865 return MatchOperand_ParseFail;
1866 }
1867 StringRef ShiftName = Tok.getString();
1868 if (ShiftName != "ror" && ShiftName != "ROR") {
1869 Error(S, "rotate operator 'ror' expected");
1870 return MatchOperand_ParseFail;
1871 }
1872 Parser.Lex(); // Eat the operator.
1873
1874 // A '#' and a rotate amount.
1875 if (Parser.getTok().isNot(AsmToken::Hash)) {
1876 Error(Parser.getTok().getLoc(), "'#' expected");
1877 return MatchOperand_ParseFail;
1878 }
1879 Parser.Lex(); // Eat hash token.
1880
1881 const MCExpr *ShiftAmount;
1882 SMLoc E = Parser.getTok().getLoc();
1883 if (getParser().ParseExpression(ShiftAmount)) {
1884 Error(E, "malformed rotate expression");
1885 return MatchOperand_ParseFail;
1886 }
1887 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1888 if (!CE) {
1889 Error(E, "rotate amount must be an immediate");
1890 return MatchOperand_ParseFail;
1891 }
1892
1893 int64_t Val = CE->getValue();
1894 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1895 // normally, zero is represented in asm by omitting the rotate operand
1896 // entirely.
1897 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1898 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1899 return MatchOperand_ParseFail;
1900 }
1901
1902 E = Parser.getTok().getLoc();
1903 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1904
1905 return MatchOperand_Success;
1906}
1907
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001908ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1909parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1910 SMLoc S = Parser.getTok().getLoc();
1911 // The bitfield descriptor is really two operands, the LSB and the width.
1912 if (Parser.getTok().isNot(AsmToken::Hash)) {
1913 Error(Parser.getTok().getLoc(), "'#' expected");
1914 return MatchOperand_ParseFail;
1915 }
1916 Parser.Lex(); // Eat hash token.
1917
1918 const MCExpr *LSBExpr;
1919 SMLoc E = Parser.getTok().getLoc();
1920 if (getParser().ParseExpression(LSBExpr)) {
1921 Error(E, "malformed immediate expression");
1922 return MatchOperand_ParseFail;
1923 }
1924 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1925 if (!CE) {
1926 Error(E, "'lsb' operand must be an immediate");
1927 return MatchOperand_ParseFail;
1928 }
1929
1930 int64_t LSB = CE->getValue();
1931 // The LSB must be in the range [0,31]
1932 if (LSB < 0 || LSB > 31) {
1933 Error(E, "'lsb' operand must be in the range [0,31]");
1934 return MatchOperand_ParseFail;
1935 }
1936 E = Parser.getTok().getLoc();
1937
1938 // Expect another immediate operand.
1939 if (Parser.getTok().isNot(AsmToken::Comma)) {
1940 Error(Parser.getTok().getLoc(), "too few operands");
1941 return MatchOperand_ParseFail;
1942 }
1943 Parser.Lex(); // Eat hash token.
1944 if (Parser.getTok().isNot(AsmToken::Hash)) {
1945 Error(Parser.getTok().getLoc(), "'#' expected");
1946 return MatchOperand_ParseFail;
1947 }
1948 Parser.Lex(); // Eat hash token.
1949
1950 const MCExpr *WidthExpr;
1951 if (getParser().ParseExpression(WidthExpr)) {
1952 Error(E, "malformed immediate expression");
1953 return MatchOperand_ParseFail;
1954 }
1955 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1956 if (!CE) {
1957 Error(E, "'width' operand must be an immediate");
1958 return MatchOperand_ParseFail;
1959 }
1960
1961 int64_t Width = CE->getValue();
1962 // The LSB must be in the range [1,32-lsb]
1963 if (Width < 1 || Width > 32 - LSB) {
1964 Error(E, "'width' operand must be in the range [1,32-lsb]");
1965 return MatchOperand_ParseFail;
1966 }
1967 E = Parser.getTok().getLoc();
1968
1969 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1970
1971 return MatchOperand_Success;
1972}
1973
Jim Grosbach7ce05792011-08-03 23:50:40 +00001974ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1975parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1976 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001977 // postidx_reg := '+' register {, shift}
1978 // | '-' register {, shift}
1979 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001980
1981 // This method must return MatchOperand_NoMatch without consuming any tokens
1982 // in the case where there is no match, as other alternatives take other
1983 // parse methods.
1984 AsmToken Tok = Parser.getTok();
1985 SMLoc S = Tok.getLoc();
1986 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00001987 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001988 int Reg = -1;
1989 if (Tok.is(AsmToken::Plus)) {
1990 Parser.Lex(); // Eat the '+' token.
1991 haveEaten = true;
1992 } else if (Tok.is(AsmToken::Minus)) {
1993 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00001994 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001995 haveEaten = true;
1996 }
1997 if (Parser.getTok().is(AsmToken::Identifier))
1998 Reg = tryParseRegister();
1999 if (Reg == -1) {
2000 if (!haveEaten)
2001 return MatchOperand_NoMatch;
2002 Error(Parser.getTok().getLoc(), "register expected");
2003 return MatchOperand_ParseFail;
2004 }
2005 SMLoc E = Parser.getTok().getLoc();
2006
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002007 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2008 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002009 if (Parser.getTok().is(AsmToken::Comma)) {
2010 Parser.Lex(); // Eat the ','.
2011 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2012 return MatchOperand_ParseFail;
2013 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002014
2015 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2016 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002017
2018 return MatchOperand_Success;
2019}
2020
Jim Grosbach251bf252011-08-10 21:56:18 +00002021ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2022parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2023 // Check for a post-index addressing register operand. Specifically:
2024 // am3offset := '+' register
2025 // | '-' register
2026 // | register
2027 // | # imm
2028 // | # + imm
2029 // | # - imm
2030
2031 // This method must return MatchOperand_NoMatch without consuming any tokens
2032 // in the case where there is no match, as other alternatives take other
2033 // parse methods.
2034 AsmToken Tok = Parser.getTok();
2035 SMLoc S = Tok.getLoc();
2036
2037 // Do immediates first, as we always parse those if we have a '#'.
2038 if (Parser.getTok().is(AsmToken::Hash)) {
2039 Parser.Lex(); // Eat the '#'.
2040 // Explicitly look for a '-', as we need to encode negative zero
2041 // differently.
2042 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2043 const MCExpr *Offset;
2044 if (getParser().ParseExpression(Offset))
2045 return MatchOperand_ParseFail;
2046 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2047 if (!CE) {
2048 Error(S, "constant expression expected");
2049 return MatchOperand_ParseFail;
2050 }
2051 SMLoc E = Tok.getLoc();
2052 // Negative zero is encoded as the flag value INT32_MIN.
2053 int32_t Val = CE->getValue();
2054 if (isNegative && Val == 0)
2055 Val = INT32_MIN;
2056
2057 Operands.push_back(
2058 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2059
2060 return MatchOperand_Success;
2061 }
2062
2063
2064 bool haveEaten = false;
2065 bool isAdd = true;
2066 int Reg = -1;
2067 if (Tok.is(AsmToken::Plus)) {
2068 Parser.Lex(); // Eat the '+' token.
2069 haveEaten = true;
2070 } else if (Tok.is(AsmToken::Minus)) {
2071 Parser.Lex(); // Eat the '-' token.
2072 isAdd = false;
2073 haveEaten = true;
2074 }
2075 if (Parser.getTok().is(AsmToken::Identifier))
2076 Reg = tryParseRegister();
2077 if (Reg == -1) {
2078 if (!haveEaten)
2079 return MatchOperand_NoMatch;
2080 Error(Parser.getTok().getLoc(), "register expected");
2081 return MatchOperand_ParseFail;
2082 }
2083 SMLoc E = Parser.getTok().getLoc();
2084
2085 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2086 0, S, E));
2087
2088 return MatchOperand_Success;
2089}
2090
Jim Grosbach1355cf12011-07-26 17:10:22 +00002091/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002092/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2093/// when they refer multiple MIOperands inside a single one.
2094bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002095cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002096 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2097 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2098
2099 // Create a writeback register dummy placeholder.
2100 Inst.addOperand(MCOperand::CreateImm(0));
2101
Jim Grosbach7ce05792011-08-03 23:50:40 +00002102 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002103 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2104 return true;
2105}
2106
Jim Grosbach548340c2011-08-11 19:22:40 +00002107/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2108/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2109/// when they refer multiple MIOperands inside a single one.
2110bool ARMAsmParser::
2111cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2112 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2113 // Create a writeback register dummy placeholder.
2114 Inst.addOperand(MCOperand::CreateImm(0));
2115 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2116 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2117 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2118 return true;
2119}
2120
Jim Grosbach1355cf12011-07-26 17:10:22 +00002121/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002122/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2123/// when they refer multiple MIOperands inside a single one.
2124bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002125cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002126 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2127 // Create a writeback register dummy placeholder.
2128 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002129 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2130 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2131 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002132 return true;
2133}
2134
2135/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2136/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2137/// when they refer multiple MIOperands inside a single one.
2138bool ARMAsmParser::
2139cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2140 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2141 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002142 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002143 // Create a writeback register dummy placeholder.
2144 Inst.addOperand(MCOperand::CreateImm(0));
2145 // addr
2146 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2147 // offset
2148 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2149 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002150 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2151 return true;
2152}
2153
Jim Grosbach7ce05792011-08-03 23:50:40 +00002154/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002155/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2156/// when they refer multiple MIOperands inside a single one.
2157bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002158cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2159 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2160 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002161 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002162 // Create a writeback register dummy placeholder.
2163 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002164 // addr
2165 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2166 // offset
2167 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2168 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002169 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2170 return true;
2171}
2172
Jim Grosbach7ce05792011-08-03 23:50:40 +00002173/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002174/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2175/// when they refer multiple MIOperands inside a single one.
2176bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002177cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2178 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002179 // Create a writeback register dummy placeholder.
2180 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002181 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002182 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002183 // addr
2184 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2185 // offset
2186 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2187 // pred
2188 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2189 return true;
2190}
2191
2192/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2193/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2194/// when they refer multiple MIOperands inside a single one.
2195bool ARMAsmParser::
2196cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2197 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2198 // Create a writeback register dummy placeholder.
2199 Inst.addOperand(MCOperand::CreateImm(0));
2200 // Rt
2201 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2202 // addr
2203 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2204 // offset
2205 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2206 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002207 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2208 return true;
2209}
2210
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002211/// cvtLdrdPre - Convert parsed operands to MCInst.
2212/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2213/// when they refer multiple MIOperands inside a single one.
2214bool ARMAsmParser::
2215cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2216 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2217 // Rt, Rt2
2218 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2219 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2220 // Create a writeback register dummy placeholder.
2221 Inst.addOperand(MCOperand::CreateImm(0));
2222 // addr
2223 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2224 // pred
2225 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2226 return true;
2227}
2228
Jim Grosbach14605d12011-08-11 20:28:23 +00002229/// cvtStrdPre - Convert parsed operands to MCInst.
2230/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2231/// when they refer multiple MIOperands inside a single one.
2232bool ARMAsmParser::
2233cvtStrdPre(MCInst &Inst, unsigned Opcode,
2234 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2235 // Create a writeback register dummy placeholder.
2236 Inst.addOperand(MCOperand::CreateImm(0));
2237 // Rt, Rt2
2238 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2239 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2240 // addr
2241 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2242 // pred
2243 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2244 return true;
2245}
2246
Jim Grosbach623a4542011-08-10 22:42:16 +00002247/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2248/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2249/// when they refer multiple MIOperands inside a single one.
2250bool ARMAsmParser::
2251cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2252 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2253 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2254 // Create a writeback register dummy placeholder.
2255 Inst.addOperand(MCOperand::CreateImm(0));
2256 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2257 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2258 return true;
2259}
2260
2261
Bill Wendlinge7176102010-11-06 22:36:58 +00002262/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002263/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002264bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002265parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002266 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002267 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002268 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002269 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002270 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002271
Sean Callanan18b83232010-01-19 21:44:56 +00002272 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002273 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002274 if (BaseRegNum == -1)
2275 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002276
Daniel Dunbar05710932011-01-18 05:34:17 +00002277 // The next token must either be a comma or a closing bracket.
2278 const AsmToken &Tok = Parser.getTok();
2279 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002280 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002281
Jim Grosbach7ce05792011-08-03 23:50:40 +00002282 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002283 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002284 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002285
Jim Grosbach7ce05792011-08-03 23:50:40 +00002286 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2287 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002288
Jim Grosbach7ce05792011-08-03 23:50:40 +00002289 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002290 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002291
Jim Grosbach7ce05792011-08-03 23:50:40 +00002292 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2293 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002294
Jim Grosbach7ce05792011-08-03 23:50:40 +00002295 // If we have a '#' it's an immediate offset, else assume it's a register
2296 // offset.
2297 if (Parser.getTok().is(AsmToken::Hash)) {
2298 Parser.Lex(); // Eat the '#'.
2299 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002300
Jim Grosbach7ce05792011-08-03 23:50:40 +00002301 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002302
Jim Grosbach7ce05792011-08-03 23:50:40 +00002303 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002304 if (getParser().ParseExpression(Offset))
2305 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002306
2307 // The expression has to be a constant. Memory references with relocations
2308 // don't come through here, as they use the <label> forms of the relevant
2309 // instructions.
2310 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2311 if (!CE)
2312 return Error (E, "constant expression expected");
2313
2314 // Now we should have the closing ']'
2315 E = Parser.getTok().getLoc();
2316 if (Parser.getTok().isNot(AsmToken::RBrac))
2317 return Error(E, "']' expected");
2318 Parser.Lex(); // Eat right bracket token.
2319
2320 // Don't worry about range checking the value here. That's handled by
2321 // the is*() predicates.
2322 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2323 ARM_AM::no_shift, 0, false, S,E));
2324
2325 // If there's a pre-indexing writeback marker, '!', just add it as a token
2326 // operand.
2327 if (Parser.getTok().is(AsmToken::Exclaim)) {
2328 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2329 Parser.Lex(); // Eat the '!'.
2330 }
2331
2332 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002333 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002334
2335 // The register offset is optionally preceded by a '+' or '-'
2336 bool isNegative = false;
2337 if (Parser.getTok().is(AsmToken::Minus)) {
2338 isNegative = true;
2339 Parser.Lex(); // Eat the '-'.
2340 } else if (Parser.getTok().is(AsmToken::Plus)) {
2341 // Nothing to do.
2342 Parser.Lex(); // Eat the '+'.
2343 }
2344
2345 E = Parser.getTok().getLoc();
2346 int OffsetRegNum = tryParseRegister();
2347 if (OffsetRegNum == -1)
2348 return Error(E, "register expected");
2349
2350 // If there's a shift operator, handle it.
2351 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002352 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002353 if (Parser.getTok().is(AsmToken::Comma)) {
2354 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002355 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002356 return true;
2357 }
2358
2359 // Now we should have the closing ']'
2360 E = Parser.getTok().getLoc();
2361 if (Parser.getTok().isNot(AsmToken::RBrac))
2362 return Error(E, "']' expected");
2363 Parser.Lex(); // Eat right bracket token.
2364
2365 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002366 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002367 S, E));
2368
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002369 // If there's a pre-indexing writeback marker, '!', just add it as a token
2370 // operand.
2371 if (Parser.getTok().is(AsmToken::Exclaim)) {
2372 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2373 Parser.Lex(); // Eat the '!'.
2374 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002375
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002376 return false;
2377}
2378
Jim Grosbach7ce05792011-08-03 23:50:40 +00002379/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002380/// ( lsl | lsr | asr | ror ) , # shift_amount
2381/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002382/// return true if it parses a shift otherwise it returns false.
2383bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2384 unsigned &Amount) {
2385 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002386 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002387 if (Tok.isNot(AsmToken::Identifier))
2388 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002389 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002390 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002391 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002392 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002393 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002394 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002395 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002396 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002397 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002398 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002399 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002400 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002401 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002402 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002403
Jim Grosbach7ce05792011-08-03 23:50:40 +00002404 // rrx stands alone.
2405 Amount = 0;
2406 if (St != ARM_AM::rrx) {
2407 Loc = Parser.getTok().getLoc();
2408 // A '#' and a shift amount.
2409 const AsmToken &HashTok = Parser.getTok();
2410 if (HashTok.isNot(AsmToken::Hash))
2411 return Error(HashTok.getLoc(), "'#' expected");
2412 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002413
Jim Grosbach7ce05792011-08-03 23:50:40 +00002414 const MCExpr *Expr;
2415 if (getParser().ParseExpression(Expr))
2416 return true;
2417 // Range check the immediate.
2418 // lsl, ror: 0 <= imm <= 31
2419 // lsr, asr: 0 <= imm <= 32
2420 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2421 if (!CE)
2422 return Error(Loc, "shift amount must be an immediate");
2423 int64_t Imm = CE->getValue();
2424 if (Imm < 0 ||
2425 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2426 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2427 return Error(Loc, "immediate shift value out of range");
2428 Amount = Imm;
2429 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002430
2431 return false;
2432}
2433
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002434/// Parse a arm instruction operand. For now this parses the operand regardless
2435/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002436bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002437 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002438 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002439
2440 // Check if the current operand has a custom associated parser, if so, try to
2441 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002442 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2443 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002444 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002445 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2446 // there was a match, but an error occurred, in which case, just return that
2447 // the operand parsing failed.
2448 if (ResTy == MatchOperand_ParseFail)
2449 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002450
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002451 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002452 default:
2453 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002454 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002455 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002456 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002457 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002458 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002459 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002460 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002461 else if (Res == -1) // irrecoverable error
2462 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002463
2464 // Fall though for the Identifier case that is not a register or a
2465 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002466 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002467 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2468 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002469 // This was not a register so parse other operands that start with an
2470 // identifier (like labels) as expressions and create them as immediates.
2471 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002472 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002473 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002474 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002475 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002476 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2477 return false;
2478 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002479 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002480 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002481 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002482 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002483 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002484 // #42 -> immediate.
2485 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002486 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002487 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002488 const MCExpr *ImmVal;
2489 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002490 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002491 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002492 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2493 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002494 case AsmToken::Colon: {
2495 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002496 // FIXME: Check it's an expression prefix,
2497 // e.g. (FOO - :lower16:BAR) isn't legal.
2498 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002499 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002500 return true;
2501
Evan Cheng75972122011-01-13 07:58:56 +00002502 const MCExpr *SubExprVal;
2503 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002504 return true;
2505
Evan Cheng75972122011-01-13 07:58:56 +00002506 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2507 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002508 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002509 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002510 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002511 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002512 }
2513}
2514
Jim Grosbach1355cf12011-07-26 17:10:22 +00002515// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002516// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002517bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002518 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002519
2520 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002521 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002522 Parser.Lex(); // Eat ':'
2523
2524 if (getLexer().isNot(AsmToken::Identifier)) {
2525 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2526 return true;
2527 }
2528
2529 StringRef IDVal = Parser.getTok().getIdentifier();
2530 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002531 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002532 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002533 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002534 } else {
2535 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2536 return true;
2537 }
2538 Parser.Lex();
2539
2540 if (getLexer().isNot(AsmToken::Colon)) {
2541 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2542 return true;
2543 }
2544 Parser.Lex(); // Eat the last ':'
2545 return false;
2546}
2547
2548const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002549ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002550 MCSymbolRefExpr::VariantKind Variant) {
2551 // Recurse over the given expression, rebuilding it to apply the given variant
2552 // to the leftmost symbol.
2553 if (Variant == MCSymbolRefExpr::VK_None)
2554 return E;
2555
2556 switch (E->getKind()) {
2557 case MCExpr::Target:
2558 llvm_unreachable("Can't handle target expr yet");
2559 case MCExpr::Constant:
2560 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2561
2562 case MCExpr::SymbolRef: {
2563 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2564
2565 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2566 return 0;
2567
2568 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2569 }
2570
2571 case MCExpr::Unary:
2572 llvm_unreachable("Can't handle unary expressions yet");
2573
2574 case MCExpr::Binary: {
2575 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002576 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002577 const MCExpr *RHS = BE->getRHS();
2578 if (!LHS)
2579 return 0;
2580
2581 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2582 }
2583 }
2584
2585 assert(0 && "Invalid expression kind!");
2586 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002587}
2588
Daniel Dunbar352e1482011-01-11 15:59:50 +00002589/// \brief Given a mnemonic, split out possible predication code and carry
2590/// setting letters to form a canonical mnemonic and flags.
2591//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002592// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002593StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002594 unsigned &PredicationCode,
2595 bool &CarrySetting,
2596 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002597 PredicationCode = ARMCC::AL;
2598 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002599 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002600
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002601 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002602 //
2603 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002604 if ((Mnemonic == "movs" && isThumb()) ||
2605 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2606 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2607 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2608 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2609 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2610 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2611 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002612 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002613
Jim Grosbach3f00e312011-07-11 17:09:57 +00002614 // First, split out any predication code. Ignore mnemonics we know aren't
2615 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002616 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002617 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002618 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002619 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2620 .Case("eq", ARMCC::EQ)
2621 .Case("ne", ARMCC::NE)
2622 .Case("hs", ARMCC::HS)
2623 .Case("cs", ARMCC::HS)
2624 .Case("lo", ARMCC::LO)
2625 .Case("cc", ARMCC::LO)
2626 .Case("mi", ARMCC::MI)
2627 .Case("pl", ARMCC::PL)
2628 .Case("vs", ARMCC::VS)
2629 .Case("vc", ARMCC::VC)
2630 .Case("hi", ARMCC::HI)
2631 .Case("ls", ARMCC::LS)
2632 .Case("ge", ARMCC::GE)
2633 .Case("lt", ARMCC::LT)
2634 .Case("gt", ARMCC::GT)
2635 .Case("le", ARMCC::LE)
2636 .Case("al", ARMCC::AL)
2637 .Default(~0U);
2638 if (CC != ~0U) {
2639 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2640 PredicationCode = CC;
2641 }
Bill Wendling52925b62010-10-29 23:50:21 +00002642 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002643
Daniel Dunbar352e1482011-01-11 15:59:50 +00002644 // Next, determine if we have a carry setting bit. We explicitly ignore all
2645 // the instructions we know end in 's'.
2646 if (Mnemonic.endswith("s") &&
2647 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002648 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2649 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2650 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002651 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2652 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002653 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2654 CarrySetting = true;
2655 }
2656
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002657 // The "cps" instruction can have a interrupt mode operand which is glued into
2658 // the mnemonic. Check if this is the case, split it and parse the imod op
2659 if (Mnemonic.startswith("cps")) {
2660 // Split out any imod code.
2661 unsigned IMod =
2662 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2663 .Case("ie", ARM_PROC::IE)
2664 .Case("id", ARM_PROC::ID)
2665 .Default(~0U);
2666 if (IMod != ~0U) {
2667 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2668 ProcessorIMod = IMod;
2669 }
2670 }
2671
Daniel Dunbar352e1482011-01-11 15:59:50 +00002672 return Mnemonic;
2673}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002674
2675/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2676/// inclusion of carry set or predication code operands.
2677//
2678// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002679void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002680getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002681 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002682 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2683 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2684 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2685 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002686 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002687 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2688 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002689 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002690 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002691 CanAcceptCarrySet = true;
2692 } else {
2693 CanAcceptCarrySet = false;
2694 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002695
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002696 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2697 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2698 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2699 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002700 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002701 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002702 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002703 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2704 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002705 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002706 CanAcceptPredicationCode = false;
2707 } else {
2708 CanAcceptPredicationCode = true;
2709 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002710
Evan Chengebdeeab2011-07-08 01:53:10 +00002711 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002712 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002713 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002714 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002715}
2716
2717/// Parse an arm instruction mnemonic followed by its operands.
2718bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2719 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2720 // Create the leading tokens for the mnemonic, split by '.' characters.
2721 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002722 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002723
Daniel Dunbar352e1482011-01-11 15:59:50 +00002724 // Split out the predication code and carry setting flag from the mnemonic.
2725 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002726 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002727 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002728 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002729 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002730
Jim Grosbachffa32252011-07-19 19:13:28 +00002731 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2732
2733 // FIXME: This is all a pretty gross hack. We should automatically handle
2734 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002735
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002736 // Next, add the CCOut and ConditionCode operands, if needed.
2737 //
2738 // For mnemonics which can ever incorporate a carry setting bit or predication
2739 // code, our matching model involves us always generating CCOut and
2740 // ConditionCode operands to match the mnemonic "as written" and then we let
2741 // the matcher deal with finding the right instruction or generating an
2742 // appropriate error.
2743 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002744 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002745
Jim Grosbach33c16a22011-07-14 22:04:21 +00002746 // If we had a carry-set on an instruction that can't do that, issue an
2747 // error.
2748 if (!CanAcceptCarrySet && CarrySetting) {
2749 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002750 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002751 "' can not set flags, but 's' suffix specified");
2752 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002753 // If we had a predication code on an instruction that can't do that, issue an
2754 // error.
2755 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2756 Parser.EatToEndOfStatement();
2757 return Error(NameLoc, "instruction '" + Mnemonic +
2758 "' is not predicable, but condition code specified");
2759 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002760
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002761 // Add the carry setting operand, if necessary.
2762 //
2763 // FIXME: It would be awesome if we could somehow invent a location such that
2764 // match errors on this operand would print a nice diagnostic about how the
2765 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002766 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002767 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2768 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002769
2770 // Add the predication code operand, if necessary.
2771 if (CanAcceptPredicationCode) {
2772 Operands.push_back(ARMOperand::CreateCondCode(
2773 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002774 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002775
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002776 // Add the processor imod operand, if necessary.
2777 if (ProcessorIMod) {
2778 Operands.push_back(ARMOperand::CreateImm(
2779 MCConstantExpr::Create(ProcessorIMod, getContext()),
2780 NameLoc, NameLoc));
2781 } else {
2782 // This mnemonic can't ever accept a imod, but the user wrote
2783 // one (or misspelled another mnemonic).
2784
2785 // FIXME: Issue a nice error.
2786 }
2787
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002788 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002789 while (Next != StringRef::npos) {
2790 Start = Next;
2791 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002792 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002793
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002794 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002795 }
2796
2797 // Read the remaining operands.
2798 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002799 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002800 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002801 Parser.EatToEndOfStatement();
2802 return true;
2803 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002804
2805 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002806 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002807
2808 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002809 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002810 Parser.EatToEndOfStatement();
2811 return true;
2812 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002813 }
2814 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002815
Chris Lattnercbf8a982010-09-11 16:18:25 +00002816 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2817 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002818 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002819 }
Bill Wendling146018f2010-11-06 21:42:12 +00002820
Chris Lattner34e53142010-09-08 05:10:46 +00002821 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002822
2823
2824 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2825 // another does not. Specifically, the MOVW instruction does not. So we
2826 // special case it here and remove the defaulted (non-setting) cc_out
2827 // operand if that's the instruction we're trying to match.
2828 //
2829 // We do this post-processing of the explicit operands rather than just
2830 // conditionally adding the cc_out in the first place because we need
2831 // to check the type of the parsed immediate operand.
2832 if (Mnemonic == "mov" && Operands.size() > 4 &&
2833 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002834 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2835 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002836 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2837 Operands.erase(Operands.begin() + 1);
2838 delete Op;
2839 }
2840
Jim Grosbachcf121c32011-07-28 21:57:55 +00002841 // ARM mode 'blx' need special handling, as the register operand version
2842 // is predicable, but the label operand version is not. So, we can't rely
2843 // on the Mnemonic based checking to correctly figure out when to put
2844 // a CondCode operand in the list. If we're trying to match the label
2845 // version, remove the CondCode operand here.
2846 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2847 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2848 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2849 Operands.erase(Operands.begin() + 1);
2850 delete Op;
2851 }
Chris Lattner98986712010-01-14 22:21:20 +00002852 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002853}
2854
Jim Grosbach189610f2011-07-26 18:25:39 +00002855// Validate context-sensitive operand constraints.
2856// FIXME: We would really like to be able to tablegen'erate this.
2857bool ARMAsmParser::
2858validateInstruction(MCInst &Inst,
2859 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2860 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002861 case ARM::LDRD:
2862 case ARM::LDRD_PRE:
2863 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002864 case ARM::LDREXD: {
2865 // Rt2 must be Rt + 1.
2866 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2867 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2868 if (Rt2 != Rt + 1)
2869 return Error(Operands[3]->getStartLoc(),
2870 "destination operands must be sequential");
2871 return false;
2872 }
Jim Grosbach14605d12011-08-11 20:28:23 +00002873 case ARM::STRD: {
2874 // Rt2 must be Rt + 1.
2875 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2876 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2877 if (Rt2 != Rt + 1)
2878 return Error(Operands[3]->getStartLoc(),
2879 "source operands must be sequential");
2880 return false;
2881 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002882 case ARM::STRD_PRE:
2883 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002884 case ARM::STREXD: {
2885 // Rt2 must be Rt + 1.
2886 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2887 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2888 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00002889 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00002890 "source operands must be sequential");
2891 return false;
2892 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002893 case ARM::SBFX:
2894 case ARM::UBFX: {
2895 // width must be in range [1, 32-lsb]
2896 unsigned lsb = Inst.getOperand(2).getImm();
2897 unsigned widthm1 = Inst.getOperand(3).getImm();
2898 if (widthm1 >= 32 - lsb)
2899 return Error(Operands[5]->getStartLoc(),
2900 "bitfield width must be in range [1,32-lsb]");
2901 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002902 }
2903
2904 return false;
2905}
2906
Jim Grosbachf8fce712011-08-11 17:35:48 +00002907void ARMAsmParser::
2908processInstruction(MCInst &Inst,
2909 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2910 switch (Inst.getOpcode()) {
2911 case ARM::LDMIA_UPD:
2912 // If this is a load of a single register via a 'pop', then we should use
2913 // a post-indexed LDR instruction instead, per the ARM ARM.
2914 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
2915 Inst.getNumOperands() == 5) {
2916 MCInst TmpInst;
2917 TmpInst.setOpcode(ARM::LDR_POST_IMM);
2918 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2919 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2920 TmpInst.addOperand(Inst.getOperand(1)); // Rn
2921 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
2922 TmpInst.addOperand(MCOperand::CreateImm(4));
2923 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2924 TmpInst.addOperand(Inst.getOperand(3));
2925 Inst = TmpInst;
2926 }
2927 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00002928 case ARM::STMDB_UPD:
2929 // If this is a store of a single register via a 'push', then we should use
2930 // a pre-indexed STR instruction instead, per the ARM ARM.
2931 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
2932 Inst.getNumOperands() == 5) {
2933 MCInst TmpInst;
2934 TmpInst.setOpcode(ARM::STR_PRE_IMM);
2935 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2936 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2937 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
2938 TmpInst.addOperand(MCOperand::CreateImm(-4));
2939 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2940 TmpInst.addOperand(Inst.getOperand(3));
2941 Inst = TmpInst;
2942 }
2943 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00002944 }
2945}
2946
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002947bool ARMAsmParser::
2948MatchAndEmitInstruction(SMLoc IDLoc,
2949 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2950 MCStreamer &Out) {
2951 MCInst Inst;
2952 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002953 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002954 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002955 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002956 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002957 // Context sensitive operand constraints aren't handled by the matcher,
2958 // so check them here.
2959 if (validateInstruction(Inst, Operands))
2960 return true;
2961
Jim Grosbachf8fce712011-08-11 17:35:48 +00002962 // Some instructions need post-processing to, for example, tweak which
2963 // encoding is selected.
2964 processInstruction(Inst, Operands);
2965
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002966 Out.EmitInstruction(Inst);
2967 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002968 case Match_MissingFeature:
2969 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2970 return true;
2971 case Match_InvalidOperand: {
2972 SMLoc ErrorLoc = IDLoc;
2973 if (ErrorInfo != ~0U) {
2974 if (ErrorInfo >= Operands.size())
2975 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002976
Chris Lattnere73d4f82010-10-28 21:41:58 +00002977 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2978 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2979 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002980
Chris Lattnere73d4f82010-10-28 21:41:58 +00002981 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002982 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002983 case Match_MnemonicFail:
2984 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002985 case Match_ConversionFail:
2986 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002987 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002988
Eric Christopherc223e2b2010-10-29 09:26:59 +00002989 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002990 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002991}
2992
Jim Grosbach1355cf12011-07-26 17:10:22 +00002993/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002994bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2995 StringRef IDVal = DirectiveID.getIdentifier();
2996 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002997 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002998 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002999 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003000 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003001 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003002 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003003 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003004 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003005 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003006 return true;
3007}
3008
Jim Grosbach1355cf12011-07-26 17:10:22 +00003009/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003010/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003011bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003012 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3013 for (;;) {
3014 const MCExpr *Value;
3015 if (getParser().ParseExpression(Value))
3016 return true;
3017
Chris Lattneraaec2052010-01-19 19:46:13 +00003018 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003019
3020 if (getLexer().is(AsmToken::EndOfStatement))
3021 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003022
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003023 // FIXME: Improve diagnostic.
3024 if (getLexer().isNot(AsmToken::Comma))
3025 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003026 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003027 }
3028 }
3029
Sean Callananb9a25b72010-01-19 20:27:46 +00003030 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003031 return false;
3032}
3033
Jim Grosbach1355cf12011-07-26 17:10:22 +00003034/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003035/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003036bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003037 if (getLexer().isNot(AsmToken::EndOfStatement))
3038 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003039 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003040
3041 // TODO: set thumb mode
3042 // TODO: tell the MC streamer the mode
3043 // getParser().getStreamer().Emit???();
3044 return false;
3045}
3046
Jim Grosbach1355cf12011-07-26 17:10:22 +00003047/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003048/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003049bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003050 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3051 bool isMachO = MAI.hasSubsectionsViaSymbols();
3052 StringRef Name;
3053
3054 // Darwin asm has function name after .thumb_func direction
3055 // ELF doesn't
3056 if (isMachO) {
3057 const AsmToken &Tok = Parser.getTok();
3058 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3059 return Error(L, "unexpected token in .thumb_func directive");
3060 Name = Tok.getString();
3061 Parser.Lex(); // Consume the identifier token.
3062 }
3063
Kevin Enderby515d5092009-10-15 20:48:48 +00003064 if (getLexer().isNot(AsmToken::EndOfStatement))
3065 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003066 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003067
Rafael Espindola64695402011-05-16 16:17:21 +00003068 // FIXME: assuming function name will be the line following .thumb_func
3069 if (!isMachO) {
3070 Name = Parser.getTok().getString();
3071 }
3072
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003073 // Mark symbol as a thumb symbol.
3074 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3075 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003076 return false;
3077}
3078
Jim Grosbach1355cf12011-07-26 17:10:22 +00003079/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003080/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003081bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003082 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003083 if (Tok.isNot(AsmToken::Identifier))
3084 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003085 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003086 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003087 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003088 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003089 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003090 else
3091 return Error(L, "unrecognized syntax mode in .syntax directive");
3092
3093 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003094 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003095 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003096
3097 // TODO tell the MC streamer the mode
3098 // getParser().getStreamer().Emit???();
3099 return false;
3100}
3101
Jim Grosbach1355cf12011-07-26 17:10:22 +00003102/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003103/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003104bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003105 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003106 if (Tok.isNot(AsmToken::Integer))
3107 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003108 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003109 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003110 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003111 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003112 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003113 else
3114 return Error(L, "invalid operand to .code directive");
3115
3116 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003117 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003118 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003119
Evan Cheng32869202011-07-08 22:36:29 +00003120 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003121 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003122 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003123 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3124 }
Evan Cheng32869202011-07-08 22:36:29 +00003125 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003126 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003127 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003128 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3129 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003130 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003131
Kevin Enderby515d5092009-10-15 20:48:48 +00003132 return false;
3133}
3134
Sean Callanan90b70972010-04-07 20:29:34 +00003135extern "C" void LLVMInitializeARMAsmLexer();
3136
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003137/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003138extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003139 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3140 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003141 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003142}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003143
Chris Lattner0692ee62010-09-06 19:11:01 +00003144#define GET_REGISTER_MATCHER
3145#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003146#include "ARMGenAsmMatcher.inc"