blob: e9fd888eadece32fee47a7f4e1022f28896ecc2e [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000016#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000017#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000018#include "llvm/Constants.h"
19#include "llvm/DerivedTypes.h"
20#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000022#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000023#include "llvm/Instructions.h"
24#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000025#include "llvm/IntrinsicInst.h"
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Jim Laskeyb2efb852006-01-04 22:28:25 +000027#include "llvm/CodeGen/MachineDebugInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman37efe672006-04-22 18:53:45 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000032#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/SelectionDAG.h"
34#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerfa577022005-09-13 19:30:54 +000035#include "llvm/Target/MRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000036#include "llvm/Target/TargetData.h"
37#include "llvm/Target/TargetFrameInfo.h"
38#include "llvm/Target/TargetInstrInfo.h"
39#include "llvm/Target/TargetLowering.h"
40#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000041#include "llvm/Target/TargetOptions.h"
Chris Lattner495a0b52005-08-17 06:37:43 +000042#include "llvm/Transforms/Utils/BasicBlockUtils.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000043#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000044#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000045#include "llvm/Support/Compiler.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include <map>
Chris Lattner4e4b5762006-02-01 18:59:47 +000047#include <set>
Chris Lattner1c08c712005-01-07 07:47:53 +000048#include <iostream>
Jeff Cohen7e881032006-02-24 02:52:40 +000049#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000050using namespace llvm;
51
Chris Lattnerda8abb02005-09-01 18:44:10 +000052#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000053static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000054ViewISelDAGs("view-isel-dags", cl::Hidden,
55 cl::desc("Pop up a window to show isel dags as they are selected"));
56static cl::opt<bool>
57ViewSchedDAGs("view-sched-dags", cl::Hidden,
58 cl::desc("Pop up a window to show sched dags as they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000059#else
Chris Lattner5e46a192006-04-02 03:07:27 +000060static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#endif
62
Jim Laskeyeb577ba2006-08-02 12:30:23 +000063
64//===---------------------------------------------------------------------===//
65///
66/// RegisterScheduler class - Track the registration of instruction schedulers.
67///
68//===---------------------------------------------------------------------===//
69MachinePassRegistry RegisterScheduler::Registry;
70
71//===---------------------------------------------------------------------===//
72///
73/// ISHeuristic command line option for instruction schedulers.
74///
75//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000076namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000077 cl::opt<RegisterScheduler::FunctionPassCtor, false,
78 RegisterPassParser<RegisterScheduler> >
Jim Laskey13ec7022006-08-01 14:21:23 +000079 ISHeuristic("sched",
Chris Lattner3700f902006-08-03 00:18:59 +000080 cl::init(&createDefaultScheduler),
Jim Laskey13ec7022006-08-01 14:21:23 +000081 cl::desc("Instruction schedulers available:"));
82
Jim Laskey9ff542f2006-08-01 18:29:48 +000083 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000084 defaultListDAGScheduler("default", " Best scheduler for the target",
85 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000086} // namespace
87
Chris Lattner864635a2006-02-22 22:37:12 +000088namespace {
89 /// RegsForValue - This struct represents the physical registers that a
90 /// particular value is assigned and the type information about the value.
91 /// This is needed because values can be promoted into larger registers and
92 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000093 struct VISIBILITY_HIDDEN RegsForValue {
Chris Lattner864635a2006-02-22 22:37:12 +000094 /// Regs - This list hold the register (for legal and promoted values)
95 /// or register set (for expanded values) that the value should be assigned
96 /// to.
97 std::vector<unsigned> Regs;
98
99 /// RegVT - The value type of each register.
100 ///
101 MVT::ValueType RegVT;
102
103 /// ValueVT - The value type of the LLVM value, which may be promoted from
104 /// RegVT or made from merging the two expanded parts.
105 MVT::ValueType ValueVT;
106
107 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
108
109 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
110 : RegVT(regvt), ValueVT(valuevt) {
111 Regs.push_back(Reg);
112 }
113 RegsForValue(const std::vector<unsigned> &regs,
114 MVT::ValueType regvt, MVT::ValueType valuevt)
115 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
116 }
117
118 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
119 /// this value and returns the result as a ValueVT value. This uses
120 /// Chain/Flag as the input and updates them for the output Chain/Flag.
121 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000122 SDOperand &Chain, SDOperand &Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000123
124 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
125 /// specified value into the registers specified by this object. This uses
126 /// Chain/Flag as the input and updates them for the output Chain/Flag.
127 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chenga8441262006-06-15 08:11:54 +0000128 SDOperand &Chain, SDOperand &Flag,
129 MVT::ValueType PtrVT) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000130
131 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
132 /// operand list. This adds the code marker and includes the number of
133 /// values added into it.
134 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000135 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000136 };
137}
Evan Cheng4ef10862006-01-23 07:01:07 +0000138
Chris Lattner1c08c712005-01-07 07:47:53 +0000139namespace llvm {
140 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000141 /// createDefaultScheduler - This creates an instruction scheduler appropriate
142 /// for the target.
143 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
144 SelectionDAG *DAG,
145 MachineBasicBlock *BB) {
146 TargetLowering &TLI = IS->getTargetLowering();
147
148 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
149 return createTDListDAGScheduler(IS, DAG, BB);
150 } else {
151 assert(TLI.getSchedulingPreference() ==
152 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
153 return createBURRListDAGScheduler(IS, DAG, BB);
154 }
155 }
156
157
158 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000159 /// FunctionLoweringInfo - This contains information that is global to a
160 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000161 class FunctionLoweringInfo {
162 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000163 TargetLowering &TLI;
164 Function &Fn;
165 MachineFunction &MF;
166 SSARegMap *RegMap;
167
168 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
169
170 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
171 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
172
173 /// ValueMap - Since we emit code for the function a basic block at a time,
174 /// we must remember which virtual registers hold the values for
175 /// cross-basic-block values.
176 std::map<const Value*, unsigned> ValueMap;
177
178 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
179 /// the entry block. This allows the allocas to be efficiently referenced
180 /// anywhere in the function.
181 std::map<const AllocaInst*, int> StaticAllocaMap;
182
183 unsigned MakeReg(MVT::ValueType VT) {
184 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
185 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000186
Chris Lattner3c384492006-03-16 19:51:18 +0000187 unsigned CreateRegForValue(const Value *V);
188
Chris Lattner1c08c712005-01-07 07:47:53 +0000189 unsigned InitializeRegForValue(const Value *V) {
190 unsigned &R = ValueMap[V];
191 assert(R == 0 && "Already initialized this value register!");
192 return R = CreateRegForValue(V);
193 }
194 };
195}
196
197/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000198/// PHI nodes or outside of the basic block that defines it, or used by a
199/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000200static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
201 if (isa<PHINode>(I)) return true;
202 BasicBlock *BB = I->getParent();
203 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000204 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
205 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000206 return true;
207 return false;
208}
209
Chris Lattnerbf209482005-10-30 19:42:35 +0000210/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000211/// entry block, return true. This includes arguments used by switches, since
212/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000213static bool isOnlyUsedInEntryBlock(Argument *A) {
214 BasicBlock *Entry = A->getParent()->begin();
215 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000216 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000217 return false; // Use not in entry block.
218 return true;
219}
220
Chris Lattner1c08c712005-01-07 07:47:53 +0000221FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000222 Function &fn, MachineFunction &mf)
Chris Lattner1c08c712005-01-07 07:47:53 +0000223 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
224
Chris Lattnerbf209482005-10-30 19:42:35 +0000225 // Create a vreg for each argument register that is not dead and is used
226 // outside of the entry block for the function.
227 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
228 AI != E; ++AI)
229 if (!isOnlyUsedInEntryBlock(AI))
230 InitializeRegForValue(AI);
231
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 // Initialize the mapping of values to registers. This is only set up for
233 // instruction values that are used outside of the block that defines
234 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000235 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000236 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
237 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
238 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(AI->getArraySize())) {
239 const Type *Ty = AI->getAllocatedType();
Owen Andersona69571c2006-05-03 01:29:57 +0000240 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000241 unsigned Align =
Owen Andersona69571c2006-05-03 01:29:57 +0000242 std::max((unsigned)TLI.getTargetData()->getTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000243 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000244
245 // If the alignment of the value is smaller than the size of the value,
246 // and if the size of the value is particularly small (<= 8 bytes),
247 // round up to the size of the value for potentially better performance.
248 //
249 // FIXME: This could be made better with a preferred alignment hook in
250 // TargetData. It serves primarily to 8-byte align doubles for X86.
251 if (Align < TySize && TySize <= 8) Align = TySize;
Chris Lattner2dfa8192005-10-18 22:11:42 +0000252 TySize *= CUI->getValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000253 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000254 StaticAllocaMap[AI] =
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000255 MF.getFrameInfo()->CreateStackObject((unsigned)TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000256 }
257
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000258 for (; BB != EB; ++BB)
259 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000260 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
261 if (!isa<AllocaInst>(I) ||
262 !StaticAllocaMap.count(cast<AllocaInst>(I)))
263 InitializeRegForValue(I);
264
265 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
266 // also creates the initial PHI MachineInstrs, though none of the input
267 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000268 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000269 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
270 MBBMap[BB] = MBB;
271 MF.getBasicBlockList().push_back(MBB);
272
273 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
274 // appropriate.
275 PHINode *PN;
276 for (BasicBlock::iterator I = BB->begin();
Chris Lattnerf44fd882005-01-07 21:34:19 +0000277 (PN = dyn_cast<PHINode>(I)); ++I)
278 if (!PN->use_empty()) {
Chris Lattner70c2a612006-03-31 02:06:56 +0000279 MVT::ValueType VT = TLI.getValueType(PN->getType());
280 unsigned NumElements;
281 if (VT != MVT::Vector)
282 NumElements = TLI.getNumElements(VT);
283 else {
284 MVT::ValueType VT1,VT2;
285 NumElements =
286 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
287 VT1, VT2);
288 }
Chris Lattnerf44fd882005-01-07 21:34:19 +0000289 unsigned PHIReg = ValueMap[PN];
290 assert(PHIReg &&"PHI node does not have an assigned virtual register!");
291 for (unsigned i = 0; i != NumElements; ++i)
292 BuildMI(MBB, TargetInstrInfo::PHI, PN->getNumOperands(), PHIReg+i);
293 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000294 }
295}
296
Chris Lattner3c384492006-03-16 19:51:18 +0000297/// CreateRegForValue - Allocate the appropriate number of virtual registers of
298/// the correctly promoted or expanded types. Assign these registers
299/// consecutive vreg numbers and return the first assigned number.
300unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
301 MVT::ValueType VT = TLI.getValueType(V->getType());
302
303 // The number of multiples of registers that we need, to, e.g., split up
304 // a <2 x int64> -> 4 x i32 registers.
305 unsigned NumVectorRegs = 1;
306
307 // If this is a packed type, figure out what type it will decompose into
308 // and how many of the elements it will use.
309 if (VT == MVT::Vector) {
310 const PackedType *PTy = cast<PackedType>(V->getType());
311 unsigned NumElts = PTy->getNumElements();
312 MVT::ValueType EltTy = TLI.getValueType(PTy->getElementType());
313
314 // Divide the input until we get to a supported size. This will always
315 // end with a scalar if the target doesn't support vectors.
316 while (NumElts > 1 && !TLI.isTypeLegal(getVectorType(EltTy, NumElts))) {
317 NumElts >>= 1;
318 NumVectorRegs <<= 1;
319 }
Chris Lattner6cb70042006-03-16 23:05:19 +0000320 if (NumElts == 1)
321 VT = EltTy;
322 else
323 VT = getVectorType(EltTy, NumElts);
Chris Lattner3c384492006-03-16 19:51:18 +0000324 }
325
326 // The common case is that we will only create one register for this
327 // value. If we have that case, create and return the virtual register.
328 unsigned NV = TLI.getNumElements(VT);
329 if (NV == 1) {
330 // If we are promoting this value, pick the next largest supported type.
331 MVT::ValueType PromotedType = TLI.getTypeToTransformTo(VT);
332 unsigned Reg = MakeReg(PromotedType);
333 // If this is a vector of supported or promoted types (e.g. 4 x i16),
334 // create all of the registers.
335 for (unsigned i = 1; i != NumVectorRegs; ++i)
336 MakeReg(PromotedType);
337 return Reg;
338 }
339
340 // If this value is represented with multiple target registers, make sure
341 // to create enough consecutive registers of the right (smaller) type.
342 unsigned NT = VT-1; // Find the type to use.
343 while (TLI.getNumElements((MVT::ValueType)NT) != 1)
344 --NT;
345
346 unsigned R = MakeReg((MVT::ValueType)NT);
347 for (unsigned i = 1; i != NV*NumVectorRegs; ++i)
348 MakeReg((MVT::ValueType)NT);
349 return R;
350}
Chris Lattner1c08c712005-01-07 07:47:53 +0000351
352//===----------------------------------------------------------------------===//
353/// SelectionDAGLowering - This is the common target-independent lowering
354/// implementation that is parameterized by a TargetLowering object.
355/// Also, targets can overload any lowering method.
356///
357namespace llvm {
358class SelectionDAGLowering {
359 MachineBasicBlock *CurMBB;
360
361 std::map<const Value*, SDOperand> NodeMap;
362
Chris Lattnerd3948112005-01-17 22:19:26 +0000363 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
364 /// them up and then emit token factor nodes when possible. This allows us to
365 /// get simple disambiguation between loads without worrying about alias
366 /// analysis.
367 std::vector<SDOperand> PendingLoads;
368
Nate Begemanf15485a2006-03-27 01:32:24 +0000369 /// Case - A pair of values to record the Value for a switch case, and the
370 /// case's target basic block.
371 typedef std::pair<Constant*, MachineBasicBlock*> Case;
372 typedef std::vector<Case>::iterator CaseItr;
373 typedef std::pair<CaseItr, CaseItr> CaseRange;
374
375 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
376 /// of conditional branches.
377 struct CaseRec {
378 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
379 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
380
381 /// CaseBB - The MBB in which to emit the compare and branch
382 MachineBasicBlock *CaseBB;
383 /// LT, GE - If nonzero, we know the current case value must be less-than or
384 /// greater-than-or-equal-to these Constants.
385 Constant *LT;
386 Constant *GE;
387 /// Range - A pair of iterators representing the range of case values to be
388 /// processed at this point in the binary search tree.
389 CaseRange Range;
390 };
391
392 /// The comparison function for sorting Case values.
393 struct CaseCmp {
394 bool operator () (const Case& C1, const Case& C2) {
395 if (const ConstantUInt* U1 = dyn_cast<const ConstantUInt>(C1.first))
396 return U1->getValue() < cast<const ConstantUInt>(C2.first)->getValue();
397
398 const ConstantSInt* S1 = dyn_cast<const ConstantSInt>(C1.first);
399 return S1->getValue() < cast<const ConstantSInt>(C2.first)->getValue();
400 }
401 };
402
Chris Lattner1c08c712005-01-07 07:47:53 +0000403public:
404 // TLI - This is information that describes the available target features we
405 // need for lowering. This indicates when operations are unavailable,
406 // implemented with a libcall, etc.
407 TargetLowering &TLI;
408 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000409 const TargetData *TD;
Chris Lattner1c08c712005-01-07 07:47:53 +0000410
Nate Begemanf15485a2006-03-27 01:32:24 +0000411 /// SwitchCases - Vector of CaseBlock structures used to communicate
412 /// SwitchInst code generation information.
413 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Nate Begeman37efe672006-04-22 18:53:45 +0000414 SelectionDAGISel::JumpTable JT;
Nate Begemanf15485a2006-03-27 01:32:24 +0000415
Chris Lattner1c08c712005-01-07 07:47:53 +0000416 /// FuncInfo - Information about the function as a whole.
417 ///
418 FunctionLoweringInfo &FuncInfo;
419
420 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000421 FunctionLoweringInfo &funcinfo)
Chris Lattner1c08c712005-01-07 07:47:53 +0000422 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()),
Nate Begeman9453eea2006-04-23 06:26:20 +0000423 JT(0,0,0,0), FuncInfo(funcinfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000424 }
425
Chris Lattnera651cf62005-01-17 19:43:36 +0000426 /// getRoot - Return the current virtual root of the Selection DAG.
427 ///
428 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000429 if (PendingLoads.empty())
430 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000431
Chris Lattnerd3948112005-01-17 22:19:26 +0000432 if (PendingLoads.size() == 1) {
433 SDOperand Root = PendingLoads[0];
434 DAG.setRoot(Root);
435 PendingLoads.clear();
436 return Root;
437 }
438
439 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000440 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
441 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000442 PendingLoads.clear();
443 DAG.setRoot(Root);
444 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000445 }
446
Chris Lattner1c08c712005-01-07 07:47:53 +0000447 void visit(Instruction &I) { visit(I.getOpcode(), I); }
448
449 void visit(unsigned Opcode, User &I) {
450 switch (Opcode) {
451 default: assert(0 && "Unknown instruction type encountered!");
452 abort();
453 // Build the switch statement using the Instruction.def file.
454#define HANDLE_INST(NUM, OPCODE, CLASS) \
455 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
456#include "llvm/Instruction.def"
457 }
458 }
459
460 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
461
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000462 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
463 SDOperand SrcValue, SDOperand Root,
464 bool isVolatile);
Chris Lattner1c08c712005-01-07 07:47:53 +0000465
466 SDOperand getIntPtrConstant(uint64_t Val) {
467 return DAG.getConstant(Val, TLI.getPointerTy());
468 }
469
Chris Lattner199862b2006-03-16 19:57:50 +0000470 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000471
472 const SDOperand &setValue(const Value *V, SDOperand NewN) {
473 SDOperand &N = NodeMap[V];
474 assert(N.Val == 0 && "Already set a value for this node!");
475 return N = NewN;
476 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000477
Chris Lattner864635a2006-02-22 22:37:12 +0000478 RegsForValue GetRegistersForValue(const std::string &ConstrCode,
479 MVT::ValueType VT,
480 bool OutReg, bool InReg,
481 std::set<unsigned> &OutputRegs,
482 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000483
Chris Lattner1c08c712005-01-07 07:47:53 +0000484 // Terminator instructions.
485 void visitRet(ReturnInst &I);
486 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000487 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000488 void visitUnreachable(UnreachableInst &I) { /* noop */ }
489
Nate Begemanf15485a2006-03-27 01:32:24 +0000490 // Helper for visitSwitch
491 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Nate Begeman37efe672006-04-22 18:53:45 +0000492 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Nate Begemanf15485a2006-03-27 01:32:24 +0000493
Chris Lattner1c08c712005-01-07 07:47:53 +0000494 // These all get lowered before this pass.
Chris Lattner1c08c712005-01-07 07:47:53 +0000495 void visitInvoke(InvokeInst &I) { assert(0 && "TODO"); }
496 void visitUnwind(UnwindInst &I) { assert(0 && "TODO"); }
497
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000498 void visitBinary(User &I, unsigned IntOp, unsigned FPOp, unsigned VecOp);
Nate Begemane21ea612005-11-18 07:42:56 +0000499 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000500 void visitAdd(User &I) {
501 visitBinary(I, ISD::ADD, ISD::FADD, ISD::VADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000502 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000503 void visitSub(User &I);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000504 void visitMul(User &I) {
505 visitBinary(I, ISD::MUL, ISD::FMUL, ISD::VMUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000506 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 void visitDiv(User &I) {
Chris Lattner01b3d732005-09-28 22:28:18 +0000508 const Type *Ty = I.getType();
Evan Cheng3e1ce5a2006-03-03 07:01:07 +0000509 visitBinary(I,
510 Ty->isSigned() ? ISD::SDIV : ISD::UDIV, ISD::FDIV,
511 Ty->isSigned() ? ISD::VSDIV : ISD::VUDIV);
Chris Lattner1c08c712005-01-07 07:47:53 +0000512 }
513 void visitRem(User &I) {
Chris Lattner01b3d732005-09-28 22:28:18 +0000514 const Type *Ty = I.getType();
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000515 visitBinary(I, Ty->isSigned() ? ISD::SREM : ISD::UREM, ISD::FREM, 0);
Chris Lattner1c08c712005-01-07 07:47:53 +0000516 }
Evan Cheng3e1ce5a2006-03-03 07:01:07 +0000517 void visitAnd(User &I) { visitBinary(I, ISD::AND, 0, ISD::VAND); }
518 void visitOr (User &I) { visitBinary(I, ISD::OR, 0, ISD::VOR); }
519 void visitXor(User &I) { visitBinary(I, ISD::XOR, 0, ISD::VXOR); }
Nate Begemane21ea612005-11-18 07:42:56 +0000520 void visitShl(User &I) { visitShift(I, ISD::SHL); }
521 void visitShr(User &I) {
522 visitShift(I, I.getType()->isUnsigned() ? ISD::SRL : ISD::SRA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000523 }
524
Evan Chengf6f95812006-05-23 06:40:47 +0000525 void visitSetCC(User &I, ISD::CondCode SignedOpc, ISD::CondCode UnsignedOpc,
526 ISD::CondCode FPOpc);
527 void visitSetEQ(User &I) { visitSetCC(I, ISD::SETEQ, ISD::SETEQ,
528 ISD::SETOEQ); }
529 void visitSetNE(User &I) { visitSetCC(I, ISD::SETNE, ISD::SETNE,
530 ISD::SETUNE); }
531 void visitSetLE(User &I) { visitSetCC(I, ISD::SETLE, ISD::SETULE,
532 ISD::SETOLE); }
533 void visitSetGE(User &I) { visitSetCC(I, ISD::SETGE, ISD::SETUGE,
534 ISD::SETOGE); }
535 void visitSetLT(User &I) { visitSetCC(I, ISD::SETLT, ISD::SETULT,
536 ISD::SETOLT); }
537 void visitSetGT(User &I) { visitSetCC(I, ISD::SETGT, ISD::SETUGT,
538 ISD::SETOGT); }
Chris Lattner1c08c712005-01-07 07:47:53 +0000539
Chris Lattner2bbd8102006-03-29 00:11:43 +0000540 void visitExtractElement(User &I);
541 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000542 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000543
Chris Lattner1c08c712005-01-07 07:47:53 +0000544 void visitGetElementPtr(User &I);
545 void visitCast(User &I);
546 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000547
548 void visitMalloc(MallocInst &I);
549 void visitFree(FreeInst &I);
550 void visitAlloca(AllocaInst &I);
551 void visitLoad(LoadInst &I);
552 void visitStore(StoreInst &I);
553 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
554 void visitCall(CallInst &I);
Chris Lattnerce7518c2006-01-26 22:24:51 +0000555 void visitInlineAsm(CallInst &I);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000556 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000557 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000558
Chris Lattner1c08c712005-01-07 07:47:53 +0000559 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000560 void visitVAArg(VAArgInst &I);
561 void visitVAEnd(CallInst &I);
562 void visitVACopy(CallInst &I);
Chris Lattner39ae3622005-01-09 00:00:49 +0000563 void visitFrameReturnAddress(CallInst &I, bool isFrameAddress);
Chris Lattner1c08c712005-01-07 07:47:53 +0000564
Chris Lattner7041ee32005-01-11 05:56:49 +0000565 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000566
567 void visitUserOp1(Instruction &I) {
568 assert(0 && "UserOp1 should not exist at instruction selection time!");
569 abort();
570 }
571 void visitUserOp2(Instruction &I) {
572 assert(0 && "UserOp2 should not exist at instruction selection time!");
573 abort();
574 }
575};
576} // end namespace llvm
577
Chris Lattner199862b2006-03-16 19:57:50 +0000578SDOperand SelectionDAGLowering::getValue(const Value *V) {
579 SDOperand &N = NodeMap[V];
580 if (N.Val) return N;
581
582 const Type *VTy = V->getType();
583 MVT::ValueType VT = TLI.getValueType(VTy);
584 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
585 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
586 visit(CE->getOpcode(), *CE);
587 assert(N.Val && "visit didn't populate the ValueMap!");
588 return N;
589 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
590 return N = DAG.getGlobalAddress(GV, VT);
591 } else if (isa<ConstantPointerNull>(C)) {
592 return N = DAG.getConstant(0, TLI.getPointerTy());
593 } else if (isa<UndefValue>(C)) {
Chris Lattner23d564c2006-03-19 00:20:20 +0000594 if (!isa<PackedType>(VTy))
595 return N = DAG.getNode(ISD::UNDEF, VT);
596
Chris Lattnerb2827b02006-03-19 00:52:58 +0000597 // Create a VBUILD_VECTOR of undef nodes.
Chris Lattner23d564c2006-03-19 00:20:20 +0000598 const PackedType *PTy = cast<PackedType>(VTy);
599 unsigned NumElements = PTy->getNumElements();
600 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
601
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000602 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000603 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
604
605 // Create a VConstant node with generic Vector type.
606 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
607 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000608 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
609 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000610 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
611 return N = DAG.getConstantFP(CFP->getValue(), VT);
612 } else if (const PackedType *PTy = dyn_cast<PackedType>(VTy)) {
613 unsigned NumElements = PTy->getNumElements();
614 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000615
616 // Now that we know the number and type of the elements, push a
617 // Constant or ConstantFP node onto the ops list for each element of
618 // the packed constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000619 SmallVector<SDOperand, 8> Ops;
Chris Lattner199862b2006-03-16 19:57:50 +0000620 if (ConstantPacked *CP = dyn_cast<ConstantPacked>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000621 for (unsigned i = 0; i != NumElements; ++i)
622 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000623 } else {
624 assert(isa<ConstantAggregateZero>(C) && "Unknown packed constant!");
625 SDOperand Op;
626 if (MVT::isFloatingPoint(PVT))
627 Op = DAG.getConstantFP(0, PVT);
628 else
629 Op = DAG.getConstant(0, PVT);
630 Ops.assign(NumElements, Op);
631 }
632
Chris Lattnerb2827b02006-03-19 00:52:58 +0000633 // Create a VBUILD_VECTOR node with generic Vector type.
Chris Lattner23d564c2006-03-19 00:20:20 +0000634 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
635 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000636 return N = DAG.getNode(ISD::VBUILD_VECTOR,MVT::Vector,&Ops[0],Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000637 } else {
638 // Canonicalize all constant ints to be unsigned.
639 return N = DAG.getConstant(cast<ConstantIntegral>(C)->getRawValue(),VT);
640 }
641 }
642
643 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
644 std::map<const AllocaInst*, int>::iterator SI =
645 FuncInfo.StaticAllocaMap.find(AI);
646 if (SI != FuncInfo.StaticAllocaMap.end())
647 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
648 }
649
650 std::map<const Value*, unsigned>::const_iterator VMI =
651 FuncInfo.ValueMap.find(V);
652 assert(VMI != FuncInfo.ValueMap.end() && "Value not in map!");
653
654 unsigned InReg = VMI->second;
655
656 // If this type is not legal, make it so now.
Chris Lattner70c2a612006-03-31 02:06:56 +0000657 if (VT != MVT::Vector) {
658 MVT::ValueType DestVT = TLI.getTypeToTransformTo(VT);
Chris Lattner199862b2006-03-16 19:57:50 +0000659
Chris Lattner70c2a612006-03-31 02:06:56 +0000660 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
661 if (DestVT < VT) {
662 // Source must be expanded. This input value is actually coming from the
663 // register pair VMI->second and VMI->second+1.
664 N = DAG.getNode(ISD::BUILD_PAIR, VT, N,
665 DAG.getCopyFromReg(DAG.getEntryNode(), InReg+1, DestVT));
666 } else if (DestVT > VT) { // Promotion case
Chris Lattner199862b2006-03-16 19:57:50 +0000667 if (MVT::isFloatingPoint(VT))
668 N = DAG.getNode(ISD::FP_ROUND, VT, N);
669 else
670 N = DAG.getNode(ISD::TRUNCATE, VT, N);
671 }
Chris Lattner70c2a612006-03-31 02:06:56 +0000672 } else {
673 // Otherwise, if this is a vector, make it available as a generic vector
674 // here.
675 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Chris Lattner2e2ef952006-04-05 06:54:42 +0000676 const PackedType *PTy = cast<PackedType>(VTy);
677 unsigned NE = TLI.getPackedTypeBreakdown(PTy, PTyElementVT,
Chris Lattner70c2a612006-03-31 02:06:56 +0000678 PTyLegalElementVT);
679
680 // Build a VBUILD_VECTOR with the input registers.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000681 SmallVector<SDOperand, 8> Ops;
Chris Lattner70c2a612006-03-31 02:06:56 +0000682 if (PTyElementVT == PTyLegalElementVT) {
683 // If the value types are legal, just VBUILD the CopyFromReg nodes.
684 for (unsigned i = 0; i != NE; ++i)
685 Ops.push_back(DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
686 PTyElementVT));
687 } else if (PTyElementVT < PTyLegalElementVT) {
688 // If the register was promoted, use TRUNCATE of FP_ROUND as appropriate.
689 for (unsigned i = 0; i != NE; ++i) {
690 SDOperand Op = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
691 PTyElementVT);
692 if (MVT::isFloatingPoint(PTyElementVT))
693 Op = DAG.getNode(ISD::FP_ROUND, PTyElementVT, Op);
694 else
695 Op = DAG.getNode(ISD::TRUNCATE, PTyElementVT, Op);
696 Ops.push_back(Op);
697 }
698 } else {
699 // If the register was expanded, use BUILD_PAIR.
700 assert((NE & 1) == 0 && "Must expand into a multiple of 2 elements!");
701 for (unsigned i = 0; i != NE/2; ++i) {
702 SDOperand Op0 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
703 PTyElementVT);
704 SDOperand Op1 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
705 PTyElementVT);
706 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Op0, Op1));
707 }
708 }
709
710 Ops.push_back(DAG.getConstant(NE, MVT::i32));
711 Ops.push_back(DAG.getValueType(PTyLegalElementVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000712 N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner2e2ef952006-04-05 06:54:42 +0000713
714 // Finally, use a VBIT_CONVERT to make this available as the appropriate
715 // vector type.
716 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
717 DAG.getConstant(PTy->getNumElements(),
718 MVT::i32),
719 DAG.getValueType(TLI.getValueType(PTy->getElementType())));
Chris Lattner199862b2006-03-16 19:57:50 +0000720 }
721
722 return N;
723}
724
725
Chris Lattner1c08c712005-01-07 07:47:53 +0000726void SelectionDAGLowering::visitRet(ReturnInst &I) {
727 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +0000728 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000729 return;
730 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000731 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +0000732 NewValues.push_back(getRoot());
733 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
734 SDOperand RetOp = getValue(I.getOperand(i));
Evan Cheng8e7d0562006-05-26 23:09:09 +0000735 bool isSigned = I.getOperand(i)->getType()->isSigned();
Nate Begemanee625572006-01-27 21:09:22 +0000736
737 // If this is an integer return value, we need to promote it ourselves to
738 // the full width of a register, since LegalizeOp will use ANY_EXTEND rather
739 // than sign/zero.
Evan Cheng8e7d0562006-05-26 23:09:09 +0000740 // FIXME: C calling convention requires the return type to be promoted to
741 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begemanee625572006-01-27 21:09:22 +0000742 if (MVT::isInteger(RetOp.getValueType()) &&
743 RetOp.getValueType() < MVT::i64) {
744 MVT::ValueType TmpVT;
745 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
746 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
747 else
748 TmpVT = MVT::i32;
Chris Lattner1c08c712005-01-07 07:47:53 +0000749
Evan Cheng8e7d0562006-05-26 23:09:09 +0000750 if (isSigned)
Nate Begemanee625572006-01-27 21:09:22 +0000751 RetOp = DAG.getNode(ISD::SIGN_EXTEND, TmpVT, RetOp);
752 else
753 RetOp = DAG.getNode(ISD::ZERO_EXTEND, TmpVT, RetOp);
754 }
755 NewValues.push_back(RetOp);
Evan Cheng8e7d0562006-05-26 23:09:09 +0000756 NewValues.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattner1c08c712005-01-07 07:47:53 +0000757 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000758 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
759 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000760}
761
762void SelectionDAGLowering::visitBr(BranchInst &I) {
763 // Update machine-CFG edges.
764 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Nate Begemanf15485a2006-03-27 01:32:24 +0000765 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000766
767 // Figure out which block is immediately after the current one.
768 MachineBasicBlock *NextBlock = 0;
769 MachineFunction::iterator BBI = CurMBB;
770 if (++BBI != CurMBB->getParent()->end())
771 NextBlock = BBI;
772
773 if (I.isUnconditional()) {
774 // If this is not a fall-through branch, emit the branch.
775 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +0000776 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +0000777 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000778 } else {
779 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Nate Begemanf15485a2006-03-27 01:32:24 +0000780 CurMBB->addSuccessor(Succ1MBB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000781
782 SDOperand Cond = getValue(I.getCondition());
Chris Lattner1c08c712005-01-07 07:47:53 +0000783 if (Succ1MBB == NextBlock) {
784 // If the condition is false, fall through. This means we should branch
785 // if the condition is true to Succ #0.
Chris Lattnera651cf62005-01-17 19:43:36 +0000786 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +0000787 Cond, DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000788 } else if (Succ0MBB == NextBlock) {
789 // If the condition is true, fall through. This means we should branch if
790 // the condition is false to Succ #1. Invert the condition first.
791 SDOperand True = DAG.getConstant(1, Cond.getValueType());
792 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
Chris Lattnera651cf62005-01-17 19:43:36 +0000793 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +0000794 Cond, DAG.getBasicBlock(Succ1MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000795 } else {
Chris Lattnere7ccd4a2005-04-09 03:30:29 +0000796 std::vector<SDOperand> Ops;
797 Ops.push_back(getRoot());
Evan Cheng298ebf22006-02-16 08:27:56 +0000798 // If the false case is the current basic block, then this is a self
799 // loop. We do not want to emit "Loop: ... brcond Out; br Loop", as it
800 // adds an extra instruction in the loop. Instead, invert the
801 // condition and emit "Loop: ... br!cond Loop; br Out.
802 if (CurMBB == Succ1MBB) {
803 std::swap(Succ0MBB, Succ1MBB);
804 SDOperand True = DAG.getConstant(1, Cond.getValueType());
805 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
806 }
Nate Begeman81e80972006-03-17 01:40:33 +0000807 SDOperand True = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
808 DAG.getBasicBlock(Succ0MBB));
809 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, True,
810 DAG.getBasicBlock(Succ1MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +0000811 }
812 }
813}
814
Nate Begemanf15485a2006-03-27 01:32:24 +0000815/// visitSwitchCase - Emits the necessary code to represent a single node in
816/// the binary search tree resulting from lowering a switch instruction.
817void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
818 SDOperand SwitchOp = getValue(CB.SwitchV);
819 SDOperand CaseOp = getValue(CB.CaseC);
820 SDOperand Cond = DAG.getSetCC(MVT::i1, SwitchOp, CaseOp, CB.CC);
821
822 // Set NextBlock to be the MBB immediately after the current one, if any.
823 // This is used to avoid emitting unnecessary branches to the next block.
824 MachineBasicBlock *NextBlock = 0;
825 MachineFunction::iterator BBI = CurMBB;
826 if (++BBI != CurMBB->getParent()->end())
827 NextBlock = BBI;
828
829 // If the lhs block is the next block, invert the condition so that we can
830 // fall through to the lhs instead of the rhs block.
831 if (CB.LHSBB == NextBlock) {
832 std::swap(CB.LHSBB, CB.RHSBB);
833 SDOperand True = DAG.getConstant(1, Cond.getValueType());
834 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
835 }
836 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
837 DAG.getBasicBlock(CB.LHSBB));
838 if (CB.RHSBB == NextBlock)
839 DAG.setRoot(BrCond);
840 else
841 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
842 DAG.getBasicBlock(CB.RHSBB)));
843 // Update successor info
844 CurMBB->addSuccessor(CB.LHSBB);
845 CurMBB->addSuccessor(CB.RHSBB);
846}
847
Nate Begeman37efe672006-04-22 18:53:45 +0000848/// visitSwitchCase - Emits the necessary code to represent a single node in
849/// the binary search tree resulting from lowering a switch instruction.
850void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
851 // FIXME: Need to emit different code for PIC vs. Non-PIC, specifically,
852 // we need to add the address of the jump table to the value loaded, since
853 // the entries in the jump table will be differences rather than absolute
854 // addresses.
855
856 // Emit the code for the jump table
857 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng8825a482006-08-01 01:03:13 +0000858 assert((PTy == MVT::i32 || PTy == MVT::i64) &&
859 "Jump table entries are 32-bit values");
Evan Cheng2ae5b872006-09-24 05:22:38 +0000860 bool isPIC = TLI.getTargetMachine().getRelocationModel() == Reloc::PIC_;
Evan Cheng8825a482006-08-01 01:03:13 +0000861 // PIC jump table entries are 32-bit values.
Evan Cheng2ae5b872006-09-24 05:22:38 +0000862 unsigned EntrySize = isPIC ? 4 : MVT::getSizeInBits(PTy)/8;
Nate Begeman37efe672006-04-22 18:53:45 +0000863 SDOperand Copy = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
864 SDOperand IDX = DAG.getNode(ISD::MUL, PTy, Copy,
Evan Cheng8825a482006-08-01 01:03:13 +0000865 DAG.getConstant(EntrySize, PTy));
Nate Begeman2f1ae882006-07-27 01:13:04 +0000866 SDOperand TAB = DAG.getJumpTable(JT.JTI,PTy);
867 SDOperand ADD = DAG.getNode(ISD::ADD, PTy, IDX, TAB);
Evan Cheng2ae5b872006-09-24 05:22:38 +0000868 SDOperand LD = DAG.getLoad(isPIC ? MVT::i32 : PTy, Copy.getValue(1), ADD,
Evan Cheng8825a482006-08-01 01:03:13 +0000869 DAG.getSrcValue(0));
Evan Cheng2ae5b872006-09-24 05:22:38 +0000870 if (isPIC) {
Andrew Lenharth16113432006-09-26 20:02:30 +0000871 // For Pic, the sequence is:
872 // BRIND(load(Jumptable + index) + RelocBase)
873 // RelocBase is the JumpTable on PPC and X86, GOT on Alpha
Andrew Lenharthbeec30e2006-09-24 19:45:58 +0000874 SDOperand Reloc = DAG.getNode(ISD::JumpTableRelocBase, PTy, TAB);
Evan Cheng8825a482006-08-01 01:03:13 +0000875 ADD = DAG.getNode(ISD::ADD, PTy,
Andrew Lenharthbeec30e2006-09-24 19:45:58 +0000876 ((PTy != MVT::i32) ? DAG.getNode(ISD::SIGN_EXTEND, PTy, LD) : LD), Reloc);
Nate Begeman2f1ae882006-07-27 01:13:04 +0000877 DAG.setRoot(DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), ADD));
878 } else {
879 DAG.setRoot(DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), LD));
880 }
Nate Begeman37efe672006-04-22 18:53:45 +0000881}
882
Nate Begemanf15485a2006-03-27 01:32:24 +0000883void SelectionDAGLowering::visitSwitch(SwitchInst &I) {
884 // Figure out which block is immediately after the current one.
885 MachineBasicBlock *NextBlock = 0;
886 MachineFunction::iterator BBI = CurMBB;
887 if (++BBI != CurMBB->getParent()->end())
888 NextBlock = BBI;
889
890 // If there is only the default destination, branch to it if it is not the
891 // next basic block. Otherwise, just fall through.
892 if (I.getNumOperands() == 2) {
893 // Update machine-CFG edges.
894 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[I.getDefaultDest()];
895 // If this is not a fall-through branch, emit the branch.
896 if (DefaultMBB != NextBlock)
897 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
898 DAG.getBasicBlock(DefaultMBB)));
Chris Lattnera3bb86d2006-06-12 18:25:29 +0000899 CurMBB->addSuccessor(DefaultMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +0000900 return;
901 }
902
903 // If there are any non-default case statements, create a vector of Cases
904 // representing each one, and sort the vector so that we can efficiently
905 // create a binary search tree from them.
906 std::vector<Case> Cases;
907 for (unsigned i = 1; i < I.getNumSuccessors(); ++i) {
908 MachineBasicBlock *SMBB = FuncInfo.MBBMap[I.getSuccessor(i)];
909 Cases.push_back(Case(I.getSuccessorValue(i), SMBB));
910 }
911 std::sort(Cases.begin(), Cases.end(), CaseCmp());
912
913 // Get the Value to be switched on and default basic blocks, which will be
914 // inserted into CaseBlock records, representing basic blocks in the binary
915 // search tree.
916 Value *SV = I.getOperand(0);
917 MachineBasicBlock *Default = FuncInfo.MBBMap[I.getDefaultDest()];
Nate Begeman37efe672006-04-22 18:53:45 +0000918
919 // Get the MachineFunction which holds the current MBB. This is used during
920 // emission of jump tables, and when inserting any additional MBBs necessary
921 // to represent the switch.
Nate Begemanf15485a2006-03-27 01:32:24 +0000922 MachineFunction *CurMF = CurMBB->getParent();
923 const BasicBlock *LLVMBB = CurMBB->getBasicBlock();
Nate Begeman37efe672006-04-22 18:53:45 +0000924
Nate Begeman17c275f2006-05-08 16:51:36 +0000925 // If the switch has more than 5 blocks, and at least 31.25% dense, and the
926 // target supports indirect branches, then emit a jump table rather than
927 // lowering the switch to a binary tree of conditional branches.
Nate Begeman9453eea2006-04-23 06:26:20 +0000928 if (TLI.isOperationLegal(ISD::BRIND, TLI.getPointerTy()) &&
Nate Begemanf4360a42006-05-03 03:48:02 +0000929 Cases.size() > 5) {
Nate Begeman37efe672006-04-22 18:53:45 +0000930 uint64_t First = cast<ConstantIntegral>(Cases.front().first)->getRawValue();
931 uint64_t Last = cast<ConstantIntegral>(Cases.back().first)->getRawValue();
Nate Begemanf4360a42006-05-03 03:48:02 +0000932 double Density = (double)Cases.size() / (double)((Last - First) + 1ULL);
933
Nate Begeman17c275f2006-05-08 16:51:36 +0000934 if (Density >= 0.3125) {
Nate Begeman37efe672006-04-22 18:53:45 +0000935 // Create a new basic block to hold the code for loading the address
936 // of the jump table, and jumping to it. Update successor information;
937 // we will either branch to the default case for the switch, or the jump
938 // table.
939 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
940 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
941 CurMBB->addSuccessor(Default);
942 CurMBB->addSuccessor(JumpTableBB);
943
944 // Subtract the lowest switch case value from the value being switched on
945 // and conditional branch to default mbb if the result is greater than the
946 // difference between smallest and largest cases.
947 SDOperand SwitchOp = getValue(SV);
948 MVT::ValueType VT = SwitchOp.getValueType();
949 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
950 DAG.getConstant(First, VT));
951
952 // The SDNode we just created, which holds the value being switched on
953 // minus the the smallest case value, needs to be copied to a virtual
954 // register so it can be used as an index into the jump table in a
955 // subsequent basic block. This value may be smaller or larger than the
956 // target's pointer type, and therefore require extension or truncating.
957 if (VT > TLI.getPointerTy())
958 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
959 else
960 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
961 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
962 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
963
964 // Emit the range check for the jump table, and branch to the default
965 // block for the switch statement if the value being switched on exceeds
966 // the largest case in the switch.
967 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
968 DAG.getConstant(Last-First,VT), ISD::SETUGT);
969 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
970 DAG.getBasicBlock(Default)));
971
Nate Begemanf4360a42006-05-03 03:48:02 +0000972 // Build a vector of destination BBs, corresponding to each target
973 // of the jump table. If the value of the jump table slot corresponds to
974 // a case statement, push the case's BB onto the vector, otherwise, push
975 // the default BB.
Nate Begeman37efe672006-04-22 18:53:45 +0000976 std::vector<MachineBasicBlock*> DestBBs;
Nate Begemanf4360a42006-05-03 03:48:02 +0000977 uint64_t TEI = First;
978 for (CaseItr ii = Cases.begin(), ee = Cases.end(); ii != ee; ++TEI) {
979 if (cast<ConstantIntegral>(ii->first)->getRawValue() == TEI) {
980 DestBBs.push_back(ii->second);
Nate Begemanf4360a42006-05-03 03:48:02 +0000981 ++ii;
982 } else {
983 DestBBs.push_back(Default);
Nate Begemanf4360a42006-05-03 03:48:02 +0000984 }
Nate Begeman37efe672006-04-22 18:53:45 +0000985 }
Nate Begemanf4360a42006-05-03 03:48:02 +0000986
987 // Update successor info
Chris Lattnerc66764c2006-09-10 06:36:57 +0000988 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
989 E = DestBBs.end(); I != E; ++I)
990 JumpTableBB->addSuccessor(*I);
Nate Begemanf4360a42006-05-03 03:48:02 +0000991
992 // Create a jump table index for this jump table, or return an existing
993 // one.
Nate Begeman37efe672006-04-22 18:53:45 +0000994 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
995
996 // Set the jump table information so that we can codegen it as a second
997 // MachineBasicBlock
998 JT.Reg = JumpTableReg;
999 JT.JTI = JTI;
1000 JT.MBB = JumpTableBB;
Nate Begeman9453eea2006-04-23 06:26:20 +00001001 JT.Default = Default;
Nate Begeman37efe672006-04-22 18:53:45 +00001002 return;
1003 }
1004 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001005
1006 // Push the initial CaseRec onto the worklist
1007 std::vector<CaseRec> CaseVec;
1008 CaseVec.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1009
1010 while (!CaseVec.empty()) {
1011 // Grab a record representing a case range to process off the worklist
1012 CaseRec CR = CaseVec.back();
1013 CaseVec.pop_back();
1014
1015 // Size is the number of Cases represented by this range. If Size is 1,
1016 // then we are processing a leaf of the binary search tree. Otherwise,
1017 // we need to pick a pivot, and push left and right ranges onto the
1018 // worklist.
1019 unsigned Size = CR.Range.second - CR.Range.first;
1020
1021 if (Size == 1) {
1022 // Create a CaseBlock record representing a conditional branch to
1023 // the Case's target mbb if the value being switched on SV is equal
1024 // to C. Otherwise, branch to default.
1025 Constant *C = CR.Range.first->first;
1026 MachineBasicBlock *Target = CR.Range.first->second;
1027 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, SV, C, Target, Default,
1028 CR.CaseBB);
1029 // If the MBB representing the leaf node is the current MBB, then just
1030 // call visitSwitchCase to emit the code into the current block.
1031 // Otherwise, push the CaseBlock onto the vector to be later processed
1032 // by SDISel, and insert the node's MBB before the next MBB.
1033 if (CR.CaseBB == CurMBB)
1034 visitSwitchCase(CB);
1035 else {
1036 SwitchCases.push_back(CB);
1037 CurMF->getBasicBlockList().insert(BBI, CR.CaseBB);
1038 }
1039 } else {
1040 // split case range at pivot
1041 CaseItr Pivot = CR.Range.first + (Size / 2);
1042 CaseRange LHSR(CR.Range.first, Pivot);
1043 CaseRange RHSR(Pivot, CR.Range.second);
1044 Constant *C = Pivot->first;
1045 MachineBasicBlock *RHSBB = 0, *LHSBB = 0;
1046 // We know that we branch to the LHS if the Value being switched on is
1047 // less than the Pivot value, C. We use this to optimize our binary
1048 // tree a bit, by recognizing that if SV is greater than or equal to the
1049 // LHS's Case Value, and that Case Value is exactly one less than the
1050 // Pivot's Value, then we can branch directly to the LHS's Target,
1051 // rather than creating a leaf node for it.
1052 if ((LHSR.second - LHSR.first) == 1 &&
1053 LHSR.first->first == CR.GE &&
1054 cast<ConstantIntegral>(C)->getRawValue() ==
1055 (cast<ConstantIntegral>(CR.GE)->getRawValue() + 1ULL)) {
1056 LHSBB = LHSR.first->second;
1057 } else {
1058 LHSBB = new MachineBasicBlock(LLVMBB);
1059 CaseVec.push_back(CaseRec(LHSBB,C,CR.GE,LHSR));
1060 }
1061 // Similar to the optimization above, if the Value being switched on is
1062 // known to be less than the Constant CR.LT, and the current Case Value
1063 // is CR.LT - 1, then we can branch directly to the target block for
1064 // the current Case Value, rather than emitting a RHS leaf node for it.
1065 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
1066 cast<ConstantIntegral>(RHSR.first->first)->getRawValue() ==
1067 (cast<ConstantIntegral>(CR.LT)->getRawValue() - 1ULL)) {
1068 RHSBB = RHSR.first->second;
1069 } else {
1070 RHSBB = new MachineBasicBlock(LLVMBB);
1071 CaseVec.push_back(CaseRec(RHSBB,CR.LT,C,RHSR));
1072 }
1073 // Create a CaseBlock record representing a conditional branch to
1074 // the LHS node if the value being switched on SV is less than C.
1075 // Otherwise, branch to LHS.
1076 ISD::CondCode CC = C->getType()->isSigned() ? ISD::SETLT : ISD::SETULT;
1077 SelectionDAGISel::CaseBlock CB(CC, SV, C, LHSBB, RHSBB, CR.CaseBB);
1078 if (CR.CaseBB == CurMBB)
1079 visitSwitchCase(CB);
1080 else {
1081 SwitchCases.push_back(CB);
1082 CurMF->getBasicBlockList().insert(BBI, CR.CaseBB);
1083 }
1084 }
1085 }
1086}
1087
Chris Lattnerb9fccc42005-04-02 05:04:50 +00001088void SelectionDAGLowering::visitSub(User &I) {
1089 // -0.0 - X --> fneg
Chris Lattner01b3d732005-09-28 22:28:18 +00001090 if (I.getType()->isFloatingPoint()) {
1091 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
1092 if (CFP->isExactlyValue(-0.0)) {
1093 SDOperand Op2 = getValue(I.getOperand(1));
1094 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
1095 return;
1096 }
Chris Lattner01b3d732005-09-28 22:28:18 +00001097 }
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001098 visitBinary(I, ISD::SUB, ISD::FSUB, ISD::VSUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00001099}
1100
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001101void SelectionDAGLowering::visitBinary(User &I, unsigned IntOp, unsigned FPOp,
1102 unsigned VecOp) {
1103 const Type *Ty = I.getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00001104 SDOperand Op1 = getValue(I.getOperand(0));
1105 SDOperand Op2 = getValue(I.getOperand(1));
Chris Lattner2c49f272005-01-19 22:31:21 +00001106
Chris Lattnerb67eb912005-11-19 18:40:42 +00001107 if (Ty->isIntegral()) {
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001108 setValue(&I, DAG.getNode(IntOp, Op1.getValueType(), Op1, Op2));
1109 } else if (Ty->isFloatingPoint()) {
1110 setValue(&I, DAG.getNode(FPOp, Op1.getValueType(), Op1, Op2));
1111 } else {
1112 const PackedType *PTy = cast<PackedType>(Ty);
Chris Lattnerc7029802006-03-18 01:44:44 +00001113 SDOperand Num = DAG.getConstant(PTy->getNumElements(), MVT::i32);
1114 SDOperand Typ = DAG.getValueType(TLI.getValueType(PTy->getElementType()));
1115 setValue(&I, DAG.getNode(VecOp, MVT::Vector, Op1, Op2, Num, Typ));
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001116 }
Nate Begemane21ea612005-11-18 07:42:56 +00001117}
Chris Lattner2c49f272005-01-19 22:31:21 +00001118
Nate Begemane21ea612005-11-18 07:42:56 +00001119void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
1120 SDOperand Op1 = getValue(I.getOperand(0));
1121 SDOperand Op2 = getValue(I.getOperand(1));
1122
1123 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
1124
Chris Lattner1c08c712005-01-07 07:47:53 +00001125 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
1126}
1127
1128void SelectionDAGLowering::visitSetCC(User &I,ISD::CondCode SignedOpcode,
Evan Chengf6f95812006-05-23 06:40:47 +00001129 ISD::CondCode UnsignedOpcode,
1130 ISD::CondCode FPOpcode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00001131 SDOperand Op1 = getValue(I.getOperand(0));
1132 SDOperand Op2 = getValue(I.getOperand(1));
1133 ISD::CondCode Opcode = SignedOpcode;
Evan Cheng80235d52006-05-23 18:18:46 +00001134 if (!FiniteOnlyFPMath() && I.getOperand(0)->getType()->isFloatingPoint())
Evan Chengf6f95812006-05-23 06:40:47 +00001135 Opcode = FPOpcode;
1136 else if (I.getOperand(0)->getType()->isUnsigned())
Chris Lattner1c08c712005-01-07 07:47:53 +00001137 Opcode = UnsignedOpcode;
Chris Lattner7cf7e3f2005-08-09 20:20:18 +00001138 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
Chris Lattner1c08c712005-01-07 07:47:53 +00001139}
1140
1141void SelectionDAGLowering::visitSelect(User &I) {
1142 SDOperand Cond = getValue(I.getOperand(0));
1143 SDOperand TrueVal = getValue(I.getOperand(1));
1144 SDOperand FalseVal = getValue(I.getOperand(2));
Chris Lattnerb22e35a2006-04-08 22:22:57 +00001145 if (!isa<PackedType>(I.getType())) {
1146 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
1147 TrueVal, FalseVal));
1148 } else {
1149 setValue(&I, DAG.getNode(ISD::VSELECT, MVT::Vector, Cond, TrueVal, FalseVal,
1150 *(TrueVal.Val->op_end()-2),
1151 *(TrueVal.Val->op_end()-1)));
1152 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001153}
1154
1155void SelectionDAGLowering::visitCast(User &I) {
1156 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00001157 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001158 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner1c08c712005-01-07 07:47:53 +00001159
Chris Lattnere25ca692006-03-22 20:09:35 +00001160 if (DestVT == MVT::Vector) {
1161 // This is a cast to a vector from something else. This is always a bit
1162 // convert. Get information about the input vector.
1163 const PackedType *DestTy = cast<PackedType>(I.getType());
1164 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1165 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N,
1166 DAG.getConstant(DestTy->getNumElements(),MVT::i32),
1167 DAG.getValueType(EltVT)));
1168 } else if (SrcVT == DestVT) {
Chris Lattner1c08c712005-01-07 07:47:53 +00001169 setValue(&I, N); // noop cast.
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001170 } else if (DestVT == MVT::i1) {
Chris Lattneref311aa2005-05-09 22:17:13 +00001171 // Cast to bool is a comparison against zero, not truncation to zero.
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001172 SDOperand Zero = isInteger(SrcVT) ? DAG.getConstant(0, N.getValueType()) :
Chris Lattneref311aa2005-05-09 22:17:13 +00001173 DAG.getConstantFP(0.0, N.getValueType());
Chris Lattner7cf7e3f2005-08-09 20:20:18 +00001174 setValue(&I, DAG.getSetCC(MVT::i1, N, Zero, ISD::SETNE));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001175 } else if (isInteger(SrcVT)) {
1176 if (isInteger(DestVT)) { // Int -> Int cast
1177 if (DestVT < SrcVT) // Truncating cast?
1178 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001179 else if (I.getOperand(0)->getType()->isSigned())
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001180 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001181 else
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001182 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
Chris Lattner7e358902006-03-22 22:20:49 +00001183 } else if (isFloatingPoint(DestVT)) { // Int -> FP cast
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001184 if (I.getOperand(0)->getType()->isSigned())
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001185 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001186 else
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001187 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
Chris Lattnere25ca692006-03-22 20:09:35 +00001188 } else {
1189 assert(0 && "Unknown cast!");
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001190 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001191 } else if (isFloatingPoint(SrcVT)) {
1192 if (isFloatingPoint(DestVT)) { // FP -> FP cast
1193 if (DestVT < SrcVT) // Rounding cast?
1194 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001195 else
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001196 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
Chris Lattnere25ca692006-03-22 20:09:35 +00001197 } else if (isInteger(DestVT)) { // FP -> Int cast.
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001198 if (I.getType()->isSigned())
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001199 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
Chris Lattnerae0aacb2005-01-08 08:08:56 +00001200 else
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001201 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
Chris Lattnere25ca692006-03-22 20:09:35 +00001202 } else {
1203 assert(0 && "Unknown cast!");
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001204 }
1205 } else {
Chris Lattnere25ca692006-03-22 20:09:35 +00001206 assert(SrcVT == MVT::Vector && "Unknown cast!");
1207 assert(DestVT != MVT::Vector && "Casts to vector already handled!");
1208 // This is a cast from a vector to something else. This is always a bit
1209 // convert. Get information about the input vector.
1210 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N));
Chris Lattner1c08c712005-01-07 07:47:53 +00001211 }
1212}
1213
Chris Lattner2bbd8102006-03-29 00:11:43 +00001214void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00001215 SDOperand InVec = getValue(I.getOperand(0));
1216 SDOperand InVal = getValue(I.getOperand(1));
1217 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1218 getValue(I.getOperand(2)));
1219
Chris Lattner2332b9f2006-03-19 01:17:20 +00001220 SDOperand Num = *(InVec.Val->op_end()-2);
1221 SDOperand Typ = *(InVec.Val->op_end()-1);
1222 setValue(&I, DAG.getNode(ISD::VINSERT_VECTOR_ELT, MVT::Vector,
1223 InVec, InVal, InIdx, Num, Typ));
Chris Lattnerc7029802006-03-18 01:44:44 +00001224}
1225
Chris Lattner2bbd8102006-03-29 00:11:43 +00001226void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00001227 SDOperand InVec = getValue(I.getOperand(0));
1228 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1229 getValue(I.getOperand(1)));
1230 SDOperand Typ = *(InVec.Val->op_end()-1);
1231 setValue(&I, DAG.getNode(ISD::VEXTRACT_VECTOR_ELT,
1232 TLI.getValueType(I.getType()), InVec, InIdx));
1233}
Chris Lattnerc7029802006-03-18 01:44:44 +00001234
Chris Lattner3e104b12006-04-08 04:15:24 +00001235void SelectionDAGLowering::visitShuffleVector(User &I) {
1236 SDOperand V1 = getValue(I.getOperand(0));
1237 SDOperand V2 = getValue(I.getOperand(1));
1238 SDOperand Mask = getValue(I.getOperand(2));
1239
1240 SDOperand Num = *(V1.Val->op_end()-2);
1241 SDOperand Typ = *(V2.Val->op_end()-1);
1242 setValue(&I, DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
1243 V1, V2, Mask, Num, Typ));
1244}
1245
1246
Chris Lattner1c08c712005-01-07 07:47:53 +00001247void SelectionDAGLowering::visitGetElementPtr(User &I) {
1248 SDOperand N = getValue(I.getOperand(0));
1249 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00001250
1251 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
1252 OI != E; ++OI) {
1253 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00001254 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Chris Lattner1c08c712005-01-07 07:47:53 +00001255 unsigned Field = cast<ConstantUInt>(Idx)->getValue();
1256 if (Field) {
1257 // N = N + Offset
Owen Andersona69571c2006-05-03 01:29:57 +00001258 uint64_t Offset = TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattner1c08c712005-01-07 07:47:53 +00001259 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001260 getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00001261 }
1262 Ty = StTy->getElementType(Field);
1263 } else {
1264 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00001265
Chris Lattner7c0104b2005-11-09 04:45:33 +00001266 // If this is a constant subscript, handle it quickly.
1267 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
1268 if (CI->getRawValue() == 0) continue;
Chris Lattner7cc47772005-01-07 21:56:57 +00001269
Chris Lattner7c0104b2005-11-09 04:45:33 +00001270 uint64_t Offs;
1271 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(CI))
Owen Andersona69571c2006-05-03 01:29:57 +00001272 Offs = (int64_t)TD->getTypeSize(Ty)*CSI->getValue();
Chris Lattner7c0104b2005-11-09 04:45:33 +00001273 else
Owen Andersona69571c2006-05-03 01:29:57 +00001274 Offs = TD->getTypeSize(Ty)*cast<ConstantUInt>(CI)->getValue();
Chris Lattner7c0104b2005-11-09 04:45:33 +00001275 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
1276 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00001277 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00001278
1279 // N = N + Idx * ElementSize;
Owen Andersona69571c2006-05-03 01:29:57 +00001280 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00001281 SDOperand IdxN = getValue(Idx);
1282
1283 // If the index is smaller or larger than intptr_t, truncate or extend
1284 // it.
1285 if (IdxN.getValueType() < N.getValueType()) {
1286 if (Idx->getType()->isSigned())
1287 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
1288 else
1289 IdxN = DAG.getNode(ISD::ZERO_EXTEND, N.getValueType(), IdxN);
1290 } else if (IdxN.getValueType() > N.getValueType())
1291 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
1292
1293 // If this is a multiply by a power of two, turn it into a shl
1294 // immediately. This is a very common case.
1295 if (isPowerOf2_64(ElementSize)) {
1296 unsigned Amt = Log2_64(ElementSize);
1297 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00001298 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00001299 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
1300 continue;
1301 }
1302
1303 SDOperand Scale = getIntPtrConstant(ElementSize);
1304 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
1305 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00001306 }
1307 }
1308 setValue(&I, N);
1309}
1310
1311void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
1312 // If this is a fixed sized alloca in the entry block of the function,
1313 // allocate it statically on the stack.
1314 if (FuncInfo.StaticAllocaMap.count(&I))
1315 return; // getValue will auto-populate this.
1316
1317 const Type *Ty = I.getAllocatedType();
Owen Andersona69571c2006-05-03 01:29:57 +00001318 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
1319 unsigned Align = std::max((unsigned)TLI.getTargetData()->getTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +00001320 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00001321
1322 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00001323 MVT::ValueType IntPtr = TLI.getPointerTy();
1324 if (IntPtr < AllocSize.getValueType())
1325 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
1326 else if (IntPtr > AllocSize.getValueType())
1327 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00001328
Chris Lattner68cd65e2005-01-22 23:04:37 +00001329 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner1c08c712005-01-07 07:47:53 +00001330 getIntPtrConstant(TySize));
1331
1332 // Handle alignment. If the requested alignment is less than or equal to the
1333 // stack alignment, ignore it and round the size of the allocation up to the
1334 // stack alignment size. If the size is greater than the stack alignment, we
1335 // note this in the DYNAMIC_STACKALLOC node.
1336 unsigned StackAlign =
1337 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
1338 if (Align <= StackAlign) {
1339 Align = 0;
1340 // Add SA-1 to the size.
1341 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
1342 getIntPtrConstant(StackAlign-1));
1343 // Mask out the low bits for alignment purposes.
1344 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
1345 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
1346 }
1347
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001348 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001349 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
1350 MVT::Other);
1351 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner1c08c712005-01-07 07:47:53 +00001352 DAG.setRoot(setValue(&I, DSA).getValue(1));
1353
1354 // Inform the Frame Information that we have just allocated a variable-sized
1355 // object.
1356 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
1357}
1358
Chris Lattner1c08c712005-01-07 07:47:53 +00001359void SelectionDAGLowering::visitLoad(LoadInst &I) {
1360 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00001361
Chris Lattnerd3948112005-01-17 22:19:26 +00001362 SDOperand Root;
1363 if (I.isVolatile())
1364 Root = getRoot();
1365 else {
1366 // Do not serialize non-volatile loads against each other.
1367 Root = DAG.getRoot();
1368 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001369
1370 setValue(&I, getLoadFrom(I.getType(), Ptr, DAG.getSrcValue(I.getOperand(0)),
1371 Root, I.isVolatile()));
1372}
1373
1374SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
1375 SDOperand SrcValue, SDOperand Root,
1376 bool isVolatile) {
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001377 SDOperand L;
Nate Begeman8cfa57b2005-12-06 06:18:55 +00001378 if (const PackedType *PTy = dyn_cast<PackedType>(Ty)) {
Nate Begeman4ef3b812005-11-22 01:29:36 +00001379 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattnerc7029802006-03-18 01:44:44 +00001380 L = DAG.getVecLoad(PTy->getNumElements(), PVT, Root, Ptr, SrcValue);
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001381 } else {
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001382 L = DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SrcValue);
Nate Begeman5fbb5d22005-11-19 00:36:38 +00001383 }
Chris Lattnerd3948112005-01-17 22:19:26 +00001384
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001385 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00001386 DAG.setRoot(L.getValue(1));
1387 else
1388 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00001389
1390 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00001391}
1392
1393
1394void SelectionDAGLowering::visitStore(StoreInst &I) {
1395 Value *SrcV = I.getOperand(0);
1396 SDOperand Src = getValue(SrcV);
1397 SDOperand Ptr = getValue(I.getOperand(1));
Chris Lattner369e6db2005-05-09 04:08:33 +00001398 DAG.setRoot(DAG.getNode(ISD::STORE, MVT::Other, getRoot(), Src, Ptr,
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001399 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00001400}
1401
Chris Lattner0eade312006-03-24 02:22:33 +00001402/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
1403/// access memory and has no other side effects at all.
1404static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
1405#define GET_NO_MEMORY_INTRINSICS
1406#include "llvm/Intrinsics.gen"
1407#undef GET_NO_MEMORY_INTRINSICS
1408 return false;
1409}
1410
Chris Lattnere58a7802006-04-02 03:41:14 +00001411// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
1412// have any side-effects or if it only reads memory.
1413static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
1414#define GET_SIDE_EFFECT_INFO
1415#include "llvm/Intrinsics.gen"
1416#undef GET_SIDE_EFFECT_INFO
1417 return false;
1418}
1419
Chris Lattner0eade312006-03-24 02:22:33 +00001420/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
1421/// node.
1422void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
1423 unsigned Intrinsic) {
Chris Lattner7255a542006-03-24 22:49:42 +00001424 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnere58a7802006-04-02 03:41:14 +00001425 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +00001426
1427 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001428 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00001429 if (HasChain) { // If this intrinsic has side-effects, chainify it.
1430 if (OnlyLoad) {
1431 // We don't need to serialize loads against other loads.
1432 Ops.push_back(DAG.getRoot());
1433 } else {
1434 Ops.push_back(getRoot());
1435 }
1436 }
Chris Lattner0eade312006-03-24 02:22:33 +00001437
1438 // Add the intrinsic ID as an integer operand.
1439 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
1440
1441 // Add all operands of the call to the operand list.
1442 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
1443 SDOperand Op = getValue(I.getOperand(i));
1444
1445 // If this is a vector type, force it to the right packed type.
1446 if (Op.getValueType() == MVT::Vector) {
1447 const PackedType *OpTy = cast<PackedType>(I.getOperand(i)->getType());
1448 MVT::ValueType EltVT = TLI.getValueType(OpTy->getElementType());
1449
1450 MVT::ValueType VVT = MVT::getVectorType(EltVT, OpTy->getNumElements());
1451 assert(VVT != MVT::Other && "Intrinsic uses a non-legal type?");
1452 Op = DAG.getNode(ISD::VBIT_CONVERT, VVT, Op);
1453 }
1454
1455 assert(TLI.isTypeLegal(Op.getValueType()) &&
1456 "Intrinsic uses a non-legal type?");
1457 Ops.push_back(Op);
1458 }
1459
1460 std::vector<MVT::ValueType> VTs;
1461 if (I.getType() != Type::VoidTy) {
1462 MVT::ValueType VT = TLI.getValueType(I.getType());
1463 if (VT == MVT::Vector) {
1464 const PackedType *DestTy = cast<PackedType>(I.getType());
1465 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1466
1467 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
1468 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
1469 }
1470
1471 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
1472 VTs.push_back(VT);
1473 }
1474 if (HasChain)
1475 VTs.push_back(MVT::Other);
1476
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001477 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
1478
Chris Lattner0eade312006-03-24 02:22:33 +00001479 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00001480 SDOperand Result;
1481 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001482 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
1483 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001484 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001485 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
1486 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001487 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001488 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
1489 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00001490
Chris Lattnere58a7802006-04-02 03:41:14 +00001491 if (HasChain) {
1492 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
1493 if (OnlyLoad)
1494 PendingLoads.push_back(Chain);
1495 else
1496 DAG.setRoot(Chain);
1497 }
Chris Lattner0eade312006-03-24 02:22:33 +00001498 if (I.getType() != Type::VoidTy) {
1499 if (const PackedType *PTy = dyn_cast<PackedType>(I.getType())) {
1500 MVT::ValueType EVT = TLI.getValueType(PTy->getElementType());
1501 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
1502 DAG.getConstant(PTy->getNumElements(), MVT::i32),
1503 DAG.getValueType(EVT));
1504 }
1505 setValue(&I, Result);
1506 }
1507}
1508
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001509/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
1510/// we want to emit this as a call to a named external function, return the name
1511/// otherwise lower it and return null.
1512const char *
1513SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
1514 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00001515 default:
1516 // By default, turn this into a target intrinsic node.
1517 visitTargetIntrinsic(I, Intrinsic);
1518 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001519 case Intrinsic::vastart: visitVAStart(I); return 0;
1520 case Intrinsic::vaend: visitVAEnd(I); return 0;
1521 case Intrinsic::vacopy: visitVACopy(I); return 0;
1522 case Intrinsic::returnaddress: visitFrameReturnAddress(I, false); return 0;
1523 case Intrinsic::frameaddress: visitFrameReturnAddress(I, true); return 0;
1524 case Intrinsic::setjmp:
1525 return "_setjmp"+!TLI.usesUnderscoreSetJmpLongJmp();
1526 break;
1527 case Intrinsic::longjmp:
1528 return "_longjmp"+!TLI.usesUnderscoreSetJmpLongJmp();
1529 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00001530 case Intrinsic::memcpy_i32:
1531 case Intrinsic::memcpy_i64:
1532 visitMemIntrinsic(I, ISD::MEMCPY);
1533 return 0;
1534 case Intrinsic::memset_i32:
1535 case Intrinsic::memset_i64:
1536 visitMemIntrinsic(I, ISD::MEMSET);
1537 return 0;
1538 case Intrinsic::memmove_i32:
1539 case Intrinsic::memmove_i64:
1540 visitMemIntrinsic(I, ISD::MEMMOVE);
1541 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001542
Chris Lattner86cb6432005-12-13 17:40:33 +00001543 case Intrinsic::dbg_stoppoint: {
Jim Laskeyce72b172006-02-11 01:01:30 +00001544 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00001545 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskeyfbcf23c2006-03-26 22:46:27 +00001546 if (DebugInfo && SPI.getContext() && DebugInfo->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001547 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00001548
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001549 Ops[0] = getRoot();
1550 Ops[1] = getValue(SPI.getLineValue());
1551 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00001552
Jim Laskey43970fe2006-03-23 18:06:46 +00001553 DebugInfoDesc *DD = DebugInfo->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00001554 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00001555 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
1556
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001557 Ops[3] = DAG.getString(CompileUnit->getFileName());
1558 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00001559
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001560 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00001561 }
Jim Laskey43970fe2006-03-23 18:06:46 +00001562
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001563 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00001564 }
Jim Laskey43970fe2006-03-23 18:06:46 +00001565 case Intrinsic::dbg_region_start: {
1566 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1567 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskeyfbcf23c2006-03-26 22:46:27 +00001568 if (DebugInfo && RSI.getContext() && DebugInfo->Verify(RSI.getContext())) {
Jim Laskey43970fe2006-03-23 18:06:46 +00001569 unsigned LabelID = DebugInfo->RecordRegionStart(RSI.getContext());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001570 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other, getRoot(),
1571 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00001572 }
1573
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001574 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00001575 }
1576 case Intrinsic::dbg_region_end: {
1577 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1578 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskeyfbcf23c2006-03-26 22:46:27 +00001579 if (DebugInfo && REI.getContext() && DebugInfo->Verify(REI.getContext())) {
Jim Laskey43970fe2006-03-23 18:06:46 +00001580 unsigned LabelID = DebugInfo->RecordRegionEnd(REI.getContext());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001581 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other,
1582 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00001583 }
1584
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001585 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00001586 }
1587 case Intrinsic::dbg_func_start: {
1588 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1589 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskeyfbcf23c2006-03-26 22:46:27 +00001590 if (DebugInfo && FSI.getSubprogram() &&
1591 DebugInfo->Verify(FSI.getSubprogram())) {
Jim Laskey43970fe2006-03-23 18:06:46 +00001592 unsigned LabelID = DebugInfo->RecordRegionStart(FSI.getSubprogram());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001593 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other,
1594 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00001595 }
1596
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00001597 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00001598 }
1599 case Intrinsic::dbg_declare: {
1600 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1601 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskeybf7637d2006-03-28 13:45:20 +00001602 if (DebugInfo && DI.getVariable() && DebugInfo->Verify(DI.getVariable())) {
Jim Laskey0892cee2006-03-24 09:50:27 +00001603 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001604 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskey43970fe2006-03-23 18:06:46 +00001605 DebugInfo->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskey43970fe2006-03-23 18:06:46 +00001606 }
1607
1608 return 0;
1609 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001610
Reid Spencer0b118202006-01-16 21:12:35 +00001611 case Intrinsic::isunordered_f32:
1612 case Intrinsic::isunordered_f64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001613 setValue(&I, DAG.getSetCC(MVT::i1,getValue(I.getOperand(1)),
1614 getValue(I.getOperand(2)), ISD::SETUO));
1615 return 0;
1616
Reid Spencer0b118202006-01-16 21:12:35 +00001617 case Intrinsic::sqrt_f32:
1618 case Intrinsic::sqrt_f64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001619 setValue(&I, DAG.getNode(ISD::FSQRT,
1620 getValue(I.getOperand(1)).getValueType(),
1621 getValue(I.getOperand(1))));
1622 return 0;
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00001623 case Intrinsic::powi_f32:
1624 case Intrinsic::powi_f64:
1625 setValue(&I, DAG.getNode(ISD::FPOWI,
1626 getValue(I.getOperand(1)).getValueType(),
1627 getValue(I.getOperand(1)),
1628 getValue(I.getOperand(2))));
1629 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001630 case Intrinsic::pcmarker: {
1631 SDOperand Tmp = getValue(I.getOperand(1));
1632 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
1633 return 0;
1634 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00001635 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001636 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001637 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
1638 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
1639 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00001640 setValue(&I, Tmp);
1641 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00001642 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00001643 }
Nate Begemand88fc032006-01-14 03:14:10 +00001644 case Intrinsic::bswap_i16:
Nate Begemand88fc032006-01-14 03:14:10 +00001645 case Intrinsic::bswap_i32:
Nate Begemand88fc032006-01-14 03:14:10 +00001646 case Intrinsic::bswap_i64:
1647 setValue(&I, DAG.getNode(ISD::BSWAP,
1648 getValue(I.getOperand(1)).getValueType(),
1649 getValue(I.getOperand(1))));
1650 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00001651 case Intrinsic::cttz_i8:
1652 case Intrinsic::cttz_i16:
1653 case Intrinsic::cttz_i32:
1654 case Intrinsic::cttz_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001655 setValue(&I, DAG.getNode(ISD::CTTZ,
1656 getValue(I.getOperand(1)).getValueType(),
1657 getValue(I.getOperand(1))));
1658 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00001659 case Intrinsic::ctlz_i8:
1660 case Intrinsic::ctlz_i16:
1661 case Intrinsic::ctlz_i32:
1662 case Intrinsic::ctlz_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001663 setValue(&I, DAG.getNode(ISD::CTLZ,
1664 getValue(I.getOperand(1)).getValueType(),
1665 getValue(I.getOperand(1))));
1666 return 0;
Reid Spencer0b118202006-01-16 21:12:35 +00001667 case Intrinsic::ctpop_i8:
1668 case Intrinsic::ctpop_i16:
1669 case Intrinsic::ctpop_i32:
1670 case Intrinsic::ctpop_i64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001671 setValue(&I, DAG.getNode(ISD::CTPOP,
1672 getValue(I.getOperand(1)).getValueType(),
1673 getValue(I.getOperand(1))));
1674 return 0;
Chris Lattner140d53c2006-01-13 02:50:02 +00001675 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001676 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00001677 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
1678 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00001679 setValue(&I, Tmp);
1680 DAG.setRoot(Tmp.getValue(1));
1681 return 0;
1682 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00001683 case Intrinsic::stackrestore: {
1684 SDOperand Tmp = getValue(I.getOperand(1));
1685 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00001686 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00001687 }
Chris Lattnerac22c832005-12-12 22:51:16 +00001688 case Intrinsic::prefetch:
1689 // FIXME: Currently discarding prefetches.
1690 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001691 }
1692}
1693
1694
Chris Lattner1c08c712005-01-07 07:47:53 +00001695void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00001696 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001697 if (Function *F = I.getCalledFunction()) {
Chris Lattnerc0f18152005-04-02 05:26:53 +00001698 if (F->isExternal())
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001699 if (unsigned IID = F->getIntrinsicID()) {
1700 RenameFn = visitIntrinsicCall(I, IID);
1701 if (!RenameFn)
1702 return;
1703 } else { // Not an LLVM intrinsic.
1704 const std::string &Name = F->getName();
Chris Lattnera09f8482006-03-05 05:09:38 +00001705 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
1706 if (I.getNumOperands() == 3 && // Basic sanity checks.
1707 I.getOperand(1)->getType()->isFloatingPoint() &&
1708 I.getType() == I.getOperand(1)->getType() &&
1709 I.getType() == I.getOperand(2)->getType()) {
1710 SDOperand LHS = getValue(I.getOperand(1));
1711 SDOperand RHS = getValue(I.getOperand(2));
1712 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
1713 LHS, RHS));
1714 return;
1715 }
1716 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattnerc0f18152005-04-02 05:26:53 +00001717 if (I.getNumOperands() == 2 && // Basic sanity checks.
1718 I.getOperand(1)->getType()->isFloatingPoint() &&
1719 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001720 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerc0f18152005-04-02 05:26:53 +00001721 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
1722 return;
1723 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001724 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00001725 if (I.getNumOperands() == 2 && // Basic sanity checks.
1726 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner06a248c92006-02-14 05:39:35 +00001727 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001728 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00001729 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
1730 return;
1731 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001732 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00001733 if (I.getNumOperands() == 2 && // Basic sanity checks.
1734 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner06a248c92006-02-14 05:39:35 +00001735 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001736 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00001737 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
1738 return;
1739 }
1740 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00001741 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00001742 } else if (isa<InlineAsm>(I.getOperand(0))) {
1743 visitInlineAsm(I);
1744 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001745 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001746
Chris Lattner64e14b12005-01-08 22:48:57 +00001747 SDOperand Callee;
1748 if (!RenameFn)
1749 Callee = getValue(I.getOperand(0));
1750 else
1751 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Chris Lattner1c08c712005-01-07 07:47:53 +00001752 std::vector<std::pair<SDOperand, const Type*> > Args;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00001753 Args.reserve(I.getNumOperands());
Chris Lattner1c08c712005-01-07 07:47:53 +00001754 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
1755 Value *Arg = I.getOperand(i);
1756 SDOperand ArgNode = getValue(Arg);
1757 Args.push_back(std::make_pair(ArgNode, Arg->getType()));
1758 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001759
Nate Begeman8e21e712005-03-26 01:29:23 +00001760 const PointerType *PT = cast<PointerType>(I.getCalledValue()->getType());
1761 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Misha Brukmanedf128a2005-04-21 22:36:52 +00001762
Chris Lattnercf5734d2005-01-08 19:26:18 +00001763 std::pair<SDOperand,SDOperand> Result =
Chris Lattner9092fa32005-05-12 19:56:57 +00001764 TLI.LowerCallTo(getRoot(), I.getType(), FTy->isVarArg(), I.getCallingConv(),
Chris Lattneradf6a962005-05-13 18:50:42 +00001765 I.isTailCall(), Callee, Args, DAG);
Chris Lattner1c08c712005-01-07 07:47:53 +00001766 if (I.getType() != Type::VoidTy)
Chris Lattnercf5734d2005-01-08 19:26:18 +00001767 setValue(&I, Result.first);
1768 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00001769}
1770
Chris Lattner864635a2006-02-22 22:37:12 +00001771SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00001772 SDOperand &Chain, SDOperand &Flag)const{
Chris Lattner864635a2006-02-22 22:37:12 +00001773 SDOperand Val = DAG.getCopyFromReg(Chain, Regs[0], RegVT, Flag);
1774 Chain = Val.getValue(1);
1775 Flag = Val.getValue(2);
1776
1777 // If the result was expanded, copy from the top part.
1778 if (Regs.size() > 1) {
1779 assert(Regs.size() == 2 &&
1780 "Cannot expand to more than 2 elts yet!");
1781 SDOperand Hi = DAG.getCopyFromReg(Chain, Regs[1], RegVT, Flag);
1782 Chain = Val.getValue(1);
1783 Flag = Val.getValue(2);
Chris Lattner9f6637d2006-02-23 20:06:57 +00001784 if (DAG.getTargetLoweringInfo().isLittleEndian())
1785 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
1786 else
1787 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Hi, Val);
Chris Lattner864635a2006-02-22 22:37:12 +00001788 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00001789
Chris Lattnercf752aa2006-06-08 18:22:48 +00001790 // Otherwise, if the return value was promoted or extended, truncate it to the
Chris Lattner864635a2006-02-22 22:37:12 +00001791 // appropriate type.
1792 if (RegVT == ValueVT)
1793 return Val;
1794
Chris Lattnercf752aa2006-06-08 18:22:48 +00001795 if (MVT::isInteger(RegVT)) {
1796 if (ValueVT < RegVT)
1797 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
1798 else
1799 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
1800 } else {
Chris Lattner864635a2006-02-22 22:37:12 +00001801 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
Chris Lattnercf752aa2006-06-08 18:22:48 +00001802 }
Chris Lattner864635a2006-02-22 22:37:12 +00001803}
1804
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001805/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
1806/// specified value into the registers specified by this object. This uses
1807/// Chain/Flag as the input and updates them for the output Chain/Flag.
1808void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chenga8441262006-06-15 08:11:54 +00001809 SDOperand &Chain, SDOperand &Flag,
1810 MVT::ValueType PtrVT) const {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001811 if (Regs.size() == 1) {
1812 // If there is a single register and the types differ, this must be
1813 // a promotion.
1814 if (RegVT != ValueVT) {
Chris Lattner0c48fd42006-06-08 18:27:11 +00001815 if (MVT::isInteger(RegVT)) {
1816 if (RegVT < ValueVT)
1817 Val = DAG.getNode(ISD::TRUNCATE, RegVT, Val);
1818 else
1819 Val = DAG.getNode(ISD::ANY_EXTEND, RegVT, Val);
1820 } else
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001821 Val = DAG.getNode(ISD::FP_EXTEND, RegVT, Val);
1822 }
1823 Chain = DAG.getCopyToReg(Chain, Regs[0], Val, Flag);
1824 Flag = Chain.getValue(1);
1825 } else {
Chris Lattner9f6637d2006-02-23 20:06:57 +00001826 std::vector<unsigned> R(Regs);
1827 if (!DAG.getTargetLoweringInfo().isLittleEndian())
1828 std::reverse(R.begin(), R.end());
1829
1830 for (unsigned i = 0, e = R.size(); i != e; ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001831 SDOperand Part = DAG.getNode(ISD::EXTRACT_ELEMENT, RegVT, Val,
Evan Chenga8441262006-06-15 08:11:54 +00001832 DAG.getConstant(i, PtrVT));
Chris Lattner9f6637d2006-02-23 20:06:57 +00001833 Chain = DAG.getCopyToReg(Chain, R[i], Part, Flag);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001834 Flag = Chain.getValue(1);
1835 }
1836 }
1837}
Chris Lattner864635a2006-02-22 22:37:12 +00001838
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001839/// AddInlineAsmOperands - Add this value to the specified inlineasm node
1840/// operand list. This adds the code marker and includes the number of
1841/// values added into it.
1842void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00001843 std::vector<SDOperand> &Ops) const {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00001844 Ops.push_back(DAG.getConstant(Code | (Regs.size() << 3), MVT::i32));
1845 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
1846 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
1847}
Chris Lattner864635a2006-02-22 22:37:12 +00001848
1849/// isAllocatableRegister - If the specified register is safe to allocate,
1850/// i.e. it isn't a stack pointer or some other special register, return the
1851/// register class for the register. Otherwise, return null.
1852static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001853isAllocatableRegister(unsigned Reg, MachineFunction &MF,
1854 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001855 MVT::ValueType FoundVT = MVT::Other;
1856 const TargetRegisterClass *FoundRC = 0;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001857 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
1858 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001859 MVT::ValueType ThisVT = MVT::Other;
1860
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001861 const TargetRegisterClass *RC = *RCI;
1862 // If none of the the value types for this register class are valid, we
1863 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001864 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
1865 I != E; ++I) {
1866 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001867 // If we have already found this register in a different register class,
1868 // choose the one with the largest VT specified. For example, on
1869 // PowerPC, we favor f64 register classes over f32.
1870 if (FoundVT == MVT::Other ||
1871 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
1872 ThisVT = *I;
1873 break;
1874 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001875 }
1876 }
1877
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001878 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001879
Chris Lattner864635a2006-02-22 22:37:12 +00001880 // NOTE: This isn't ideal. In particular, this might allocate the
1881 // frame pointer in functions that need it (due to them not being taken
1882 // out of allocation, because a variable sized allocation hasn't been seen
1883 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001884 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
1885 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001886 if (*I == Reg) {
1887 // We found a matching register class. Keep looking at others in case
1888 // we find one with larger registers that this physreg is also in.
1889 FoundRC = RC;
1890 FoundVT = ThisVT;
1891 break;
1892 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00001893 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00001894 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00001895}
1896
1897RegsForValue SelectionDAGLowering::
1898GetRegistersForValue(const std::string &ConstrCode,
1899 MVT::ValueType VT, bool isOutReg, bool isInReg,
1900 std::set<unsigned> &OutputRegs,
1901 std::set<unsigned> &InputRegs) {
1902 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
1903 TLI.getRegForInlineAsmConstraint(ConstrCode, VT);
1904 std::vector<unsigned> Regs;
1905
1906 unsigned NumRegs = VT != MVT::Other ? TLI.getNumElements(VT) : 1;
1907 MVT::ValueType RegVT;
1908 MVT::ValueType ValueVT = VT;
1909
1910 if (PhysReg.first) {
1911 if (VT == MVT::Other)
1912 ValueVT = *PhysReg.second->vt_begin();
Chris Lattnercf752aa2006-06-08 18:22:48 +00001913
1914 // Get the actual register value type. This is important, because the user
1915 // may have asked for (e.g.) the AX register in i32 type. We need to
1916 // remember that AX is actually i16 to get the right extension.
1917 RegVT = *PhysReg.second->vt_begin();
Chris Lattner864635a2006-02-22 22:37:12 +00001918
1919 // This is a explicit reference to a physical register.
1920 Regs.push_back(PhysReg.first);
1921
1922 // If this is an expanded reference, add the rest of the regs to Regs.
1923 if (NumRegs != 1) {
Chris Lattner864635a2006-02-22 22:37:12 +00001924 TargetRegisterClass::iterator I = PhysReg.second->begin();
1925 TargetRegisterClass::iterator E = PhysReg.second->end();
1926 for (; *I != PhysReg.first; ++I)
1927 assert(I != E && "Didn't find reg!");
1928
1929 // Already added the first reg.
1930 --NumRegs; ++I;
1931 for (; NumRegs; --NumRegs, ++I) {
1932 assert(I != E && "Ran out of registers to allocate!");
1933 Regs.push_back(*I);
1934 }
1935 }
1936 return RegsForValue(Regs, RegVT, ValueVT);
1937 }
1938
1939 // This is a reference to a register class. Allocate NumRegs consecutive,
1940 // available, registers from the class.
1941 std::vector<unsigned> RegClassRegs =
1942 TLI.getRegClassForInlineAsmConstraint(ConstrCode, VT);
1943
1944 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
1945 MachineFunction &MF = *CurMBB->getParent();
1946 unsigned NumAllocated = 0;
1947 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
1948 unsigned Reg = RegClassRegs[i];
1949 // See if this register is available.
1950 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
1951 (isInReg && InputRegs.count(Reg))) { // Already used.
1952 // Make sure we find consecutive registers.
1953 NumAllocated = 0;
1954 continue;
1955 }
1956
1957 // Check to see if this register is allocatable (i.e. don't give out the
1958 // stack pointer).
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00001959 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, MRI);
Chris Lattner864635a2006-02-22 22:37:12 +00001960 if (!RC) {
1961 // Make sure we find consecutive registers.
1962 NumAllocated = 0;
1963 continue;
1964 }
1965
1966 // Okay, this register is good, we can use it.
1967 ++NumAllocated;
1968
1969 // If we allocated enough consecutive
1970 if (NumAllocated == NumRegs) {
1971 unsigned RegStart = (i-NumAllocated)+1;
1972 unsigned RegEnd = i+1;
1973 // Mark all of the allocated registers used.
1974 for (unsigned i = RegStart; i != RegEnd; ++i) {
1975 unsigned Reg = RegClassRegs[i];
1976 Regs.push_back(Reg);
1977 if (isOutReg) OutputRegs.insert(Reg); // Mark reg used.
1978 if (isInReg) InputRegs.insert(Reg); // Mark reg used.
1979 }
1980
1981 return RegsForValue(Regs, *RC->vt_begin(), VT);
1982 }
1983 }
1984
1985 // Otherwise, we couldn't allocate enough registers for this.
1986 return RegsForValue();
Chris Lattner4e4b5762006-02-01 18:59:47 +00001987}
1988
Chris Lattner864635a2006-02-22 22:37:12 +00001989
Chris Lattnerce7518c2006-01-26 22:24:51 +00001990/// visitInlineAsm - Handle a call to an InlineAsm object.
1991///
1992void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
1993 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
1994
1995 SDOperand AsmStr = DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
1996 MVT::Other);
1997
1998 // Note, we treat inline asms both with and without side-effects as the same.
1999 // If an inline asm doesn't have side effects and doesn't access memory, we
2000 // could not choose to not chain it.
2001 bool hasSideEffects = IA->hasSideEffects();
2002
Chris Lattner2cc2f662006-02-01 01:28:23 +00002003 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002004 std::vector<MVT::ValueType> ConstraintVTs;
Chris Lattnerce7518c2006-01-26 22:24:51 +00002005
2006 /// AsmNodeOperands - A list of pairs. The first element is a register, the
2007 /// second is a bitfield where bit #0 is set if it is a use and bit #1 is set
2008 /// if it is a def of that register.
2009 std::vector<SDOperand> AsmNodeOperands;
2010 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
2011 AsmNodeOperands.push_back(AsmStr);
2012
2013 SDOperand Chain = getRoot();
2014 SDOperand Flag;
2015
Chris Lattner4e4b5762006-02-01 18:59:47 +00002016 // We fully assign registers here at isel time. This is not optimal, but
2017 // should work. For register classes that correspond to LLVM classes, we
2018 // could let the LLVM RA do its thing, but we currently don't. Do a prepass
2019 // over the constraints, collecting fixed registers that we know we can't use.
2020 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002021 unsigned OpNum = 1;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002022 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
2023 assert(Constraints[i].Codes.size() == 1 && "Only handles one code so far!");
2024 std::string &ConstraintCode = Constraints[i].Codes[0];
Chris Lattner2223aea2006-02-02 00:25:23 +00002025
Chris Lattner1efa40f2006-02-22 00:56:39 +00002026 MVT::ValueType OpVT;
2027
2028 // Compute the value type for each operand and add it to ConstraintVTs.
2029 switch (Constraints[i].Type) {
2030 case InlineAsm::isOutput:
2031 if (!Constraints[i].isIndirectOutput) {
2032 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
2033 OpVT = TLI.getValueType(I.getType());
2034 } else {
Chris Lattner22873462006-02-27 23:45:39 +00002035 const Type *OpTy = I.getOperand(OpNum)->getType();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002036 OpVT = TLI.getValueType(cast<PointerType>(OpTy)->getElementType());
2037 OpNum++; // Consumes a call operand.
2038 }
2039 break;
2040 case InlineAsm::isInput:
2041 OpVT = TLI.getValueType(I.getOperand(OpNum)->getType());
2042 OpNum++; // Consumes a call operand.
2043 break;
2044 case InlineAsm::isClobber:
2045 OpVT = MVT::Other;
2046 break;
2047 }
2048
2049 ConstraintVTs.push_back(OpVT);
2050
Chris Lattner864635a2006-02-22 22:37:12 +00002051 if (TLI.getRegForInlineAsmConstraint(ConstraintCode, OpVT).first == 0)
2052 continue; // Not assigned a fixed reg.
Chris Lattner1efa40f2006-02-22 00:56:39 +00002053
Chris Lattner864635a2006-02-22 22:37:12 +00002054 // Build a list of regs that this operand uses. This always has a single
2055 // element for promoted/expanded operands.
2056 RegsForValue Regs = GetRegistersForValue(ConstraintCode, OpVT,
2057 false, false,
2058 OutputRegs, InputRegs);
Chris Lattner4e4b5762006-02-01 18:59:47 +00002059
2060 switch (Constraints[i].Type) {
2061 case InlineAsm::isOutput:
2062 // We can't assign any other output to this register.
Chris Lattner864635a2006-02-22 22:37:12 +00002063 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002064 // If this is an early-clobber output, it cannot be assigned to the same
2065 // value as the input reg.
Chris Lattner2223aea2006-02-02 00:25:23 +00002066 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
Chris Lattner864635a2006-02-22 22:37:12 +00002067 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002068 break;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002069 case InlineAsm::isInput:
2070 // We can't assign any other input to this register.
Chris Lattner864635a2006-02-22 22:37:12 +00002071 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1efa40f2006-02-22 00:56:39 +00002072 break;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002073 case InlineAsm::isClobber:
2074 // Clobbered regs cannot be used as inputs or outputs.
Chris Lattner864635a2006-02-22 22:37:12 +00002075 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
2076 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00002077 break;
Chris Lattner4e4b5762006-02-01 18:59:47 +00002078 }
2079 }
Chris Lattner2cc2f662006-02-01 01:28:23 +00002080
Chris Lattner0f0b7d42006-02-21 23:12:12 +00002081 // Loop over all of the inputs, copying the operand values into the
2082 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00002083 RegsForValue RetValRegs;
2084 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Chris Lattner1efa40f2006-02-22 00:56:39 +00002085 OpNum = 1;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00002086
Chris Lattner6656dd12006-01-31 02:03:41 +00002087 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00002088 assert(Constraints[i].Codes.size() == 1 && "Only handles one code so far!");
2089 std::string &ConstraintCode = Constraints[i].Codes[0];
Chris Lattner1efa40f2006-02-22 00:56:39 +00002090
Chris Lattner2cc2f662006-02-01 01:28:23 +00002091 switch (Constraints[i].Type) {
2092 case InlineAsm::isOutput: {
Chris Lattner22873462006-02-27 23:45:39 +00002093 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2094 if (ConstraintCode.size() == 1) // not a physreg name.
2095 CTy = TLI.getConstraintType(ConstraintCode[0]);
2096
2097 if (CTy == TargetLowering::C_Memory) {
2098 // Memory output.
2099 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
2100
2101 // Check that the operand (the address to store to) isn't a float.
2102 if (!MVT::isInteger(InOperandVal.getValueType()))
2103 assert(0 && "MATCH FAIL!");
2104
2105 if (!Constraints[i].isIndirectOutput)
2106 assert(0 && "MATCH FAIL!");
2107
2108 OpNum++; // Consumes a call operand.
2109
2110 // Extend/truncate to the right pointer type if needed.
2111 MVT::ValueType PtrType = TLI.getPointerTy();
2112 if (InOperandVal.getValueType() < PtrType)
2113 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2114 else if (InOperandVal.getValueType() > PtrType)
2115 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2116
2117 // Add information to the INLINEASM node to know about this output.
2118 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2119 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2120 AsmNodeOperands.push_back(InOperandVal);
2121 break;
2122 }
2123
2124 // Otherwise, this is a register output.
2125 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2126
Chris Lattner864635a2006-02-22 22:37:12 +00002127 // If this is an early-clobber output, or if there is an input
2128 // constraint that matches this, we need to reserve the input register
2129 // so no other inputs allocate to it.
2130 bool UsesInputRegister = false;
2131 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
2132 UsesInputRegister = true;
2133
2134 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00002135 // we can use.
Chris Lattner864635a2006-02-22 22:37:12 +00002136 RegsForValue Regs =
2137 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2138 true, UsesInputRegister,
2139 OutputRegs, InputRegs);
2140 assert(!Regs.Regs.empty() && "Couldn't allocate output reg!");
Chris Lattner1efa40f2006-02-22 00:56:39 +00002141
Chris Lattner2cc2f662006-02-01 01:28:23 +00002142 if (!Constraints[i].isIndirectOutput) {
Chris Lattner864635a2006-02-22 22:37:12 +00002143 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00002144 "Cannot have multiple output constraints yet!");
Chris Lattner2cc2f662006-02-01 01:28:23 +00002145 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner864635a2006-02-22 22:37:12 +00002146 RetValRegs = Regs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00002147 } else {
Chris Lattner22873462006-02-27 23:45:39 +00002148 IndirectStoresToEmit.push_back(std::make_pair(Regs,
2149 I.getOperand(OpNum)));
Chris Lattner2cc2f662006-02-01 01:28:23 +00002150 OpNum++; // Consumes a call operand.
2151 }
Chris Lattner6656dd12006-01-31 02:03:41 +00002152
2153 // Add information to the INLINEASM node to know that this register is
2154 // set.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002155 Regs.AddInlineAsmOperands(2 /*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002156 break;
2157 }
2158 case InlineAsm::isInput: {
Chris Lattner22873462006-02-27 23:45:39 +00002159 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
Chris Lattner4e4b5762006-02-01 18:59:47 +00002160 OpNum++; // Consumes a call operand.
Chris Lattner3d81fee2006-02-04 02:16:44 +00002161
Chris Lattner2223aea2006-02-02 00:25:23 +00002162 if (isdigit(ConstraintCode[0])) { // Matching constraint?
2163 // If this is required to match an output register we have already set,
2164 // just use its register.
2165 unsigned OperandNo = atoi(ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00002166
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002167 // Scan until we find the definition we already emitted of this operand.
2168 // When we find it, create a RegsForValue operand.
2169 unsigned CurOp = 2; // The first operand.
2170 for (; OperandNo; --OperandNo) {
2171 // Advance to the next operand.
2172 unsigned NumOps =
2173 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00002174 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
2175 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002176 "Skipped past definitions?");
2177 CurOp += (NumOps>>3)+1;
2178 }
2179
2180 unsigned NumOps =
2181 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
2182 assert((NumOps & 7) == 2 /*REGDEF*/ &&
2183 "Skipped past definitions?");
2184
2185 // Add NumOps>>3 registers to MatchedRegs.
2186 RegsForValue MatchedRegs;
2187 MatchedRegs.ValueVT = InOperandVal.getValueType();
2188 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
2189 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
2190 unsigned Reg=cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
2191 MatchedRegs.Regs.push_back(Reg);
2192 }
2193
2194 // Use the produced MatchedRegs object to
Evan Chenga8441262006-06-15 08:11:54 +00002195 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
2196 TLI.getPointerTy());
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002197 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002198 break;
Chris Lattner2223aea2006-02-02 00:25:23 +00002199 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00002200
2201 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2202 if (ConstraintCode.size() == 1) // not a physreg name.
2203 CTy = TLI.getConstraintType(ConstraintCode[0]);
2204
2205 if (CTy == TargetLowering::C_Other) {
2206 if (!TLI.isOperandValidForConstraint(InOperandVal, ConstraintCode[0]))
2207 assert(0 && "MATCH FAIL!");
2208
2209 // Add information to the INLINEASM node to know about this input.
2210 unsigned ResOpType = 3 /*IMM*/ | (1 << 3);
2211 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2212 AsmNodeOperands.push_back(InOperandVal);
2213 break;
2214 } else if (CTy == TargetLowering::C_Memory) {
2215 // Memory input.
2216
2217 // Check that the operand isn't a float.
2218 if (!MVT::isInteger(InOperandVal.getValueType()))
2219 assert(0 && "MATCH FAIL!");
2220
2221 // Extend/truncate to the right pointer type if needed.
2222 MVT::ValueType PtrType = TLI.getPointerTy();
2223 if (InOperandVal.getValueType() < PtrType)
2224 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2225 else if (InOperandVal.getValueType() > PtrType)
2226 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2227
2228 // Add information to the INLINEASM node to know about this input.
2229 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2230 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2231 AsmNodeOperands.push_back(InOperandVal);
2232 break;
2233 }
2234
2235 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2236
2237 // Copy the input into the appropriate registers.
2238 RegsForValue InRegs =
2239 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2240 false, true, OutputRegs, InputRegs);
2241 // FIXME: should be match fail.
2242 assert(!InRegs.Regs.empty() && "Couldn't allocate input reg!");
2243
Evan Chenga8441262006-06-15 08:11:54 +00002244 InRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag, TLI.getPointerTy());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00002245
2246 InRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002247 break;
2248 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002249 case InlineAsm::isClobber: {
2250 RegsForValue ClobberedRegs =
2251 GetRegistersForValue(ConstraintCode, MVT::Other, false, false,
2252 OutputRegs, InputRegs);
2253 // Add the clobbered value to the operand list, so that the register
2254 // allocator is aware that the physreg got clobbered.
2255 if (!ClobberedRegs.Regs.empty())
2256 ClobberedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00002257 break;
2258 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002259 }
Chris Lattner6656dd12006-01-31 02:03:41 +00002260 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00002261
2262 // Finish up input operands.
2263 AsmNodeOperands[0] = Chain;
2264 if (Flag.Val) AsmNodeOperands.push_back(Flag);
2265
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002266 Chain = DAG.getNode(ISD::INLINEASM,
2267 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002268 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00002269 Flag = Chain.getValue(1);
2270
Chris Lattner6656dd12006-01-31 02:03:41 +00002271 // If this asm returns a register value, copy the result from that register
2272 // and set it as the value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00002273 if (!RetValRegs.Regs.empty())
2274 setValue(&I, RetValRegs.getCopyFromRegs(DAG, Chain, Flag));
Chris Lattnerce7518c2006-01-26 22:24:51 +00002275
Chris Lattner6656dd12006-01-31 02:03:41 +00002276 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
2277
2278 // Process indirect outputs, first output all of the flagged copies out of
2279 // physregs.
2280 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00002281 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00002282 Value *Ptr = IndirectStoresToEmit[i].second;
Chris Lattner864635a2006-02-22 22:37:12 +00002283 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, Flag);
2284 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00002285 }
2286
2287 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002288 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00002289 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
2290 OutChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
2291 StoresToEmit[i].first,
2292 getValue(StoresToEmit[i].second),
2293 DAG.getSrcValue(StoresToEmit[i].second)));
2294 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002295 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2296 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00002297 DAG.setRoot(Chain);
2298}
2299
2300
Chris Lattner1c08c712005-01-07 07:47:53 +00002301void SelectionDAGLowering::visitMalloc(MallocInst &I) {
2302 SDOperand Src = getValue(I.getOperand(0));
2303
2304 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00002305
2306 if (IntPtr < Src.getValueType())
2307 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
2308 else if (IntPtr > Src.getValueType())
2309 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00002310
2311 // Scale the source by the type size.
Owen Andersona69571c2006-05-03 01:29:57 +00002312 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00002313 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
2314 Src, getIntPtrConstant(ElementSize));
2315
2316 std::vector<std::pair<SDOperand, const Type*> > Args;
Owen Andersona69571c2006-05-03 01:29:57 +00002317 Args.push_back(std::make_pair(Src, TLI.getTargetData()->getIntPtrType()));
Chris Lattnercf5734d2005-01-08 19:26:18 +00002318
2319 std::pair<SDOperand,SDOperand> Result =
Chris Lattneradf6a962005-05-13 18:50:42 +00002320 TLI.LowerCallTo(getRoot(), I.getType(), false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00002321 DAG.getExternalSymbol("malloc", IntPtr),
2322 Args, DAG);
2323 setValue(&I, Result.first); // Pointers always fit in registers
2324 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002325}
2326
2327void SelectionDAGLowering::visitFree(FreeInst &I) {
2328 std::vector<std::pair<SDOperand, const Type*> > Args;
2329 Args.push_back(std::make_pair(getValue(I.getOperand(0)),
Owen Andersona69571c2006-05-03 01:29:57 +00002330 TLI.getTargetData()->getIntPtrType()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002331 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00002332 std::pair<SDOperand,SDOperand> Result =
Chris Lattneradf6a962005-05-13 18:50:42 +00002333 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00002334 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
2335 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002336}
2337
Chris Lattner025c39b2005-08-26 20:54:47 +00002338// InsertAtEndOfBasicBlock - This method should be implemented by targets that
2339// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
2340// instructions are special in various ways, which require special support to
2341// insert. The specified MachineInstr is created but not inserted into any
2342// basic blocks, and the scheduler passes ownership of it to this method.
2343MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2344 MachineBasicBlock *MBB) {
2345 std::cerr << "If a target marks an instruction with "
2346 "'usesCustomDAGSchedInserter', it must implement "
2347 "TargetLowering::InsertAtEndOfBasicBlock!\n";
2348 abort();
2349 return 0;
2350}
2351
Chris Lattner39ae3622005-01-09 00:00:49 +00002352void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002353 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
2354 getValue(I.getOperand(1)),
2355 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00002356}
2357
2358void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002359 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
2360 getValue(I.getOperand(0)),
2361 DAG.getSrcValue(I.getOperand(0)));
2362 setValue(&I, V);
2363 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002364}
2365
2366void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002367 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
2368 getValue(I.getOperand(1)),
2369 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00002370}
2371
2372void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00002373 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
2374 getValue(I.getOperand(1)),
2375 getValue(I.getOperand(2)),
2376 DAG.getSrcValue(I.getOperand(1)),
2377 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00002378}
2379
Chris Lattnerfdfded52006-04-12 16:20:43 +00002380/// TargetLowering::LowerArguments - This is the default LowerArguments
2381/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002382/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
2383/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00002384std::vector<SDOperand>
2385TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
2386 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
2387 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002388 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00002389 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
2390 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
2391
2392 // Add one result value for each formal argument.
2393 std::vector<MVT::ValueType> RetVals;
2394 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
2395 MVT::ValueType VT = getValueType(I->getType());
2396
2397 switch (getTypeAction(VT)) {
2398 default: assert(0 && "Unknown type action!");
2399 case Legal:
2400 RetVals.push_back(VT);
2401 break;
2402 case Promote:
2403 RetVals.push_back(getTypeToTransformTo(VT));
2404 break;
2405 case Expand:
2406 if (VT != MVT::Vector) {
2407 // If this is a large integer, it needs to be broken up into small
2408 // integers. Figure out what the destination type is and how many small
2409 // integers it turns into.
2410 MVT::ValueType NVT = getTypeToTransformTo(VT);
2411 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2412 for (unsigned i = 0; i != NumVals; ++i)
2413 RetVals.push_back(NVT);
2414 } else {
2415 // Otherwise, this is a vector type. We only support legal vectors
2416 // right now.
2417 unsigned NumElems = cast<PackedType>(I->getType())->getNumElements();
2418 const Type *EltTy = cast<PackedType>(I->getType())->getElementType();
Evan Chengf7179bb2006-04-27 08:29:42 +00002419
Chris Lattnerfdfded52006-04-12 16:20:43 +00002420 // Figure out if there is a Packed type corresponding to this Vector
2421 // type. If so, convert to the packed type.
2422 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2423 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2424 RetVals.push_back(TVT);
2425 } else {
2426 assert(0 && "Don't support illegal by-val vector arguments yet!");
2427 }
2428 }
2429 break;
2430 }
2431 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00002432
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002433 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00002434
2435 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002436 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
2437 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002438 &Ops[0], Ops.size()).Val;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00002439
2440 DAG.setRoot(SDOperand(Result, Result->getNumValues()-1));
Chris Lattnerfdfded52006-04-12 16:20:43 +00002441
2442 // Set up the return result vector.
2443 Ops.clear();
2444 unsigned i = 0;
2445 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
2446 MVT::ValueType VT = getValueType(I->getType());
2447
2448 switch (getTypeAction(VT)) {
2449 default: assert(0 && "Unknown type action!");
2450 case Legal:
2451 Ops.push_back(SDOperand(Result, i++));
2452 break;
2453 case Promote: {
2454 SDOperand Op(Result, i++);
2455 if (MVT::isInteger(VT)) {
2456 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
2457 : ISD::AssertZext;
2458 Op = DAG.getNode(AssertOp, Op.getValueType(), Op, DAG.getValueType(VT));
2459 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2460 } else {
2461 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
2462 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
2463 }
2464 Ops.push_back(Op);
2465 break;
2466 }
2467 case Expand:
2468 if (VT != MVT::Vector) {
2469 // If this is a large integer, it needs to be reassembled from small
2470 // integers. Figure out what the source elt type is and how many small
2471 // integers it is.
2472 MVT::ValueType NVT = getTypeToTransformTo(VT);
2473 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2474 if (NumVals == 2) {
2475 SDOperand Lo = SDOperand(Result, i++);
2476 SDOperand Hi = SDOperand(Result, i++);
2477
2478 if (!isLittleEndian())
2479 std::swap(Lo, Hi);
2480
2481 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi));
2482 } else {
2483 // Value scalarized into many values. Unimp for now.
2484 assert(0 && "Cannot expand i64 -> i16 yet!");
2485 }
2486 } else {
2487 // Otherwise, this is a vector type. We only support legal vectors
2488 // right now.
Evan Cheng020c41f2006-04-28 05:25:15 +00002489 const PackedType *PTy = cast<PackedType>(I->getType());
2490 unsigned NumElems = PTy->getNumElements();
2491 const Type *EltTy = PTy->getElementType();
Evan Chengf7179bb2006-04-27 08:29:42 +00002492
Chris Lattnerfdfded52006-04-12 16:20:43 +00002493 // Figure out if there is a Packed type corresponding to this Vector
2494 // type. If so, convert to the packed type.
2495 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattnerd202ca42006-05-17 20:49:36 +00002496 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Evan Cheng020c41f2006-04-28 05:25:15 +00002497 SDOperand N = SDOperand(Result, i++);
2498 // Handle copies from generic vectors to registers.
Chris Lattnerd202ca42006-05-17 20:49:36 +00002499 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
2500 DAG.getConstant(NumElems, MVT::i32),
2501 DAG.getValueType(getValueType(EltTy)));
2502 Ops.push_back(N);
2503 } else {
Chris Lattnerfdfded52006-04-12 16:20:43 +00002504 assert(0 && "Don't support illegal by-val vector arguments yet!");
Chris Lattnerda098e72006-05-16 23:39:44 +00002505 abort();
Chris Lattnerfdfded52006-04-12 16:20:43 +00002506 }
2507 }
2508 break;
2509 }
2510 }
2511 return Ops;
2512}
2513
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002514
2515/// TargetLowering::LowerCallTo - This is the default LowerCallTo
2516/// implementation, which just inserts an ISD::CALL node, which is later custom
2517/// lowered by the target to something concrete. FIXME: When all targets are
2518/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
2519std::pair<SDOperand, SDOperand>
2520TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
2521 unsigned CallingConv, bool isTailCall,
2522 SDOperand Callee,
2523 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00002524 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002525 Ops.push_back(Chain); // Op#0 - Chain
2526 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
2527 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
2528 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
2529 Ops.push_back(Callee);
2530
2531 // Handle all of the outgoing arguments.
2532 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
2533 MVT::ValueType VT = getValueType(Args[i].second);
2534 SDOperand Op = Args[i].first;
Evan Chengf6d62c22006-05-25 00:55:32 +00002535 bool isSigned = Args[i].second->isSigned();
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002536 switch (getTypeAction(VT)) {
2537 default: assert(0 && "Unknown type action!");
2538 case Legal:
2539 Ops.push_back(Op);
Evan Chengd61c4822006-05-26 23:13:20 +00002540 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002541 break;
2542 case Promote:
2543 if (MVT::isInteger(VT)) {
Evan Chengf6d62c22006-05-25 00:55:32 +00002544 unsigned ExtOp = isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002545 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
2546 } else {
2547 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
2548 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
2549 }
2550 Ops.push_back(Op);
Evan Chengd61c4822006-05-26 23:13:20 +00002551 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002552 break;
2553 case Expand:
2554 if (VT != MVT::Vector) {
2555 // If this is a large integer, it needs to be broken down into small
2556 // integers. Figure out what the source elt type is and how many small
2557 // integers it is.
2558 MVT::ValueType NVT = getTypeToTransformTo(VT);
2559 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2560 if (NumVals == 2) {
2561 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, NVT, Op,
2562 DAG.getConstant(0, getPointerTy()));
2563 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, NVT, Op,
2564 DAG.getConstant(1, getPointerTy()));
2565 if (!isLittleEndian())
2566 std::swap(Lo, Hi);
2567
2568 Ops.push_back(Lo);
Evan Chengd61c4822006-05-26 23:13:20 +00002569 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002570 Ops.push_back(Hi);
Evan Chengd61c4822006-05-26 23:13:20 +00002571 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002572 } else {
2573 // Value scalarized into many values. Unimp for now.
2574 assert(0 && "Cannot expand i64 -> i16 yet!");
2575 }
2576 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00002577 // Otherwise, this is a vector type. We only support legal vectors
2578 // right now.
2579 const PackedType *PTy = cast<PackedType>(Args[i].second);
2580 unsigned NumElems = PTy->getNumElements();
2581 const Type *EltTy = PTy->getElementType();
2582
2583 // Figure out if there is a Packed type corresponding to this Vector
2584 // type. If so, convert to the packed type.
2585 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner1b8daae2006-05-17 20:43:21 +00002586 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2587 // Insert a VBIT_CONVERT of the MVT::Vector type to the packed type.
2588 Op = DAG.getNode(ISD::VBIT_CONVERT, TVT, Op);
2589 Ops.push_back(Op);
Evan Chengd61c4822006-05-26 23:13:20 +00002590 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattner1b8daae2006-05-17 20:43:21 +00002591 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00002592 assert(0 && "Don't support illegal by-val vector call args yet!");
2593 abort();
2594 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002595 }
2596 break;
2597 }
2598 }
2599
2600 // Figure out the result value types.
Chris Lattnerbe384162006-08-16 22:57:46 +00002601 SmallVector<MVT::ValueType, 4> RetTys;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002602
2603 if (RetTy != Type::VoidTy) {
2604 MVT::ValueType VT = getValueType(RetTy);
2605 switch (getTypeAction(VT)) {
2606 default: assert(0 && "Unknown type action!");
2607 case Legal:
2608 RetTys.push_back(VT);
2609 break;
2610 case Promote:
2611 RetTys.push_back(getTypeToTransformTo(VT));
2612 break;
2613 case Expand:
2614 if (VT != MVT::Vector) {
2615 // If this is a large integer, it needs to be reassembled from small
2616 // integers. Figure out what the source elt type is and how many small
2617 // integers it is.
2618 MVT::ValueType NVT = getTypeToTransformTo(VT);
2619 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2620 for (unsigned i = 0; i != NumVals; ++i)
2621 RetTys.push_back(NVT);
2622 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00002623 // Otherwise, this is a vector type. We only support legal vectors
2624 // right now.
2625 const PackedType *PTy = cast<PackedType>(RetTy);
2626 unsigned NumElems = PTy->getNumElements();
2627 const Type *EltTy = PTy->getElementType();
2628
2629 // Figure out if there is a Packed type corresponding to this Vector
2630 // type. If so, convert to the packed type.
2631 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2632 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2633 RetTys.push_back(TVT);
2634 } else {
2635 assert(0 && "Don't support illegal by-val vector call results yet!");
2636 abort();
2637 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002638 }
2639 }
2640 }
2641
2642 RetTys.push_back(MVT::Other); // Always has a chain.
2643
2644 // Finally, create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00002645 SDOperand Res = DAG.getNode(ISD::CALL,
2646 DAG.getVTList(&RetTys[0], RetTys.size()),
2647 &Ops[0], Ops.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002648
2649 // This returns a pair of operands. The first element is the
2650 // return value for the function (if RetTy is not VoidTy). The second
2651 // element is the outgoing token chain.
2652 SDOperand ResVal;
2653 if (RetTys.size() != 1) {
2654 MVT::ValueType VT = getValueType(RetTy);
2655 if (RetTys.size() == 2) {
2656 ResVal = Res;
2657
2658 // If this value was promoted, truncate it down.
2659 if (ResVal.getValueType() != VT) {
Chris Lattnerda098e72006-05-16 23:39:44 +00002660 if (VT == MVT::Vector) {
2661 // Insert a VBITCONVERT to convert from the packed result type to the
2662 // MVT::Vector type.
2663 unsigned NumElems = cast<PackedType>(RetTy)->getNumElements();
2664 const Type *EltTy = cast<PackedType>(RetTy)->getElementType();
2665
2666 // Figure out if there is a Packed type corresponding to this Vector
2667 // type. If so, convert to the packed type.
2668 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2669 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Chris Lattnerda098e72006-05-16 23:39:44 +00002670 // Insert a VBIT_CONVERT of the FORMAL_ARGUMENTS to a
2671 // "N x PTyElementVT" MVT::Vector type.
2672 ResVal = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, ResVal,
Chris Lattnerd202ca42006-05-17 20:49:36 +00002673 DAG.getConstant(NumElems, MVT::i32),
2674 DAG.getValueType(getValueType(EltTy)));
Chris Lattnerda098e72006-05-16 23:39:44 +00002675 } else {
2676 abort();
2677 }
2678 } else if (MVT::isInteger(VT)) {
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002679 unsigned AssertOp = RetTy->isSigned() ?
2680 ISD::AssertSext : ISD::AssertZext;
2681 ResVal = DAG.getNode(AssertOp, ResVal.getValueType(), ResVal,
2682 DAG.getValueType(VT));
2683 ResVal = DAG.getNode(ISD::TRUNCATE, VT, ResVal);
2684 } else {
2685 assert(MVT::isFloatingPoint(VT));
2686 ResVal = DAG.getNode(ISD::FP_ROUND, VT, ResVal);
2687 }
2688 }
2689 } else if (RetTys.size() == 3) {
2690 ResVal = DAG.getNode(ISD::BUILD_PAIR, VT,
2691 Res.getValue(0), Res.getValue(1));
2692
2693 } else {
2694 assert(0 && "Case not handled yet!");
2695 }
2696 }
2697
2698 return std::make_pair(ResVal, Res.getValue(Res.Val->getNumValues()-1));
2699}
2700
2701
2702
Chris Lattner39ae3622005-01-09 00:00:49 +00002703// It is always conservatively correct for llvm.returnaddress and
2704// llvm.frameaddress to return 0.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00002705//
2706// FIXME: Change this to insert a FRAMEADDR/RETURNADDR node, and have that be
2707// expanded to 0 if the target wants.
Chris Lattner39ae3622005-01-09 00:00:49 +00002708std::pair<SDOperand, SDOperand>
2709TargetLowering::LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain,
2710 unsigned Depth, SelectionDAG &DAG) {
2711 return std::make_pair(DAG.getConstant(0, getPointerTy()), Chain);
Chris Lattner1c08c712005-01-07 07:47:53 +00002712}
2713
Chris Lattner50381b62005-05-14 05:50:48 +00002714SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00002715 assert(0 && "LowerOperation not implemented for this target!");
2716 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00002717 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00002718}
2719
Nate Begeman0aed7842006-01-28 03:14:31 +00002720SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
2721 SelectionDAG &DAG) {
2722 assert(0 && "CustomPromoteOperation not implemented for this target!");
2723 abort();
2724 return SDOperand();
2725}
2726
Chris Lattner39ae3622005-01-09 00:00:49 +00002727void SelectionDAGLowering::visitFrameReturnAddress(CallInst &I, bool isFrame) {
2728 unsigned Depth = (unsigned)cast<ConstantUInt>(I.getOperand(1))->getValue();
2729 std::pair<SDOperand,SDOperand> Result =
Chris Lattnera651cf62005-01-17 19:43:36 +00002730 TLI.LowerFrameReturnAddress(isFrame, getRoot(), Depth, DAG);
Chris Lattner39ae3622005-01-09 00:00:49 +00002731 setValue(&I, Result.first);
2732 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00002733}
2734
Evan Cheng74d0aa92006-02-15 21:59:04 +00002735/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00002736/// operand.
2737static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00002738 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00002739 MVT::ValueType CurVT = VT;
2740 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
2741 uint64_t Val = C->getValue() & 255;
2742 unsigned Shift = 8;
2743 while (CurVT != MVT::i8) {
2744 Val = (Val << Shift) | Val;
2745 Shift <<= 1;
2746 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00002747 }
2748 return DAG.getConstant(Val, VT);
2749 } else {
2750 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
2751 unsigned Shift = 8;
2752 while (CurVT != MVT::i8) {
2753 Value =
2754 DAG.getNode(ISD::OR, VT,
2755 DAG.getNode(ISD::SHL, VT, Value,
2756 DAG.getConstant(Shift, MVT::i8)), Value);
2757 Shift <<= 1;
2758 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00002759 }
2760
2761 return Value;
2762 }
2763}
2764
Evan Cheng74d0aa92006-02-15 21:59:04 +00002765/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
2766/// used when a memcpy is turned into a memset when the source is a constant
2767/// string ptr.
2768static SDOperand getMemsetStringVal(MVT::ValueType VT,
2769 SelectionDAG &DAG, TargetLowering &TLI,
2770 std::string &Str, unsigned Offset) {
2771 MVT::ValueType CurVT = VT;
2772 uint64_t Val = 0;
2773 unsigned MSB = getSizeInBits(VT) / 8;
2774 if (TLI.isLittleEndian())
2775 Offset = Offset + MSB - 1;
2776 for (unsigned i = 0; i != MSB; ++i) {
2777 Val = (Val << 8) | Str[Offset];
2778 Offset += TLI.isLittleEndian() ? -1 : 1;
2779 }
2780 return DAG.getConstant(Val, VT);
2781}
2782
Evan Cheng1db92f92006-02-14 08:22:34 +00002783/// getMemBasePlusOffset - Returns base and offset node for the
2784static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
2785 SelectionDAG &DAG, TargetLowering &TLI) {
2786 MVT::ValueType VT = Base.getValueType();
2787 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
2788}
2789
Evan Chengc4f8eee2006-02-14 20:12:38 +00002790/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00002791/// to replace the memset / memcpy is below the threshold. It also returns the
2792/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00002793static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
2794 unsigned Limit, uint64_t Size,
2795 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00002796 MVT::ValueType VT;
2797
2798 if (TLI.allowsUnalignedMemoryAccesses()) {
2799 VT = MVT::i64;
2800 } else {
2801 switch (Align & 7) {
2802 case 0:
2803 VT = MVT::i64;
2804 break;
2805 case 4:
2806 VT = MVT::i32;
2807 break;
2808 case 2:
2809 VT = MVT::i16;
2810 break;
2811 default:
2812 VT = MVT::i8;
2813 break;
2814 }
2815 }
2816
Evan Cheng80e89d72006-02-14 09:11:59 +00002817 MVT::ValueType LVT = MVT::i64;
2818 while (!TLI.isTypeLegal(LVT))
2819 LVT = (MVT::ValueType)((unsigned)LVT - 1);
2820 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00002821
Evan Cheng80e89d72006-02-14 09:11:59 +00002822 if (VT > LVT)
2823 VT = LVT;
2824
Evan Chengdea72452006-02-14 23:05:54 +00002825 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00002826 while (Size != 0) {
2827 unsigned VTSize = getSizeInBits(VT) / 8;
2828 while (VTSize > Size) {
2829 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00002830 VTSize >>= 1;
2831 }
Evan Cheng80e89d72006-02-14 09:11:59 +00002832 assert(MVT::isInteger(VT));
2833
2834 if (++NumMemOps > Limit)
2835 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00002836 MemOps.push_back(VT);
2837 Size -= VTSize;
2838 }
Evan Cheng80e89d72006-02-14 09:11:59 +00002839
2840 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00002841}
2842
Chris Lattner7041ee32005-01-11 05:56:49 +00002843void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00002844 SDOperand Op1 = getValue(I.getOperand(1));
2845 SDOperand Op2 = getValue(I.getOperand(2));
2846 SDOperand Op3 = getValue(I.getOperand(3));
2847 SDOperand Op4 = getValue(I.getOperand(4));
2848 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
2849 if (Align == 0) Align = 1;
2850
2851 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
2852 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00002853
2854 // Expand memset / memcpy to a series of load / store ops
2855 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002856 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00002857 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00002858 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00002859 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00002860 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
2861 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00002862 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00002863 unsigned Offset = 0;
2864 for (unsigned i = 0; i < NumMemOps; i++) {
2865 MVT::ValueType VT = MemOps[i];
2866 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00002867 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Chengc080d6f2006-02-15 01:54:51 +00002868 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, getRoot(),
2869 Value,
Chris Lattner864635a2006-02-22 22:37:12 +00002870 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
2871 DAG.getSrcValue(I.getOperand(1), Offset));
Evan Chengc080d6f2006-02-15 01:54:51 +00002872 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00002873 Offset += VTSize;
2874 }
Evan Cheng1db92f92006-02-14 08:22:34 +00002875 }
Evan Chengc080d6f2006-02-15 01:54:51 +00002876 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00002877 }
Evan Chengc080d6f2006-02-15 01:54:51 +00002878 case ISD::MEMCPY: {
2879 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
2880 Size->getValue(), Align, TLI)) {
2881 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00002882 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00002883 GlobalAddressSDNode *G = NULL;
2884 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00002885 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00002886
2887 if (Op2.getOpcode() == ISD::GlobalAddress)
2888 G = cast<GlobalAddressSDNode>(Op2);
2889 else if (Op2.getOpcode() == ISD::ADD &&
2890 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
2891 Op2.getOperand(1).getOpcode() == ISD::Constant) {
2892 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00002893 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00002894 }
2895 if (G) {
2896 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengcffbb512006-02-16 23:11:42 +00002897 if (GV) {
Evan Cheng09371032006-03-10 23:52:03 +00002898 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00002899 if (!Str.empty()) {
2900 CopyFromStr = true;
2901 SrcOff += SrcDelta;
2902 }
2903 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00002904 }
2905
Evan Chengc080d6f2006-02-15 01:54:51 +00002906 for (unsigned i = 0; i < NumMemOps; i++) {
2907 MVT::ValueType VT = MemOps[i];
2908 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00002909 SDOperand Value, Chain, Store;
2910
Evan Chengcffbb512006-02-16 23:11:42 +00002911 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00002912 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
2913 Chain = getRoot();
2914 Store =
2915 DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2916 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
2917 DAG.getSrcValue(I.getOperand(1), DstOff));
2918 } else {
2919 Value = DAG.getLoad(VT, getRoot(),
2920 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
2921 DAG.getSrcValue(I.getOperand(2), SrcOff));
2922 Chain = Value.getValue(1);
2923 Store =
2924 DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2925 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
2926 DAG.getSrcValue(I.getOperand(1), DstOff));
2927 }
Evan Chengc080d6f2006-02-15 01:54:51 +00002928 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00002929 SrcOff += VTSize;
2930 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00002931 }
2932 }
2933 break;
2934 }
2935 }
2936
2937 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002938 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
2939 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00002940 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00002941 }
2942 }
2943
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002944 DAG.setRoot(DAG.getNode(Op, MVT::Other, getRoot(), Op1, Op2, Op3, Op4));
Chris Lattner1c08c712005-01-07 07:47:53 +00002945}
2946
Chris Lattner7041ee32005-01-11 05:56:49 +00002947//===----------------------------------------------------------------------===//
2948// SelectionDAGISel code
2949//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00002950
2951unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
2952 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
2953}
2954
Chris Lattner495a0b52005-08-17 06:37:43 +00002955void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner36b708f2005-08-18 17:35:14 +00002956 // FIXME: we only modify the CFG to split critical edges. This
2957 // updates dom and loop info.
Chris Lattner495a0b52005-08-17 06:37:43 +00002958}
Chris Lattner1c08c712005-01-07 07:47:53 +00002959
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002960
Chris Lattner90323642006-05-05 21:17:49 +00002961/// OptimizeNoopCopyExpression - We have determined that the specified cast
2962/// instruction is a noop copy (e.g. it's casting from one pointer type to
2963/// another, int->uint, or int->sbyte on PPC.
2964///
2965/// Return true if any changes are made.
2966static bool OptimizeNoopCopyExpression(CastInst *CI) {
2967 BasicBlock *DefBB = CI->getParent();
2968
2969 /// InsertedCasts - Only insert a cast in each block once.
2970 std::map<BasicBlock*, CastInst*> InsertedCasts;
2971
2972 bool MadeChange = false;
2973 for (Value::use_iterator UI = CI->use_begin(), E = CI->use_end();
2974 UI != E; ) {
2975 Use &TheUse = UI.getUse();
2976 Instruction *User = cast<Instruction>(*UI);
2977
2978 // Figure out which BB this cast is used in. For PHI's this is the
2979 // appropriate predecessor block.
2980 BasicBlock *UserBB = User->getParent();
2981 if (PHINode *PN = dyn_cast<PHINode>(User)) {
2982 unsigned OpVal = UI.getOperandNo()/2;
2983 UserBB = PN->getIncomingBlock(OpVal);
2984 }
2985
2986 // Preincrement use iterator so we don't invalidate it.
2987 ++UI;
2988
2989 // If this user is in the same block as the cast, don't change the cast.
2990 if (UserBB == DefBB) continue;
2991
2992 // If we have already inserted a cast into this block, use it.
2993 CastInst *&InsertedCast = InsertedCasts[UserBB];
2994
2995 if (!InsertedCast) {
2996 BasicBlock::iterator InsertPt = UserBB->begin();
2997 while (isa<PHINode>(InsertPt)) ++InsertPt;
2998
2999 InsertedCast =
3000 new CastInst(CI->getOperand(0), CI->getType(), "", InsertPt);
3001 MadeChange = true;
3002 }
3003
3004 // Replace a use of the cast with a use of the new casat.
3005 TheUse = InsertedCast;
3006 }
3007
3008 // If we removed all uses, nuke the cast.
3009 if (CI->use_empty())
3010 CI->eraseFromParent();
3011
3012 return MadeChange;
3013}
3014
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003015/// InsertGEPComputeCode - Insert code into BB to compute Ptr+PtrOffset,
3016/// casting to the type of GEPI.
Chris Lattnerf0df8822006-05-06 09:10:37 +00003017static Instruction *InsertGEPComputeCode(Instruction *&V, BasicBlock *BB,
3018 Instruction *GEPI, Value *Ptr,
3019 Value *PtrOffset) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003020 if (V) return V; // Already computed.
3021
3022 BasicBlock::iterator InsertPt;
3023 if (BB == GEPI->getParent()) {
3024 // If insert into the GEP's block, insert right after the GEP.
3025 InsertPt = GEPI;
3026 ++InsertPt;
3027 } else {
3028 // Otherwise, insert at the top of BB, after any PHI nodes
3029 InsertPt = BB->begin();
3030 while (isa<PHINode>(InsertPt)) ++InsertPt;
3031 }
3032
Chris Lattnerc78b0b72005-12-08 08:00:12 +00003033 // If Ptr is itself a cast, but in some other BB, emit a copy of the cast into
3034 // BB so that there is only one value live across basic blocks (the cast
3035 // operand).
3036 if (CastInst *CI = dyn_cast<CastInst>(Ptr))
3037 if (CI->getParent() != BB && isa<PointerType>(CI->getOperand(0)->getType()))
3038 Ptr = new CastInst(CI->getOperand(0), CI->getType(), "", InsertPt);
3039
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003040 // Add the offset, cast it to the right type.
3041 Ptr = BinaryOperator::createAdd(Ptr, PtrOffset, "", InsertPt);
Chris Lattnerf0df8822006-05-06 09:10:37 +00003042 return V = new CastInst(Ptr, GEPI->getType(), "", InsertPt);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003043}
3044
Chris Lattner90323642006-05-05 21:17:49 +00003045/// ReplaceUsesOfGEPInst - Replace all uses of RepPtr with inserted code to
3046/// compute its value. The RepPtr value can be computed with Ptr+PtrOffset. One
3047/// trivial way of doing this would be to evaluate Ptr+PtrOffset in RepPtr's
3048/// block, then ReplaceAllUsesWith'ing everything. However, we would prefer to
3049/// sink PtrOffset into user blocks where doing so will likely allow us to fold
3050/// the constant add into a load or store instruction. Additionally, if a user
3051/// is a pointer-pointer cast, we look through it to find its users.
3052static void ReplaceUsesOfGEPInst(Instruction *RepPtr, Value *Ptr,
3053 Constant *PtrOffset, BasicBlock *DefBB,
3054 GetElementPtrInst *GEPI,
Chris Lattnerf0df8822006-05-06 09:10:37 +00003055 std::map<BasicBlock*,Instruction*> &InsertedExprs) {
Chris Lattner90323642006-05-05 21:17:49 +00003056 while (!RepPtr->use_empty()) {
3057 Instruction *User = cast<Instruction>(RepPtr->use_back());
Chris Lattner7e598092006-05-05 01:04:50 +00003058
Chris Lattner90323642006-05-05 21:17:49 +00003059 // If the user is a Pointer-Pointer cast, recurse.
3060 if (isa<CastInst>(User) && isa<PointerType>(User->getType())) {
3061 ReplaceUsesOfGEPInst(User, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattner7e598092006-05-05 01:04:50 +00003062
Chris Lattner90323642006-05-05 21:17:49 +00003063 // Drop the use of RepPtr. The cast is dead. Don't delete it now, else we
3064 // could invalidate an iterator.
3065 User->setOperand(0, UndefValue::get(RepPtr->getType()));
3066 continue;
Chris Lattner7e598092006-05-05 01:04:50 +00003067 }
3068
Chris Lattner90323642006-05-05 21:17:49 +00003069 // If this is a load of the pointer, or a store through the pointer, emit
3070 // the increment into the load/store block.
Chris Lattnerf0df8822006-05-06 09:10:37 +00003071 Instruction *NewVal;
Chris Lattner90323642006-05-05 21:17:49 +00003072 if (isa<LoadInst>(User) ||
3073 (isa<StoreInst>(User) && User->getOperand(0) != RepPtr)) {
3074 NewVal = InsertGEPComputeCode(InsertedExprs[User->getParent()],
3075 User->getParent(), GEPI,
3076 Ptr, PtrOffset);
3077 } else {
3078 // If this use is not foldable into the addressing mode, use a version
3079 // emitted in the GEP block.
3080 NewVal = InsertGEPComputeCode(InsertedExprs[DefBB], DefBB, GEPI,
3081 Ptr, PtrOffset);
3082 }
3083
Chris Lattnerf0df8822006-05-06 09:10:37 +00003084 if (GEPI->getType() != RepPtr->getType()) {
3085 BasicBlock::iterator IP = NewVal;
3086 ++IP;
3087 NewVal = new CastInst(NewVal, RepPtr->getType(), "", IP);
3088 }
Chris Lattner90323642006-05-05 21:17:49 +00003089 User->replaceUsesOfWith(RepPtr, NewVal);
Chris Lattner7e598092006-05-05 01:04:50 +00003090 }
3091}
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003092
Chris Lattner90323642006-05-05 21:17:49 +00003093
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003094/// OptimizeGEPExpression - Since we are doing basic-block-at-a-time instruction
3095/// selection, we want to be a bit careful about some things. In particular, if
3096/// we have a GEP instruction that is used in a different block than it is
3097/// defined, the addressing expression of the GEP cannot be folded into loads or
3098/// stores that use it. In this case, decompose the GEP and move constant
3099/// indices into blocks that use it.
Chris Lattner90323642006-05-05 21:17:49 +00003100static bool OptimizeGEPExpression(GetElementPtrInst *GEPI,
Owen Andersona69571c2006-05-03 01:29:57 +00003101 const TargetData *TD) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003102 // If this GEP is only used inside the block it is defined in, there is no
3103 // need to rewrite it.
3104 bool isUsedOutsideDefBB = false;
3105 BasicBlock *DefBB = GEPI->getParent();
3106 for (Value::use_iterator UI = GEPI->use_begin(), E = GEPI->use_end();
3107 UI != E; ++UI) {
3108 if (cast<Instruction>(*UI)->getParent() != DefBB) {
3109 isUsedOutsideDefBB = true;
3110 break;
3111 }
3112 }
Chris Lattner90323642006-05-05 21:17:49 +00003113 if (!isUsedOutsideDefBB) return false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003114
3115 // If this GEP has no non-zero constant indices, there is nothing we can do,
3116 // ignore it.
3117 bool hasConstantIndex = false;
Chris Lattner90323642006-05-05 21:17:49 +00003118 bool hasVariableIndex = false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003119 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3120 E = GEPI->op_end(); OI != E; ++OI) {
Chris Lattner90323642006-05-05 21:17:49 +00003121 if (ConstantInt *CI = dyn_cast<ConstantInt>(*OI)) {
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003122 if (CI->getRawValue()) {
3123 hasConstantIndex = true;
3124 break;
3125 }
Chris Lattner90323642006-05-05 21:17:49 +00003126 } else {
3127 hasVariableIndex = true;
3128 }
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003129 }
Chris Lattner90323642006-05-05 21:17:49 +00003130
3131 // If this is a "GEP X, 0, 0, 0", turn this into a cast.
3132 if (!hasConstantIndex && !hasVariableIndex) {
3133 Value *NC = new CastInst(GEPI->getOperand(0), GEPI->getType(),
3134 GEPI->getName(), GEPI);
3135 GEPI->replaceAllUsesWith(NC);
3136 GEPI->eraseFromParent();
3137 return true;
3138 }
3139
Chris Lattner3802c252005-12-11 09:05:13 +00003140 // If this is a GEP &Alloca, 0, 0, forward subst the frame index into uses.
Chris Lattner90323642006-05-05 21:17:49 +00003141 if (!hasConstantIndex && !isa<AllocaInst>(GEPI->getOperand(0)))
3142 return false;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003143
3144 // Otherwise, decompose the GEP instruction into multiplies and adds. Sum the
3145 // constant offset (which we now know is non-zero) and deal with it later.
3146 uint64_t ConstantOffset = 0;
Owen Andersona69571c2006-05-03 01:29:57 +00003147 const Type *UIntPtrTy = TD->getIntPtrType();
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003148 Value *Ptr = new CastInst(GEPI->getOperand(0), UIntPtrTy, "", GEPI);
3149 const Type *Ty = GEPI->getOperand(0)->getType();
3150
3151 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3152 E = GEPI->op_end(); OI != E; ++OI) {
3153 Value *Idx = *OI;
3154 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
3155 unsigned Field = cast<ConstantUInt>(Idx)->getValue();
3156 if (Field)
Owen Andersona69571c2006-05-03 01:29:57 +00003157 ConstantOffset += TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003158 Ty = StTy->getElementType(Field);
3159 } else {
3160 Ty = cast<SequentialType>(Ty)->getElementType();
3161
3162 // Handle constant subscripts.
3163 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
3164 if (CI->getRawValue() == 0) continue;
3165
3166 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(CI))
Owen Andersona69571c2006-05-03 01:29:57 +00003167 ConstantOffset += (int64_t)TD->getTypeSize(Ty)*CSI->getValue();
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003168 else
Owen Andersona69571c2006-05-03 01:29:57 +00003169 ConstantOffset+=TD->getTypeSize(Ty)*cast<ConstantUInt>(CI)->getValue();
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003170 continue;
3171 }
3172
3173 // Ptr = Ptr + Idx * ElementSize;
3174
3175 // Cast Idx to UIntPtrTy if needed.
3176 Idx = new CastInst(Idx, UIntPtrTy, "", GEPI);
3177
Owen Andersona69571c2006-05-03 01:29:57 +00003178 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003179 // Mask off bits that should not be set.
3180 ElementSize &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
3181 Constant *SizeCst = ConstantUInt::get(UIntPtrTy, ElementSize);
3182
3183 // Multiply by the element size and add to the base.
3184 Idx = BinaryOperator::createMul(Idx, SizeCst, "", GEPI);
3185 Ptr = BinaryOperator::createAdd(Ptr, Idx, "", GEPI);
3186 }
3187 }
3188
3189 // Make sure that the offset fits in uintptr_t.
3190 ConstantOffset &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
3191 Constant *PtrOffset = ConstantUInt::get(UIntPtrTy, ConstantOffset);
3192
3193 // Okay, we have now emitted all of the variable index parts to the BB that
3194 // the GEP is defined in. Loop over all of the using instructions, inserting
3195 // an "add Ptr, ConstantOffset" into each block that uses it and update the
Chris Lattnerc78b0b72005-12-08 08:00:12 +00003196 // instruction to use the newly computed value, making GEPI dead. When the
3197 // user is a load or store instruction address, we emit the add into the user
3198 // block, otherwise we use a canonical version right next to the gep (these
3199 // won't be foldable as addresses, so we might as well share the computation).
3200
Chris Lattnerf0df8822006-05-06 09:10:37 +00003201 std::map<BasicBlock*,Instruction*> InsertedExprs;
Chris Lattner90323642006-05-05 21:17:49 +00003202 ReplaceUsesOfGEPInst(GEPI, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003203
3204 // Finally, the GEP is dead, remove it.
3205 GEPI->eraseFromParent();
Chris Lattner90323642006-05-05 21:17:49 +00003206
3207 return true;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003208}
3209
Chris Lattner1c08c712005-01-07 07:47:53 +00003210bool SelectionDAGISel::runOnFunction(Function &Fn) {
3211 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
3212 RegMap = MF.getSSARegMap();
3213 DEBUG(std::cerr << "\n\n\n=== " << Fn.getName() << "\n");
3214
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003215 // First, split all critical edges for PHI nodes with incoming values that are
3216 // constants, this way the load of the constant into a vreg will not be placed
3217 // into MBBs that are used some other way.
3218 //
Chris Lattner7e598092006-05-05 01:04:50 +00003219 // In this pass we also look for GEP and cast instructions that are used
3220 // across basic blocks and rewrite them to improve basic-block-at-a-time
3221 // selection.
3222 //
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003223 //
Chris Lattner90323642006-05-05 21:17:49 +00003224 bool MadeChange = true;
3225 while (MadeChange) {
3226 MadeChange = false;
Chris Lattner36b708f2005-08-18 17:35:14 +00003227 for (Function::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
3228 PHINode *PN;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003229 BasicBlock::iterator BBI;
3230 for (BBI = BB->begin(); (PN = dyn_cast<PHINode>(BBI)); ++BBI)
Chris Lattner36b708f2005-08-18 17:35:14 +00003231 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i)
3232 if (isa<Constant>(PN->getIncomingValue(i)))
3233 SplitCriticalEdge(PN->getIncomingBlock(i), BB);
Chris Lattnerc88d8e92005-12-05 07:10:48 +00003234
Chris Lattner7e598092006-05-05 01:04:50 +00003235 for (BasicBlock::iterator E = BB->end(); BBI != E; ) {
3236 Instruction *I = BBI++;
3237 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(I)) {
Chris Lattner90323642006-05-05 21:17:49 +00003238 MadeChange |= OptimizeGEPExpression(GEPI, TLI.getTargetData());
Chris Lattner7e598092006-05-05 01:04:50 +00003239 } else if (CastInst *CI = dyn_cast<CastInst>(I)) {
Chris Lattnerc970f062006-09-13 06:02:42 +00003240 // If the source of the cast is a constant, then this should have
3241 // already been constant folded. The only reason NOT to constant fold
3242 // it is if something (e.g. LSR) was careful to place the constant
3243 // evaluation in a block other than then one that uses it (e.g. to hoist
3244 // the address of globals out of a loop). If this is the case, we don't
3245 // want to forward-subst the cast.
3246 if (isa<Constant>(CI->getOperand(0)))
3247 continue;
3248
Chris Lattner7e598092006-05-05 01:04:50 +00003249 // If this is a noop copy, sink it into user blocks to reduce the number
3250 // of virtual registers that must be created and coallesced.
3251 MVT::ValueType SrcVT = TLI.getValueType(CI->getOperand(0)->getType());
3252 MVT::ValueType DstVT = TLI.getValueType(CI->getType());
3253
3254 // This is an fp<->int conversion?
3255 if (MVT::isInteger(SrcVT) != MVT::isInteger(DstVT))
3256 continue;
3257
3258 // If this is an extension, it will be a zero or sign extension, which
3259 // isn't a noop.
3260 if (SrcVT < DstVT) continue;
3261
3262 // If these values will be promoted, find out what they will be promoted
3263 // to. This helps us consider truncates on PPC as noop copies when they
3264 // are.
3265 if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote)
3266 SrcVT = TLI.getTypeToTransformTo(SrcVT);
3267 if (TLI.getTypeAction(DstVT) == TargetLowering::Promote)
3268 DstVT = TLI.getTypeToTransformTo(DstVT);
3269
3270 // If, after promotion, these are the same types, this is a noop copy.
3271 if (SrcVT == DstVT)
Chris Lattner90323642006-05-05 21:17:49 +00003272 MadeChange |= OptimizeNoopCopyExpression(CI);
Chris Lattner7e598092006-05-05 01:04:50 +00003273 }
3274 }
Chris Lattner36b708f2005-08-18 17:35:14 +00003275 }
Chris Lattner90323642006-05-05 21:17:49 +00003276 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003277
Chris Lattner1c08c712005-01-07 07:47:53 +00003278 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
3279
3280 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
3281 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00003282
Chris Lattner1c08c712005-01-07 07:47:53 +00003283 return true;
3284}
3285
3286
Chris Lattnerddb870b2005-01-13 17:59:43 +00003287SDOperand SelectionDAGISel::
3288CopyValueToVirtualRegister(SelectionDAGLowering &SDL, Value *V, unsigned Reg) {
Chris Lattnerf1fdaca2005-01-11 22:03:46 +00003289 SDOperand Op = SDL.getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00003290 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003291 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00003292 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003293
3294 // If this type is not legal, we must make sure to not create an invalid
3295 // register use.
3296 MVT::ValueType SrcVT = Op.getValueType();
3297 MVT::ValueType DestVT = TLI.getTypeToTransformTo(SrcVT);
3298 SelectionDAG &DAG = SDL.DAG;
3299 if (SrcVT == DestVT) {
3300 return DAG.getCopyToReg(SDL.getRoot(), Reg, Op);
Chris Lattner1c6191f2006-03-21 19:20:37 +00003301 } else if (SrcVT == MVT::Vector) {
Chris Lattner70c2a612006-03-31 02:06:56 +00003302 // Handle copies from generic vectors to registers.
3303 MVT::ValueType PTyElementVT, PTyLegalElementVT;
3304 unsigned NE = TLI.getPackedTypeBreakdown(cast<PackedType>(V->getType()),
3305 PTyElementVT, PTyLegalElementVT);
Chris Lattner1c6191f2006-03-21 19:20:37 +00003306
Chris Lattner70c2a612006-03-31 02:06:56 +00003307 // Insert a VBIT_CONVERT of the input vector to a "N x PTyElementVT"
3308 // MVT::Vector type.
3309 Op = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Op,
3310 DAG.getConstant(NE, MVT::i32),
3311 DAG.getValueType(PTyElementVT));
Chris Lattner1c6191f2006-03-21 19:20:37 +00003312
Chris Lattner70c2a612006-03-31 02:06:56 +00003313 // Loop over all of the elements of the resultant vector,
3314 // VEXTRACT_VECTOR_ELT'ing them, converting them to PTyLegalElementVT, then
3315 // copying them into output registers.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003316 SmallVector<SDOperand, 8> OutChains;
Chris Lattner70c2a612006-03-31 02:06:56 +00003317 SDOperand Root = SDL.getRoot();
3318 for (unsigned i = 0; i != NE; ++i) {
3319 SDOperand Elt = DAG.getNode(ISD::VEXTRACT_VECTOR_ELT, PTyElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003320 Op, DAG.getConstant(i, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003321 if (PTyElementVT == PTyLegalElementVT) {
3322 // Elements are legal.
3323 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3324 } else if (PTyLegalElementVT > PTyElementVT) {
3325 // Elements are promoted.
3326 if (MVT::isFloatingPoint(PTyLegalElementVT))
3327 Elt = DAG.getNode(ISD::FP_EXTEND, PTyLegalElementVT, Elt);
3328 else
3329 Elt = DAG.getNode(ISD::ANY_EXTEND, PTyLegalElementVT, Elt);
3330 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3331 } else {
3332 // Elements are expanded.
3333 // The src value is expanded into multiple registers.
3334 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003335 Elt, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003336 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00003337 Elt, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00003338 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Lo));
3339 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Hi));
3340 }
Chris Lattner1c6191f2006-03-21 19:20:37 +00003341 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003342 return DAG.getNode(ISD::TokenFactor, MVT::Other,
3343 &OutChains[0], OutChains.size());
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003344 } else if (SrcVT < DestVT) {
3345 // The src value is promoted to the register.
Chris Lattnerfae59b92005-08-17 06:06:25 +00003346 if (MVT::isFloatingPoint(SrcVT))
3347 Op = DAG.getNode(ISD::FP_EXTEND, DestVT, Op);
3348 else
Chris Lattnerfab08872005-09-02 00:19:37 +00003349 Op = DAG.getNode(ISD::ANY_EXTEND, DestVT, Op);
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003350 return DAG.getCopyToReg(SDL.getRoot(), Reg, Op);
3351 } else {
3352 // The src value is expanded into multiple registers.
3353 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chenga8441262006-06-15 08:11:54 +00003354 Op, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003355 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chenga8441262006-06-15 08:11:54 +00003356 Op, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00003357 Op = DAG.getCopyToReg(SDL.getRoot(), Reg, Lo);
3358 return DAG.getCopyToReg(Op, Reg+1, Hi);
3359 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003360}
3361
Chris Lattner068a81e2005-01-17 17:15:02 +00003362void SelectionDAGISel::
3363LowerArguments(BasicBlock *BB, SelectionDAGLowering &SDL,
3364 std::vector<SDOperand> &UnorderedChains) {
3365 // If this is the entry block, emit arguments.
3366 Function &F = *BB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00003367 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00003368 SDOperand OldRoot = SDL.DAG.getRoot();
3369 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00003370
Chris Lattnerbf209482005-10-30 19:42:35 +00003371 unsigned a = 0;
3372 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
3373 AI != E; ++AI, ++a)
3374 if (!AI->use_empty()) {
3375 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00003376
Chris Lattnerbf209482005-10-30 19:42:35 +00003377 // If this argument is live outside of the entry block, insert a copy from
3378 // whereever we got it to the vreg that other BB's will reference it as.
3379 if (FuncInfo.ValueMap.count(AI)) {
3380 SDOperand Copy =
3381 CopyValueToVirtualRegister(SDL, AI, FuncInfo.ValueMap[AI]);
3382 UnorderedChains.push_back(Copy);
3383 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00003384 }
Chris Lattnerbf209482005-10-30 19:42:35 +00003385
Chris Lattnerbf209482005-10-30 19:42:35 +00003386 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00003387 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00003388 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00003389}
3390
Chris Lattner1c08c712005-01-07 07:47:53 +00003391void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
3392 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00003393 FunctionLoweringInfo &FuncInfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +00003394 SelectionDAGLowering SDL(DAG, TLI, FuncInfo);
Chris Lattnerddb870b2005-01-13 17:59:43 +00003395
3396 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00003397
Chris Lattnerbf209482005-10-30 19:42:35 +00003398 // Lower any arguments needed in this block if this is the entry block.
3399 if (LLVMBB == &LLVMBB->getParent()->front())
3400 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00003401
3402 BB = FuncInfo.MBBMap[LLVMBB];
3403 SDL.setCurrentBasicBlock(BB);
3404
3405 // Lower all of the non-terminator instructions.
3406 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
3407 I != E; ++I)
3408 SDL.visit(*I);
Nate Begemanf15485a2006-03-27 01:32:24 +00003409
Chris Lattner1c08c712005-01-07 07:47:53 +00003410 // Ensure that all instructions which are used outside of their defining
3411 // blocks are available as virtual registers.
3412 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Chris Lattnerf1fdaca2005-01-11 22:03:46 +00003413 if (!I->use_empty() && !isa<PHINode>(I)) {
Chris Lattneree749d72005-01-09 01:16:24 +00003414 std::map<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00003415 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00003416 UnorderedChains.push_back(
3417 CopyValueToVirtualRegister(SDL, I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00003418 }
3419
3420 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
3421 // ensure constants are generated when needed. Remember the virtual registers
3422 // that need to be added to the Machine PHI nodes as input. We cannot just
3423 // directly add them, because expansion might result in multiple MBB's for one
3424 // BB. As such, the start of the BB might correspond to a different MBB than
3425 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00003426 //
Chris Lattner1c08c712005-01-07 07:47:53 +00003427
3428 // Emit constants only once even if used by multiple PHI nodes.
3429 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003430
Chris Lattner1c08c712005-01-07 07:47:53 +00003431 // Check successor nodes PHI nodes that expect a constant to be available from
3432 // this block.
3433 TerminatorInst *TI = LLVMBB->getTerminator();
3434 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
3435 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003436 if (!isa<PHINode>(SuccBB->begin())) continue;
3437
Chris Lattner1c08c712005-01-07 07:47:53 +00003438 MachineBasicBlock::iterator MBBI = FuncInfo.MBBMap[SuccBB]->begin();
3439 PHINode *PN;
3440
3441 // At this point we know that there is a 1-1 correspondence between LLVM PHI
3442 // nodes and Machine PHI nodes, but the incoming operands have not been
3443 // emitted yet.
3444 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattnerf44fd882005-01-07 21:34:19 +00003445 (PN = dyn_cast<PHINode>(I)); ++I)
3446 if (!PN->use_empty()) {
3447 unsigned Reg;
3448 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
3449 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
3450 unsigned &RegOut = ConstantsOut[C];
3451 if (RegOut == 0) {
3452 RegOut = FuncInfo.CreateRegForValue(C);
Chris Lattnerddb870b2005-01-13 17:59:43 +00003453 UnorderedChains.push_back(
3454 CopyValueToVirtualRegister(SDL, C, RegOut));
Chris Lattnerf44fd882005-01-07 21:34:19 +00003455 }
3456 Reg = RegOut;
3457 } else {
3458 Reg = FuncInfo.ValueMap[PHIOp];
Chris Lattneree749d72005-01-09 01:16:24 +00003459 if (Reg == 0) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00003460 assert(isa<AllocaInst>(PHIOp) &&
Chris Lattneree749d72005-01-09 01:16:24 +00003461 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
3462 "Didn't codegen value into a register!??");
3463 Reg = FuncInfo.CreateRegForValue(PHIOp);
Chris Lattnerddb870b2005-01-13 17:59:43 +00003464 UnorderedChains.push_back(
3465 CopyValueToVirtualRegister(SDL, PHIOp, Reg));
Chris Lattneree749d72005-01-09 01:16:24 +00003466 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003467 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003468
Chris Lattnerf44fd882005-01-07 21:34:19 +00003469 // Remember that this register needs to added to the machine PHI node as
3470 // the input for this MBB.
Chris Lattner7e021512006-03-31 02:12:18 +00003471 MVT::ValueType VT = TLI.getValueType(PN->getType());
3472 unsigned NumElements;
3473 if (VT != MVT::Vector)
3474 NumElements = TLI.getNumElements(VT);
3475 else {
3476 MVT::ValueType VT1,VT2;
3477 NumElements =
3478 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
3479 VT1, VT2);
3480 }
Chris Lattnerf44fd882005-01-07 21:34:19 +00003481 for (unsigned i = 0, e = NumElements; i != e; ++i)
3482 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Chris Lattner1c08c712005-01-07 07:47:53 +00003483 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003484 }
3485 ConstantsOut.clear();
3486
Chris Lattnerddb870b2005-01-13 17:59:43 +00003487 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00003488 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00003489 SDOperand Root = SDL.getRoot();
3490 if (Root.getOpcode() != ISD::EntryToken) {
3491 unsigned i = 0, e = UnorderedChains.size();
3492 for (; i != e; ++i) {
3493 assert(UnorderedChains[i].Val->getNumOperands() > 1);
3494 if (UnorderedChains[i].Val->getOperand(0) == Root)
3495 break; // Don't add the root if we already indirectly depend on it.
3496 }
3497
3498 if (i == e)
3499 UnorderedChains.push_back(Root);
3500 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003501 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
3502 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00003503 }
3504
Chris Lattner1c08c712005-01-07 07:47:53 +00003505 // Lower the terminator after the copies are emitted.
3506 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00003507
Nate Begemanf15485a2006-03-27 01:32:24 +00003508 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00003509 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00003510 SwitchCases.clear();
3511 SwitchCases = SDL.SwitchCases;
Nate Begeman37efe672006-04-22 18:53:45 +00003512 JT = SDL.JT;
Nate Begemanf15485a2006-03-27 01:32:24 +00003513
Chris Lattnera651cf62005-01-17 19:43:36 +00003514 // Make sure the root of the DAG is up-to-date.
3515 DAG.setRoot(SDL.getRoot());
Chris Lattner1c08c712005-01-07 07:47:53 +00003516}
3517
Nate Begemanf15485a2006-03-27 01:32:24 +00003518void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Chris Lattneraf21d552005-10-10 16:47:10 +00003519 // Run the DAG combiner in pre-legalize mode.
3520 DAG.Combine(false);
Nate Begeman2300f552005-09-07 00:15:36 +00003521
Chris Lattner1c08c712005-01-07 07:47:53 +00003522 DEBUG(std::cerr << "Lowered selection DAG:\n");
3523 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00003524
Chris Lattner1c08c712005-01-07 07:47:53 +00003525 // Second step, hack on the DAG until it only uses operations and types that
3526 // the target supports.
Chris Lattnerac9dc082005-01-23 04:36:26 +00003527 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00003528
Chris Lattner1c08c712005-01-07 07:47:53 +00003529 DEBUG(std::cerr << "Legalized selection DAG:\n");
3530 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00003531
Chris Lattneraf21d552005-10-10 16:47:10 +00003532 // Run the DAG combiner in post-legalize mode.
3533 DAG.Combine(true);
Nate Begeman2300f552005-09-07 00:15:36 +00003534
Evan Chenga9c20912006-01-21 02:32:06 +00003535 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00003536
Chris Lattnera33ef482005-03-30 01:10:47 +00003537 // Third, instruction select all of the operations to machine code, adding the
3538 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00003539 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00003540
Chris Lattner1c08c712005-01-07 07:47:53 +00003541 DEBUG(std::cerr << "Selected machine code:\n");
3542 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00003543}
Chris Lattner1c08c712005-01-07 07:47:53 +00003544
Nate Begemanf15485a2006-03-27 01:32:24 +00003545void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
3546 FunctionLoweringInfo &FuncInfo) {
3547 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
3548 {
3549 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3550 CurDAG = &DAG;
3551
3552 // First step, lower LLVM code to some DAG. This DAG may use operations and
3553 // types that are not supported by the target.
3554 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
3555
3556 // Second step, emit the lowered DAG as machine code.
3557 CodeGenAndEmitDAG(DAG);
3558 }
3559
Chris Lattnera33ef482005-03-30 01:10:47 +00003560 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00003561 // PHI nodes in successors.
Nate Begeman37efe672006-04-22 18:53:45 +00003562 if (SwitchCases.empty() && JT.Reg == 0) {
Nate Begemanf15485a2006-03-27 01:32:24 +00003563 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
3564 MachineInstr *PHI = PHINodesToUpdate[i].first;
3565 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3566 "This is not a machine PHI node that we are updating!");
Chris Lattner09e46062006-09-05 02:31:13 +00003567 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemanf15485a2006-03-27 01:32:24 +00003568 PHI->addMachineBasicBlockOperand(BB);
3569 }
3570 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00003571 }
Nate Begemanf15485a2006-03-27 01:32:24 +00003572
Nate Begeman9453eea2006-04-23 06:26:20 +00003573 // If the JumpTable record is filled in, then we need to emit a jump table.
3574 // Updating the PHI nodes is tricky in this case, since we need to determine
3575 // whether the PHI is a successor of the range check MBB or the jump table MBB
Nate Begeman37efe672006-04-22 18:53:45 +00003576 if (JT.Reg) {
3577 assert(SwitchCases.empty() && "Cannot have jump table and lowered switch");
3578 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3579 CurDAG = &SDAG;
3580 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Nate Begeman9453eea2006-04-23 06:26:20 +00003581 MachineBasicBlock *RangeBB = BB;
Nate Begeman37efe672006-04-22 18:53:45 +00003582 // Set the current basic block to the mbb we wish to insert the code into
3583 BB = JT.MBB;
3584 SDL.setCurrentBasicBlock(BB);
3585 // Emit the code
3586 SDL.visitJumpTable(JT);
3587 SDAG.setRoot(SDL.getRoot());
3588 CodeGenAndEmitDAG(SDAG);
3589 // Update PHI Nodes
3590 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
3591 MachineInstr *PHI = PHINodesToUpdate[pi].first;
3592 MachineBasicBlock *PHIBB = PHI->getParent();
3593 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3594 "This is not a machine PHI node that we are updating!");
Nate Begemanf4360a42006-05-03 03:48:02 +00003595 if (PHIBB == JT.Default) {
Chris Lattner09e46062006-09-05 02:31:13 +00003596 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemanf4360a42006-05-03 03:48:02 +00003597 PHI->addMachineBasicBlockOperand(RangeBB);
3598 }
3599 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner09e46062006-09-05 02:31:13 +00003600 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemanf4360a42006-05-03 03:48:02 +00003601 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00003602 }
3603 }
3604 return;
3605 }
3606
Nate Begemanf15485a2006-03-27 01:32:24 +00003607 // If we generated any switch lowering information, build and codegen any
3608 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003609 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +00003610 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3611 CurDAG = &SDAG;
3612 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003613
Nate Begemanf15485a2006-03-27 01:32:24 +00003614 // Set the current basic block to the mbb we wish to insert the code into
3615 BB = SwitchCases[i].ThisBB;
3616 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003617
Nate Begemanf15485a2006-03-27 01:32:24 +00003618 // Emit the code
3619 SDL.visitSwitchCase(SwitchCases[i]);
3620 SDAG.setRoot(SDL.getRoot());
3621 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003622
3623 // Handle any PHI nodes in successors of this chunk, as if we were coming
3624 // from the original BB before switch expansion. Note that PHI nodes can
3625 // occur multiple times in PHINodesToUpdate. We have to be very careful to
3626 // handle them the right number of times.
3627 while ((BB = SwitchCases[i].LHSBB)) { // Handle LHS and RHS.
3628 for (MachineBasicBlock::iterator Phi = BB->begin();
3629 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
3630 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
3631 for (unsigned pn = 0; ; ++pn) {
3632 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
3633 if (PHINodesToUpdate[pn].first == Phi) {
3634 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
3635 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
3636 break;
3637 }
3638 }
Nate Begemanf15485a2006-03-27 01:32:24 +00003639 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003640
3641 // Don't process RHS if same block as LHS.
3642 if (BB == SwitchCases[i].RHSBB)
3643 SwitchCases[i].RHSBB = 0;
3644
3645 // If we haven't handled the RHS, do so now. Otherwise, we're done.
3646 SwitchCases[i].LHSBB = SwitchCases[i].RHSBB;
3647 SwitchCases[i].RHSBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00003648 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00003649 assert(SwitchCases[i].LHSBB == 0 && SwitchCases[i].RHSBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00003650 }
Chris Lattner1c08c712005-01-07 07:47:53 +00003651}
Evan Chenga9c20912006-01-21 02:32:06 +00003652
Jim Laskey13ec7022006-08-01 14:21:23 +00003653
Evan Chenga9c20912006-01-21 02:32:06 +00003654//===----------------------------------------------------------------------===//
3655/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
3656/// target node in the graph.
3657void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
3658 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00003659
Jim Laskeyeb577ba2006-08-02 12:30:23 +00003660 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00003661
3662 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00003663 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00003664 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00003665 }
Jim Laskey13ec7022006-08-01 14:21:23 +00003666
Jim Laskey9ff542f2006-08-01 18:29:48 +00003667 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00003668 BB = SL->Run();
Evan Chengcccf1232006-02-04 06:49:00 +00003669 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00003670}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00003671
Chris Lattner03fc53c2006-03-06 00:22:00 +00003672
Jim Laskey9ff542f2006-08-01 18:29:48 +00003673HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
3674 return new HazardRecognizer();
3675}
3676
3677
Chris Lattner0e43f2b2006-02-24 02:13:54 +00003678/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
3679/// by tblgen. Others should not call it.
3680void SelectionDAGISel::
3681SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
3682 std::vector<SDOperand> InOps;
3683 std::swap(InOps, Ops);
3684
3685 Ops.push_back(InOps[0]); // input chain.
3686 Ops.push_back(InOps[1]); // input asm string.
3687
Chris Lattner0e43f2b2006-02-24 02:13:54 +00003688 unsigned i = 2, e = InOps.size();
3689 if (InOps[e-1].getValueType() == MVT::Flag)
3690 --e; // Don't process a flag operand if it is here.
3691
3692 while (i != e) {
3693 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
3694 if ((Flags & 7) != 4 /*MEM*/) {
3695 // Just skip over this operand, copying the operands verbatim.
3696 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
3697 i += (Flags >> 3) + 1;
3698 } else {
3699 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
3700 // Otherwise, this is a memory operand. Ask the target to select it.
3701 std::vector<SDOperand> SelOps;
3702 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
3703 std::cerr << "Could not match memory address. Inline asm failure!\n";
3704 exit(1);
3705 }
3706
3707 // Add this to the output node.
3708 Ops.push_back(DAG.getConstant(4/*MEM*/ | (SelOps.size() << 3), MVT::i32));
3709 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
3710 i += 2;
3711 }
3712 }
3713
3714 // Add the flag input back if present.
3715 if (e != InOps.size())
3716 Ops.push_back(InOps.back());
3717}