blob: 6837d3622c3899c0492baab3741b47bf97aca9dc [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000117
118 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000119 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000120 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000121 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000122 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000123 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
124 const SmallVectorImpl<MCParsedAsmOperand*> &);
125 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
126 const SmallVectorImpl<MCParsedAsmOperand*> &);
127 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
128 const SmallVectorImpl<MCParsedAsmOperand*> &);
129 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000131
132 bool validateInstruction(MCInst &Inst,
133 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
134
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000135public:
Evan Chengffc0e732011-07-09 05:47:46 +0000136 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000137 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000138 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000139
Evan Chengebdeeab2011-07-08 01:53:10 +0000140 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000141 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000142 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000143
Jim Grosbach1355cf12011-07-26 17:10:22 +0000144 // Implementation of the MCTargetAsmParser interface:
145 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
146 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000147 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000148 bool ParseDirective(AsmToken DirectiveID);
149
150 bool MatchAndEmitInstruction(SMLoc IDLoc,
151 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
152 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000153};
Jim Grosbach16c74252010-10-29 14:46:02 +0000154} // end anonymous namespace
155
Chris Lattner3a697562010-10-28 17:20:03 +0000156namespace {
157
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000158/// ARMOperand - Instances of this class represent a parsed ARM machine
159/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000160class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000161 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000162 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000163 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000164 CoprocNum,
165 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000166 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000167 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000168 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000169 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000170 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000171 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000172 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000173 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000174 DPRRegisterList,
175 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000176 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000177 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000178 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000179 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000180 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000181 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000182 } Kind;
183
Sean Callanan76264762010-04-02 22:27:05 +0000184 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000185 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000186
187 union {
188 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000189 ARMCC::CondCodes Val;
190 } CC;
191
192 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000193 ARM_MB::MemBOpt Val;
194 } MBOpt;
195
196 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000197 unsigned Val;
198 } Cop;
199
200 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000201 ARM_PROC::IFlags Val;
202 } IFlags;
203
204 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000205 unsigned Val;
206 } MMask;
207
208 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000209 const char *Data;
210 unsigned Length;
211 } Tok;
212
213 struct {
214 unsigned RegNum;
215 } Reg;
216
Bill Wendling8155e5b2010-11-06 22:19:43 +0000217 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000218 const MCExpr *Val;
219 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000220
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000221 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000222 struct {
223 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000224 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
225 // was specified.
226 const MCConstantExpr *OffsetImm; // Offset immediate value
227 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
228 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
229 unsigned ShiftValue; // shift for OffsetReg.
230 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000231 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000232
233 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000234 unsigned RegNum;
235 unsigned Imm;
236 } PostIdxReg;
237
238 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000239 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000240 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000241 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000242 struct {
243 ARM_AM::ShiftOpc ShiftTy;
244 unsigned SrcReg;
245 unsigned ShiftReg;
246 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000247 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000248 struct {
249 ARM_AM::ShiftOpc ShiftTy;
250 unsigned SrcReg;
251 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000252 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000253 struct {
254 unsigned Imm;
255 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000256 struct {
257 unsigned LSB;
258 unsigned Width;
259 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000260 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000261
Bill Wendling146018f2010-11-06 21:42:12 +0000262 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
263public:
Sean Callanan76264762010-04-02 22:27:05 +0000264 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
265 Kind = o.Kind;
266 StartLoc = o.StartLoc;
267 EndLoc = o.EndLoc;
268 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000269 case CondCode:
270 CC = o.CC;
271 break;
Sean Callanan76264762010-04-02 22:27:05 +0000272 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000273 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000274 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000275 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000276 case Register:
277 Reg = o.Reg;
278 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000279 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000280 case DPRRegisterList:
281 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000282 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000283 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000284 case CoprocNum:
285 case CoprocReg:
286 Cop = o.Cop;
287 break;
Sean Callanan76264762010-04-02 22:27:05 +0000288 case Immediate:
289 Imm = o.Imm;
290 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000291 case MemBarrierOpt:
292 MBOpt = o.MBOpt;
293 break;
Sean Callanan76264762010-04-02 22:27:05 +0000294 case Memory:
295 Mem = o.Mem;
296 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000297 case PostIndexRegister:
298 PostIdxReg = o.PostIdxReg;
299 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000300 case MSRMask:
301 MMask = o.MMask;
302 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000303 case ProcIFlags:
304 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000305 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000306 case ShifterImmediate:
307 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000308 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000309 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000310 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000311 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000312 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000313 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000314 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000315 case RotateImmediate:
316 RotImm = o.RotImm;
317 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000318 case BitfieldDescriptor:
319 Bitfield = o.Bitfield;
320 break;
Sean Callanan76264762010-04-02 22:27:05 +0000321 }
322 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000323
Sean Callanan76264762010-04-02 22:27:05 +0000324 /// getStartLoc - Get the location of the first token of this operand.
325 SMLoc getStartLoc() const { return StartLoc; }
326 /// getEndLoc - Get the location of the last token of this operand.
327 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000328
Daniel Dunbar8462b302010-08-11 06:36:53 +0000329 ARMCC::CondCodes getCondCode() const {
330 assert(Kind == CondCode && "Invalid access!");
331 return CC.Val;
332 }
333
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000334 unsigned getCoproc() const {
335 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
336 return Cop.Val;
337 }
338
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000339 StringRef getToken() const {
340 assert(Kind == Token && "Invalid access!");
341 return StringRef(Tok.Data, Tok.Length);
342 }
343
344 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000345 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000346 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000347 }
348
Bill Wendling5fa22a12010-11-09 23:28:44 +0000349 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000350 assert((Kind == RegisterList || Kind == DPRRegisterList ||
351 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000352 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000353 }
354
Kevin Enderbycfe07242009-10-13 22:19:02 +0000355 const MCExpr *getImm() const {
356 assert(Kind == Immediate && "Invalid access!");
357 return Imm.Val;
358 }
359
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000360 ARM_MB::MemBOpt getMemBarrierOpt() const {
361 assert(Kind == MemBarrierOpt && "Invalid access!");
362 return MBOpt.Val;
363 }
364
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000365 ARM_PROC::IFlags getProcIFlags() const {
366 assert(Kind == ProcIFlags && "Invalid access!");
367 return IFlags.Val;
368 }
369
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000370 unsigned getMSRMask() const {
371 assert(Kind == MSRMask && "Invalid access!");
372 return MMask.Val;
373 }
374
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000375 bool isCoprocNum() const { return Kind == CoprocNum; }
376 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000377 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000378 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000379 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000380 bool isImm0_255() const {
381 if (Kind != Immediate)
382 return false;
383 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
384 if (!CE) return false;
385 int64_t Value = CE->getValue();
386 return Value >= 0 && Value < 256;
387 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000388 bool isImm0_7() const {
389 if (Kind != Immediate)
390 return false;
391 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
392 if (!CE) return false;
393 int64_t Value = CE->getValue();
394 return Value >= 0 && Value < 8;
395 }
396 bool isImm0_15() const {
397 if (Kind != Immediate)
398 return false;
399 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
400 if (!CE) return false;
401 int64_t Value = CE->getValue();
402 return Value >= 0 && Value < 16;
403 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000404 bool isImm0_31() const {
405 if (Kind != Immediate)
406 return false;
407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
408 if (!CE) return false;
409 int64_t Value = CE->getValue();
410 return Value >= 0 && Value < 32;
411 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000412 bool isImm1_16() const {
413 if (Kind != Immediate)
414 return false;
415 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
416 if (!CE) return false;
417 int64_t Value = CE->getValue();
418 return Value > 0 && Value < 17;
419 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000420 bool isImm1_32() const {
421 if (Kind != Immediate)
422 return false;
423 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
424 if (!CE) return false;
425 int64_t Value = CE->getValue();
426 return Value > 0 && Value < 33;
427 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000428 bool isImm0_65535() const {
429 if (Kind != Immediate)
430 return false;
431 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
432 if (!CE) return false;
433 int64_t Value = CE->getValue();
434 return Value >= 0 && Value < 65536;
435 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000436 bool isImm0_65535Expr() const {
437 if (Kind != Immediate)
438 return false;
439 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
440 // If it's not a constant expression, it'll generate a fixup and be
441 // handled later.
442 if (!CE) return true;
443 int64_t Value = CE->getValue();
444 return Value >= 0 && Value < 65536;
445 }
Jim Grosbached838482011-07-26 16:24:27 +0000446 bool isImm24bit() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return Value >= 0 && Value <= 0xffffff;
453 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000454 bool isPKHLSLImm() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return Value >= 0 && Value < 32;
461 }
462 bool isPKHASRImm() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 if (!CE) return false;
467 int64_t Value = CE->getValue();
468 return Value > 0 && Value <= 32;
469 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000470 bool isARMSOImm() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 if (!CE) return false;
475 int64_t Value = CE->getValue();
476 return ARM_AM::getSOImmVal(Value) != -1;
477 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000478 bool isT2SOImm() const {
479 if (Kind != Immediate)
480 return false;
481 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
482 if (!CE) return false;
483 int64_t Value = CE->getValue();
484 return ARM_AM::getT2SOImmVal(Value) != -1;
485 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000486 bool isSetEndImm() const {
487 if (Kind != Immediate)
488 return false;
489 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
490 if (!CE) return false;
491 int64_t Value = CE->getValue();
492 return Value == 1 || Value == 0;
493 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000494 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000495 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000496 bool isDPRRegList() const { return Kind == DPRRegisterList; }
497 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000498 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000499 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000500 bool isMemory() const { return Kind == Memory; }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000501 bool isPostIdxReg() const { return Kind == PostIndexRegister; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000502 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000503 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
504 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000505 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000506 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000507 bool isMemNoOffset() const {
508 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000509 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000510 // No offset of any kind.
511 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000512 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000513 bool isAddrMode2() const {
514 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000515 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000516 // Check for register offset.
517 if (Mem.OffsetRegNum) return true;
518 // Immediate offset in range [-4095, 4095].
519 if (!Mem.OffsetImm) return true;
520 int64_t Val = Mem.OffsetImm->getValue();
521 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000522 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000523 bool isAM2OffsetImm() const {
524 if (Kind != Immediate)
525 return false;
526 // Immediate offset in range [-4095, 4095].
527 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
528 if (!CE) return false;
529 int64_t Val = CE->getValue();
530 return Val > -4096 && Val < 4096;
531 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000532 bool isAddrMode5() const {
533 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000534 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000535 // Check for register offset.
536 if (Mem.OffsetRegNum) return false;
537 // Immediate offset in range [-1020, 1020] and a multiple of 4.
538 if (!Mem.OffsetImm) return true;
539 int64_t Val = Mem.OffsetImm->getValue();
540 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000541 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000542 bool isMemRegOffset() const {
543 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000544 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000545 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000546 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000547 bool isMemThumbRR() const {
548 // Thumb reg+reg addressing is simple. Just two registers, a base and
549 // an offset. No shifts, negations or any other complicating factors.
550 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
551 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000552 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000553 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000554 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000555 bool isMemImm8Offset() const {
556 if (Kind != Memory || Mem.OffsetRegNum != 0)
557 return false;
558 // Immediate offset in range [-255, 255].
559 if (!Mem.OffsetImm) return true;
560 int64_t Val = Mem.OffsetImm->getValue();
561 return Val > -256 && Val < 256;
562 }
563 bool isMemImm12Offset() const {
564 if (Kind != Memory || Mem.OffsetRegNum != 0)
565 return false;
566 // Immediate offset in range [-4095, 4095].
567 if (!Mem.OffsetImm) return true;
568 int64_t Val = Mem.OffsetImm->getValue();
569 return Val > -4096 && Val < 4096;
570 }
571 bool isPostIdxImm8() const {
572 if (Kind != Immediate)
573 return false;
574 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
575 if (!CE) return false;
576 int64_t Val = CE->getValue();
577 return Val > -256 && Val < 256;
578 }
579
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000580 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000581 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000582
583 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000584 // Add as immediates when possible. Null MCExpr = 0.
585 if (Expr == 0)
586 Inst.addOperand(MCOperand::CreateImm(0));
587 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000588 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
589 else
590 Inst.addOperand(MCOperand::CreateExpr(Expr));
591 }
592
Daniel Dunbar8462b302010-08-11 06:36:53 +0000593 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000594 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000595 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000596 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
597 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000598 }
599
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000600 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
601 assert(N == 1 && "Invalid number of operands!");
602 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
603 }
604
605 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
606 assert(N == 1 && "Invalid number of operands!");
607 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
608 }
609
Jim Grosbachd67641b2010-12-06 18:21:12 +0000610 void addCCOutOperands(MCInst &Inst, unsigned N) const {
611 assert(N == 1 && "Invalid number of operands!");
612 Inst.addOperand(MCOperand::CreateReg(getReg()));
613 }
614
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000615 void addRegOperands(MCInst &Inst, unsigned N) const {
616 assert(N == 1 && "Invalid number of operands!");
617 Inst.addOperand(MCOperand::CreateReg(getReg()));
618 }
619
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000620 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000621 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000622 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
623 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
624 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000625 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000626 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000627 }
628
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000629 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000630 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000631 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
632 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000633 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000634 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000635 }
636
637
Jim Grosbach580f4a92011-07-25 22:20:28 +0000638 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000639 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000640 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
641 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000642 }
643
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000644 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000645 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000646 const SmallVectorImpl<unsigned> &RegList = getRegList();
647 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000648 I = RegList.begin(), E = RegList.end(); I != E; ++I)
649 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000650 }
651
Bill Wendling0f630752010-11-17 04:32:08 +0000652 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
653 addRegListOperands(Inst, N);
654 }
655
656 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
657 addRegListOperands(Inst, N);
658 }
659
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000660 void addRotImmOperands(MCInst &Inst, unsigned N) const {
661 assert(N == 1 && "Invalid number of operands!");
662 // Encoded as val>>3. The printer handles display as 8, 16, 24.
663 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
664 }
665
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000666 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
667 assert(N == 1 && "Invalid number of operands!");
668 // Munge the lsb/width into a bitfield mask.
669 unsigned lsb = Bitfield.LSB;
670 unsigned width = Bitfield.Width;
671 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
672 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
673 (32 - (lsb + width)));
674 Inst.addOperand(MCOperand::CreateImm(Mask));
675 }
676
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000677 void addImmOperands(MCInst &Inst, unsigned N) const {
678 assert(N == 1 && "Invalid number of operands!");
679 addExpr(Inst, getImm());
680 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000681
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000682 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
683 assert(N == 1 && "Invalid number of operands!");
684 addExpr(Inst, getImm());
685 }
686
Jim Grosbach83ab0702011-07-13 22:01:08 +0000687 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
688 assert(N == 1 && "Invalid number of operands!");
689 addExpr(Inst, getImm());
690 }
691
692 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
693 assert(N == 1 && "Invalid number of operands!");
694 addExpr(Inst, getImm());
695 }
696
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000697 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
698 assert(N == 1 && "Invalid number of operands!");
699 addExpr(Inst, getImm());
700 }
701
Jim Grosbachf4943352011-07-25 23:09:14 +0000702 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
703 assert(N == 1 && "Invalid number of operands!");
704 // The constant encodes as the immediate-1, and we store in the instruction
705 // the bits as encoded, so subtract off one here.
706 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
707 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
708 }
709
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000710 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
711 assert(N == 1 && "Invalid number of operands!");
712 // The constant encodes as the immediate-1, and we store in the instruction
713 // the bits as encoded, so subtract off one here.
714 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
715 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
716 }
717
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000718 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
719 assert(N == 1 && "Invalid number of operands!");
720 addExpr(Inst, getImm());
721 }
722
Jim Grosbachffa32252011-07-19 19:13:28 +0000723 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
724 assert(N == 1 && "Invalid number of operands!");
725 addExpr(Inst, getImm());
726 }
727
Jim Grosbached838482011-07-26 16:24:27 +0000728 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
729 assert(N == 1 && "Invalid number of operands!");
730 addExpr(Inst, getImm());
731 }
732
Jim Grosbachf6c05252011-07-21 17:23:04 +0000733 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
734 assert(N == 1 && "Invalid number of operands!");
735 addExpr(Inst, getImm());
736 }
737
738 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
739 assert(N == 1 && "Invalid number of operands!");
740 // An ASR value of 32 encodes as 0, so that's how we want to add it to
741 // the instruction as well.
742 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
743 int Val = CE->getValue();
744 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
745 }
746
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000747 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
748 assert(N == 1 && "Invalid number of operands!");
749 addExpr(Inst, getImm());
750 }
751
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000752 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
753 assert(N == 1 && "Invalid number of operands!");
754 addExpr(Inst, getImm());
755 }
756
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000757 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
758 assert(N == 1 && "Invalid number of operands!");
759 addExpr(Inst, getImm());
760 }
761
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000762 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
763 assert(N == 1 && "Invalid number of operands!");
764 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
765 }
766
Jim Grosbach7ce05792011-08-03 23:50:40 +0000767 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
768 assert(N == 1 && "Invalid number of operands!");
769 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000770 }
771
Jim Grosbach7ce05792011-08-03 23:50:40 +0000772 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
773 assert(N == 3 && "Invalid number of operands!");
774 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
775 if (!Mem.OffsetRegNum) {
776 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
777 // Special case for #-0
778 if (Val == INT32_MIN) Val = 0;
779 if (Val < 0) Val = -Val;
780 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
781 } else {
782 // For register offset, we encode the shift type and negation flag
783 // here.
784 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
785 0, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000786 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000787 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
788 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
789 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000790 }
791
Jim Grosbach039c2e12011-08-04 23:01:30 +0000792 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
793 assert(N == 2 && "Invalid number of operands!");
794 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
795 assert(CE && "non-constant AM2OffsetImm operand!");
796 int32_t Val = CE->getValue();
797 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
798 // Special case for #-0
799 if (Val == INT32_MIN) Val = 0;
800 if (Val < 0) Val = -Val;
801 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
802 Inst.addOperand(MCOperand::CreateReg(0));
803 Inst.addOperand(MCOperand::CreateImm(Val));
804 }
805
Jim Grosbach7ce05792011-08-03 23:50:40 +0000806 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
807 assert(N == 2 && "Invalid number of operands!");
808 // The lower two bits are always zero and as such are not encoded.
809 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
810 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
811 // Special case for #-0
812 if (Val == INT32_MIN) Val = 0;
813 if (Val < 0) Val = -Val;
814 Val = ARM_AM::getAM5Opc(AddSub, Val);
815 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
816 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000817 }
818
Jim Grosbach7ce05792011-08-03 23:50:40 +0000819 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
820 assert(N == 2 && "Invalid number of operands!");
821 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
822 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
823 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000824 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000825
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
827 assert(N == 2 && "Invalid number of operands!");
828 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
829 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
830 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000831 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000832
Jim Grosbach7ce05792011-08-03 23:50:40 +0000833 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
834 assert(N == 3 && "Invalid number of operands!");
835 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
836 Mem.ShiftValue, Mem.ShiftType);
837 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
838 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
839 Inst.addOperand(MCOperand::CreateImm(Val));
840 }
841
842 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
843 assert(N == 2 && "Invalid number of operands!");
844 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
845 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
846 }
847
848 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
849 assert(N == 1 && "Invalid number of operands!");
850 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
851 assert(CE && "non-constant post-idx-imm8 operand!");
852 int Imm = CE->getValue();
853 bool isAdd = Imm >= 0;
854 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
855 Inst.addOperand(MCOperand::CreateImm(Imm));
856 }
857
858 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
859 assert(N == 2 && "Invalid number of operands!");
860 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
861 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000862 }
863
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000864 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
865 assert(N == 1 && "Invalid number of operands!");
866 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
867 }
868
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000869 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
870 assert(N == 1 && "Invalid number of operands!");
871 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
872 }
873
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000874 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000875
Chris Lattner3a697562010-10-28 17:20:03 +0000876 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
877 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000878 Op->CC.Val = CC;
879 Op->StartLoc = S;
880 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000881 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000882 }
883
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000884 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
885 ARMOperand *Op = new ARMOperand(CoprocNum);
886 Op->Cop.Val = CopVal;
887 Op->StartLoc = S;
888 Op->EndLoc = S;
889 return Op;
890 }
891
892 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
893 ARMOperand *Op = new ARMOperand(CoprocReg);
894 Op->Cop.Val = CopVal;
895 Op->StartLoc = S;
896 Op->EndLoc = S;
897 return Op;
898 }
899
Jim Grosbachd67641b2010-12-06 18:21:12 +0000900 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
901 ARMOperand *Op = new ARMOperand(CCOut);
902 Op->Reg.RegNum = RegNum;
903 Op->StartLoc = S;
904 Op->EndLoc = S;
905 return Op;
906 }
907
Chris Lattner3a697562010-10-28 17:20:03 +0000908 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
909 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000910 Op->Tok.Data = Str.data();
911 Op->Tok.Length = Str.size();
912 Op->StartLoc = S;
913 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000914 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000915 }
916
Bill Wendling50d0f582010-11-18 23:43:05 +0000917 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000918 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000919 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000920 Op->StartLoc = S;
921 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000922 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000923 }
924
Jim Grosbache8606dc2011-07-13 17:50:29 +0000925 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
926 unsigned SrcReg,
927 unsigned ShiftReg,
928 unsigned ShiftImm,
929 SMLoc S, SMLoc E) {
930 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000931 Op->RegShiftedReg.ShiftTy = ShTy;
932 Op->RegShiftedReg.SrcReg = SrcReg;
933 Op->RegShiftedReg.ShiftReg = ShiftReg;
934 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000935 Op->StartLoc = S;
936 Op->EndLoc = E;
937 return Op;
938 }
939
Owen Anderson92a20222011-07-21 18:54:16 +0000940 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
941 unsigned SrcReg,
942 unsigned ShiftImm,
943 SMLoc S, SMLoc E) {
944 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000945 Op->RegShiftedImm.ShiftTy = ShTy;
946 Op->RegShiftedImm.SrcReg = SrcReg;
947 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000948 Op->StartLoc = S;
949 Op->EndLoc = E;
950 return Op;
951 }
952
Jim Grosbach580f4a92011-07-25 22:20:28 +0000953 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +0000954 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000955 ARMOperand *Op = new ARMOperand(ShifterImmediate);
956 Op->ShifterImm.isASR = isASR;
957 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +0000958 Op->StartLoc = S;
959 Op->EndLoc = E;
960 return Op;
961 }
962
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000963 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
964 ARMOperand *Op = new ARMOperand(RotateImmediate);
965 Op->RotImm.Imm = Imm;
966 Op->StartLoc = S;
967 Op->EndLoc = E;
968 return Op;
969 }
970
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000971 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
972 SMLoc S, SMLoc E) {
973 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
974 Op->Bitfield.LSB = LSB;
975 Op->Bitfield.Width = Width;
976 Op->StartLoc = S;
977 Op->EndLoc = E;
978 return Op;
979 }
980
Bill Wendling7729e062010-11-09 22:44:22 +0000981 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +0000982 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000983 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +0000984 KindTy Kind = RegisterList;
985
Evan Cheng275944a2011-07-25 21:32:49 +0000986 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
987 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +0000988 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +0000989 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
990 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +0000991 Kind = SPRRegisterList;
992
993 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +0000994 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000995 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +0000996 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +0000997 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000998 Op->StartLoc = StartLoc;
999 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001000 return Op;
1001 }
1002
Chris Lattner3a697562010-10-28 17:20:03 +00001003 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1004 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001005 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001006 Op->StartLoc = S;
1007 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001008 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001009 }
1010
Jim Grosbach7ce05792011-08-03 23:50:40 +00001011 static ARMOperand *CreateMem(unsigned BaseRegNum,
1012 const MCConstantExpr *OffsetImm,
1013 unsigned OffsetRegNum,
1014 ARM_AM::ShiftOpc ShiftType,
1015 unsigned ShiftValue,
1016 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001017 SMLoc S, SMLoc E) {
1018 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001019 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001020 Op->Mem.OffsetImm = OffsetImm;
1021 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001022 Op->Mem.ShiftType = ShiftType;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001023 Op->Mem.ShiftValue = ShiftValue;
1024 Op->Mem.isNegative = isNegative;
1025 Op->StartLoc = S;
1026 Op->EndLoc = E;
1027 return Op;
1028 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001029
Jim Grosbach7ce05792011-08-03 23:50:40 +00001030 static ARMOperand *CreatePostIdxReg(unsigned RegNum, unsigned Imm,
1031 SMLoc S, SMLoc E) {
1032 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1033 Op->PostIdxReg.RegNum = RegNum;
1034 Op->PostIdxReg.Imm = Imm;
Sean Callanan76264762010-04-02 22:27:05 +00001035 Op->StartLoc = S;
1036 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001037 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001038 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001039
1040 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1041 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1042 Op->MBOpt.Val = Opt;
1043 Op->StartLoc = S;
1044 Op->EndLoc = S;
1045 return Op;
1046 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001047
1048 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1049 ARMOperand *Op = new ARMOperand(ProcIFlags);
1050 Op->IFlags.Val = IFlags;
1051 Op->StartLoc = S;
1052 Op->EndLoc = S;
1053 return Op;
1054 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001055
1056 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1057 ARMOperand *Op = new ARMOperand(MSRMask);
1058 Op->MMask.Val = MMask;
1059 Op->StartLoc = S;
1060 Op->EndLoc = S;
1061 return Op;
1062 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001063};
1064
1065} // end anonymous namespace.
1066
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001067void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001068 switch (Kind) {
1069 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001070 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001071 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001072 case CCOut:
1073 OS << "<ccout " << getReg() << ">";
1074 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001075 case CoprocNum:
1076 OS << "<coprocessor number: " << getCoproc() << ">";
1077 break;
1078 case CoprocReg:
1079 OS << "<coprocessor register: " << getCoproc() << ">";
1080 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001081 case MSRMask:
1082 OS << "<mask: " << getMSRMask() << ">";
1083 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001084 case Immediate:
1085 getImm()->print(OS);
1086 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001087 case MemBarrierOpt:
1088 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1089 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001090 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001091 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001092 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001093 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001094 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001095 case PostIndexRegister:
Jim Grosbach16578b52011-08-05 16:11:38 +00001096 OS << "post-idx register " << (PostIdxReg.Imm ? "" : "-")
Jim Grosbach7ce05792011-08-03 23:50:40 +00001097 << PostIdxReg.RegNum
1098 << ">";
1099 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001100 case ProcIFlags: {
1101 OS << "<ARM_PROC::";
1102 unsigned IFlags = getProcIFlags();
1103 for (int i=2; i >= 0; --i)
1104 if (IFlags & (1 << i))
1105 OS << ARM_PROC::IFlagsToString(1 << i);
1106 OS << ">";
1107 break;
1108 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001109 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001110 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001111 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001112 case ShifterImmediate:
1113 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1114 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001115 break;
1116 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001117 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001118 << RegShiftedReg.SrcReg
1119 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1120 << ", " << RegShiftedReg.ShiftReg << ", "
1121 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001122 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001123 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001124 case ShiftedImmediate:
1125 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001126 << RegShiftedImm.SrcReg
1127 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1128 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001129 << ">";
1130 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001131 case RotateImmediate:
1132 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1133 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001134 case BitfieldDescriptor:
1135 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1136 << ", width: " << Bitfield.Width << ">";
1137 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001138 case RegisterList:
1139 case DPRRegisterList:
1140 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001141 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001142
Bill Wendling5fa22a12010-11-09 23:28:44 +00001143 const SmallVectorImpl<unsigned> &RegList = getRegList();
1144 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001145 I = RegList.begin(), E = RegList.end(); I != E; ) {
1146 OS << *I;
1147 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001148 }
1149
1150 OS << ">";
1151 break;
1152 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001153 case Token:
1154 OS << "'" << getToken() << "'";
1155 break;
1156 }
1157}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001158
1159/// @name Auto-generated Match Functions
1160/// {
1161
1162static unsigned MatchRegisterName(StringRef Name);
1163
1164/// }
1165
Bob Wilson69df7232011-02-03 21:46:10 +00001166bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1167 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001168 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001169
1170 return (RegNo == (unsigned)-1);
1171}
1172
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001173/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001174/// and if it is a register name the token is eaten and the register number is
1175/// returned. Otherwise return -1.
1176///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001177int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001178 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001179 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001180
Chris Lattnere5658fa2010-10-30 04:09:10 +00001181 // FIXME: Validate register for the current architecture; we have to do
1182 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001183 std::string upperCase = Tok.getString().str();
1184 std::string lowerCase = LowercaseString(upperCase);
1185 unsigned RegNum = MatchRegisterName(lowerCase);
1186 if (!RegNum) {
1187 RegNum = StringSwitch<unsigned>(lowerCase)
1188 .Case("r13", ARM::SP)
1189 .Case("r14", ARM::LR)
1190 .Case("r15", ARM::PC)
1191 .Case("ip", ARM::R12)
1192 .Default(0);
1193 }
1194 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001195
Chris Lattnere5658fa2010-10-30 04:09:10 +00001196 Parser.Lex(); // Eat identifier token.
1197 return RegNum;
1198}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001199
Jim Grosbach19906722011-07-13 18:49:30 +00001200// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1201// If a recoverable error occurs, return 1. If an irrecoverable error
1202// occurs, return -1. An irrecoverable error is one where tokens have been
1203// consumed in the process of trying to parse the shifter (i.e., when it is
1204// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001205int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001206 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1207 SMLoc S = Parser.getTok().getLoc();
1208 const AsmToken &Tok = Parser.getTok();
1209 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1210
1211 std::string upperCase = Tok.getString().str();
1212 std::string lowerCase = LowercaseString(upperCase);
1213 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1214 .Case("lsl", ARM_AM::lsl)
1215 .Case("lsr", ARM_AM::lsr)
1216 .Case("asr", ARM_AM::asr)
1217 .Case("ror", ARM_AM::ror)
1218 .Case("rrx", ARM_AM::rrx)
1219 .Default(ARM_AM::no_shift);
1220
1221 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001222 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001223
Jim Grosbache8606dc2011-07-13 17:50:29 +00001224 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001225
Jim Grosbache8606dc2011-07-13 17:50:29 +00001226 // The source register for the shift has already been added to the
1227 // operand list, so we need to pop it off and combine it into the shifted
1228 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001229 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001230 if (!PrevOp->isReg())
1231 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1232 int SrcReg = PrevOp->getReg();
1233 int64_t Imm = 0;
1234 int ShiftReg = 0;
1235 if (ShiftTy == ARM_AM::rrx) {
1236 // RRX Doesn't have an explicit shift amount. The encoder expects
1237 // the shift register to be the same as the source register. Seems odd,
1238 // but OK.
1239 ShiftReg = SrcReg;
1240 } else {
1241 // Figure out if this is shifted by a constant or a register (for non-RRX).
1242 if (Parser.getTok().is(AsmToken::Hash)) {
1243 Parser.Lex(); // Eat hash.
1244 SMLoc ImmLoc = Parser.getTok().getLoc();
1245 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001246 if (getParser().ParseExpression(ShiftExpr)) {
1247 Error(ImmLoc, "invalid immediate shift value");
1248 return -1;
1249 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001250 // The expression must be evaluatable as an immediate.
1251 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001252 if (!CE) {
1253 Error(ImmLoc, "invalid immediate shift value");
1254 return -1;
1255 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001256 // Range check the immediate.
1257 // lsl, ror: 0 <= imm <= 31
1258 // lsr, asr: 0 <= imm <= 32
1259 Imm = CE->getValue();
1260 if (Imm < 0 ||
1261 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1262 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001263 Error(ImmLoc, "immediate shift value out of range");
1264 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001265 }
1266 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001267 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001268 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001269 if (ShiftReg == -1) {
1270 Error (L, "expected immediate or register in shift operand");
1271 return -1;
1272 }
1273 } else {
1274 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001275 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001276 return -1;
1277 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001278 }
1279
Owen Anderson92a20222011-07-21 18:54:16 +00001280 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1281 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001282 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001283 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001284 else
1285 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1286 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001287
Jim Grosbach19906722011-07-13 18:49:30 +00001288 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001289}
1290
1291
Bill Wendling50d0f582010-11-18 23:43:05 +00001292/// Try to parse a register name. The token must be an Identifier when called.
1293/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1294/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001295///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001296/// TODO this is likely to change to allow different register types and or to
1297/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001298bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001299tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001300 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001301 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001302 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001303 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001304
Bill Wendling50d0f582010-11-18 23:43:05 +00001305 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001306
Chris Lattnere5658fa2010-10-30 04:09:10 +00001307 const AsmToken &ExclaimTok = Parser.getTok();
1308 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001309 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1310 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001311 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001312 }
1313
Bill Wendling50d0f582010-11-18 23:43:05 +00001314 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001315}
1316
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001317/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1318/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1319/// "c5", ...
1320static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001321 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1322 // but efficient.
1323 switch (Name.size()) {
1324 default: break;
1325 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001326 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001327 return -1;
1328 switch (Name[1]) {
1329 default: return -1;
1330 case '0': return 0;
1331 case '1': return 1;
1332 case '2': return 2;
1333 case '3': return 3;
1334 case '4': return 4;
1335 case '5': return 5;
1336 case '6': return 6;
1337 case '7': return 7;
1338 case '8': return 8;
1339 case '9': return 9;
1340 }
1341 break;
1342 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001343 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001344 return -1;
1345 switch (Name[2]) {
1346 default: return -1;
1347 case '0': return 10;
1348 case '1': return 11;
1349 case '2': return 12;
1350 case '3': return 13;
1351 case '4': return 14;
1352 case '5': return 15;
1353 }
1354 break;
1355 }
1356
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001357 return -1;
1358}
1359
Jim Grosbach43904292011-07-25 20:14:50 +00001360/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001361/// token must be an Identifier when called, and if it is a coprocessor
1362/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001363ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001364parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001365 SMLoc S = Parser.getTok().getLoc();
1366 const AsmToken &Tok = Parser.getTok();
1367 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1368
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001369 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001370 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001371 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001372
1373 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001374 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001375 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001376}
1377
Jim Grosbach43904292011-07-25 20:14:50 +00001378/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001379/// token must be an Identifier when called, and if it is a coprocessor
1380/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001381ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001382parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001383 SMLoc S = Parser.getTok().getLoc();
1384 const AsmToken &Tok = Parser.getTok();
1385 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1386
1387 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1388 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001389 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001390
1391 Parser.Lex(); // Eat identifier token.
1392 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001393 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001394}
1395
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001396/// Parse a register list, return it if successful else return null. The first
1397/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001398bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001399parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001400 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001401 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001402 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001403
Bill Wendling7729e062010-11-09 22:44:22 +00001404 // Read the rest of the registers in the list.
1405 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001406 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001407
Bill Wendling7729e062010-11-09 22:44:22 +00001408 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001409 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001410 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001411
Sean Callanan18b83232010-01-19 21:44:56 +00001412 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001413 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001414 if (RegTok.isNot(AsmToken::Identifier)) {
1415 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001416 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001417 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001418
Jim Grosbach1355cf12011-07-26 17:10:22 +00001419 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001420 if (RegNum == -1) {
1421 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001422 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001423 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001424
Bill Wendlinge7176102010-11-06 22:36:58 +00001425 if (IsRange) {
1426 int Reg = PrevRegNum;
1427 do {
1428 ++Reg;
1429 Registers.push_back(std::make_pair(Reg, RegLoc));
1430 } while (Reg != RegNum);
1431 } else {
1432 Registers.push_back(std::make_pair(RegNum, RegLoc));
1433 }
1434
1435 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001436 } while (Parser.getTok().is(AsmToken::Comma) ||
1437 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001438
1439 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001440 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001441 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1442 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001443 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001444 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001445
Bill Wendlinge7176102010-11-06 22:36:58 +00001446 SMLoc E = RCurlyTok.getLoc();
1447 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001448
Bill Wendlinge7176102010-11-06 22:36:58 +00001449 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001450 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001451 RI = Registers.begin(), RE = Registers.end();
1452
Bill Wendling7caebff2011-01-12 21:20:59 +00001453 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001454 bool EmittedWarning = false;
1455
Bill Wendling7caebff2011-01-12 21:20:59 +00001456 DenseMap<unsigned, bool> RegMap;
1457 RegMap[HighRegNum] = true;
1458
Bill Wendlinge7176102010-11-06 22:36:58 +00001459 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001460 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001461 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001462
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001463 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001464 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001465 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001466 }
1467
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001468 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001469 Warning(RegInfo.second,
1470 "register not in ascending order in register list");
1471
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001472 RegMap[Reg] = true;
1473 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001474 }
1475
Bill Wendling50d0f582010-11-18 23:43:05 +00001476 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1477 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001478}
1479
Jim Grosbach43904292011-07-25 20:14:50 +00001480/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001481ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001482parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001483 SMLoc S = Parser.getTok().getLoc();
1484 const AsmToken &Tok = Parser.getTok();
1485 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1486 StringRef OptStr = Tok.getString();
1487
1488 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1489 .Case("sy", ARM_MB::SY)
1490 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001491 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001492 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001493 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001494 .Case("ishst", ARM_MB::ISHST)
1495 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001496 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001497 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001498 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001499 .Case("osh", ARM_MB::OSH)
1500 .Case("oshst", ARM_MB::OSHST)
1501 .Default(~0U);
1502
1503 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001504 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001505
1506 Parser.Lex(); // Eat identifier token.
1507 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001508 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001509}
1510
Jim Grosbach43904292011-07-25 20:14:50 +00001511/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001512ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001513parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001514 SMLoc S = Parser.getTok().getLoc();
1515 const AsmToken &Tok = Parser.getTok();
1516 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1517 StringRef IFlagsStr = Tok.getString();
1518
1519 unsigned IFlags = 0;
1520 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1521 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1522 .Case("a", ARM_PROC::A)
1523 .Case("i", ARM_PROC::I)
1524 .Case("f", ARM_PROC::F)
1525 .Default(~0U);
1526
1527 // If some specific iflag is already set, it means that some letter is
1528 // present more than once, this is not acceptable.
1529 if (Flag == ~0U || (IFlags & Flag))
1530 return MatchOperand_NoMatch;
1531
1532 IFlags |= Flag;
1533 }
1534
1535 Parser.Lex(); // Eat identifier token.
1536 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1537 return MatchOperand_Success;
1538}
1539
Jim Grosbach43904292011-07-25 20:14:50 +00001540/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001541ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001542parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001543 SMLoc S = Parser.getTok().getLoc();
1544 const AsmToken &Tok = Parser.getTok();
1545 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1546 StringRef Mask = Tok.getString();
1547
1548 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1549 size_t Start = 0, Next = Mask.find('_');
1550 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001551 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001552 if (Next != StringRef::npos)
1553 Flags = Mask.slice(Next+1, Mask.size());
1554
1555 // FlagsVal contains the complete mask:
1556 // 3-0: Mask
1557 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1558 unsigned FlagsVal = 0;
1559
1560 if (SpecReg == "apsr") {
1561 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001562 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001563 .Case("g", 0x4) // same as CPSR_s
1564 .Case("nzcvqg", 0xc) // same as CPSR_fs
1565 .Default(~0U);
1566
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001567 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001568 if (!Flags.empty())
1569 return MatchOperand_NoMatch;
1570 else
1571 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001572 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001573 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001574 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1575 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001576 for (int i = 0, e = Flags.size(); i != e; ++i) {
1577 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1578 .Case("c", 1)
1579 .Case("x", 2)
1580 .Case("s", 4)
1581 .Case("f", 8)
1582 .Default(~0U);
1583
1584 // If some specific flag is already set, it means that some letter is
1585 // present more than once, this is not acceptable.
1586 if (FlagsVal == ~0U || (FlagsVal & Flag))
1587 return MatchOperand_NoMatch;
1588 FlagsVal |= Flag;
1589 }
1590 } else // No match for special register.
1591 return MatchOperand_NoMatch;
1592
1593 // Special register without flags are equivalent to "fc" flags.
1594 if (!FlagsVal)
1595 FlagsVal = 0x9;
1596
1597 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1598 if (SpecReg == "spsr")
1599 FlagsVal |= 16;
1600
1601 Parser.Lex(); // Eat identifier token.
1602 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1603 return MatchOperand_Success;
1604}
1605
Jim Grosbachf6c05252011-07-21 17:23:04 +00001606ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1607parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1608 int Low, int High) {
1609 const AsmToken &Tok = Parser.getTok();
1610 if (Tok.isNot(AsmToken::Identifier)) {
1611 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1612 return MatchOperand_ParseFail;
1613 }
1614 StringRef ShiftName = Tok.getString();
1615 std::string LowerOp = LowercaseString(Op);
1616 std::string UpperOp = UppercaseString(Op);
1617 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1618 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1619 return MatchOperand_ParseFail;
1620 }
1621 Parser.Lex(); // Eat shift type token.
1622
1623 // There must be a '#' and a shift amount.
1624 if (Parser.getTok().isNot(AsmToken::Hash)) {
1625 Error(Parser.getTok().getLoc(), "'#' expected");
1626 return MatchOperand_ParseFail;
1627 }
1628 Parser.Lex(); // Eat hash token.
1629
1630 const MCExpr *ShiftAmount;
1631 SMLoc Loc = Parser.getTok().getLoc();
1632 if (getParser().ParseExpression(ShiftAmount)) {
1633 Error(Loc, "illegal expression");
1634 return MatchOperand_ParseFail;
1635 }
1636 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1637 if (!CE) {
1638 Error(Loc, "constant expression expected");
1639 return MatchOperand_ParseFail;
1640 }
1641 int Val = CE->getValue();
1642 if (Val < Low || Val > High) {
1643 Error(Loc, "immediate value out of range");
1644 return MatchOperand_ParseFail;
1645 }
1646
1647 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1648
1649 return MatchOperand_Success;
1650}
1651
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001652ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1653parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1654 const AsmToken &Tok = Parser.getTok();
1655 SMLoc S = Tok.getLoc();
1656 if (Tok.isNot(AsmToken::Identifier)) {
1657 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1658 return MatchOperand_ParseFail;
1659 }
1660 int Val = StringSwitch<int>(Tok.getString())
1661 .Case("be", 1)
1662 .Case("le", 0)
1663 .Default(-1);
1664 Parser.Lex(); // Eat the token.
1665
1666 if (Val == -1) {
1667 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1668 return MatchOperand_ParseFail;
1669 }
1670 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1671 getContext()),
1672 S, Parser.getTok().getLoc()));
1673 return MatchOperand_Success;
1674}
1675
Jim Grosbach580f4a92011-07-25 22:20:28 +00001676/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1677/// instructions. Legal values are:
1678/// lsl #n 'n' in [0,31]
1679/// asr #n 'n' in [1,32]
1680/// n == 32 encoded as n == 0.
1681ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1682parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1683 const AsmToken &Tok = Parser.getTok();
1684 SMLoc S = Tok.getLoc();
1685 if (Tok.isNot(AsmToken::Identifier)) {
1686 Error(S, "shift operator 'asr' or 'lsl' expected");
1687 return MatchOperand_ParseFail;
1688 }
1689 StringRef ShiftName = Tok.getString();
1690 bool isASR;
1691 if (ShiftName == "lsl" || ShiftName == "LSL")
1692 isASR = false;
1693 else if (ShiftName == "asr" || ShiftName == "ASR")
1694 isASR = true;
1695 else {
1696 Error(S, "shift operator 'asr' or 'lsl' expected");
1697 return MatchOperand_ParseFail;
1698 }
1699 Parser.Lex(); // Eat the operator.
1700
1701 // A '#' and a shift amount.
1702 if (Parser.getTok().isNot(AsmToken::Hash)) {
1703 Error(Parser.getTok().getLoc(), "'#' expected");
1704 return MatchOperand_ParseFail;
1705 }
1706 Parser.Lex(); // Eat hash token.
1707
1708 const MCExpr *ShiftAmount;
1709 SMLoc E = Parser.getTok().getLoc();
1710 if (getParser().ParseExpression(ShiftAmount)) {
1711 Error(E, "malformed shift expression");
1712 return MatchOperand_ParseFail;
1713 }
1714 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1715 if (!CE) {
1716 Error(E, "shift amount must be an immediate");
1717 return MatchOperand_ParseFail;
1718 }
1719
1720 int64_t Val = CE->getValue();
1721 if (isASR) {
1722 // Shift amount must be in [1,32]
1723 if (Val < 1 || Val > 32) {
1724 Error(E, "'asr' shift amount must be in range [1,32]");
1725 return MatchOperand_ParseFail;
1726 }
1727 // asr #32 encoded as asr #0.
1728 if (Val == 32) Val = 0;
1729 } else {
1730 // Shift amount must be in [1,32]
1731 if (Val < 0 || Val > 31) {
1732 Error(E, "'lsr' shift amount must be in range [0,31]");
1733 return MatchOperand_ParseFail;
1734 }
1735 }
1736
1737 E = Parser.getTok().getLoc();
1738 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1739
1740 return MatchOperand_Success;
1741}
1742
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001743/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1744/// of instructions. Legal values are:
1745/// ror #n 'n' in {0, 8, 16, 24}
1746ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1747parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1748 const AsmToken &Tok = Parser.getTok();
1749 SMLoc S = Tok.getLoc();
1750 if (Tok.isNot(AsmToken::Identifier)) {
1751 Error(S, "rotate operator 'ror' expected");
1752 return MatchOperand_ParseFail;
1753 }
1754 StringRef ShiftName = Tok.getString();
1755 if (ShiftName != "ror" && ShiftName != "ROR") {
1756 Error(S, "rotate operator 'ror' expected");
1757 return MatchOperand_ParseFail;
1758 }
1759 Parser.Lex(); // Eat the operator.
1760
1761 // A '#' and a rotate amount.
1762 if (Parser.getTok().isNot(AsmToken::Hash)) {
1763 Error(Parser.getTok().getLoc(), "'#' expected");
1764 return MatchOperand_ParseFail;
1765 }
1766 Parser.Lex(); // Eat hash token.
1767
1768 const MCExpr *ShiftAmount;
1769 SMLoc E = Parser.getTok().getLoc();
1770 if (getParser().ParseExpression(ShiftAmount)) {
1771 Error(E, "malformed rotate expression");
1772 return MatchOperand_ParseFail;
1773 }
1774 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1775 if (!CE) {
1776 Error(E, "rotate amount must be an immediate");
1777 return MatchOperand_ParseFail;
1778 }
1779
1780 int64_t Val = CE->getValue();
1781 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1782 // normally, zero is represented in asm by omitting the rotate operand
1783 // entirely.
1784 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1785 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1786 return MatchOperand_ParseFail;
1787 }
1788
1789 E = Parser.getTok().getLoc();
1790 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1791
1792 return MatchOperand_Success;
1793}
1794
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001795ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1796parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1797 SMLoc S = Parser.getTok().getLoc();
1798 // The bitfield descriptor is really two operands, the LSB and the width.
1799 if (Parser.getTok().isNot(AsmToken::Hash)) {
1800 Error(Parser.getTok().getLoc(), "'#' expected");
1801 return MatchOperand_ParseFail;
1802 }
1803 Parser.Lex(); // Eat hash token.
1804
1805 const MCExpr *LSBExpr;
1806 SMLoc E = Parser.getTok().getLoc();
1807 if (getParser().ParseExpression(LSBExpr)) {
1808 Error(E, "malformed immediate expression");
1809 return MatchOperand_ParseFail;
1810 }
1811 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1812 if (!CE) {
1813 Error(E, "'lsb' operand must be an immediate");
1814 return MatchOperand_ParseFail;
1815 }
1816
1817 int64_t LSB = CE->getValue();
1818 // The LSB must be in the range [0,31]
1819 if (LSB < 0 || LSB > 31) {
1820 Error(E, "'lsb' operand must be in the range [0,31]");
1821 return MatchOperand_ParseFail;
1822 }
1823 E = Parser.getTok().getLoc();
1824
1825 // Expect another immediate operand.
1826 if (Parser.getTok().isNot(AsmToken::Comma)) {
1827 Error(Parser.getTok().getLoc(), "too few operands");
1828 return MatchOperand_ParseFail;
1829 }
1830 Parser.Lex(); // Eat hash token.
1831 if (Parser.getTok().isNot(AsmToken::Hash)) {
1832 Error(Parser.getTok().getLoc(), "'#' expected");
1833 return MatchOperand_ParseFail;
1834 }
1835 Parser.Lex(); // Eat hash token.
1836
1837 const MCExpr *WidthExpr;
1838 if (getParser().ParseExpression(WidthExpr)) {
1839 Error(E, "malformed immediate expression");
1840 return MatchOperand_ParseFail;
1841 }
1842 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1843 if (!CE) {
1844 Error(E, "'width' operand must be an immediate");
1845 return MatchOperand_ParseFail;
1846 }
1847
1848 int64_t Width = CE->getValue();
1849 // The LSB must be in the range [1,32-lsb]
1850 if (Width < 1 || Width > 32 - LSB) {
1851 Error(E, "'width' operand must be in the range [1,32-lsb]");
1852 return MatchOperand_ParseFail;
1853 }
1854 E = Parser.getTok().getLoc();
1855
1856 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1857
1858 return MatchOperand_Success;
1859}
1860
Jim Grosbach7ce05792011-08-03 23:50:40 +00001861ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1862parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1863 // Check for a post-index addressing register operand. Specifically:
1864 // postidx_reg := '+' register
1865 // | '-' register
1866 // | register
1867
1868 // This method must return MatchOperand_NoMatch without consuming any tokens
1869 // in the case where there is no match, as other alternatives take other
1870 // parse methods.
1871 AsmToken Tok = Parser.getTok();
1872 SMLoc S = Tok.getLoc();
1873 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00001874 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001875 int Reg = -1;
1876 if (Tok.is(AsmToken::Plus)) {
1877 Parser.Lex(); // Eat the '+' token.
1878 haveEaten = true;
1879 } else if (Tok.is(AsmToken::Minus)) {
1880 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00001881 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001882 haveEaten = true;
1883 }
1884 if (Parser.getTok().is(AsmToken::Identifier))
1885 Reg = tryParseRegister();
1886 if (Reg == -1) {
1887 if (!haveEaten)
1888 return MatchOperand_NoMatch;
1889 Error(Parser.getTok().getLoc(), "register expected");
1890 return MatchOperand_ParseFail;
1891 }
1892 SMLoc E = Parser.getTok().getLoc();
1893
Jim Grosbach16578b52011-08-05 16:11:38 +00001894 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001895
1896 return MatchOperand_Success;
1897}
1898
Jim Grosbach1355cf12011-07-26 17:10:22 +00001899/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001900/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1901/// when they refer multiple MIOperands inside a single one.
1902bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001903cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001904 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1905 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1906
1907 // Create a writeback register dummy placeholder.
1908 Inst.addOperand(MCOperand::CreateImm(0));
1909
Jim Grosbach7ce05792011-08-03 23:50:40 +00001910 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001911 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1912 return true;
1913}
1914
Jim Grosbach1355cf12011-07-26 17:10:22 +00001915/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001916/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1917/// when they refer multiple MIOperands inside a single one.
1918bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001919cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001920 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1921 // Create a writeback register dummy placeholder.
1922 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001923 assert(0 && "cvtStWriteBackRegAddrMode2 not implemented yet!");
1924 return true;
1925}
1926
1927/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
1928/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1929/// when they refer multiple MIOperands inside a single one.
1930bool ARMAsmParser::
1931cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
1932 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1933 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001934 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001935 // Create a writeback register dummy placeholder.
1936 Inst.addOperand(MCOperand::CreateImm(0));
1937 // addr
1938 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1939 // offset
1940 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
1941 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001942 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1943 return true;
1944}
1945
Jim Grosbach7ce05792011-08-03 23:50:40 +00001946/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001947/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1948/// when they refer multiple MIOperands inside a single one.
1949bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00001950cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
1951 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1952 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00001953 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001954 // Create a writeback register dummy placeholder.
1955 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001956 // addr
1957 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1958 // offset
1959 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
1960 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001961 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1962 return true;
1963}
1964
Jim Grosbach7ce05792011-08-03 23:50:40 +00001965/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001966/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1967/// when they refer multiple MIOperands inside a single one.
1968bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00001969cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
1970 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001971 // Create a writeback register dummy placeholder.
1972 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00001973 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001974 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001975 // addr
1976 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1977 // offset
1978 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
1979 // pred
1980 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1981 return true;
1982}
1983
1984/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
1985/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1986/// when they refer multiple MIOperands inside a single one.
1987bool ARMAsmParser::
1988cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
1989 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1990 // Create a writeback register dummy placeholder.
1991 Inst.addOperand(MCOperand::CreateImm(0));
1992 // Rt
1993 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1994 // addr
1995 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
1996 // offset
1997 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
1998 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001999 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2000 return true;
2001}
2002
Bill Wendlinge7176102010-11-06 22:36:58 +00002003/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002004/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002005bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002006parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002007 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002008 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002009 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002010 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002011 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002012
Sean Callanan18b83232010-01-19 21:44:56 +00002013 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002014 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002015 if (BaseRegNum == -1)
2016 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002017
Daniel Dunbar05710932011-01-18 05:34:17 +00002018 // The next token must either be a comma or a closing bracket.
2019 const AsmToken &Tok = Parser.getTok();
2020 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002021 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002022
Jim Grosbach7ce05792011-08-03 23:50:40 +00002023 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002024 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002025 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002026
Jim Grosbach7ce05792011-08-03 23:50:40 +00002027 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2028 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002029
Jim Grosbach7ce05792011-08-03 23:50:40 +00002030 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002031 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002032
Jim Grosbach7ce05792011-08-03 23:50:40 +00002033 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2034 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002035
Jim Grosbach7ce05792011-08-03 23:50:40 +00002036 // If we have a '#' it's an immediate offset, else assume it's a register
2037 // offset.
2038 if (Parser.getTok().is(AsmToken::Hash)) {
2039 Parser.Lex(); // Eat the '#'.
2040 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002041
Jim Grosbach7ce05792011-08-03 23:50:40 +00002042 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002043
Jim Grosbach7ce05792011-08-03 23:50:40 +00002044 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002045 if (getParser().ParseExpression(Offset))
2046 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002047
2048 // The expression has to be a constant. Memory references with relocations
2049 // don't come through here, as they use the <label> forms of the relevant
2050 // instructions.
2051 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2052 if (!CE)
2053 return Error (E, "constant expression expected");
2054
2055 // Now we should have the closing ']'
2056 E = Parser.getTok().getLoc();
2057 if (Parser.getTok().isNot(AsmToken::RBrac))
2058 return Error(E, "']' expected");
2059 Parser.Lex(); // Eat right bracket token.
2060
2061 // Don't worry about range checking the value here. That's handled by
2062 // the is*() predicates.
2063 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2064 ARM_AM::no_shift, 0, false, S,E));
2065
2066 // If there's a pre-indexing writeback marker, '!', just add it as a token
2067 // operand.
2068 if (Parser.getTok().is(AsmToken::Exclaim)) {
2069 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2070 Parser.Lex(); // Eat the '!'.
2071 }
2072
2073 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002074 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002075
2076 // The register offset is optionally preceded by a '+' or '-'
2077 bool isNegative = false;
2078 if (Parser.getTok().is(AsmToken::Minus)) {
2079 isNegative = true;
2080 Parser.Lex(); // Eat the '-'.
2081 } else if (Parser.getTok().is(AsmToken::Plus)) {
2082 // Nothing to do.
2083 Parser.Lex(); // Eat the '+'.
2084 }
2085
2086 E = Parser.getTok().getLoc();
2087 int OffsetRegNum = tryParseRegister();
2088 if (OffsetRegNum == -1)
2089 return Error(E, "register expected");
2090
2091 // If there's a shift operator, handle it.
2092 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
2093 unsigned ShiftValue = 0;
2094 if (Parser.getTok().is(AsmToken::Comma)) {
2095 Parser.Lex(); // Eat the ','.
2096 if (parseMemRegOffsetShift(ShiftType, ShiftValue))
2097 return true;
2098 }
2099
2100 // Now we should have the closing ']'
2101 E = Parser.getTok().getLoc();
2102 if (Parser.getTok().isNot(AsmToken::RBrac))
2103 return Error(E, "']' expected");
2104 Parser.Lex(); // Eat right bracket token.
2105
2106 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
2107 ShiftType, ShiftValue, isNegative,
2108 S, E));
2109
2110
2111
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002112 return false;
2113}
2114
Jim Grosbach7ce05792011-08-03 23:50:40 +00002115/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002116/// ( lsl | lsr | asr | ror ) , # shift_amount
2117/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002118/// return true if it parses a shift otherwise it returns false.
2119bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2120 unsigned &Amount) {
2121 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002122 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002123 if (Tok.isNot(AsmToken::Identifier))
2124 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002125 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002126 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002127 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002128 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002129 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002130 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002131 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002132 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002133 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002134 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002135 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002136 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002137 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002138 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002139
Jim Grosbach7ce05792011-08-03 23:50:40 +00002140 // rrx stands alone.
2141 Amount = 0;
2142 if (St != ARM_AM::rrx) {
2143 Loc = Parser.getTok().getLoc();
2144 // A '#' and a shift amount.
2145 const AsmToken &HashTok = Parser.getTok();
2146 if (HashTok.isNot(AsmToken::Hash))
2147 return Error(HashTok.getLoc(), "'#' expected");
2148 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002149
Jim Grosbach7ce05792011-08-03 23:50:40 +00002150 const MCExpr *Expr;
2151 if (getParser().ParseExpression(Expr))
2152 return true;
2153 // Range check the immediate.
2154 // lsl, ror: 0 <= imm <= 31
2155 // lsr, asr: 0 <= imm <= 32
2156 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2157 if (!CE)
2158 return Error(Loc, "shift amount must be an immediate");
2159 int64_t Imm = CE->getValue();
2160 if (Imm < 0 ||
2161 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2162 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2163 return Error(Loc, "immediate shift value out of range");
2164 Amount = Imm;
2165 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002166
2167 return false;
2168}
2169
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002170/// Parse a arm instruction operand. For now this parses the operand regardless
2171/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002172bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002173 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002174 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002175
2176 // Check if the current operand has a custom associated parser, if so, try to
2177 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002178 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2179 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002180 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002181 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2182 // there was a match, but an error occurred, in which case, just return that
2183 // the operand parsing failed.
2184 if (ResTy == MatchOperand_ParseFail)
2185 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002186
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002187 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002188 default:
2189 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002190 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002191 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002192 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002193 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002194 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002195 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002196 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002197 else if (Res == -1) // irrecoverable error
2198 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002199
2200 // Fall though for the Identifier case that is not a register or a
2201 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002202 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002203 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2204 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002205 // This was not a register so parse other operands that start with an
2206 // identifier (like labels) as expressions and create them as immediates.
2207 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002208 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002209 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002210 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002211 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002212 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2213 return false;
2214 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002215 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002216 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002217 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002218 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002219 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002220 // #42 -> immediate.
2221 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002222 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002223 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002224 const MCExpr *ImmVal;
2225 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002226 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002227 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002228 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2229 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002230 case AsmToken::Colon: {
2231 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002232 // FIXME: Check it's an expression prefix,
2233 // e.g. (FOO - :lower16:BAR) isn't legal.
2234 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002235 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002236 return true;
2237
Evan Cheng75972122011-01-13 07:58:56 +00002238 const MCExpr *SubExprVal;
2239 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002240 return true;
2241
Evan Cheng75972122011-01-13 07:58:56 +00002242 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2243 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002244 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002245 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002246 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002247 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002248 }
2249}
2250
Jim Grosbach1355cf12011-07-26 17:10:22 +00002251// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002252// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002253bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002254 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002255
2256 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002257 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002258 Parser.Lex(); // Eat ':'
2259
2260 if (getLexer().isNot(AsmToken::Identifier)) {
2261 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2262 return true;
2263 }
2264
2265 StringRef IDVal = Parser.getTok().getIdentifier();
2266 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002267 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002268 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002269 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002270 } else {
2271 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2272 return true;
2273 }
2274 Parser.Lex();
2275
2276 if (getLexer().isNot(AsmToken::Colon)) {
2277 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2278 return true;
2279 }
2280 Parser.Lex(); // Eat the last ':'
2281 return false;
2282}
2283
2284const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002285ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002286 MCSymbolRefExpr::VariantKind Variant) {
2287 // Recurse over the given expression, rebuilding it to apply the given variant
2288 // to the leftmost symbol.
2289 if (Variant == MCSymbolRefExpr::VK_None)
2290 return E;
2291
2292 switch (E->getKind()) {
2293 case MCExpr::Target:
2294 llvm_unreachable("Can't handle target expr yet");
2295 case MCExpr::Constant:
2296 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2297
2298 case MCExpr::SymbolRef: {
2299 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2300
2301 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2302 return 0;
2303
2304 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2305 }
2306
2307 case MCExpr::Unary:
2308 llvm_unreachable("Can't handle unary expressions yet");
2309
2310 case MCExpr::Binary: {
2311 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002312 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002313 const MCExpr *RHS = BE->getRHS();
2314 if (!LHS)
2315 return 0;
2316
2317 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2318 }
2319 }
2320
2321 assert(0 && "Invalid expression kind!");
2322 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002323}
2324
Daniel Dunbar352e1482011-01-11 15:59:50 +00002325/// \brief Given a mnemonic, split out possible predication code and carry
2326/// setting letters to form a canonical mnemonic and flags.
2327//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002328// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002329StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002330 unsigned &PredicationCode,
2331 bool &CarrySetting,
2332 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002333 PredicationCode = ARMCC::AL;
2334 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002335 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002336
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002337 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002338 //
2339 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002340 if ((Mnemonic == "movs" && isThumb()) ||
2341 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2342 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2343 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2344 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2345 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2346 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2347 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002348 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002349
Jim Grosbach3f00e312011-07-11 17:09:57 +00002350 // First, split out any predication code. Ignore mnemonics we know aren't
2351 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002352 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002353 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002354 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002355 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2356 .Case("eq", ARMCC::EQ)
2357 .Case("ne", ARMCC::NE)
2358 .Case("hs", ARMCC::HS)
2359 .Case("cs", ARMCC::HS)
2360 .Case("lo", ARMCC::LO)
2361 .Case("cc", ARMCC::LO)
2362 .Case("mi", ARMCC::MI)
2363 .Case("pl", ARMCC::PL)
2364 .Case("vs", ARMCC::VS)
2365 .Case("vc", ARMCC::VC)
2366 .Case("hi", ARMCC::HI)
2367 .Case("ls", ARMCC::LS)
2368 .Case("ge", ARMCC::GE)
2369 .Case("lt", ARMCC::LT)
2370 .Case("gt", ARMCC::GT)
2371 .Case("le", ARMCC::LE)
2372 .Case("al", ARMCC::AL)
2373 .Default(~0U);
2374 if (CC != ~0U) {
2375 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2376 PredicationCode = CC;
2377 }
Bill Wendling52925b62010-10-29 23:50:21 +00002378 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002379
Daniel Dunbar352e1482011-01-11 15:59:50 +00002380 // Next, determine if we have a carry setting bit. We explicitly ignore all
2381 // the instructions we know end in 's'.
2382 if (Mnemonic.endswith("s") &&
2383 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002384 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2385 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2386 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002387 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2388 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002389 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2390 CarrySetting = true;
2391 }
2392
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002393 // The "cps" instruction can have a interrupt mode operand which is glued into
2394 // the mnemonic. Check if this is the case, split it and parse the imod op
2395 if (Mnemonic.startswith("cps")) {
2396 // Split out any imod code.
2397 unsigned IMod =
2398 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2399 .Case("ie", ARM_PROC::IE)
2400 .Case("id", ARM_PROC::ID)
2401 .Default(~0U);
2402 if (IMod != ~0U) {
2403 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2404 ProcessorIMod = IMod;
2405 }
2406 }
2407
Daniel Dunbar352e1482011-01-11 15:59:50 +00002408 return Mnemonic;
2409}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002410
2411/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2412/// inclusion of carry set or predication code operands.
2413//
2414// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002415void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002416getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002417 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002418 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2419 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2420 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2421 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002422 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002423 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2424 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002425 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002426 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002427 CanAcceptCarrySet = true;
2428 } else {
2429 CanAcceptCarrySet = false;
2430 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002431
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002432 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2433 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2434 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2435 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002436 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002437 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002438 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002439 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2440 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002441 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002442 CanAcceptPredicationCode = false;
2443 } else {
2444 CanAcceptPredicationCode = true;
2445 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002446
Evan Chengebdeeab2011-07-08 01:53:10 +00002447 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002448 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002449 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002450 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002451}
2452
2453/// Parse an arm instruction mnemonic followed by its operands.
2454bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2455 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2456 // Create the leading tokens for the mnemonic, split by '.' characters.
2457 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002458 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002459
Daniel Dunbar352e1482011-01-11 15:59:50 +00002460 // Split out the predication code and carry setting flag from the mnemonic.
2461 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002462 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002463 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002464 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002465 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002466
Jim Grosbachffa32252011-07-19 19:13:28 +00002467 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2468
2469 // FIXME: This is all a pretty gross hack. We should automatically handle
2470 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002471
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002472 // Next, add the CCOut and ConditionCode operands, if needed.
2473 //
2474 // For mnemonics which can ever incorporate a carry setting bit or predication
2475 // code, our matching model involves us always generating CCOut and
2476 // ConditionCode operands to match the mnemonic "as written" and then we let
2477 // the matcher deal with finding the right instruction or generating an
2478 // appropriate error.
2479 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002480 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002481
Jim Grosbach33c16a22011-07-14 22:04:21 +00002482 // If we had a carry-set on an instruction that can't do that, issue an
2483 // error.
2484 if (!CanAcceptCarrySet && CarrySetting) {
2485 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002486 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002487 "' can not set flags, but 's' suffix specified");
2488 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002489 // If we had a predication code on an instruction that can't do that, issue an
2490 // error.
2491 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2492 Parser.EatToEndOfStatement();
2493 return Error(NameLoc, "instruction '" + Mnemonic +
2494 "' is not predicable, but condition code specified");
2495 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002496
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002497 // Add the carry setting operand, if necessary.
2498 //
2499 // FIXME: It would be awesome if we could somehow invent a location such that
2500 // match errors on this operand would print a nice diagnostic about how the
2501 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002502 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002503 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2504 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002505
2506 // Add the predication code operand, if necessary.
2507 if (CanAcceptPredicationCode) {
2508 Operands.push_back(ARMOperand::CreateCondCode(
2509 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002510 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002511
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002512 // Add the processor imod operand, if necessary.
2513 if (ProcessorIMod) {
2514 Operands.push_back(ARMOperand::CreateImm(
2515 MCConstantExpr::Create(ProcessorIMod, getContext()),
2516 NameLoc, NameLoc));
2517 } else {
2518 // This mnemonic can't ever accept a imod, but the user wrote
2519 // one (or misspelled another mnemonic).
2520
2521 // FIXME: Issue a nice error.
2522 }
2523
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002524 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002525 while (Next != StringRef::npos) {
2526 Start = Next;
2527 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002528 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002529
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002530 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002531 }
2532
2533 // Read the remaining operands.
2534 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002535 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002536 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002537 Parser.EatToEndOfStatement();
2538 return true;
2539 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002540
2541 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002542 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002543
2544 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002545 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002546 Parser.EatToEndOfStatement();
2547 return true;
2548 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002549 }
2550 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002551
Chris Lattnercbf8a982010-09-11 16:18:25 +00002552 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2553 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002554 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002555 }
Bill Wendling146018f2010-11-06 21:42:12 +00002556
Chris Lattner34e53142010-09-08 05:10:46 +00002557 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002558
2559
2560 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2561 // another does not. Specifically, the MOVW instruction does not. So we
2562 // special case it here and remove the defaulted (non-setting) cc_out
2563 // operand if that's the instruction we're trying to match.
2564 //
2565 // We do this post-processing of the explicit operands rather than just
2566 // conditionally adding the cc_out in the first place because we need
2567 // to check the type of the parsed immediate operand.
2568 if (Mnemonic == "mov" && Operands.size() > 4 &&
2569 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002570 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2571 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002572 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2573 Operands.erase(Operands.begin() + 1);
2574 delete Op;
2575 }
2576
Jim Grosbachcf121c32011-07-28 21:57:55 +00002577 // ARM mode 'blx' need special handling, as the register operand version
2578 // is predicable, but the label operand version is not. So, we can't rely
2579 // on the Mnemonic based checking to correctly figure out when to put
2580 // a CondCode operand in the list. If we're trying to match the label
2581 // version, remove the CondCode operand here.
2582 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2583 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2584 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2585 Operands.erase(Operands.begin() + 1);
2586 delete Op;
2587 }
Chris Lattner98986712010-01-14 22:21:20 +00002588 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002589}
2590
Jim Grosbach189610f2011-07-26 18:25:39 +00002591// Validate context-sensitive operand constraints.
2592// FIXME: We would really like to be able to tablegen'erate this.
2593bool ARMAsmParser::
2594validateInstruction(MCInst &Inst,
2595 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2596 switch (Inst.getOpcode()) {
2597 case ARM::LDREXD: {
2598 // Rt2 must be Rt + 1.
2599 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2600 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2601 if (Rt2 != Rt + 1)
2602 return Error(Operands[3]->getStartLoc(),
2603 "destination operands must be sequential");
2604 return false;
2605 }
2606 case ARM::STREXD: {
2607 // Rt2 must be Rt + 1.
2608 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2609 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2610 if (Rt2 != Rt + 1)
2611 return Error(Operands[4]->getStartLoc(),
2612 "source operands must be sequential");
2613 return false;
2614 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002615 case ARM::SBFX:
2616 case ARM::UBFX: {
2617 // width must be in range [1, 32-lsb]
2618 unsigned lsb = Inst.getOperand(2).getImm();
2619 unsigned widthm1 = Inst.getOperand(3).getImm();
2620 if (widthm1 >= 32 - lsb)
2621 return Error(Operands[5]->getStartLoc(),
2622 "bitfield width must be in range [1,32-lsb]");
2623 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002624 }
2625
2626 return false;
2627}
2628
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002629bool ARMAsmParser::
2630MatchAndEmitInstruction(SMLoc IDLoc,
2631 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2632 MCStreamer &Out) {
2633 MCInst Inst;
2634 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002635 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002636 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002637 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002638 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002639 // Context sensitive operand constraints aren't handled by the matcher,
2640 // so check them here.
2641 if (validateInstruction(Inst, Operands))
2642 return true;
2643
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002644 Out.EmitInstruction(Inst);
2645 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002646 case Match_MissingFeature:
2647 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2648 return true;
2649 case Match_InvalidOperand: {
2650 SMLoc ErrorLoc = IDLoc;
2651 if (ErrorInfo != ~0U) {
2652 if (ErrorInfo >= Operands.size())
2653 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002654
Chris Lattnere73d4f82010-10-28 21:41:58 +00002655 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2656 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2657 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002658
Chris Lattnere73d4f82010-10-28 21:41:58 +00002659 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002660 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002661 case Match_MnemonicFail:
2662 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002663 case Match_ConversionFail:
2664 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002665 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002666
Eric Christopherc223e2b2010-10-29 09:26:59 +00002667 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002668 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002669}
2670
Jim Grosbach1355cf12011-07-26 17:10:22 +00002671/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002672bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2673 StringRef IDVal = DirectiveID.getIdentifier();
2674 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002675 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002676 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002677 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002678 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002679 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002680 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002681 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002682 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002683 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002684 return true;
2685}
2686
Jim Grosbach1355cf12011-07-26 17:10:22 +00002687/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002688/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002689bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002690 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2691 for (;;) {
2692 const MCExpr *Value;
2693 if (getParser().ParseExpression(Value))
2694 return true;
2695
Chris Lattneraaec2052010-01-19 19:46:13 +00002696 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002697
2698 if (getLexer().is(AsmToken::EndOfStatement))
2699 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002700
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002701 // FIXME: Improve diagnostic.
2702 if (getLexer().isNot(AsmToken::Comma))
2703 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002704 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002705 }
2706 }
2707
Sean Callananb9a25b72010-01-19 20:27:46 +00002708 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002709 return false;
2710}
2711
Jim Grosbach1355cf12011-07-26 17:10:22 +00002712/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002713/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002714bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002715 if (getLexer().isNot(AsmToken::EndOfStatement))
2716 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002717 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002718
2719 // TODO: set thumb mode
2720 // TODO: tell the MC streamer the mode
2721 // getParser().getStreamer().Emit???();
2722 return false;
2723}
2724
Jim Grosbach1355cf12011-07-26 17:10:22 +00002725/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002726/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002727bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002728 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2729 bool isMachO = MAI.hasSubsectionsViaSymbols();
2730 StringRef Name;
2731
2732 // Darwin asm has function name after .thumb_func direction
2733 // ELF doesn't
2734 if (isMachO) {
2735 const AsmToken &Tok = Parser.getTok();
2736 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2737 return Error(L, "unexpected token in .thumb_func directive");
2738 Name = Tok.getString();
2739 Parser.Lex(); // Consume the identifier token.
2740 }
2741
Kevin Enderby515d5092009-10-15 20:48:48 +00002742 if (getLexer().isNot(AsmToken::EndOfStatement))
2743 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002744 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002745
Rafael Espindola64695402011-05-16 16:17:21 +00002746 // FIXME: assuming function name will be the line following .thumb_func
2747 if (!isMachO) {
2748 Name = Parser.getTok().getString();
2749 }
2750
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002751 // Mark symbol as a thumb symbol.
2752 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2753 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002754 return false;
2755}
2756
Jim Grosbach1355cf12011-07-26 17:10:22 +00002757/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002758/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002759bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002760 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002761 if (Tok.isNot(AsmToken::Identifier))
2762 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002763 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002764 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002765 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002766 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002767 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002768 else
2769 return Error(L, "unrecognized syntax mode in .syntax directive");
2770
2771 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002772 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002773 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002774
2775 // TODO tell the MC streamer the mode
2776 // getParser().getStreamer().Emit???();
2777 return false;
2778}
2779
Jim Grosbach1355cf12011-07-26 17:10:22 +00002780/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002781/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002782bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002783 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002784 if (Tok.isNot(AsmToken::Integer))
2785 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002786 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002787 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002788 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002789 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002790 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002791 else
2792 return Error(L, "invalid operand to .code directive");
2793
2794 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002795 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002796 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002797
Evan Cheng32869202011-07-08 22:36:29 +00002798 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002799 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002800 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002801 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2802 }
Evan Cheng32869202011-07-08 22:36:29 +00002803 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002804 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002805 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002806 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2807 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002808 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002809
Kevin Enderby515d5092009-10-15 20:48:48 +00002810 return false;
2811}
2812
Sean Callanan90b70972010-04-07 20:29:34 +00002813extern "C" void LLVMInitializeARMAsmLexer();
2814
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002815/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002816extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002817 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2818 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002819 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002820}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002821
Chris Lattner0692ee62010-09-06 19:11:01 +00002822#define GET_REGISTER_MATCHER
2823#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002824#include "ARMGenAsmMatcher.inc"