blob: a08dcb2e49d4852c305d6feb11d91202154378ee [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chengbcd66442008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindoladd867c72007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/Target/TargetData.h"
18#include "llvm/Target/TargetMachine.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane8b391e2008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/DerivedTypes.h"
Evan Chengef7be082008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/ADT/StringExtras.h"
Owen Anderson1636de92007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/Support/MathExtras.h"
27using namespace llvm;
28
Rafael Espindola7b620af2009-02-27 13:37:18 +000029namespace llvm {
30TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
31 bool isLocal = GV->hasLocalLinkage();
32 bool isDeclaration = GV->isDeclaration();
33 // FIXME: what should we do for protected and internal visibility?
34 // For variables, is internal different from hidden?
35 bool isHidden = GV->hasHiddenVisibility();
36
37 if (reloc == Reloc::PIC_) {
38 if (isLocal || isHidden)
39 return TLSModel::LocalDynamic;
40 else
41 return TLSModel::GeneralDynamic;
42 } else {
43 if (!isDeclaration || isHidden)
44 return TLSModel::LocalExec;
45 else
46 return TLSModel::InitialExec;
47 }
48}
49}
50
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051/// InitLibcallNames - Set default libcall names.
52///
53static void InitLibcallNames(const char **Names) {
Sanjiv Gupta5ad04652009-01-18 18:25:27 +000054 Names[RTLIB::SHL_I16] = "__ashli16";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 Names[RTLIB::SHL_I32] = "__ashlsi3";
56 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sands87833982008-07-11 16:52:29 +000057 Names[RTLIB::SHL_I128] = "__ashlti3";
Sanjiv Gupta5ad04652009-01-18 18:25:27 +000058 Names[RTLIB::SRL_I16] = "__lshri16";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059 Names[RTLIB::SRL_I32] = "__lshrsi3";
60 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sands87833982008-07-11 16:52:29 +000061 Names[RTLIB::SRL_I128] = "__lshrti3";
Sanjiv Gupta5ad04652009-01-18 18:25:27 +000062 Names[RTLIB::SRA_I16] = "__ashri16";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 Names[RTLIB::SRA_I32] = "__ashrsi3";
64 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sands87833982008-07-11 16:52:29 +000065 Names[RTLIB::SRA_I128] = "__ashrti3";
Sanjiv Gupta5ad04652009-01-18 18:25:27 +000066 Names[RTLIB::MUL_I16] = "__muli16";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 Names[RTLIB::MUL_I32] = "__mulsi3";
68 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000069 Names[RTLIB::MUL_I128] = "__multi3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 Names[RTLIB::SDIV_I32] = "__divsi3";
71 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000072 Names[RTLIB::SDIV_I128] = "__divti3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073 Names[RTLIB::UDIV_I32] = "__udivsi3";
74 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000075 Names[RTLIB::UDIV_I128] = "__udivti3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076 Names[RTLIB::SREM_I32] = "__modsi3";
77 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000078 Names[RTLIB::SREM_I128] = "__modti3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079 Names[RTLIB::UREM_I32] = "__umodsi3";
80 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands05de150b2008-07-10 15:35:05 +000081 Names[RTLIB::UREM_I128] = "__umodti3";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 Names[RTLIB::NEG_I32] = "__negsi2";
83 Names[RTLIB::NEG_I64] = "__negdi2";
84 Names[RTLIB::ADD_F32] = "__addsf3";
85 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands37a3f472008-01-10 10:28:30 +000086 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesenac77b272007-10-05 20:04:43 +000087 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088 Names[RTLIB::SUB_F32] = "__subsf3";
89 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands37a3f472008-01-10 10:28:30 +000090 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesenac77b272007-10-05 20:04:43 +000091 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092 Names[RTLIB::MUL_F32] = "__mulsf3";
93 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands37a3f472008-01-10 10:28:30 +000094 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesenac77b272007-10-05 20:04:43 +000095 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 Names[RTLIB::DIV_F32] = "__divsf3";
97 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands37a3f472008-01-10 10:28:30 +000098 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesenac77b272007-10-05 20:04:43 +000099 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100 Names[RTLIB::REM_F32] = "fmodf";
101 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands37a3f472008-01-10 10:28:30 +0000102 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesenac77b272007-10-05 20:04:43 +0000103 Names[RTLIB::REM_PPCF128] = "fmodl";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 Names[RTLIB::POWI_F32] = "__powisf2";
105 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesenac77b272007-10-05 20:04:43 +0000106 Names[RTLIB::POWI_F80] = "__powixf2";
107 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 Names[RTLIB::SQRT_F32] = "sqrtf";
109 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesenac77b272007-10-05 20:04:43 +0000110 Names[RTLIB::SQRT_F80] = "sqrtl";
111 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen92b33082008-09-04 00:47:13 +0000112 Names[RTLIB::LOG_F32] = "logf";
113 Names[RTLIB::LOG_F64] = "log";
114 Names[RTLIB::LOG_F80] = "logl";
115 Names[RTLIB::LOG_PPCF128] = "logl";
116 Names[RTLIB::LOG2_F32] = "log2f";
117 Names[RTLIB::LOG2_F64] = "log2";
118 Names[RTLIB::LOG2_F80] = "log2l";
119 Names[RTLIB::LOG2_PPCF128] = "log2l";
120 Names[RTLIB::LOG10_F32] = "log10f";
121 Names[RTLIB::LOG10_F64] = "log10";
122 Names[RTLIB::LOG10_F80] = "log10l";
123 Names[RTLIB::LOG10_PPCF128] = "log10l";
124 Names[RTLIB::EXP_F32] = "expf";
125 Names[RTLIB::EXP_F64] = "exp";
126 Names[RTLIB::EXP_F80] = "expl";
127 Names[RTLIB::EXP_PPCF128] = "expl";
128 Names[RTLIB::EXP2_F32] = "exp2f";
129 Names[RTLIB::EXP2_F64] = "exp2";
130 Names[RTLIB::EXP2_F80] = "exp2l";
131 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 Names[RTLIB::SIN_F32] = "sinf";
133 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands37a3f472008-01-10 10:28:30 +0000134 Names[RTLIB::SIN_F80] = "sinl";
135 Names[RTLIB::SIN_PPCF128] = "sinl";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136 Names[RTLIB::COS_F32] = "cosf";
137 Names[RTLIB::COS_F64] = "cos";
Duncan Sands37a3f472008-01-10 10:28:30 +0000138 Names[RTLIB::COS_F80] = "cosl";
139 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmanfe678632007-10-11 23:09:10 +0000140 Names[RTLIB::POW_F32] = "powf";
141 Names[RTLIB::POW_F64] = "pow";
142 Names[RTLIB::POW_F80] = "powl";
143 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohmanb2158232008-08-21 18:38:14 +0000144 Names[RTLIB::CEIL_F32] = "ceilf";
145 Names[RTLIB::CEIL_F64] = "ceil";
146 Names[RTLIB::CEIL_F80] = "ceill";
147 Names[RTLIB::CEIL_PPCF128] = "ceill";
148 Names[RTLIB::TRUNC_F32] = "truncf";
149 Names[RTLIB::TRUNC_F64] = "trunc";
150 Names[RTLIB::TRUNC_F80] = "truncl";
151 Names[RTLIB::TRUNC_PPCF128] = "truncl";
152 Names[RTLIB::RINT_F32] = "rintf";
153 Names[RTLIB::RINT_F64] = "rint";
154 Names[RTLIB::RINT_F80] = "rintl";
155 Names[RTLIB::RINT_PPCF128] = "rintl";
156 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
157 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
158 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
159 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
160 Names[RTLIB::FLOOR_F32] = "floorf";
161 Names[RTLIB::FLOOR_F64] = "floor";
162 Names[RTLIB::FLOOR_F80] = "floorl";
163 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
165 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopesb1f11b52008-08-07 19:01:24 +0000166 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
167 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
168 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
169 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
171 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000172 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
174 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000175 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsd27dafe2008-07-10 15:33:02 +0000176 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesenac77b272007-10-05 20:04:43 +0000177 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000178 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands1568af82008-06-25 20:24:48 +0000179 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesenac77b272007-10-05 20:04:43 +0000180 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000181 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
183 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000184 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
186 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesenac77b272007-10-05 20:04:43 +0000188 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
189 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands1568af82008-06-25 20:24:48 +0000191 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesenac77b272007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmanec51f642008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
195 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands3f714972008-07-11 16:57:02 +0000196 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
197 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
199 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesenac77b272007-10-05 20:04:43 +0000200 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
201 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmanc98645c2008-03-05 01:08:17 +0000202 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
203 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
204 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
205 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
207 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sands25df46a2008-07-11 17:00:14 +0000208 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
209 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
211 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sands25df46a2008-07-11 17:00:14 +0000212 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
213 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
214 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
215 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
216 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
217 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 Names[RTLIB::OEQ_F32] = "__eqsf2";
219 Names[RTLIB::OEQ_F64] = "__eqdf2";
220 Names[RTLIB::UNE_F32] = "__nesf2";
221 Names[RTLIB::UNE_F64] = "__nedf2";
222 Names[RTLIB::OGE_F32] = "__gesf2";
223 Names[RTLIB::OGE_F64] = "__gedf2";
224 Names[RTLIB::OLT_F32] = "__ltsf2";
225 Names[RTLIB::OLT_F64] = "__ltdf2";
226 Names[RTLIB::OLE_F32] = "__lesf2";
227 Names[RTLIB::OLE_F64] = "__ledf2";
228 Names[RTLIB::OGT_F32] = "__gtsf2";
229 Names[RTLIB::OGT_F64] = "__gtdf2";
230 Names[RTLIB::UO_F32] = "__unordsf2";
231 Names[RTLIB::UO_F64] = "__unorddf2";
232 Names[RTLIB::O_F32] = "__unordsf2";
233 Names[RTLIB::O_F64] = "__unorddf2";
234}
235
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000236/// getFPEXT - Return the FPEXT_*_* value for the given types, or
237/// UNKNOWN_LIBCALL if there is none.
238RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
239 if (OpVT == MVT::f32) {
240 if (RetVT == MVT::f64)
241 return FPEXT_F32_F64;
242 }
243 return UNKNOWN_LIBCALL;
244}
245
246/// getFPROUND - Return the FPROUND_*_* value for the given types, or
247/// UNKNOWN_LIBCALL if there is none.
248RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopesb1f11b52008-08-07 19:01:24 +0000249 if (RetVT == MVT::f32) {
250 if (OpVT == MVT::f64)
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000251 return FPROUND_F64_F32;
Bruno Cardoso Lopesb1f11b52008-08-07 19:01:24 +0000252 if (OpVT == MVT::f80)
253 return FPROUND_F80_F32;
254 if (OpVT == MVT::ppcf128)
255 return FPROUND_PPCF128_F32;
256 } else if (RetVT == MVT::f64) {
257 if (OpVT == MVT::f80)
258 return FPROUND_F80_F64;
259 if (OpVT == MVT::ppcf128)
260 return FPROUND_PPCF128_F64;
Duncan Sandsf68dffb2008-07-17 02:36:29 +0000261 }
262 return UNKNOWN_LIBCALL;
263}
264
265/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
266/// UNKNOWN_LIBCALL if there is none.
267RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
268 if (OpVT == MVT::f32) {
269 if (RetVT == MVT::i32)
270 return FPTOSINT_F32_I32;
271 if (RetVT == MVT::i64)
272 return FPTOSINT_F32_I64;
273 if (RetVT == MVT::i128)
274 return FPTOSINT_F32_I128;
275 } else if (OpVT == MVT::f64) {
276 if (RetVT == MVT::i32)
277 return FPTOSINT_F64_I32;
278 if (RetVT == MVT::i64)
279 return FPTOSINT_F64_I64;
280 if (RetVT == MVT::i128)
281 return FPTOSINT_F64_I128;
282 } else if (OpVT == MVT::f80) {
283 if (RetVT == MVT::i32)
284 return FPTOSINT_F80_I32;
285 if (RetVT == MVT::i64)
286 return FPTOSINT_F80_I64;
287 if (RetVT == MVT::i128)
288 return FPTOSINT_F80_I128;
289 } else if (OpVT == MVT::ppcf128) {
290 if (RetVT == MVT::i32)
291 return FPTOSINT_PPCF128_I32;
292 if (RetVT == MVT::i64)
293 return FPTOSINT_PPCF128_I64;
294 if (RetVT == MVT::i128)
295 return FPTOSINT_PPCF128_I128;
296 }
297 return UNKNOWN_LIBCALL;
298}
299
300/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
301/// UNKNOWN_LIBCALL if there is none.
302RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
303 if (OpVT == MVT::f32) {
304 if (RetVT == MVT::i32)
305 return FPTOUINT_F32_I32;
306 if (RetVT == MVT::i64)
307 return FPTOUINT_F32_I64;
308 if (RetVT == MVT::i128)
309 return FPTOUINT_F32_I128;
310 } else if (OpVT == MVT::f64) {
311 if (RetVT == MVT::i32)
312 return FPTOUINT_F64_I32;
313 if (RetVT == MVT::i64)
314 return FPTOUINT_F64_I64;
315 if (RetVT == MVT::i128)
316 return FPTOUINT_F64_I128;
317 } else if (OpVT == MVT::f80) {
318 if (RetVT == MVT::i32)
319 return FPTOUINT_F80_I32;
320 if (RetVT == MVT::i64)
321 return FPTOUINT_F80_I64;
322 if (RetVT == MVT::i128)
323 return FPTOUINT_F80_I128;
324 } else if (OpVT == MVT::ppcf128) {
325 if (RetVT == MVT::i32)
326 return FPTOUINT_PPCF128_I32;
327 if (RetVT == MVT::i64)
328 return FPTOUINT_PPCF128_I64;
329 if (RetVT == MVT::i128)
330 return FPTOUINT_PPCF128_I128;
331 }
332 return UNKNOWN_LIBCALL;
333}
334
335/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
336/// UNKNOWN_LIBCALL if there is none.
337RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
338 if (OpVT == MVT::i32) {
339 if (RetVT == MVT::f32)
340 return SINTTOFP_I32_F32;
341 else if (RetVT == MVT::f64)
342 return SINTTOFP_I32_F64;
343 else if (RetVT == MVT::f80)
344 return SINTTOFP_I32_F80;
345 else if (RetVT == MVT::ppcf128)
346 return SINTTOFP_I32_PPCF128;
347 } else if (OpVT == MVT::i64) {
348 if (RetVT == MVT::f32)
349 return SINTTOFP_I64_F32;
350 else if (RetVT == MVT::f64)
351 return SINTTOFP_I64_F64;
352 else if (RetVT == MVT::f80)
353 return SINTTOFP_I64_F80;
354 else if (RetVT == MVT::ppcf128)
355 return SINTTOFP_I64_PPCF128;
356 } else if (OpVT == MVT::i128) {
357 if (RetVT == MVT::f32)
358 return SINTTOFP_I128_F32;
359 else if (RetVT == MVT::f64)
360 return SINTTOFP_I128_F64;
361 else if (RetVT == MVT::f80)
362 return SINTTOFP_I128_F80;
363 else if (RetVT == MVT::ppcf128)
364 return SINTTOFP_I128_PPCF128;
365 }
366 return UNKNOWN_LIBCALL;
367}
368
369/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
370/// UNKNOWN_LIBCALL if there is none.
371RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
372 if (OpVT == MVT::i32) {
373 if (RetVT == MVT::f32)
374 return UINTTOFP_I32_F32;
375 else if (RetVT == MVT::f64)
376 return UINTTOFP_I32_F64;
377 else if (RetVT == MVT::f80)
378 return UINTTOFP_I32_F80;
379 else if (RetVT == MVT::ppcf128)
380 return UINTTOFP_I32_PPCF128;
381 } else if (OpVT == MVT::i64) {
382 if (RetVT == MVT::f32)
383 return UINTTOFP_I64_F32;
384 else if (RetVT == MVT::f64)
385 return UINTTOFP_I64_F64;
386 else if (RetVT == MVT::f80)
387 return UINTTOFP_I64_F80;
388 else if (RetVT == MVT::ppcf128)
389 return UINTTOFP_I64_PPCF128;
390 } else if (OpVT == MVT::i128) {
391 if (RetVT == MVT::f32)
392 return UINTTOFP_I128_F32;
393 else if (RetVT == MVT::f64)
394 return UINTTOFP_I128_F64;
395 else if (RetVT == MVT::f80)
396 return UINTTOFP_I128_F80;
397 else if (RetVT == MVT::ppcf128)
398 return UINTTOFP_I128_PPCF128;
399 }
400 return UNKNOWN_LIBCALL;
401}
402
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403/// InitCmpLibcallCCs - Set default comparison libcall CC.
404///
405static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
406 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
407 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
408 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
409 CCs[RTLIB::UNE_F32] = ISD::SETNE;
410 CCs[RTLIB::UNE_F64] = ISD::SETNE;
411 CCs[RTLIB::OGE_F32] = ISD::SETGE;
412 CCs[RTLIB::OGE_F64] = ISD::SETGE;
413 CCs[RTLIB::OLT_F32] = ISD::SETLT;
414 CCs[RTLIB::OLT_F64] = ISD::SETLT;
415 CCs[RTLIB::OLE_F32] = ISD::SETLE;
416 CCs[RTLIB::OLE_F64] = ISD::SETLE;
417 CCs[RTLIB::OGT_F32] = ISD::SETGT;
418 CCs[RTLIB::OGT_F64] = ISD::SETGT;
419 CCs[RTLIB::UO_F32] = ISD::SETNE;
420 CCs[RTLIB::UO_F64] = ISD::SETNE;
421 CCs[RTLIB::O_F32] = ISD::SETEQ;
422 CCs[RTLIB::O_F64] = ISD::SETEQ;
423}
424
425TargetLowering::TargetLowering(TargetMachine &tm)
426 : TM(tm), TD(TM.getTargetData()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 // All operations default to being supported.
428 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng08c171a2008-10-14 21:26:46 +0000429 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattner3bc08502008-01-17 19:59:44 +0000430 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattner0d551f32008-01-18 19:36:20 +0000431 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
432 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng71343822008-10-15 02:05:31 +0000433 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434
Chris Lattnerdb5f7ff2007-12-22 20:47:56 +0000435 // Set default actions for various operations.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattnerdb5f7ff2007-12-22 20:47:56 +0000437 // Default all indexed load / store to expand.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 for (unsigned IM = (unsigned)ISD::PRE_INC;
439 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands92c43912008-06-06 12:08:01 +0000440 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
441 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442 }
Chris Lattnerdb5f7ff2007-12-22 20:47:56 +0000443
444 // These operations default to expand.
Duncan Sands92c43912008-06-06 12:08:01 +0000445 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446 }
Evan Cheng8d51ab32008-03-10 19:38:10 +0000447
448 // Most targets ignore the @llvm.prefetch intrinsic.
449 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane2ba64f2008-02-14 08:57:00 +0000450
451 // ConstantFP nodes default to expand. Targets can either change this to
452 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
453 // to optimize expansions for certain constants.
454 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
455 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
456 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
Dale Johannesenb02a1c02008-09-22 21:57:32 +0000458 // These library functions default to expand.
459 setOperationAction(ISD::FLOG , MVT::f64, Expand);
460 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
461 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
462 setOperationAction(ISD::FEXP , MVT::f64, Expand);
463 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
464 setOperationAction(ISD::FLOG , MVT::f32, Expand);
465 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
466 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
467 setOperationAction(ISD::FEXP , MVT::f32, Expand);
468 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
469
Chris Lattnere99bbb72008-01-15 21:58:08 +0000470 // Default ISD::TRAP to expand (which turns it into abort).
471 setOperationAction(ISD::TRAP, MVT::Other, Expand);
472
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 IsLittleEndian = TD->isLittleEndian();
474 UsesGlobalOffsetTable = false;
Scott Michel502151f2008-03-10 15:42:14 +0000475 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 ShiftAmtHandling = Undefined;
477 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson1636de92007-09-07 04:06:50 +0000478 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
480 allowUnalignedMemoryAccesses = false;
481 UseUnderscoreSetJmp = false;
482 UseUnderscoreLongJmp = false;
483 SelectIsExpensive = false;
484 IntDivIsCheap = false;
485 Pow2DivIsCheap = false;
486 StackPointerRegisterToSaveRestore = 0;
487 ExceptionPointerRegister = 0;
488 ExceptionSelectorRegister = 0;
Duncan Sands8cf4a822008-11-23 15:47:28 +0000489 BooleanContents = UndefinedBooleanContent;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 SchedPreferenceInfo = SchedulingForLatency;
491 JumpBufSize = 0;
492 JumpBufAlignment = 0;
493 IfCvtBlockSizeLimit = 2;
Evan Cheng45c1edb2008-02-28 00:43:03 +0000494 IfCvtDupBlockSizeLimit = 0;
495 PrefLoopAlignment = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496
497 InitLibcallNames(LibcallRoutineNames);
498 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohman21442852007-09-25 15:10:49 +0000499
500 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmanb9333cc2008-10-13 12:41:46 +0000501 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
502 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohman21442852007-09-25 15:10:49 +0000503 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504}
505
506TargetLowering::~TargetLowering() {}
507
508/// computeRegisterProperties - Once all of the register classes are added,
509/// this allows us to compute derived properties we expose.
510void TargetLowering::computeRegisterProperties() {
511 assert(MVT::LAST_VALUETYPE <= 32 &&
512 "Too many value types for ValueTypeActions to hold!");
513
514 // Everything defaults to needing one register.
515 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
516 NumRegistersForVT[i] = 1;
Duncan Sands92c43912008-06-06 12:08:01 +0000517 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 }
519 // ...except isVoid, which doesn't need any registers.
520 NumRegistersForVT[MVT::isVoid] = 0;
521
522 // Find the largest integer register class.
Duncan Sandseedb3bf2008-06-09 15:48:25 +0000523 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
525 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
526
527 // Every integer value type larger than this largest register takes twice as
528 // many registers to represent as the previous ValueType.
Duncan Sands92c43912008-06-06 12:08:01 +0000529 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
530 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
531 if (!EVT.isInteger())
532 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands92c43912008-06-06 12:08:01 +0000534 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
535 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
536 ValueTypeActions.setTypeAction(EVT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 }
538
539 // Inspect all of the ValueType's smaller than the largest integer
540 // register to see which ones need promotion.
Duncan Sands92c43912008-06-06 12:08:01 +0000541 unsigned LegalIntReg = LargestIntReg;
542 for (unsigned IntReg = LargestIntReg - 1;
543 IntReg >= (unsigned)MVT::i1; --IntReg) {
544 MVT IVT = (MVT::SimpleValueType)IntReg;
545 if (isTypeLegal(IVT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 LegalIntReg = IntReg;
547 } else {
Duncan Sands92c43912008-06-06 12:08:01 +0000548 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
549 (MVT::SimpleValueType)LegalIntReg;
550 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 }
552 }
553
Dale Johannesenac77b272007-10-05 20:04:43 +0000554 // ppcf128 type is really two f64's.
555 if (!isTypeLegal(MVT::ppcf128)) {
556 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
557 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
558 TransformToType[MVT::ppcf128] = MVT::f64;
559 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
560 }
561
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 // Decide how to handle f64. If the target does not have native f64 support,
563 // expand it to i64 and we will be generating soft float library calls.
564 if (!isTypeLegal(MVT::f64)) {
565 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
566 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
567 TransformToType[MVT::f64] = MVT::i64;
568 ValueTypeActions.setTypeAction(MVT::f64, Expand);
569 }
570
571 // Decide how to handle f32. If the target does not have native support for
572 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
573 if (!isTypeLegal(MVT::f32)) {
574 if (isTypeLegal(MVT::f64)) {
575 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
576 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
577 TransformToType[MVT::f32] = MVT::f64;
578 ValueTypeActions.setTypeAction(MVT::f32, Promote);
579 } else {
580 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
581 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
582 TransformToType[MVT::f32] = MVT::i32;
583 ValueTypeActions.setTypeAction(MVT::f32, Expand);
584 }
585 }
586
587 // Loop over all of the vector value types to see which need transformations.
Duncan Sands92c43912008-06-06 12:08:01 +0000588 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
589 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
590 MVT VT = (MVT::SimpleValueType)i;
591 if (!isTypeLegal(VT)) {
592 MVT IntermediateVT, RegisterVT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 unsigned NumIntermediates;
594 NumRegistersForVT[i] =
Duncan Sands92c43912008-06-06 12:08:01 +0000595 getVectorTypeBreakdown(VT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 IntermediateVT, NumIntermediates,
597 RegisterVT);
598 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang26342922008-12-18 20:03:17 +0000599
600 // Determine if there is a legal wider type.
601 bool IsLegalWiderType = false;
602 MVT EltVT = VT.getVectorElementType();
603 unsigned NElts = VT.getVectorNumElements();
604 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
605 MVT SVT = (MVT::SimpleValueType)nVT;
606 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
607 SVT.getVectorNumElements() > NElts) {
608 TransformToType[i] = SVT;
609 ValueTypeActions.setTypeAction(VT, Promote);
610 IsLegalWiderType = true;
611 break;
612 }
613 }
614 if (!IsLegalWiderType) {
615 MVT NVT = VT.getPow2VectorType();
616 if (NVT == VT) {
617 // Type is already a power of 2. The default action is to split.
618 TransformToType[i] = MVT::Other;
619 ValueTypeActions.setTypeAction(VT, Expand);
620 } else {
621 TransformToType[i] = NVT;
622 ValueTypeActions.setTypeAction(VT, Promote);
623 }
624 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 }
626 }
627}
628
629const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
630 return NULL;
631}
632
Scott Michel502151f2008-03-10 15:42:14 +0000633
Duncan Sands4a361272009-01-01 15:52:00 +0000634MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000635 return getValueType(TD->getIntPtrType());
636}
637
638
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639/// getVectorTypeBreakdown - Vector types are broken down into some number of
640/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
641/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
642/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
643///
644/// This method returns the number of registers needed, and the VT for each
645/// register. It also returns the VT and quantity of the intermediate values
646/// before they are promoted/expanded.
647///
Duncan Sands92c43912008-06-06 12:08:01 +0000648unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
649 MVT &IntermediateVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 unsigned &NumIntermediates,
Duncan Sands92c43912008-06-06 12:08:01 +0000651 MVT &RegisterVT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652 // Figure out the right, legal destination reg to copy into.
Duncan Sands92c43912008-06-06 12:08:01 +0000653 unsigned NumElts = VT.getVectorNumElements();
654 MVT EltTy = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
656 unsigned NumVectorRegs = 1;
657
Nate Begeman3d83c3f2007-11-27 19:28:48 +0000658 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
659 // could break down into LHS/RHS like LegalizeDAG does.
660 if (!isPowerOf2_32(NumElts)) {
661 NumVectorRegs = NumElts;
662 NumElts = 1;
663 }
664
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 // Divide the input until we get to a supported size. This will always
666 // end with a scalar if the target doesn't support vectors.
Duncan Sands92c43912008-06-06 12:08:01 +0000667 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 NumElts >>= 1;
669 NumVectorRegs <<= 1;
670 }
671
672 NumIntermediates = NumVectorRegs;
673
Duncan Sands92c43912008-06-06 12:08:01 +0000674 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 if (!isTypeLegal(NewVT))
676 NewVT = EltTy;
677 IntermediateVT = NewVT;
678
Duncan Sands92c43912008-06-06 12:08:01 +0000679 MVT DestVT = getTypeToTransformTo(NewVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 RegisterVT = DestVT;
Duncan Sandsec142ee2008-06-08 20:54:56 +0000681 if (DestVT.bitsLT(NewVT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 // Value is expanded, e.g. i64 -> i16.
Duncan Sands92c43912008-06-06 12:08:01 +0000683 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 } else {
685 // Otherwise, promotion or legal types use the same number of registers as
686 // the vector decimated to the appropriate level.
687 return NumVectorRegs;
688 }
689
690 return 1;
691}
692
Mon P Wang1448aad2008-10-30 08:01:45 +0000693/// getWidenVectorType: given a vector type, returns the type to widen to
694/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
695/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wanga5a239f2008-11-06 05:31:54 +0000696/// When and where to widen is target dependent based on the cost of
Mon P Wang1448aad2008-10-30 08:01:45 +0000697/// scalarizing vs using the wider vector type.
Dan Gohman612f9d52009-01-15 17:39:39 +0000698MVT TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang1448aad2008-10-30 08:01:45 +0000699 assert(VT.isVector());
700 if (isTypeLegal(VT))
701 return VT;
702
703 // Default is not to widen until moved to LegalizeTypes
704 return MVT::Other;
705}
706
Evan Cheng9b5992a2008-01-24 00:22:01 +0000707/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen88945f82008-02-28 22:31:51 +0000708/// function arguments in the caller parameter area. This is the actual
709/// alignment, not its logarithm.
Evan Cheng9b5992a2008-01-24 00:22:01 +0000710unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen88945f82008-02-28 22:31:51 +0000711 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng9b5992a2008-01-24 00:22:01 +0000712}
713
Dan Gohman8181bd12008-07-27 21:46:04 +0000714SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
715 SelectionDAG &DAG) const {
Evan Cheng6fb06762007-11-09 01:32:10 +0000716 if (usesGlobalOffsetTable())
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000717 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Cheng6fb06762007-11-09 01:32:10 +0000718 return Table;
719}
720
Dan Gohman36322c72008-10-18 02:06:02 +0000721bool
722TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
723 // Assume that everything is safe in static mode.
724 if (getTargetMachine().getRelocationModel() == Reloc::Static)
725 return true;
726
727 // In dynamic-no-pic mode, assume that known defined values are safe.
728 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
729 GA &&
730 !GA->getGlobal()->isDeclaration() &&
Duncan Sands19d161f2009-03-07 15:45:40 +0000731 !GA->getGlobal()->isWeakForLinker())
Dan Gohman36322c72008-10-18 02:06:02 +0000732 return true;
733
734 // Otherwise assume nothing is safe.
735 return false;
736}
737
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738//===----------------------------------------------------------------------===//
739// Optimization Methods
740//===----------------------------------------------------------------------===//
741
742/// ShrinkDemandedConstant - Check to see if the specified operand of the
743/// specified instruction is a constant integer. If so, check to see if there
744/// are any bits set in the constant that are not demanded. If so, shrink the
745/// constant and return true.
Dan Gohman8181bd12008-07-27 21:46:04 +0000746bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman11607792008-02-27 00:25:32 +0000747 const APInt &Demanded) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000748 DebugLoc dl = Op.getDebugLoc();
Bill Wendlinge16c4332009-03-04 00:18:06 +0000749
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohman22cefb02009-01-29 01:59:02 +0000751 switch (Op.getOpcode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 default: break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 case ISD::XOR:
Bill Wendlinge16c4332009-03-04 00:18:06 +0000754 case ISD::AND:
755 case ISD::OR: {
756 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
757 if (!C) return false;
758
759 if (Op.getOpcode() == ISD::XOR &&
760 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
761 return false;
762
763 // if we can expand it to have all bits set, do it
764 if (C->getAPIntValue().intersects(~Demanded)) {
765 MVT VT = Op.getValueType();
766 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
767 DAG.getConstant(Demanded &
768 C->getAPIntValue(),
769 VT));
770 return CombineTo(Op, New);
771 }
772
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 break;
774 }
Bill Wendlinge16c4332009-03-04 00:18:06 +0000775 }
776
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 return false;
778}
779
780/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
781/// DemandedMask bits of the result of Op are ever used downstream. If we can
782/// use this information to simplify Op, create a new simplified DAG node and
783/// return true, returning the original and new nodes in Old and New. Otherwise,
784/// analyze the expression and return a mask of KnownOne and KnownZero bits for
785/// the expression (used to simplify the caller). The KnownZero/One bits may
786/// only be accurate for those bits in the DemandedMask.
Dan Gohman8181bd12008-07-27 21:46:04 +0000787bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman11607792008-02-27 00:25:32 +0000788 const APInt &DemandedMask,
789 APInt &KnownZero,
790 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 TargetLoweringOpt &TLO,
792 unsigned Depth) const {
Dan Gohman11607792008-02-27 00:25:32 +0000793 unsigned BitWidth = DemandedMask.getBitWidth();
794 assert(Op.getValueSizeInBits() == BitWidth &&
795 "Mask size mismatches value type size!");
796 APInt NewMask = DemandedMask;
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000797 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798
Dan Gohman11607792008-02-27 00:25:32 +0000799 // Don't know anything.
800 KnownZero = KnownOne = APInt(BitWidth, 0);
801
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 // Other users may use these bits.
Gabor Greif1c80d112008-08-28 21:40:38 +0000803 if (!Op.getNode()->hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 if (Depth != 0) {
805 // If not at the root, Just compute the KnownZero/KnownOne bits to
806 // simplify things downstream.
807 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
808 return false;
809 }
810 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman11607792008-02-27 00:25:32 +0000811 // just set the NewMask to all bits.
812 NewMask = APInt::getAllOnesValue(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 } else if (DemandedMask == 0) {
814 // Not demanding any bits from Op.
815 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen9bfc0172009-02-06 23:05:02 +0000816 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817 return false;
818 } else if (Depth == 6) { // Limit search depth.
819 return false;
820 }
821
Dan Gohman11607792008-02-27 00:25:32 +0000822 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 switch (Op.getOpcode()) {
824 case ISD::Constant:
825 // We know all of the bits for a constant!
Dan Gohman11607792008-02-27 00:25:32 +0000826 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
827 KnownZero = ~KnownOne & NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 return false; // Don't fall through, will infinitely loop.
829 case ISD::AND:
830 // If the RHS is a constant, check to see if the LHS would be zero without
831 // using the bits from the RHS. Below, we use knowledge about the RHS to
832 // simplify the LHS, here we're using information from the LHS to simplify
833 // the RHS.
834 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman11607792008-02-27 00:25:32 +0000835 APInt LHSZero, LHSOne;
836 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 LHSZero, LHSOne, Depth+1);
838 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman11607792008-02-27 00:25:32 +0000839 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 return TLO.CombineTo(Op, Op.getOperand(0));
841 // If any of the set bits in the RHS are known zero on the LHS, shrink
842 // the constant.
Dan Gohman11607792008-02-27 00:25:32 +0000843 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 return true;
845 }
846
Dan Gohman11607792008-02-27 00:25:32 +0000847 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 KnownOne, TLO, Depth+1))
849 return true;
850 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +0000851 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 KnownZero2, KnownOne2, TLO, Depth+1))
853 return true;
854 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
855
856 // If all of the demanded bits are known one on one side, return the other.
857 // These bits cannot contribute to the result of the 'and'.
Dan Gohman11607792008-02-27 00:25:32 +0000858 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman11607792008-02-27 00:25:32 +0000860 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 return TLO.CombineTo(Op, Op.getOperand(1));
862 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman11607792008-02-27 00:25:32 +0000863 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
865 // If the RHS is a constant, see if we can simplify it.
Dan Gohman11607792008-02-27 00:25:32 +0000866 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 return true;
868
869 // Output known-1 bits are only known if set in both the LHS & RHS.
870 KnownOne &= KnownOne2;
871 // Output known-0 are known to be clear if zero in either the LHS | RHS.
872 KnownZero |= KnownZero2;
873 break;
874 case ISD::OR:
Dan Gohman11607792008-02-27 00:25:32 +0000875 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 KnownOne, TLO, Depth+1))
877 return true;
878 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +0000879 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 KnownZero2, KnownOne2, TLO, Depth+1))
881 return true;
882 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
883
884 // If all of the demanded bits are known zero on one side, return the other.
885 // These bits cannot contribute to the result of the 'or'.
Dan Gohman11607792008-02-27 00:25:32 +0000886 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman11607792008-02-27 00:25:32 +0000888 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 return TLO.CombineTo(Op, Op.getOperand(1));
890 // If all of the potentially set bits on one side are known to be set on
891 // the other side, just use the 'other' side.
Dan Gohman11607792008-02-27 00:25:32 +0000892 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman11607792008-02-27 00:25:32 +0000894 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 return TLO.CombineTo(Op, Op.getOperand(1));
896 // If the RHS is a constant, see if we can simplify it.
Dan Gohman11607792008-02-27 00:25:32 +0000897 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 return true;
899
900 // Output known-0 bits are only known if clear in both the LHS & RHS.
901 KnownZero &= KnownZero2;
902 // Output known-1 are known to be set if set in either the LHS | RHS.
903 KnownOne |= KnownOne2;
904 break;
905 case ISD::XOR:
Dan Gohman11607792008-02-27 00:25:32 +0000906 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 KnownOne, TLO, Depth+1))
908 return true;
909 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +0000910 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 KnownOne2, TLO, Depth+1))
912 return true;
913 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
914
915 // If all of the demanded bits are known zero on one side, return the other.
916 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman11607792008-02-27 00:25:32 +0000917 if ((KnownZero & NewMask) == NewMask)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman11607792008-02-27 00:25:32 +0000919 if ((KnownZero2 & NewMask) == NewMask)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 return TLO.CombineTo(Op, Op.getOperand(1));
921
922 // If all of the unknown bits are known to be zero on one side or the other
923 // (but not both) turn this into an *inclusive* or.
924 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman11607792008-02-27 00:25:32 +0000925 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen175fdef2009-02-06 21:50:26 +0000926 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000927 Op.getOperand(0),
928 Op.getOperand(1)));
929
930 // Output known-0 bits are known if clear or set in both the LHS & RHS.
931 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
932 // Output known-1 are known to be set if set in only one of the LHS, RHS.
933 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
934
935 // If all of the demanded bits on one side are known, and all of the set
936 // bits on that side are also known to be set on the other side, turn this
937 // into an AND, as we know the bits will be cleared.
938 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman11607792008-02-27 00:25:32 +0000939 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands92c43912008-06-06 12:08:01 +0000941 MVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000942 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesen38496eb2009-02-03 00:47:48 +0000943 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
944 Op.getOperand(0), ANDC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 }
946 }
947
948 // If the RHS is a constant, see if we can simplify it.
Edwin Török405b2432008-04-06 21:23:02 +0000949 // for XOR, we prefer to force bits to 1 if they will make a -1.
950 // if we can't force bits, try to shrink constant
951 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
952 APInt Expanded = C->getAPIntValue() | (~NewMask);
953 // if we can expand it to have all bits set, do it
954 if (Expanded.isAllOnesValue()) {
955 if (Expanded != C->getAPIntValue()) {
Duncan Sands92c43912008-06-06 12:08:01 +0000956 MVT VT = Op.getValueType();
Dale Johannesen38496eb2009-02-03 00:47:48 +0000957 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Edwin Török405b2432008-04-06 21:23:02 +0000958 TLO.DAG.getConstant(Expanded, VT));
959 return TLO.CombineTo(Op, New);
960 }
961 // if it already has all the bits set, nothing to change
962 // but don't shrink either!
963 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
964 return true;
965 }
966 }
967
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 KnownZero = KnownZeroOut;
969 KnownOne = KnownOneOut;
970 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 case ISD::SELECT:
Dan Gohman11607792008-02-27 00:25:32 +0000972 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 KnownOne, TLO, Depth+1))
974 return true;
Dan Gohman11607792008-02-27 00:25:32 +0000975 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 KnownOne2, TLO, Depth+1))
977 return true;
978 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
979 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
980
981 // If the operands are constants, see if we can simplify them.
Dan Gohman11607792008-02-27 00:25:32 +0000982 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983 return true;
984
985 // Only known if known in both the LHS and RHS.
986 KnownOne &= KnownOne2;
987 KnownZero &= KnownZero2;
988 break;
989 case ISD::SELECT_CC:
Dan Gohman11607792008-02-27 00:25:32 +0000990 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 KnownOne, TLO, Depth+1))
992 return true;
Dan Gohman11607792008-02-27 00:25:32 +0000993 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 KnownOne2, TLO, Depth+1))
995 return true;
996 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
997 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
998
999 // If the operands are constants, see if we can simplify them.
Dan Gohman11607792008-02-27 00:25:32 +00001000 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 return true;
1002
1003 // Only known if known in both the LHS and RHS.
1004 KnownOne &= KnownOne2;
1005 KnownZero &= KnownZero2;
1006 break;
1007 case ISD::SHL:
1008 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001009 unsigned ShAmt = SA->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00001010 SDValue InOp = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011
Dan Gohman11607792008-02-27 00:25:32 +00001012 // If the shift count is an invalid immediate, don't do anything.
1013 if (ShAmt >= BitWidth)
1014 break;
1015
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1017 // single shift. We can do this if the bottom bits (which are shifted
1018 // out) are never demanded.
1019 if (InOp.getOpcode() == ISD::SRL &&
1020 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman11607792008-02-27 00:25:32 +00001021 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001022 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 unsigned Opc = ISD::SHL;
1024 int Diff = ShAmt-C1;
1025 if (Diff < 0) {
1026 Diff = -Diff;
1027 Opc = ISD::SRL;
1028 }
1029
Dan Gohman8181bd12008-07-27 21:46:04 +00001030 SDValue NewSA =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands92c43912008-06-06 12:08:01 +00001032 MVT VT = Op.getValueType();
Dale Johannesen38496eb2009-02-03 00:47:48 +00001033 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 InOp.getOperand(0), NewSA));
1035 }
1036 }
1037
Dan Gohman11607792008-02-27 00:25:32 +00001038 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 KnownZero, KnownOne, TLO, Depth+1))
1040 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001041 KnownZero <<= SA->getZExtValue();
1042 KnownOne <<= SA->getZExtValue();
Dan Gohman11607792008-02-27 00:25:32 +00001043 // low bits known zero.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001044 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 }
1046 break;
1047 case ISD::SRL:
1048 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00001049 MVT VT = Op.getValueType();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001050 unsigned ShAmt = SA->getZExtValue();
Duncan Sands92c43912008-06-06 12:08:01 +00001051 unsigned VTSize = VT.getSizeInBits();
Dan Gohman8181bd12008-07-27 21:46:04 +00001052 SDValue InOp = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053
Dan Gohman11607792008-02-27 00:25:32 +00001054 // If the shift count is an invalid immediate, don't do anything.
1055 if (ShAmt >= BitWidth)
1056 break;
1057
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1059 // single shift. We can do this if the top bits (which are shifted out)
1060 // are never demanded.
1061 if (InOp.getOpcode() == ISD::SHL &&
1062 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman11607792008-02-27 00:25:32 +00001063 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001064 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 unsigned Opc = ISD::SRL;
1066 int Diff = ShAmt-C1;
1067 if (Diff < 0) {
1068 Diff = -Diff;
1069 Opc = ISD::SHL;
1070 }
1071
Dan Gohman8181bd12008-07-27 21:46:04 +00001072 SDValue NewSA =
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001074 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 InOp.getOperand(0), NewSA));
1076 }
1077 }
1078
1079 // Compute the new bits that are at the top now.
Dan Gohman11607792008-02-27 00:25:32 +00001080 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 KnownZero, KnownOne, TLO, Depth+1))
1082 return true;
1083 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001084 KnownZero = KnownZero.lshr(ShAmt);
1085 KnownOne = KnownOne.lshr(ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086
Dan Gohman11607792008-02-27 00:25:32 +00001087 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 KnownZero |= HighBits; // High bits known zero.
1089 }
1090 break;
1091 case ISD::SRA:
Dan Gohman22cefb02009-01-29 01:59:02 +00001092 // If this is an arithmetic shift right and only the low-bit is set, we can
1093 // always convert this into a logical shr, even if the shift amount is
1094 // variable. The low bit of the shift cannot be an input sign bit unless
1095 // the shift amount is >= the size of the datatype, which is undefined.
1096 if (DemandedMask == 1)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001097 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohman22cefb02009-01-29 01:59:02 +00001098 Op.getOperand(0), Op.getOperand(1)));
1099
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00001101 MVT VT = Op.getValueType();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001102 unsigned ShAmt = SA->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103
Dan Gohman11607792008-02-27 00:25:32 +00001104 // If the shift count is an invalid immediate, don't do anything.
1105 if (ShAmt >= BitWidth)
1106 break;
1107
1108 APInt InDemandedMask = (NewMask << ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109
1110 // If any of the demanded bits are produced by the sign extension, we also
1111 // demand the input sign bit.
Dan Gohman11607792008-02-27 00:25:32 +00001112 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1113 if (HighBits.intersects(NewMask))
Duncan Sands92c43912008-06-06 12:08:01 +00001114 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115
1116 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
1117 KnownZero, KnownOne, TLO, Depth+1))
1118 return true;
1119 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001120 KnownZero = KnownZero.lshr(ShAmt);
1121 KnownOne = KnownOne.lshr(ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122
Dan Gohman11607792008-02-27 00:25:32 +00001123 // Handle the sign bit, adjusted to where it is now in the mask.
1124 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125
1126 // If the input sign bit is known to be zero, or if none of the top bits
1127 // are demanded, turn this into an unsigned shift right.
Dan Gohman11607792008-02-27 00:25:32 +00001128 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00001129 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1130 Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 Op.getOperand(1)));
Dan Gohman11607792008-02-27 00:25:32 +00001132 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 KnownOne |= HighBits;
1134 }
1135 }
1136 break;
1137 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands92c43912008-06-06 12:08:01 +00001138 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139
1140 // Sign extension. Compute the demanded bits in the result that are not
1141 // present in the input.
Dan Gohman11607792008-02-27 00:25:32 +00001142 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands92c43912008-06-06 12:08:01 +00001143 BitWidth - EVT.getSizeInBits()) &
Dan Gohman11607792008-02-27 00:25:32 +00001144 NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145
1146 // If none of the extended bits are demanded, eliminate the sextinreg.
1147 if (NewBits == 0)
1148 return TLO.CombineTo(Op, Op.getOperand(0));
1149
Duncan Sands92c43912008-06-06 12:08:01 +00001150 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman11607792008-02-27 00:25:32 +00001151 InSignBit.zext(BitWidth);
1152 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands92c43912008-06-06 12:08:01 +00001153 EVT.getSizeInBits()) &
Dan Gohman11607792008-02-27 00:25:32 +00001154 NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001155
1156 // Since the sign extended bits are demanded, we know that the sign
1157 // bit is demanded.
1158 InputDemandedBits |= InSignBit;
1159
1160 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1161 KnownZero, KnownOne, TLO, Depth+1))
1162 return true;
1163 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1164
1165 // If the sign bit of the input is known set or clear, then we know the
1166 // top bits of the result.
1167
1168 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman11607792008-02-27 00:25:32 +00001169 if (KnownZero.intersects(InSignBit))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170 return TLO.CombineTo(Op,
Dale Johannesen38496eb2009-02-03 00:47:48 +00001171 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172
Dan Gohman11607792008-02-27 00:25:32 +00001173 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 KnownOne |= NewBits;
1175 KnownZero &= ~NewBits;
1176 } else { // Input sign bit unknown
1177 KnownZero &= ~NewBits;
1178 KnownOne &= ~NewBits;
1179 }
1180 break;
1181 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 case ISD::ZERO_EXTEND: {
Dan Gohman11607792008-02-27 00:25:32 +00001183 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1184 APInt InMask = NewMask;
1185 InMask.trunc(OperandBitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186
1187 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman11607792008-02-27 00:25:32 +00001188 APInt NewBits =
1189 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1190 if (!NewBits.intersects(NewMask))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001191 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192 Op.getValueType(),
1193 Op.getOperand(0)));
1194
Dan Gohman11607792008-02-27 00:25:32 +00001195 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 KnownZero, KnownOne, TLO, Depth+1))
1197 return true;
1198 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001199 KnownZero.zext(BitWidth);
1200 KnownOne.zext(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 KnownZero |= NewBits;
1202 break;
1203 }
1204 case ISD::SIGN_EXTEND: {
Duncan Sands92c43912008-06-06 12:08:01 +00001205 MVT InVT = Op.getOperand(0).getValueType();
1206 unsigned InBits = InVT.getSizeInBits();
Dan Gohman11607792008-02-27 00:25:32 +00001207 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman343b4d92008-03-11 21:29:43 +00001208 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman11607792008-02-27 00:25:32 +00001209 APInt NewBits = ~InMask & NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210
1211 // If none of the top bits are demanded, convert this into an any_extend.
1212 if (NewBits == 0)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001213 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1214 Op.getValueType(),
1215 Op.getOperand(0)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216
1217 // Since some of the sign extended bits are demanded, we know that the sign
1218 // bit is demanded.
Dan Gohman11607792008-02-27 00:25:32 +00001219 APInt InDemandedBits = InMask & NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001220 InDemandedBits |= InSignBit;
Dan Gohman11607792008-02-27 00:25:32 +00001221 InDemandedBits.trunc(InBits);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222
1223 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1224 KnownOne, TLO, Depth+1))
1225 return true;
Dan Gohman11607792008-02-27 00:25:32 +00001226 KnownZero.zext(BitWidth);
1227 KnownOne.zext(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228
1229 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman11607792008-02-27 00:25:32 +00001230 if (KnownZero.intersects(InSignBit))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001231 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 Op.getValueType(),
1233 Op.getOperand(0)));
1234
1235 // If the sign bit is known one, the top bits match.
Dan Gohman11607792008-02-27 00:25:32 +00001236 if (KnownOne.intersects(InSignBit)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237 KnownOne |= NewBits;
1238 KnownZero &= ~NewBits;
1239 } else { // Otherwise, top bits aren't known.
1240 KnownOne &= ~NewBits;
1241 KnownZero &= ~NewBits;
1242 }
1243 break;
1244 }
1245 case ISD::ANY_EXTEND: {
Dan Gohman11607792008-02-27 00:25:32 +00001246 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1247 APInt InMask = NewMask;
1248 InMask.trunc(OperandBitWidth);
1249 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 KnownZero, KnownOne, TLO, Depth+1))
1251 return true;
1252 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001253 KnownZero.zext(BitWidth);
1254 KnownOne.zext(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 break;
1256 }
1257 case ISD::TRUNCATE: {
1258 // Simplify the input, using demanded bit information, and compute the known
1259 // zero/one bits live out.
Dan Gohman11607792008-02-27 00:25:32 +00001260 APInt TruncMask = NewMask;
1261 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1262 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 KnownZero, KnownOne, TLO, Depth+1))
1264 return true;
Dan Gohman11607792008-02-27 00:25:32 +00001265 KnownZero.trunc(BitWidth);
1266 KnownOne.trunc(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267
1268 // If the input is only used by this truncate, see if we can shrink it based
1269 // on the known demanded bits.
Gabor Greif1c80d112008-08-28 21:40:38 +00001270 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001271 SDValue In = Op.getOperand(0);
Dan Gohman11607792008-02-27 00:25:32 +00001272 unsigned InBitWidth = In.getValueSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 switch (In.getOpcode()) {
1274 default: break;
1275 case ISD::SRL:
1276 // Shrink SRL by a constant if none of the high bits shifted in are
1277 // demanded.
1278 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman11607792008-02-27 00:25:32 +00001279 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1280 InBitWidth - BitWidth);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001281 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman11607792008-02-27 00:25:32 +00001282 HighBits.trunc(BitWidth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001284 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 // None of the shifted in bits are needed. Add a truncate of the
1286 // shift input, then shift it.
Dale Johannesen38496eb2009-02-03 00:47:48 +00001287 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 Op.getValueType(),
1289 In.getOperand(0));
Dale Johannesen38496eb2009-02-03 00:47:48 +00001290 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1291 Op.getValueType(),
1292 NewTrunc,
1293 In.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 }
1295 }
1296 break;
1297 }
1298 }
1299
1300 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 break;
1302 }
1303 case ISD::AssertZext: {
Duncan Sands92c43912008-06-06 12:08:01 +00001304 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman11607792008-02-27 00:25:32 +00001305 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands92c43912008-06-06 12:08:01 +00001306 VT.getSizeInBits());
Dan Gohman11607792008-02-27 00:25:32 +00001307 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001308 KnownZero, KnownOne, TLO, Depth+1))
1309 return true;
1310 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman11607792008-02-27 00:25:32 +00001311 KnownZero |= ~InMask & NewMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 break;
1313 }
Chris Lattner516731f2007-12-22 21:35:38 +00001314 case ISD::BIT_CONVERT:
1315#if 0
1316 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1317 // is demanded, turn this into a FGETSIGN.
Duncan Sands92c43912008-06-06 12:08:01 +00001318 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner516731f2007-12-22 21:35:38 +00001319 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1320 !MVT::isVector(Op.getOperand(0).getValueType())) {
1321 // Only do this xform if FGETSIGN is valid or if before legalize.
1322 if (!TLO.AfterLegalize ||
1323 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1324 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1325 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman8181bd12008-07-27 21:46:04 +00001326 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner516731f2007-12-22 21:35:38 +00001327 Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00001328 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001329 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner516731f2007-12-22 21:35:38 +00001330 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1331 Sign, ShAmt));
1332 }
1333 }
1334#endif
1335 break;
Dan Gohman9a77bb62008-05-06 00:53:29 +00001336 default:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman11607792008-02-27 00:25:32 +00001338 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 break;
1340 }
1341
1342 // If we know the value of all of the demanded bits, return this as a
1343 // constant.
Dan Gohman11607792008-02-27 00:25:32 +00001344 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1346
1347 return false;
1348}
1349
1350/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1351/// in Mask are known to be either zero or one and return them in the
1352/// KnownZero/KnownOne bitsets.
Dan Gohman8181bd12008-07-27 21:46:04 +00001353void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00001354 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00001355 APInt &KnownZero,
1356 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 const SelectionDAG &DAG,
1358 unsigned Depth) const {
1359 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1360 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1361 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1362 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1363 "Should use MaskedValueIsZero if you don't know whether Op"
1364 " is a target node!");
Dan Gohmand0dfc772008-02-13 22:28:48 +00001365 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001366}
1367
1368/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1369/// targets that want to expose additional information about sign bits to the
1370/// DAG Combiner.
Dan Gohman8181bd12008-07-27 21:46:04 +00001371unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 unsigned Depth) const {
1373 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1374 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1375 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1376 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1377 "Should use ComputeNumSignBits if you don't know whether Op"
1378 " is a target node!");
1379 return 1;
1380}
1381
Dan Gohmanfaab1fb2009-02-15 23:59:32 +00001382/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1383/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1384/// determine which bit is set.
1385///
Dale Johannesen0ca3f132009-02-11 19:19:41 +00001386static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanfaab1fb2009-02-15 23:59:32 +00001387 // A left-shift of a constant one will have exactly one bit set, because
1388 // shifting the bit off the end is undefined.
1389 if (Val.getOpcode() == ISD::SHL)
1390 if (ConstantSDNode *C =
1391 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1392 if (C->getAPIntValue() == 1)
1393 return true;
Dan Gohman22cefb02009-01-29 01:59:02 +00001394
Dan Gohmanfaab1fb2009-02-15 23:59:32 +00001395 // Similarly, a right-shift of a constant sign-bit will have exactly
1396 // one bit set.
1397 if (Val.getOpcode() == ISD::SRL)
1398 if (ConstantSDNode *C =
1399 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1400 if (C->getAPIntValue().isSignBit())
1401 return true;
1402
1403 // More could be done here, though the above checks are enough
1404 // to handle some common cases.
1405
1406 // Fall back to ComputeMaskedBits to catch other known cases.
Dan Gohman22cefb02009-01-29 01:59:02 +00001407 MVT OpVT = Val.getValueType();
1408 unsigned BitWidth = OpVT.getSizeInBits();
1409 APInt Mask = APInt::getAllOnesValue(BitWidth);
1410 APInt KnownZero, KnownOne;
1411 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen0ca3f132009-02-11 19:19:41 +00001412 return (KnownZero.countPopulation() == BitWidth - 1) &&
1413 (KnownOne.countPopulation() == 1);
Dan Gohman22cefb02009-01-29 01:59:02 +00001414}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415
1416/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman8181bd12008-07-27 21:46:04 +00001417/// and cc. If it is unable to simplify it, return a null SDValue.
1418SDValue
1419TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesen38496eb2009-02-03 00:47:48 +00001421 DAGCombinerInfo &DCI, DebugLoc dl) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422 SelectionDAG &DAG = DCI.DAG;
1423
1424 // These setcc operations always fold.
1425 switch (Cond) {
1426 default: break;
1427 case ISD::SETFALSE:
1428 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1429 case ISD::SETTRUE:
1430 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1431 }
1432
Gabor Greif1c80d112008-08-28 21:40:38 +00001433 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohmand00055a2008-03-03 22:22:56 +00001434 const APInt &C1 = N1C->getAPIntValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00001435 if (isa<ConstantSDNode>(N0.getNode())) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00001436 return DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 } else {
1438 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1439 // equality comparison, then we're just comparing whether X itself is
1440 // zero.
1441 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1442 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1443 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001444 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands92c43912008-06-06 12:08:01 +00001446 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1448 // (srl (ctlz x), 5) == 0 -> X != 0
1449 // (srl (ctlz x), 5) != 1 -> X != 0
1450 Cond = ISD::SETNE;
1451 } else {
1452 // (srl (ctlz x), 5) != 0 -> X == 0
1453 // (srl (ctlz x), 5) == 1 -> X == 0
1454 Cond = ISD::SETEQ;
1455 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001456 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001457 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458 Zero, Cond);
1459 }
1460 }
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001461
1462 // If the LHS is '(and load, const)', the RHS is 0,
1463 // the test is for equality or unsigned, and all 1 bits of the const are
1464 // in the same partial word, see if we can shorten the load.
1465 if (DCI.isBeforeLegalize() &&
1466 N0.getOpcode() == ISD::AND && C1 == 0 &&
1467 isa<LoadSDNode>(N0.getOperand(0)) &&
1468 N0.getOperand(0).getNode()->hasOneUse() &&
1469 isa<ConstantSDNode>(N0.getOperand(1))) {
1470 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1471 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dale Johannesen6d844df2008-11-10 07:16:42 +00001472 uint64_t bestMask = 0;
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001473 unsigned bestWidth = 0, bestOffset = 0;
Dale Johannesen6d844df2008-11-10 07:16:42 +00001474 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001475 unsigned origWidth = N0.getValueType().getSizeInBits();
Dale Johannesen6d844df2008-11-10 07:16:42 +00001476 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1477 // 8 bits, but have to be careful...
1478 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1479 origWidth = Lod->getMemoryVT().getSizeInBits();
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001480 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1481 uint64_t newMask = (1ULL << width) - 1;
1482 for (unsigned offset=0; offset<origWidth/width; offset++) {
1483 if ((newMask & Mask)==Mask) {
Dale Johannesen39032712008-11-08 00:01:16 +00001484 if (!TD->isLittleEndian())
1485 bestOffset = (origWidth/width - offset - 1) * (width/8);
Dale Johannesen6d844df2008-11-10 07:16:42 +00001486 else
Dale Johannesen39032712008-11-08 00:01:16 +00001487 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesen01954eb2008-11-12 02:00:35 +00001488 bestMask = Mask >> (offset * (width/8) * 8);
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001489 bestWidth = width;
1490 break;
1491 }
1492 newMask = newMask << width;
1493 }
1494 }
1495 }
1496 if (bestWidth) {
1497 MVT newVT = MVT::getIntegerVT(bestWidth);
1498 if (newVT.isRound()) {
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001499 MVT PtrType = Lod->getOperand(1).getValueType();
1500 SDValue Ptr = Lod->getBasePtr();
1501 if (bestOffset != 0)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001502 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001503 DAG.getConstant(bestOffset, PtrType));
1504 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
Dale Johannesen38496eb2009-02-03 00:47:48 +00001505 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001506 Lod->getSrcValue(),
1507 Lod->getSrcValueOffset() + bestOffset,
1508 false, NewAlign);
Dale Johannesen38496eb2009-02-03 00:47:48 +00001509 return DAG.getSetCC(dl, VT,
1510 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001511 DAG.getConstant(bestMask, newVT)),
Dale Johannesen38496eb2009-02-03 00:47:48 +00001512 DAG.getConstant(0LL, newVT), Cond);
Dale Johannesend0a7c0e2008-11-07 01:28:02 +00001513 }
1514 }
1515 }
Bill Wendlinge3facb72008-11-10 21:22:06 +00001516
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1518 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands92c43912008-06-06 12:08:01 +00001519 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520
1521 // If the comparison constant has bits in the upper part, the
1522 // zero-extended value could never match.
Dan Gohmand00055a2008-03-03 22:22:56 +00001523 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1524 C1.getBitWidth() - InSize))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525 switch (Cond) {
1526 case ISD::SETUGT:
1527 case ISD::SETUGE:
1528 case ISD::SETEQ: return DAG.getConstant(0, VT);
1529 case ISD::SETULT:
1530 case ISD::SETULE:
1531 case ISD::SETNE: return DAG.getConstant(1, VT);
1532 case ISD::SETGT:
1533 case ISD::SETGE:
1534 // True if the sign bit of C1 is set.
Dan Gohmand00055a2008-03-03 22:22:56 +00001535 return DAG.getConstant(C1.isNegative(), VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 case ISD::SETLT:
1537 case ISD::SETLE:
1538 // True if the sign bit of C1 isn't set.
Dan Gohmand00055a2008-03-03 22:22:56 +00001539 return DAG.getConstant(C1.isNonNegative(), VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540 default:
1541 break;
1542 }
1543 }
1544
1545 // Otherwise, we can perform the comparison with the low bits.
1546 switch (Cond) {
1547 case ISD::SETEQ:
1548 case ISD::SETNE:
1549 case ISD::SETUGT:
1550 case ISD::SETUGE:
1551 case ISD::SETULT:
1552 case ISD::SETULE:
Dale Johannesen38496eb2009-02-03 00:47:48 +00001553 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmand00055a2008-03-03 22:22:56 +00001554 DAG.getConstant(APInt(C1).trunc(InSize),
1555 N0.getOperand(0).getValueType()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 Cond);
1557 default:
1558 break; // todo, be more careful with signed comparisons
1559 }
1560 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1561 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands92c43912008-06-06 12:08:01 +00001562 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1563 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1564 MVT ExtDstTy = N0.getValueType();
1565 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566
1567 // If the extended part has any inconsistent bits, it cannot ever
1568 // compare equal. In other words, they have to be all ones or all
1569 // zeros.
Dan Gohmand00055a2008-03-03 22:22:56 +00001570 APInt ExtBits =
1571 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1573 return DAG.getConstant(Cond == ISD::SETNE, VT);
1574
Dan Gohman8181bd12008-07-27 21:46:04 +00001575 SDValue ZextOp;
Duncan Sands92c43912008-06-06 12:08:01 +00001576 MVT Op0Ty = N0.getOperand(0).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577 if (Op0Ty == ExtSrcTy) {
1578 ZextOp = N0.getOperand(0);
1579 } else {
Dan Gohman04ec2f02008-03-03 22:37:52 +00001580 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Dale Johannesen38496eb2009-02-03 00:47:48 +00001581 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582 DAG.getConstant(Imm, Op0Ty));
1583 }
1584 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00001585 DCI.AddToWorklist(ZextOp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 // Otherwise, make this a use of a zext.
Dale Johannesen38496eb2009-02-03 00:47:48 +00001587 return DAG.getSetCC(dl, VT, ZextOp,
Dan Gohmand00055a2008-03-03 22:22:56 +00001588 DAG.getConstant(C1 & APInt::getLowBitsSet(
1589 ExtDstTyBits,
1590 ExtSrcTyBits),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591 ExtDstTy),
1592 Cond);
Dan Gohmand00055a2008-03-03 22:22:56 +00001593 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1595
1596 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1597 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001598 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001599 if (TrueWhenTrue)
1600 return N0;
1601
1602 // Invert the condition.
1603 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1604 CC = ISD::getSetCCInverse(CC,
Duncan Sands92c43912008-06-06 12:08:01 +00001605 N0.getOperand(0).getValueType().isInteger());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001606 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001607 }
1608
1609 if ((N0.getOpcode() == ISD::XOR ||
1610 (N0.getOpcode() == ISD::AND &&
1611 N0.getOperand(0).getOpcode() == ISD::XOR &&
1612 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1613 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman9d24dc72008-03-13 22:13:53 +00001614 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001615 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1616 // can only do this if the top bits are known zero.
Dan Gohman07961cd2008-02-25 21:11:39 +00001617 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618 if (DAG.MaskedValueIsZero(N0,
Dan Gohman07961cd2008-02-25 21:11:39 +00001619 APInt::getHighBitsSet(BitWidth,
1620 BitWidth-1))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001621 // Okay, get the un-inverted input value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001622 SDValue Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 if (N0.getOpcode() == ISD::XOR)
1624 Val = N0.getOperand(0);
1625 else {
1626 assert(N0.getOpcode() == ISD::AND &&
1627 N0.getOperand(0).getOpcode() == ISD::XOR);
1628 // ((X^1)&1)^1 -> X & 1
Dale Johannesen38496eb2009-02-03 00:47:48 +00001629 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 N0.getOperand(0).getOperand(0),
1631 N0.getOperand(1));
1632 }
Dale Johannesen38496eb2009-02-03 00:47:48 +00001633 return DAG.getSetCC(dl, VT, Val, N1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1635 }
1636 }
1637 }
1638
Dan Gohman04ec2f02008-03-03 22:37:52 +00001639 APInt MinVal, MaxVal;
Duncan Sands92c43912008-06-06 12:08:01 +00001640 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman04ec2f02008-03-03 22:37:52 +00001642 MinVal = APInt::getSignedMinValue(OperandBitSize);
1643 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 } else {
Dan Gohman04ec2f02008-03-03 22:37:52 +00001645 MinVal = APInt::getMinValue(OperandBitSize);
1646 MaxVal = APInt::getMaxValue(OperandBitSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647 }
1648
1649 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1650 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1651 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohmand00055a2008-03-03 22:22:56 +00001652 // X >= C0 --> X > (C0-1)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001653 return DAG.getSetCC(dl, VT, N0,
1654 DAG.getConstant(C1-1, N1.getValueType()),
1655 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656 }
1657
1658 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1659 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohmand00055a2008-03-03 22:22:56 +00001660 // X <= C0 --> X < (C0+1)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001661 return DAG.getSetCC(dl, VT, N0,
1662 DAG.getConstant(C1+1, N1.getValueType()),
1663 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664 }
1665
1666 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1667 return DAG.getConstant(0, VT); // X < MIN --> false
1668 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1669 return DAG.getConstant(1, VT); // X >= MIN --> true
1670 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1671 return DAG.getConstant(0, VT); // X > MAX --> false
1672 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1673 return DAG.getConstant(1, VT); // X <= MAX --> true
1674
1675 // Canonicalize setgt X, Min --> setne X, Min
1676 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001677 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001678 // Canonicalize setlt X, Max --> setne X, Max
1679 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001680 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681
1682 // If we have setult X, 1, turn it into seteq X, 0
1683 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001684 return DAG.getSetCC(dl, VT, N0,
1685 DAG.getConstant(MinVal, N0.getValueType()),
1686 ISD::SETEQ);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001687 // If we have setugt X, Max-1, turn it into seteq X, Max
1688 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001689 return DAG.getSetCC(dl, VT, N0,
1690 DAG.getConstant(MaxVal, N0.getValueType()),
1691 ISD::SETEQ);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692
1693 // If we have "setcc X, C0", check to see if we can shrink the immediate
1694 // by changing cc.
1695
1696 // SETUGT X, SINTMAX -> SETLT X, 0
Eli Friedman156a6682008-11-30 04:59:26 +00001697 if (Cond == ISD::SETUGT &&
1698 C1 == APInt::getSignedMaxValue(OperandBitSize))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001699 return DAG.getSetCC(dl, VT, N0,
1700 DAG.getConstant(0, N1.getValueType()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 ISD::SETLT);
1702
Eli Friedman156a6682008-11-30 04:59:26 +00001703 // SETULT X, SINTMIN -> SETGT X, -1
1704 if (Cond == ISD::SETULT &&
1705 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1706 SDValue ConstMinusOne =
1707 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1708 N1.getValueType());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001709 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
Eli Friedman156a6682008-11-30 04:59:26 +00001710 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711
1712 // Fold bit comparisons when we can.
1713 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1714 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1715 if (ConstantSDNode *AndRHS =
1716 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Duncan Sands7d9e3612009-01-31 15:50:11 +00001717 MVT ShiftTy = DCI.isBeforeLegalize() ?
1718 getPointerTy() : getShiftAmountTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1720 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001721 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00001722 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands7d9e3612009-01-31 15:50:11 +00001723 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1724 ShiftTy));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001726 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727 // (X & 8) == 8 --> (X & 8) >> 3
1728 // Perform the xform if C1 is a single bit.
Dan Gohmand00055a2008-03-03 22:22:56 +00001729 if (C1.isPowerOf2()) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00001730 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands7d9e3612009-01-31 15:50:11 +00001731 DAG.getConstant(C1.logBase2(), ShiftTy));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001732 }
1733 }
1734 }
1735 }
Gabor Greif1c80d112008-08-28 21:40:38 +00001736 } else if (isa<ConstantSDNode>(N0.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001737 // Ensure that the constant occurs on the RHS.
Dale Johannesen38496eb2009-02-03 00:47:48 +00001738 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001739 }
1740
Gabor Greif1c80d112008-08-28 21:40:38 +00001741 if (isa<ConstantFPSDNode>(N0.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001742 // Constant fold or commute setcc.
Dale Johannesen38496eb2009-02-03 00:47:48 +00001743 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greif1c80d112008-08-28 21:40:38 +00001744 if (O.getNode()) return O;
1745 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner42184432007-12-29 08:37:08 +00001746 // If the RHS of an FP comparison is a constant, simplify it away in
1747 // some cases.
1748 if (CFP->getValueAPF().isNaN()) {
1749 // If an operand is known to be a nan, we can fold it.
1750 switch (ISD::getUnorderedFlavor(Cond)) {
1751 default: assert(0 && "Unknown flavor!");
1752 case 0: // Known false.
1753 return DAG.getConstant(0, VT);
1754 case 1: // Known true.
1755 return DAG.getConstant(1, VT);
Chris Lattner0bcfea02007-12-30 21:21:10 +00001756 case 2: // Undefined.
Dale Johannesen9bfc0172009-02-06 23:05:02 +00001757 return DAG.getUNDEF(VT);
Chris Lattner42184432007-12-29 08:37:08 +00001758 }
1759 }
1760
1761 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1762 // constant if knowing that the operand is non-nan is enough. We prefer to
1763 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1764 // materialize 0.0.
1765 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001766 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 }
1768
1769 if (N0 == N1) {
1770 // We can always fold X == X for integer setcc's.
Duncan Sands92c43912008-06-06 12:08:01 +00001771 if (N0.getValueType().isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1773 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1774 if (UOF == 2) // FP operators that are undefined on NaNs.
1775 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1776 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1777 return DAG.getConstant(UOF, VT);
1778 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1779 // if it is not already.
1780 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1781 if (NewCond != Cond)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001782 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783 }
1784
1785 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands92c43912008-06-06 12:08:01 +00001786 N0.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001787 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1788 N0.getOpcode() == ISD::XOR) {
1789 // Simplify (X+Y) == (X+Z) --> Y == Z
1790 if (N0.getOpcode() == N1.getOpcode()) {
1791 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001792 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001794 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1796 // If X op Y == Y op X, try other combinations.
1797 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001798 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1799 Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001800 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001801 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1802 Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001803 }
1804 }
1805
1806 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1807 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1808 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greif1c80d112008-08-28 21:40:38 +00001809 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00001810 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001811 DAG.getConstant(RHSC->getAPIntValue()-
1812 LHSR->getAPIntValue(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001813 N0.getValueType()), Cond);
1814 }
1815
1816 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1817 if (N0.getOpcode() == ISD::XOR)
1818 // If we know that all of the inverted bits are zero, don't bother
1819 // performing the inversion.
Dan Gohman07961cd2008-02-25 21:11:39 +00001820 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1821 return
Dale Johannesen38496eb2009-02-03 00:47:48 +00001822 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman07961cd2008-02-25 21:11:39 +00001823 DAG.getConstant(LHSR->getAPIntValue() ^
1824 RHSC->getAPIntValue(),
1825 N0.getValueType()),
1826 Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001827 }
1828
1829 // Turn (C1-X) == C2 --> X == C1-C2
1830 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001831 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman07961cd2008-02-25 21:11:39 +00001832 return
Dale Johannesen38496eb2009-02-03 00:47:48 +00001833 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman07961cd2008-02-25 21:11:39 +00001834 DAG.getConstant(SUBC->getAPIntValue() -
1835 RHSC->getAPIntValue(),
1836 N0.getValueType()),
1837 Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001838 }
1839 }
1840 }
1841
1842 // Simplify (X+Z) == X --> Z == 0
1843 if (N0.getOperand(0) == N1)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001844 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001845 DAG.getConstant(0, N0.getValueType()), Cond);
1846 if (N0.getOperand(1) == N1) {
1847 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesen38496eb2009-02-03 00:47:48 +00001848 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001849 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greif1c80d112008-08-28 21:40:38 +00001850 else if (N0.getNode()->hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001851 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1852 // (Z-X) == X --> Z == X<<1
Dale Johannesen38496eb2009-02-03 00:47:48 +00001853 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001854 N1,
1855 DAG.getConstant(1, getShiftAmountTy()));
1856 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00001857 DCI.AddToWorklist(SH.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001858 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859 }
1860 }
1861 }
1862
1863 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1864 N1.getOpcode() == ISD::XOR) {
1865 // Simplify X == (X+Z) --> Z == 0
1866 if (N1.getOperand(0) == N0) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00001867 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001868 DAG.getConstant(0, N1.getValueType()), Cond);
1869 } else if (N1.getOperand(1) == N0) {
1870 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00001871 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greif1c80d112008-08-28 21:40:38 +00001873 } else if (N1.getNode()->hasOneUse()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001874 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1875 // X == (Z-X) --> X<<1 == Z
Dale Johannesen38496eb2009-02-03 00:47:48 +00001876 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 DAG.getConstant(1, getShiftAmountTy()));
1878 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00001879 DCI.AddToWorklist(SH.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001880 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001881 }
1882 }
1883 }
Dan Gohman22cefb02009-01-29 01:59:02 +00001884
Dan Gohman8710f1c2009-01-29 16:18:12 +00001885 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen0ca3f132009-02-11 19:19:41 +00001886 // Note that where y is variable and is known to have at most
1887 // one bit set (for example, if it is z&1) we cannot do this;
1888 // the expressions are not equivalent when y==0.
Dan Gohman22cefb02009-01-29 01:59:02 +00001889 if (N0.getOpcode() == ISD::AND)
1890 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen0ca3f132009-02-11 19:19:41 +00001891 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohman22cefb02009-01-29 01:59:02 +00001892 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1893 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001894 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohman22cefb02009-01-29 01:59:02 +00001895 }
1896 }
1897 if (N1.getOpcode() == ISD::AND)
1898 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen0ca3f132009-02-11 19:19:41 +00001899 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohman22cefb02009-01-29 01:59:02 +00001900 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1901 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesen38496eb2009-02-03 00:47:48 +00001902 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohman22cefb02009-01-29 01:59:02 +00001903 }
1904 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001905 }
1906
1907 // Fold away ALL boolean setcc's.
Dan Gohman8181bd12008-07-27 21:46:04 +00001908 SDValue Temp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001909 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1910 switch (Cond) {
1911 default: assert(0 && "Unknown integer setcc!");
Bob Wilson81a42cf2009-01-22 17:39:32 +00001912 case ISD::SETEQ: // X == Y -> ~(X^Y)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001913 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1914 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001915 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00001916 DCI.AddToWorklist(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917 break;
1918 case ISD::SETNE: // X != Y --> (X^Y)
Dale Johannesen38496eb2009-02-03 00:47:48 +00001919 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001920 break;
Bob Wilson81a42cf2009-01-22 17:39:32 +00001921 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1922 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Dale Johannesen38496eb2009-02-03 00:47:48 +00001923 Temp = DAG.getNOT(dl, N0, MVT::i1);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001924 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001925 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00001926 DCI.AddToWorklist(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001927 break;
Bob Wilson81a42cf2009-01-22 17:39:32 +00001928 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1929 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Dale Johannesen38496eb2009-02-03 00:47:48 +00001930 Temp = DAG.getNOT(dl, N1, MVT::i1);
1931 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00001933 DCI.AddToWorklist(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934 break;
Bob Wilson81a42cf2009-01-22 17:39:32 +00001935 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1936 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Dale Johannesen38496eb2009-02-03 00:47:48 +00001937 Temp = DAG.getNOT(dl, N0, MVT::i1);
1938 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00001940 DCI.AddToWorklist(Temp.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 break;
Bob Wilson81a42cf2009-01-22 17:39:32 +00001942 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1943 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Dale Johannesen38496eb2009-02-03 00:47:48 +00001944 Temp = DAG.getNOT(dl, N1, MVT::i1);
1945 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946 break;
1947 }
1948 if (VT != MVT::i1) {
1949 if (!DCI.isCalledByLegalizer())
Gabor Greif1c80d112008-08-28 21:40:38 +00001950 DCI.AddToWorklist(N0.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesen38496eb2009-02-03 00:47:48 +00001952 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 }
1954 return N0;
1955 }
1956
1957 // Could not fold it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001958 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001959}
1960
Evan Chengef7be082008-05-12 19:56:52 +00001961/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1962/// node is a GlobalAddress + offset.
1963bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
1964 int64_t &Offset) const {
1965 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman00403842008-06-09 22:05:52 +00001966 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1967 GA = GASD->getGlobal();
1968 Offset += GASD->getOffset();
Evan Chengef7be082008-05-12 19:56:52 +00001969 return true;
1970 }
1971
1972 if (N->getOpcode() == ISD::ADD) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001973 SDValue N1 = N->getOperand(0);
1974 SDValue N2 = N->getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001975 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengef7be082008-05-12 19:56:52 +00001976 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1977 if (V) {
Dan Gohman40686732008-09-26 21:54:37 +00001978 Offset += V->getSExtValue();
Evan Chengef7be082008-05-12 19:56:52 +00001979 return true;
1980 }
Gabor Greif1c80d112008-08-28 21:40:38 +00001981 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengef7be082008-05-12 19:56:52 +00001982 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1983 if (V) {
Dan Gohman40686732008-09-26 21:54:37 +00001984 Offset += V->getSExtValue();
Evan Chengef7be082008-05-12 19:56:52 +00001985 return true;
1986 }
1987 }
1988 }
1989 return false;
1990}
1991
1992
1993/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
1994/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
1995/// location that the 'Base' load is loading from.
1996bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
1997 unsigned Bytes, int Dist,
Evan Chengb6290462008-05-12 23:04:07 +00001998 const MachineFrameInfo *MFI) const {
Gabor Greif1c80d112008-08-28 21:40:38 +00001999 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengef7be082008-05-12 19:56:52 +00002000 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00002001 MVT VT = LD->getValueType(0);
2002 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengef7be082008-05-12 19:56:52 +00002003 return false;
2004
Dan Gohman8181bd12008-07-27 21:46:04 +00002005 SDValue Loc = LD->getOperand(1);
2006 SDValue BaseLoc = Base->getOperand(1);
Evan Chengef7be082008-05-12 19:56:52 +00002007 if (Loc.getOpcode() == ISD::FrameIndex) {
2008 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2009 return false;
2010 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2011 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2012 int FS = MFI->getObjectSize(FI);
2013 int BFS = MFI->getObjectSize(BFI);
2014 if (FS != BFS || FS != (int)Bytes) return false;
2015 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2016 }
2017
2018 GlobalValue *GV1 = NULL;
2019 GlobalValue *GV2 = NULL;
2020 int64_t Offset1 = 0;
2021 int64_t Offset2 = 0;
Gabor Greif1c80d112008-08-28 21:40:38 +00002022 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2023 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengef7be082008-05-12 19:56:52 +00002024 if (isGA1 && isGA2 && GV1 == GV2)
2025 return Offset1 == (Offset2 + Dist*Bytes);
2026 return false;
2027}
2028
2029
Dan Gohman8181bd12008-07-27 21:46:04 +00002030SDValue TargetLowering::
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2032 // Default implementation: no optimization.
Dan Gohman8181bd12008-07-27 21:46:04 +00002033 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034}
2035
2036//===----------------------------------------------------------------------===//
2037// Inline Assembler Implementation Methods
2038//===----------------------------------------------------------------------===//
2039
Chris Lattner4cf8c702008-04-27 00:09:47 +00002040
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041TargetLowering::ConstraintType
2042TargetLowering::getConstraintType(const std::string &Constraint) const {
2043 // FIXME: lots more standard ones to handle.
2044 if (Constraint.size() == 1) {
2045 switch (Constraint[0]) {
2046 default: break;
2047 case 'r': return C_RegisterClass;
2048 case 'm': // memory
2049 case 'o': // offsetable
2050 case 'V': // not offsetable
2051 return C_Memory;
2052 case 'i': // Simple Integer or Relocatable Constant
2053 case 'n': // Simple Integer
2054 case 's': // Relocatable Constant
2055 case 'X': // Allow ANY value.
2056 case 'I': // Target registers.
2057 case 'J':
2058 case 'K':
2059 case 'L':
2060 case 'M':
2061 case 'N':
2062 case 'O':
2063 case 'P':
2064 return C_Other;
2065 }
2066 }
2067
2068 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2069 Constraint[Constraint.size()-1] == '}')
2070 return C_Register;
2071 return C_Unknown;
2072}
2073
Dale Johannesene99fc902008-01-29 02:21:21 +00002074/// LowerXConstraint - try to replace an X constraint, which matches anything,
2075/// with another that has more specific requirements based on the type of the
2076/// corresponding operand.
Duncan Sands92c43912008-06-06 12:08:01 +00002077const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
2078 if (ConstraintVT.isInteger())
Chris Lattnereca405c2008-04-26 23:02:14 +00002079 return "r";
Duncan Sands92c43912008-06-06 12:08:01 +00002080 if (ConstraintVT.isFloatingPoint())
Chris Lattnereca405c2008-04-26 23:02:14 +00002081 return "f"; // works for many targets
2082 return 0;
Dale Johannesene99fc902008-01-29 02:21:21 +00002083}
2084
Chris Lattnera531abc2007-08-25 00:47:38 +00002085/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2086/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00002087void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00002088 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +00002089 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00002090 std::vector<SDValue> &Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00002091 SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 switch (ConstraintLetter) {
2093 default: break;
Dale Johannesencfb19e62007-11-05 21:20:28 +00002094 case 'X': // Allows any operand; labels (basic block) use this.
2095 if (Op.getOpcode() == ISD::BasicBlock) {
2096 Ops.push_back(Op);
2097 return;
2098 }
2099 // fall through
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 case 'i': // Simple Integer or Relocatable Constant
2101 case 'n': // Simple Integer
Dale Johannesencfb19e62007-11-05 21:20:28 +00002102 case 's': { // Relocatable Constant
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 // These operands are interested in values of the form (GV+C), where C may
2104 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2105 // is possible and fine if either GV or C are missing.
2106 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2107 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2108
2109 // If we have "(add GV, C)", pull out GV/C
2110 if (Op.getOpcode() == ISD::ADD) {
2111 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2112 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2113 if (C == 0 || GA == 0) {
2114 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2115 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2116 }
2117 if (C == 0 || GA == 0)
2118 C = 0, GA = 0;
2119 }
2120
2121 // If we find a valid operand, map to the TargetXXX version so that the
2122 // value itself doesn't get selected.
2123 if (GA) { // Either &GV or &GV+C
2124 if (ConstraintLetter != 'n') {
2125 int64_t Offs = GA->getOffset();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002126 if (C) Offs += C->getZExtValue();
Chris Lattnera531abc2007-08-25 00:47:38 +00002127 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2128 Op.getValueType(), Offs));
2129 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 }
2131 }
2132 if (C) { // just C, no GV.
2133 // Simple constants are not allowed for 's'.
Chris Lattnera531abc2007-08-25 00:47:38 +00002134 if (ConstraintLetter != 's') {
Dale Johannesenf190a032009-02-12 20:58:09 +00002135 // gcc prints these as sign extended. Sign extend value to 64 bits
2136 // now; without this it would get ZExt'd later in
2137 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2138 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
2139 MVT::i64));
Chris Lattnera531abc2007-08-25 00:47:38 +00002140 return;
2141 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 }
2143 break;
2144 }
2145 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146}
2147
2148std::vector<unsigned> TargetLowering::
2149getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00002150 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 return std::vector<unsigned>();
2152}
2153
2154
2155std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
2156getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00002157 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 if (Constraint[0] != '{')
2159 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
2160 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2161
2162 // Remove the braces from around the name.
2163 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
2164
2165 // Figure out which register class contains this reg.
Dan Gohman1e57df32008-02-10 18:45:23 +00002166 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2167 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 E = RI->regclass_end(); RCI != E; ++RCI) {
2169 const TargetRegisterClass *RC = *RCI;
2170
2171 // If none of the the value types for this register class are valid, we
2172 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2173 bool isLegal = false;
2174 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2175 I != E; ++I) {
2176 if (isTypeLegal(*I)) {
2177 isLegal = true;
2178 break;
2179 }
2180 }
2181
2182 if (!isLegal) continue;
2183
2184 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2185 I != E; ++I) {
Bill Wendling8eeb9792008-02-26 21:11:01 +00002186 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 return std::make_pair(*I, RC);
2188 }
2189 }
2190
2191 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
2192}
2193
2194//===----------------------------------------------------------------------===//
Chris Lattner4cf8c702008-04-27 00:09:47 +00002195// Constraint Selection.
2196
Chris Lattnerefec3242008-10-17 16:47:46 +00002197/// isMatchingInputConstraint - Return true of this is an input operand that is
2198/// a matching constraint like "4".
2199bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner01f53542008-10-17 16:21:11 +00002200 assert(!ConstraintCode.empty() && "No known constraint!");
2201 return isdigit(ConstraintCode[0]);
2202}
2203
2204/// getMatchedOperand - If this is an input matching constraint, this method
2205/// returns the output operand it matches.
2206unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2207 assert(!ConstraintCode.empty() && "No known constraint!");
2208 return atoi(ConstraintCode.c_str());
2209}
2210
2211
Chris Lattner4cf8c702008-04-27 00:09:47 +00002212/// getConstraintGenerality - Return an integer indicating how general CT
2213/// is.
2214static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2215 switch (CT) {
2216 default: assert(0 && "Unknown constraint type!");
2217 case TargetLowering::C_Other:
2218 case TargetLowering::C_Unknown:
2219 return 0;
2220 case TargetLowering::C_Register:
2221 return 1;
2222 case TargetLowering::C_RegisterClass:
2223 return 2;
2224 case TargetLowering::C_Memory:
2225 return 3;
2226 }
2227}
2228
2229/// ChooseConstraint - If there are multiple different constraints that we
2230/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattnerf9fde542008-04-27 01:49:46 +00002231/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4cf8c702008-04-27 00:09:47 +00002232/// Other -> immediates and magic values
2233/// Register -> one specific register
2234/// RegisterClass -> a group of regs
2235/// Memory -> memory
2236/// Ideally, we would pick the most specific constraint possible: if we have
2237/// something that fits into a register, we would pick it. The problem here
2238/// is that if we have something that could either be in a register or in
2239/// memory that use of the register could cause selection of *other*
2240/// operands to fail: they might only succeed if we pick memory. Because of
2241/// this the heuristic we use is:
2242///
2243/// 1) If there is an 'other' constraint, and if the operand is valid for
2244/// that constraint, use it. This makes us take advantage of 'i'
2245/// constraints when available.
2246/// 2) Otherwise, pick the most general constraint present. This prefers
2247/// 'm' over 'r', for example.
2248///
2249static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Cheng7f250d62008-09-24 00:05:32 +00002250 bool hasMemory, const TargetLowering &TLI,
Dan Gohman8181bd12008-07-27 21:46:04 +00002251 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4cf8c702008-04-27 00:09:47 +00002252 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2253 unsigned BestIdx = 0;
2254 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2255 int BestGenerality = -1;
2256
2257 // Loop over the options, keeping track of the most general one.
2258 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2259 TargetLowering::ConstraintType CType =
2260 TLI.getConstraintType(OpInfo.Codes[i]);
2261
Chris Lattner4486c2e2008-04-27 00:37:18 +00002262 // If this is an 'other' constraint, see if the operand is valid for it.
2263 // For example, on X86 we might have an 'rI' constraint. If the operand
2264 // is an integer in the range [0..31] we want to use I (saving a load
2265 // of a register), otherwise we must use 'r'.
Gabor Greif1c80d112008-08-28 21:40:38 +00002266 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner4486c2e2008-04-27 00:37:18 +00002267 assert(OpInfo.Codes[i].size() == 1 &&
2268 "Unhandled multi-letter 'other' constraint");
Dan Gohman8181bd12008-07-27 21:46:04 +00002269 std::vector<SDValue> ResultOps;
Evan Cheng7f250d62008-09-24 00:05:32 +00002270 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner4486c2e2008-04-27 00:37:18 +00002271 ResultOps, *DAG);
2272 if (!ResultOps.empty()) {
2273 BestType = CType;
2274 BestIdx = i;
2275 break;
2276 }
2277 }
2278
Chris Lattner4cf8c702008-04-27 00:09:47 +00002279 // This constraint letter is more general than the previous one, use it.
2280 int Generality = getConstraintGenerality(CType);
2281 if (Generality > BestGenerality) {
2282 BestType = CType;
2283 BestIdx = i;
2284 BestGenerality = Generality;
2285 }
2286 }
2287
2288 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2289 OpInfo.ConstraintType = BestType;
2290}
2291
2292/// ComputeConstraintToUse - Determines the constraint code and constraint
2293/// type to use for the specific AsmOperandInfo, setting
2294/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner4486c2e2008-04-27 00:37:18 +00002295void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman8181bd12008-07-27 21:46:04 +00002296 SDValue Op,
Evan Cheng7f250d62008-09-24 00:05:32 +00002297 bool hasMemory,
Chris Lattner4486c2e2008-04-27 00:37:18 +00002298 SelectionDAG *DAG) const {
Chris Lattner4cf8c702008-04-27 00:09:47 +00002299 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2300
2301 // Single-letter constraints ('r') are very common.
2302 if (OpInfo.Codes.size() == 1) {
2303 OpInfo.ConstraintCode = OpInfo.Codes[0];
2304 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2305 } else {
Evan Cheng7f250d62008-09-24 00:05:32 +00002306 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4cf8c702008-04-27 00:09:47 +00002307 }
2308
2309 // 'X' matches anything.
2310 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2311 // Labels and constants are handled elsewhere ('X' is the only thing
2312 // that matches labels).
2313 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2314 isa<ConstantInt>(OpInfo.CallOperandVal))
2315 return;
2316
2317 // Otherwise, try to resolve it to something we know about by looking at
2318 // the actual operand type.
2319 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2320 OpInfo.ConstraintCode = Repl;
2321 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2322 }
2323 }
2324}
2325
2326//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002327// Loop Strength Reduction hooks
2328//===----------------------------------------------------------------------===//
2329
2330/// isLegalAddressingMode - Return true if the addressing mode represented
2331/// by AM is legal for this target, for a load/store of the specified type.
2332bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2333 const Type *Ty) const {
2334 // The default implementation of this implements a conservative RISCy, r+r and
2335 // r+i addr mode.
2336
2337 // Allows a sign-extended 16-bit immediate field.
2338 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2339 return false;
2340
2341 // No global is ever allowed as a base.
2342 if (AM.BaseGV)
2343 return false;
2344
2345 // Only support r+r,
2346 switch (AM.Scale) {
2347 case 0: // "r+i" or just "i", depending on HasBaseReg.
2348 break;
2349 case 1:
2350 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2351 return false;
2352 // Otherwise we have r+r or r+i.
2353 break;
2354 case 2:
2355 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2356 return false;
2357 // Allow 2*r as r+r.
2358 break;
2359 }
2360
2361 return true;
2362}
2363
Eli Friedmanca009722008-11-30 06:02:26 +00002364struct mu {
2365 APInt m; // magic number
2366 bool a; // add indicator
Eli Friedman2589b502008-11-30 06:35:39 +00002367 unsigned s; // shift amount
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002368};
2369
Eli Friedmanca009722008-11-30 06:02:26 +00002370/// magicu - calculate the magic numbers required to codegen an integer udiv as
2371/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
2372static mu magicu(const APInt& d) {
2373 unsigned p;
2374 APInt nc, delta, q1, r1, q2, r2;
2375 struct mu magu;
2376 magu.a = 0; // initialize "add" indicator
2377 APInt allOnes = APInt::getAllOnesValue(d.getBitWidth());
2378 APInt signedMin = APInt::getSignedMinValue(d.getBitWidth());
2379 APInt signedMax = APInt::getSignedMaxValue(d.getBitWidth());
2380
2381 nc = allOnes - (-d).urem(d);
2382 p = d.getBitWidth() - 1; // initialize p
2383 q1 = signedMin.udiv(nc); // initialize q1 = 2p/nc
2384 r1 = signedMin - q1*nc; // initialize r1 = rem(2p,nc)
2385 q2 = signedMax.udiv(d); // initialize q2 = (2p-1)/d
2386 r2 = signedMax - q2*d; // initialize r2 = rem((2p-1),d)
2387 do {
2388 p = p + 1;
2389 if (r1.uge(nc - r1)) {
2390 q1 = q1 + q1 + 1; // update q1
2391 r1 = r1 + r1 - nc; // update r1
2392 }
2393 else {
2394 q1 = q1+q1; // update q1
2395 r1 = r1+r1; // update r1
2396 }
2397 if ((r2 + 1).uge(d - r2)) {
2398 if (q2.uge(signedMax)) magu.a = 1;
2399 q2 = q2+q2 + 1; // update q2
2400 r2 = r2+r2 + 1 - d; // update r2
2401 }
2402 else {
2403 if (q2.uge(signedMin)) magu.a = 1;
2404 q2 = q2+q2; // update q2
2405 r2 = r2+r2 + 1; // update r2
2406 }
2407 delta = d - 1 - r2;
2408 } while (p < d.getBitWidth()*2 &&
2409 (q1.ult(delta) || (q1 == delta && r1 == 0)));
2410 magu.m = q2 + 1; // resulting magic number
2411 magu.s = p - d.getBitWidth(); // resulting shift
2412 return magu;
2413}
2414
2415// Magic for divide replacement
Eli Friedmanca009722008-11-30 06:02:26 +00002416struct ms {
Eli Friedman2589b502008-11-30 06:35:39 +00002417 APInt m; // magic number
2418 unsigned s; // shift amount
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419};
2420
2421/// magic - calculate the magic numbers required to codegen an integer sdiv as
2422/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
2423/// or -1.
Eli Friedman2589b502008-11-30 06:35:39 +00002424static ms magic(const APInt& d) {
2425 unsigned p;
2426 APInt ad, anc, delta, q1, r1, q2, r2, t;
2427 APInt allOnes = APInt::getAllOnesValue(d.getBitWidth());
2428 APInt signedMin = APInt::getSignedMinValue(d.getBitWidth());
2429 APInt signedMax = APInt::getSignedMaxValue(d.getBitWidth());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002430 struct ms mag;
2431
Eli Friedman2589b502008-11-30 06:35:39 +00002432 ad = d.abs();
2433 t = signedMin + (d.lshr(d.getBitWidth() - 1));
2434 anc = t - 1 - t.urem(ad); // absolute value of nc
2435 p = d.getBitWidth() - 1; // initialize p
2436 q1 = signedMin.udiv(anc); // initialize q1 = 2p/abs(nc)
2437 r1 = signedMin - q1*anc; // initialize r1 = rem(2p,abs(nc))
2438 q2 = signedMin.udiv(ad); // initialize q2 = 2p/abs(d)
2439 r2 = signedMin - q2*ad; // initialize r2 = rem(2p,abs(d))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002440 do {
2441 p = p + 1;
Eli Friedman2589b502008-11-30 06:35:39 +00002442 q1 = q1<<1; // update q1 = 2p/abs(nc)
2443 r1 = r1<<1; // update r1 = rem(2p/abs(nc))
2444 if (r1.uge(anc)) { // must be unsigned comparison
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 q1 = q1 + 1;
2446 r1 = r1 - anc;
2447 }
Eli Friedman2589b502008-11-30 06:35:39 +00002448 q2 = q2<<1; // update q2 = 2p/abs(d)
2449 r2 = r2<<1; // update r2 = rem(2p/abs(d))
2450 if (r2.uge(ad)) { // must be unsigned comparison
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 q2 = q2 + 1;
2452 r2 = r2 - ad;
2453 }
2454 delta = ad - r2;
Eli Friedman2589b502008-11-30 06:35:39 +00002455 } while (q1.ule(delta) || (q1 == delta && r1 == 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456
2457 mag.m = q2 + 1;
Eli Friedman2589b502008-11-30 06:35:39 +00002458 if (d.isNegative()) mag.m = -mag.m; // resulting magic number
2459 mag.s = p - d.getBitWidth(); // resulting shift
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 return mag;
2461}
2462
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002463/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2464/// return a DAG expression to select that will generate the same value by
2465/// multiplying by a magic number. See:
2466/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman8181bd12008-07-27 21:46:04 +00002467SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2468 std::vector<SDNode*>* Created) const {
Duncan Sands92c43912008-06-06 12:08:01 +00002469 MVT VT = N->getValueType(0);
Dale Johannesen38496eb2009-02-03 00:47:48 +00002470 DebugLoc dl= N->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471
2472 // Check to see if we can do this.
Eli Friedman2589b502008-11-30 06:35:39 +00002473 // FIXME: We should be more aggressive here.
2474 if (!isTypeLegal(VT))
2475 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002476
Eli Friedman2589b502008-11-30 06:35:39 +00002477 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2478 ms magics = magic(d);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479
2480 // Multiply the numerator (operand 0) by the magic value
Eli Friedman2589b502008-11-30 06:35:39 +00002481 // FIXME: We should support doing a MUL in a wider type
Dan Gohman8181bd12008-07-27 21:46:04 +00002482 SDValue Q;
Dan Gohman52c51aa2009-01-28 17:46:25 +00002483 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002484 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman5a199552007-10-08 18:33:35 +00002485 DAG.getConstant(magics.m, VT));
Dan Gohman52c51aa2009-01-28 17:46:25 +00002486 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002487 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman5a199552007-10-08 18:33:35 +00002488 N->getOperand(0),
Gabor Greif1c80d112008-08-28 21:40:38 +00002489 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman5a199552007-10-08 18:33:35 +00002490 else
Dan Gohman8181bd12008-07-27 21:46:04 +00002491 return SDValue(); // No mulhs or equvialent
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002492 // If d > 0 and m < 0, add the numerator
Eli Friedman2589b502008-11-30 06:35:39 +00002493 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002494 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002496 Created->push_back(Q.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002497 }
2498 // If d < 0 and m > 0, subtract the numerator.
Eli Friedman2589b502008-11-30 06:35:39 +00002499 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002500 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002501 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002502 Created->push_back(Q.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002503 }
2504 // Shift right algebraic if shift value is nonzero
2505 if (magics.s > 0) {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002506 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 DAG.getConstant(magics.s, getShiftAmountTy()));
2508 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002509 Created->push_back(Q.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002510 }
2511 // Extract the sign bit and add it to the quotient
Dan Gohman8181bd12008-07-27 21:46:04 +00002512 SDValue T =
Dale Johannesen38496eb2009-02-03 00:47:48 +00002513 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514 getShiftAmountTy()));
2515 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002516 Created->push_back(T.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002517 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518}
2519
2520/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2521/// return a DAG expression to select that will generate the same value by
2522/// multiplying by a magic number. See:
2523/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman8181bd12008-07-27 21:46:04 +00002524SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2525 std::vector<SDNode*>* Created) const {
Duncan Sands92c43912008-06-06 12:08:01 +00002526 MVT VT = N->getValueType(0);
Dale Johannesen38496eb2009-02-03 00:47:48 +00002527 DebugLoc dl = N->getDebugLoc();
Eli Friedmanca009722008-11-30 06:02:26 +00002528
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002529 // Check to see if we can do this.
Eli Friedmanca009722008-11-30 06:02:26 +00002530 // FIXME: We should be more aggressive here.
2531 if (!isTypeLegal(VT))
2532 return SDValue();
2533
2534 // FIXME: We should use a narrower constant when the upper
2535 // bits are known to be zero.
2536 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
2537 mu magics = magicu(N1C->getAPIntValue());
2538
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002539 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanca009722008-11-30 06:02:26 +00002540 // FIXME: We should support doing a MUL in a wider type
Dan Gohman8181bd12008-07-27 21:46:04 +00002541 SDValue Q;
Dan Gohman52c51aa2009-01-28 17:46:25 +00002542 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002543 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman5a199552007-10-08 18:33:35 +00002544 DAG.getConstant(magics.m, VT));
Dan Gohman52c51aa2009-01-28 17:46:25 +00002545 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesen38496eb2009-02-03 00:47:48 +00002546 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman5a199552007-10-08 18:33:35 +00002547 N->getOperand(0),
Gabor Greif1c80d112008-08-28 21:40:38 +00002548 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman5a199552007-10-08 18:33:35 +00002549 else
Dan Gohman8181bd12008-07-27 21:46:04 +00002550 return SDValue(); // No mulhu or equvialent
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002551 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002552 Created->push_back(Q.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002553
2554 if (magics.a == 0) {
Eli Friedmanca009722008-11-30 06:02:26 +00002555 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2556 "We shouldn't generate an undefined shift!");
Dale Johannesen38496eb2009-02-03 00:47:48 +00002557 return DAG.getNode(ISD::SRL, dl, VT, Q,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002558 DAG.getConstant(magics.s, getShiftAmountTy()));
2559 } else {
Dale Johannesen38496eb2009-02-03 00:47:48 +00002560 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002561 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002562 Created->push_back(NPQ.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002563 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002564 DAG.getConstant(1, getShiftAmountTy()));
2565 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002566 Created->push_back(NPQ.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002567 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002568 if (Created)
Gabor Greif1c80d112008-08-28 21:40:38 +00002569 Created->push_back(NPQ.getNode());
Dale Johannesen38496eb2009-02-03 00:47:48 +00002570 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002571 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2572 }
2573}