blob: 5aa7d98da27fbe84719abd7d7520903088e94c1c [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000035#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000036#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000039#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000040#include "llvm/Target/TargetLoweringObjectFile.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000042#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000043#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000044#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/ADT/Statistic.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000047#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000048#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000051#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include "llvm/Support/MathExtras.h"
53#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054using namespace llvm;
55
Chris Lattner95b2c7d2006-12-19 22:59:26 +000056STATISTIC(EmittedInsts, "Number of machine instrs printed");
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057
Chris Lattner97f06932009-10-19 20:20:46 +000058static cl::opt<bool>
59EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
60 cl::desc("enable experimental asmprinter gunk in the arm backend"));
61
Chris Lattner95b2c7d2006-12-19 22:59:26 +000062namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000063 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000064
65 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
66 /// make the right decision when printing asm code for different targets.
67 const ARMSubtarget *Subtarget;
68
69 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000071 ARMFunctionInfo *AFI;
72
Evan Cheng6d63a722008-09-18 07:27:23 +000073 /// MCP - Keep a pointer to constantpool entries of the current
74 /// MachineFunction.
75 const MachineConstantPool *MCP;
76
Bill Wendling57f0db82009-02-24 08:30:20 +000077 public:
David Greene71847812009-07-14 20:18:05 +000078 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattneraf76e592009-08-22 20:48:53 +000079 const MCAsmInfo *T, bool V)
Chris Lattnera10343f2009-10-19 18:08:02 +000080 : AsmPrinter(O, TM, T, V), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000081 Subtarget = &TM.getSubtarget<ARMSubtarget>();
82 }
83
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000084 virtual const char *getPassName() const {
85 return "ARM Assembly Printer";
86 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000087
88 void printMCInst(const MCInst *MI) {
Chris Lattner61d35c22009-10-19 21:21:39 +000089 ARMInstPrinter(O, *MAI, VerboseAsm).printInstruction(MI);
Chris Lattner97f06932009-10-19 20:20:46 +000090 }
91
92 void printInstructionThroughMCStreamer(const MachineInstr *MI);
93
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000094
Evan Cheng055b0312009-06-29 07:51:04 +000095 void printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000096 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +000097 void printSOImmOperand(const MachineInstr *MI, int OpNum);
98 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
99 void printSORegOperand(const MachineInstr *MI, int OpNum);
100 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
101 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
102 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
103 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
104 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000107 const char *Modifier = 0);
Bob Wilson8b024a52009-07-01 23:16:05 +0000108 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000109 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000110 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000111 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000112
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000113 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenge5564742009-07-09 23:43:36 +0000114 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000115 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
116 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000117 unsigned Scale);
Evan Cheng055b0312009-06-29 07:51:04 +0000118 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
119 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
120 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
121 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000122
Evan Cheng9cb9e672009-06-27 02:26:13 +0000123 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000124 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
125 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng5c874172009-07-09 22:21:59 +0000126 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000127 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000128 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000129
Evan Cheng055b0312009-06-29 07:51:04 +0000130 void printPredicateOperand(const MachineInstr *MI, int OpNum);
131 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
132 void printPCLabel(const MachineInstr *MI, int OpNum);
133 void printRegisterList(const MachineInstr *MI, int OpNum);
134 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000135 const char *Modifier);
Evan Cheng055b0312009-06-29 07:51:04 +0000136 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng66ac5312009-07-25 00:33:29 +0000137 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng5657c012009-07-29 02:18:14 +0000138 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson4f38b382009-08-21 21:58:55 +0000139 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng39382422009-10-28 01:44:26 +0000140 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
141 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +0000142
Bob Wilson54c78ef2009-11-06 23:33:28 +0000143 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
144 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
145 }
146 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
147 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
148 }
149 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
150 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
151 }
152 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
153 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
154 }
155
Evan Cheng055b0312009-06-29 07:51:04 +0000156 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000157 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng055b0312009-06-29 07:51:04 +0000158 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000159 unsigned AsmVariant,
160 const char *ExtraCode);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161
Chris Lattner41aefdc2009-08-08 01:32:19 +0000162 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattnerd95148f2009-09-13 20:19:22 +0000163 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000164
Evan Chenga8e29892007-01-19 07:51:42 +0000165 void printMachineInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000166 bool runOnMachineFunction(MachineFunction &F);
Bob Wilson812209a2009-09-30 22:06:26 +0000167 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000168 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Cheng711b6dc2008-08-08 06:56:16 +0000170 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
171 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000172 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000173 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
174 case 1: O << MAI->getData8bitsDirective(0); break;
175 case 2: O << MAI->getData16bitsDirective(0); break;
176 case 4: O << MAI->getData32bitsDirective(0); break;
177 default: assert(0 && "Unknown CPV size");
178 }
Evan Chenga8e29892007-01-19 07:51:42 +0000179
Evan Cheng711b6dc2008-08-08 06:56:16 +0000180 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattner48130352010-01-13 06:38:18 +0000181 SmallString<128> TmpNameStr;
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000182
183 if (ACPV->isLSDA()) {
Chris Lattner48130352010-01-13 06:38:18 +0000184 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbachc40d9f92009-09-01 18:49:12 +0000185 "_LSDA_" << getFunctionNumber();
Chris Lattner48130352010-01-13 06:38:18 +0000186 O << TmpNameStr.str();
Bob Wilson28989a82009-11-02 16:59:06 +0000187 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000188 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000189 } else if (ACPV->isGlobalValue()) {
190 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000191 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000192 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000193 if (!isIndirect)
Chris Lattner10b318b2010-01-17 21:43:43 +0000194 O << *GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000195 else {
196 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000197 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000198 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000199
200 MachineModuleInfoMachO &MMIMachO =
201 MMI->getObjFileInfo<MachineModuleInfoMachO>();
202 const MCSymbol *&StubSym =
203 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
204 MMIMachO.getGVStubEntry(Sym);
Chris Lattner8b378752010-01-15 23:26:49 +0000205 if (StubSym == 0)
Chris Lattner6b04ede2010-01-15 23:18:17 +0000206 StubSym = GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000207 }
Bob Wilson28989a82009-11-02 16:59:06 +0000208 } else {
209 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000210 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000211 }
Jim Grosbache9952212009-09-04 01:38:51 +0000212
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000213 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000214 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000215 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000216 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000217 << "+" << (unsigned)ACPV->getPCAdjustment();
218 if (ACPV->mustAddCurrentAddress())
219 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000220 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000221 }
Chris Lattner8b378752010-01-15 23:26:49 +0000222 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Jim Grosbache9952212009-09-04 01:38:51 +0000224
Evan Chenga8e29892007-01-19 07:51:42 +0000225 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000226 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000228 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000229 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000230 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000231 };
232} // end of anonymous namespace
233
234#include "ARMGenAsmWriter.inc"
235
Evan Chenga8e29892007-01-19 07:51:42 +0000236/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000237/// method to print assembly for each instruction.
238///
239bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Bill Wendling57f0db82009-02-24 08:30:20 +0000240 this->MF = &MF;
241
Evan Chenga8e29892007-01-19 07:51:42 +0000242 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000243 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000244
Evan Chenga8e29892007-01-19 07:51:42 +0000245 SetupMachineFunction(MF);
246 O << "\n";
Rafael Espindola4b442b52006-05-23 02:48:20 +0000247
Evan Chenga8e29892007-01-19 07:51:42 +0000248 // NOTE: we don't print out constant pools here, they are handled as
249 // instructions.
250
Chris Lattner5e44e472009-08-03 22:32:50 +0000251 O << '\n';
Jim Grosbache9952212009-09-04 01:38:51 +0000252
Rafael Espindola4b442b52006-05-23 02:48:20 +0000253 // Print out labels for the function.
254 const Function *F = MF.getFunction();
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000255 OutStreamer.SwitchSection(getObjFileLowering().SectionForGlobal(F, Mang, TM));
Chris Lattner5e44e472009-08-03 22:32:50 +0000256
Rafael Espindola4b442b52006-05-23 02:48:20 +0000257 switch (F->getLinkage()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000258 default: llvm_unreachable("Unknown linkage type!");
Rafael Espindolabb46f522009-01-15 20:18:42 +0000259 case Function::PrivateLinkage:
Rafael Espindola4b442b52006-05-23 02:48:20 +0000260 case Function::InternalLinkage:
Rafael Espindola4b442b52006-05-23 02:48:20 +0000261 break;
262 case Function::ExternalLinkage:
Chris Lattner10b318b2010-01-17 21:43:43 +0000263 O << "\t.globl\t" << *CurrentFnSym << "\n";
Rafael Espindola4b442b52006-05-23 02:48:20 +0000264 break;
Dale Johannesena60e51f2009-08-24 01:03:42 +0000265 case Function::LinkerPrivateLinkage:
Duncan Sands667d4b82009-03-07 15:45:40 +0000266 case Function::WeakAnyLinkage:
267 case Function::WeakODRLinkage:
268 case Function::LinkOnceAnyLinkage:
269 case Function::LinkOnceODRLinkage:
Evan Cheng5be54b02007-01-19 19:25:36 +0000270 if (Subtarget->isTargetDarwin()) {
Chris Lattner10b318b2010-01-17 21:43:43 +0000271 O << "\t.globl\t" << *CurrentFnSym << "\n";
272 O << "\t.weak_definition\t" << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000273 } else {
Chris Lattner10b318b2010-01-17 21:43:43 +0000274 O << MAI->getWeakRefDirective() << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000275 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000276 break;
277 }
Evan Chenga8e29892007-01-19 07:51:42 +0000278
Chris Lattner12164412010-01-16 00:21:18 +0000279 printVisibility(CurrentFnSym, F->getVisibility());
Evan Cheng616cc662007-03-29 07:49:34 +0000280
Evan Cheng048e36f2009-10-02 06:57:25 +0000281 unsigned FnAlign = 1 << MF.getAlignment(); // MF alignment is log2.
Evan Chenga8e29892007-01-19 07:51:42 +0000282 if (AFI->isThumbFunction()) {
Evan Cheng048e36f2009-10-02 06:57:25 +0000283 EmitAlignment(FnAlign, F, AFI->getAlign());
Evan Chenga8e29892007-01-19 07:51:42 +0000284 O << "\t.code\t16\n";
Lauro Ramos Venancio6f46e592007-02-01 18:25:34 +0000285 O << "\t.thumb_func";
Chris Lattner10b318b2010-01-17 21:43:43 +0000286 if (Subtarget->isTargetDarwin())
287 O << "\t" << *CurrentFnSym;
Lauro Ramos Venancio6f46e592007-02-01 18:25:34 +0000288 O << "\n";
Bill Wendling20c568f2009-06-30 22:38:32 +0000289 } else {
Evan Cheng048e36f2009-10-02 06:57:25 +0000290 EmitAlignment(FnAlign, F);
Bill Wendling20c568f2009-06-30 22:38:32 +0000291 }
Evan Chenga8e29892007-01-19 07:51:42 +0000292
Chris Lattner10b318b2010-01-17 21:43:43 +0000293 O << *CurrentFnSym << ":\n";
Lauro Ramos Venancioe8e54952007-05-03 20:28:35 +0000294 // Emit pre-function debug information.
Devang Pateleb3fc282009-01-08 23:40:34 +0000295 DW->BeginFunction(&MF);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000296
Bill Wendling200e90c2008-01-28 09:15:03 +0000297 if (Subtarget->isTargetDarwin()) {
298 // If the function is empty, then we need to emit *something*. Otherwise,
299 // the function's label might be associated with something that it wasn't
300 // meant to be associated with. We emit a noop in this situation.
301 MachineFunction::iterator I = MF.begin();
302
303 if (++I == MF.end() && MF.front().empty())
304 O << "\tnop\n";
305 }
306
Rafael Espindola4b442b52006-05-23 02:48:20 +0000307 // Print out code for the function.
308 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
309 I != E; ++I) {
310 // Print a label for the basic block.
Chris Lattner97f06932009-10-19 20:20:46 +0000311 if (I != MF.begin())
Chris Lattner70a54c02009-09-13 18:25:37 +0000312 EmitBasicBlockStart(I);
Chris Lattner97f06932009-10-19 20:20:46 +0000313
314 // Print the assembly for the instruction.
Rafael Espindola4b442b52006-05-23 02:48:20 +0000315 for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end();
Chris Lattner97f06932009-10-19 20:20:46 +0000316 II != E; ++II)
Evan Chenga8e29892007-01-19 07:51:42 +0000317 printMachineInstruction(II);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000318 }
319
Chris Lattner10b318b2010-01-17 21:43:43 +0000320 if (MAI->hasDotTypeDotSizeDirective())
321 O << "\t.size " << *CurrentFnSym << ", .-" << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000322
Lauro Ramos Venancioe8e54952007-05-03 20:28:35 +0000323 // Emit post-function debug information.
Devang Pateleb3fc282009-01-08 23:40:34 +0000324 DW->EndFunction(&MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000325
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000326 return false;
327}
328
Evan Cheng055b0312009-06-29 07:51:04 +0000329void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000330 const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000331 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000332 unsigned TF = MO.getTargetFlags();
333
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000334 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000335 default:
336 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000337 case MachineOperand::MO_Register: {
338 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000339 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
340 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
341 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
342 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
343 O << '{'
344 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
345 << '}';
346 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
347 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
348 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
349 &ARM::DPR_VFP2RegClass);
350 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
351 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000352 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000353 O << getRegisterName(Reg);
354 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000355 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000356 }
Evan Chenga8e29892007-01-19 07:51:42 +0000357 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000358 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000359 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000360 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
361 (TF & ARMII::MO_LO16))
362 O << ":lower16:";
363 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
364 (TF & ARMII::MO_HI16))
365 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000366 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000367 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000368 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000369 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner10b318b2010-01-17 21:43:43 +0000370 O << *GetMBBSymbol(MO.getMBB()->getNumber());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000371 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000372 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000373 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000374 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000375
376 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
377 (TF & ARMII::MO_LO16))
378 O << ":lower16:";
379 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
380 (TF & ARMII::MO_HI16))
381 O << ":upper16:";
Chris Lattner10b318b2010-01-17 21:43:43 +0000382 O << *GetGlobalValueSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000383
384 printOffset(MO.getOffset());
385
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000386 if (isCallOp && Subtarget->isTargetELF() &&
387 TM.getRelocationModel() == Reloc::PIC_)
388 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000389 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000390 }
Evan Chenga8e29892007-01-19 07:51:42 +0000391 case MachineOperand::MO_ExternalSymbol: {
392 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000393 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000394
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000395 if (isCallOp && Subtarget->isTargetELF() &&
396 TM.getRelocationModel() == Reloc::PIC_)
397 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000398 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000399 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000400 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000401 O << MAI->getPrivateGlobalPrefix() << "CPI" << getFunctionNumber()
Chris Lattner8aa797a2007-12-30 23:10:15 +0000402 << '_' << MO.getIndex();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000403 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000404 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000405 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner8aa797a2007-12-30 23:10:15 +0000406 << '_' << MO.getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000407 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000408 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000409}
410
David Greene71847812009-07-14 20:18:05 +0000411static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000412 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000413 // Break it up into two parts that make up a shifter immediate.
414 V = ARM_AM::getSOImmVal(V);
415 assert(V != -1 && "Not a valid so_imm value!");
416
Evan Chengc70d1842007-03-20 08:11:30 +0000417 unsigned Imm = ARM_AM::getSOImmValImm(V);
418 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000419
Evan Chenga8e29892007-01-19 07:51:42 +0000420 // Print low-level immediate formation info, per
421 // A5.1.3: "Data-processing operands - Immediate".
422 if (Rot) {
423 O << "#" << Imm << ", " << Rot;
424 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000425 if (VerboseAsm) {
426 O.PadToColumn(MAI->getCommentColumn());
427 O << MAI->getCommentString() << ' ';
428 O << (int)ARM_AM::rotr32(Imm, Rot);
429 }
Evan Chenga8e29892007-01-19 07:51:42 +0000430 } else {
431 O << "#" << Imm;
432 }
433}
434
Evan Chengc70d1842007-03-20 08:11:30 +0000435/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
436/// immediate in bits 0-7.
437void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
438 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000439 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000440 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000441}
442
Evan Cheng90922132008-11-06 02:25:39 +0000443/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
444/// followed by an 'orr' to materialize.
Evan Chengc70d1842007-03-20 08:11:30 +0000445void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
446 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000447 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000448 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
449 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000450 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000451 O << "\n\torr";
452 printPredicateOperand(MI, 2);
Evan Cheng162e3092009-10-26 23:45:59 +0000453 O << "\t";
Jim Grosbache9952212009-09-04 01:38:51 +0000454 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000455 O << ", ";
Jim Grosbache9952212009-09-04 01:38:51 +0000456 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000457 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000458 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000459}
460
Evan Chenga8e29892007-01-19 07:51:42 +0000461// so_reg is a 4-operand unit corresponding to register forms of the A5.1
462// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000463// REG 0 0 - e.g. R5
464// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000465// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
466void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
467 const MachineOperand &MO1 = MI->getOperand(Op);
468 const MachineOperand &MO2 = MI->getOperand(Op+1);
469 const MachineOperand &MO3 = MI->getOperand(Op+2);
470
Chris Lattner762ccea2009-09-13 20:31:40 +0000471 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000472
473 // Print the shift opc.
474 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000475 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000476 << " ";
477
478 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000479 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000480 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
481 } else {
482 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
483 }
484}
485
486void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
487 const MachineOperand &MO1 = MI->getOperand(Op);
488 const MachineOperand &MO2 = MI->getOperand(Op+1);
489 const MachineOperand &MO3 = MI->getOperand(Op+2);
490
Dan Gohmand735b802008-10-03 15:45:36 +0000491 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000492 printOperand(MI, Op);
493 return;
494 }
495
Chris Lattner762ccea2009-09-13 20:31:40 +0000496 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000497
498 if (!MO2.getReg()) {
499 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
500 O << ", #"
501 << (char)ARM_AM::getAM2Op(MO3.getImm())
502 << ARM_AM::getAM2Offset(MO3.getImm());
503 O << "]";
504 return;
505 }
506
507 O << ", "
508 << (char)ARM_AM::getAM2Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000509 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000510
Evan Chenga8e29892007-01-19 07:51:42 +0000511 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
512 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000513 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000514 << " #" << ShImm;
515 O << "]";
516}
517
518void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
519 const MachineOperand &MO1 = MI->getOperand(Op);
520 const MachineOperand &MO2 = MI->getOperand(Op+1);
521
522 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000523 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
524 assert(ImmOffs && "Malformed indexed load / store!");
525 O << "#"
526 << (char)ARM_AM::getAM2Op(MO2.getImm())
527 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000528 return;
529 }
530
531 O << (char)ARM_AM::getAM2Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000532 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
535 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000536 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000537 << " #" << ShImm;
538}
539
540void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
541 const MachineOperand &MO1 = MI->getOperand(Op);
542 const MachineOperand &MO2 = MI->getOperand(Op+1);
543 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000544
Dan Gohman6f0d0242008-02-10 18:45:23 +0000545 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000546 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000547
548 if (MO2.getReg()) {
549 O << ", "
550 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000551 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000552 << "]";
553 return;
554 }
Jim Grosbache9952212009-09-04 01:38:51 +0000555
Evan Chenga8e29892007-01-19 07:51:42 +0000556 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
557 O << ", #"
558 << (char)ARM_AM::getAM3Op(MO3.getImm())
559 << ImmOffs;
560 O << "]";
561}
562
563void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
564 const MachineOperand &MO1 = MI->getOperand(Op);
565 const MachineOperand &MO2 = MI->getOperand(Op+1);
566
567 if (MO1.getReg()) {
568 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000569 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000570 return;
571 }
572
573 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000574 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000575 O << "#"
Evan Chengbdc98692007-05-03 23:30:36 +0000576 << (char)ARM_AM::getAM3Op(MO2.getImm())
Evan Chenga8e29892007-01-19 07:51:42 +0000577 << ImmOffs;
578}
Jim Grosbache9952212009-09-04 01:38:51 +0000579
Evan Chenga8e29892007-01-19 07:51:42 +0000580void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
581 const char *Modifier) {
582 const MachineOperand &MO1 = MI->getOperand(Op);
583 const MachineOperand &MO2 = MI->getOperand(Op+1);
584 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
585 if (Modifier && strcmp(Modifier, "submode") == 0) {
586 if (MO1.getReg() == ARM::SP) {
Evan Cheng27934da2009-08-04 01:43:45 +0000587 // FIXME
Evan Chenga8e29892007-01-19 07:51:42 +0000588 bool isLDM = (MI->getOpcode() == ARM::LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000589 MI->getOpcode() == ARM::LDM_RET ||
Evan Cheng9e7a3122009-08-04 21:12:13 +0000590 MI->getOpcode() == ARM::t2LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000591 MI->getOpcode() == ARM::t2LDM_RET);
Evan Chenga8e29892007-01-19 07:51:42 +0000592 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
593 } else
594 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000595 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
596 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
597 if (Mode == ARM_AM::ia)
598 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000599 } else {
600 printOperand(MI, Op);
601 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
602 O << "!";
603 }
604}
605
606void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
607 const char *Modifier) {
608 const MachineOperand &MO1 = MI->getOperand(Op);
609 const MachineOperand &MO2 = MI->getOperand(Op+1);
610
Dan Gohmand735b802008-10-03 15:45:36 +0000611 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000612 printOperand(MI, Op);
613 return;
614 }
Jim Grosbache9952212009-09-04 01:38:51 +0000615
Dan Gohman6f0d0242008-02-10 18:45:23 +0000616 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000617
618 if (Modifier && strcmp(Modifier, "submode") == 0) {
619 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000620 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000621 return;
622 } else if (Modifier && strcmp(Modifier, "base") == 0) {
623 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000624 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000625 if (ARM_AM::getAM5WBFlag(MO2.getImm()))
626 O << "!";
627 return;
628 }
Jim Grosbache9952212009-09-04 01:38:51 +0000629
Chris Lattner762ccea2009-09-13 20:31:40 +0000630 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000631
Evan Chenga8e29892007-01-19 07:51:42 +0000632 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
633 O << ", #"
634 << (char)ARM_AM::getAM5Op(MO2.getImm())
635 << ImmOffs*4;
636 }
637 O << "]";
638}
639
Bob Wilson8b024a52009-07-01 23:16:05 +0000640void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
641 const MachineOperand &MO1 = MI->getOperand(Op);
642 const MachineOperand &MO2 = MI->getOperand(Op+1);
643 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000644 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson8b024a52009-07-01 23:16:05 +0000645
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000646 O << "[" << getRegisterName(MO1.getReg());
647 if (MO4.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000648 // FIXME: Both darwin as and GNU as violate ARM docs here.
649 O << ", :" << MO4.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000650 }
651 O << "]";
Bob Wilson8b024a52009-07-01 23:16:05 +0000652
653 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
654 if (MO2.getReg() == 0)
655 O << "!";
656 else
Chris Lattner762ccea2009-09-13 20:31:40 +0000657 O << ", " << getRegisterName(MO2.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000658 }
659}
660
Evan Chenga8e29892007-01-19 07:51:42 +0000661void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
662 const char *Modifier) {
663 if (Modifier && strcmp(Modifier, "label") == 0) {
664 printPCLabel(MI, Op+1);
665 return;
666 }
667
668 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000669 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000670 O << "[pc, +" << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000671}
672
673void
Evan Chengf49810c2009-06-23 17:48:47 +0000674ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
675 const MachineOperand &MO = MI->getOperand(Op);
676 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000677 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000678 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000679 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
680 O << "#" << lsb << ", #" << width;
681}
682
Evan Cheng055b0312009-06-29 07:51:04 +0000683//===--------------------------------------------------------------------===//
684
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000685void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
686 O << "#" << MI->getOperand(Op).getImm() * 4;
687}
688
Evan Chengf49810c2009-06-23 17:48:47 +0000689void
Evan Chenge5564742009-07-09 23:43:36 +0000690ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
691 // (3 - the number of trailing zeros) is the number of then / else.
692 unsigned Mask = MI->getOperand(Op).getImm();
693 unsigned NumTZ = CountTrailingZeros_32(Mask);
694 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000695 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Evan Chengbc9b7542009-08-15 07:59:10 +0000696 bool T = (Mask & (1 << Pos)) == 0;
Evan Chenge5564742009-07-09 23:43:36 +0000697 if (T)
698 O << 't';
699 else
700 O << 'e';
701 }
702}
703
704void
Evan Chenga8e29892007-01-19 07:51:42 +0000705ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
706 const MachineOperand &MO1 = MI->getOperand(Op);
707 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000708 O << "[" << getRegisterName(MO1.getReg());
709 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000710}
711
712void
713ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
714 unsigned Scale) {
715 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000716 const MachineOperand &MO2 = MI->getOperand(Op+1);
717 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000718
Dan Gohmand735b802008-10-03 15:45:36 +0000719 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000720 printOperand(MI, Op);
721 return;
722 }
723
Chris Lattner762ccea2009-09-13 20:31:40 +0000724 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000725 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000726 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000727 else if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000728 O << ", #+" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000729 O << "]";
730}
731
732void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000733ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000734 printThumbAddrModeRI5Operand(MI, Op, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000737ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000738 printThumbAddrModeRI5Operand(MI, Op, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000739}
740void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000741ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000742 printThumbAddrModeRI5Operand(MI, Op, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000743}
744
745void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
746 const MachineOperand &MO1 = MI->getOperand(Op);
747 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000748 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000749 if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000750 O << ", #+" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000751 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000752}
753
Evan Cheng055b0312009-06-29 07:51:04 +0000754//===--------------------------------------------------------------------===//
755
Evan Cheng9cb9e672009-06-27 02:26:13 +0000756// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
757// register with shift forms.
758// REG 0 0 - e.g. R5
759// REG IMM, SH_OPC - e.g. R5, LSL #3
760void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
761 const MachineOperand &MO1 = MI->getOperand(OpNum);
762 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
763
764 unsigned Reg = MO1.getReg();
765 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000766 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000767
768 // Print the shift opc.
769 O << ", "
770 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
771 << " ";
772
773 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
774 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
775}
776
Evan Cheng055b0312009-06-29 07:51:04 +0000777void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
778 int OpNum) {
779 const MachineOperand &MO1 = MI->getOperand(OpNum);
780 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000781
Chris Lattner762ccea2009-09-13 20:31:40 +0000782 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000783
784 unsigned OffImm = MO2.getImm();
785 if (OffImm) // Don't print +0.
786 O << ", #+" << OffImm;
787 O << "]";
788}
789
790void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
791 int OpNum) {
792 const MachineOperand &MO1 = MI->getOperand(OpNum);
793 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
794
Chris Lattner762ccea2009-09-13 20:31:40 +0000795 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000796
797 int32_t OffImm = (int32_t)MO2.getImm();
798 // Don't print +0.
799 if (OffImm < 0)
800 O << ", #-" << -OffImm;
801 else if (OffImm > 0)
802 O << ", #+" << OffImm;
803 O << "]";
804}
805
Evan Cheng5c874172009-07-09 22:21:59 +0000806void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
807 int OpNum) {
808 const MachineOperand &MO1 = MI->getOperand(OpNum);
809 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
810
Chris Lattner762ccea2009-09-13 20:31:40 +0000811 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000812
813 int32_t OffImm = (int32_t)MO2.getImm() / 4;
814 // Don't print +0.
815 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000816 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000817 else if (OffImm > 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000818 O << ", #+" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000819 O << "]";
820}
821
Evan Chenge88d5ce2009-07-02 07:28:31 +0000822void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
823 int OpNum) {
824 const MachineOperand &MO1 = MI->getOperand(OpNum);
825 int32_t OffImm = (int32_t)MO1.getImm();
826 // Don't print +0.
827 if (OffImm < 0)
828 O << "#-" << -OffImm;
829 else if (OffImm > 0)
830 O << "#+" << OffImm;
831}
832
Evan Cheng055b0312009-06-29 07:51:04 +0000833void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
834 int OpNum) {
835 const MachineOperand &MO1 = MI->getOperand(OpNum);
836 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
837 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
838
Chris Lattner762ccea2009-09-13 20:31:40 +0000839 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000840
Evan Cheng3a214252009-08-11 08:52:18 +0000841 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000842 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000843
Evan Cheng3a214252009-08-11 08:52:18 +0000844 unsigned ShAmt = MO3.getImm();
845 if (ShAmt) {
846 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
847 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000848 }
849 O << "]";
850}
851
852
853//===--------------------------------------------------------------------===//
854
855void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
856 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000857 if (CC != ARMCC::AL)
858 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000859}
860
Evan Cheng055b0312009-06-29 07:51:04 +0000861void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
862 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000863 if (Reg) {
864 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
865 O << 's';
866 }
867}
868
Evan Cheng055b0312009-06-29 07:51:04 +0000869void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
870 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000871 O << MAI->getPrivateGlobalPrefix()
872 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000873}
874
Evan Cheng055b0312009-06-29 07:51:04 +0000875void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Evan Chenga8e29892007-01-19 07:51:42 +0000876 O << "{";
Evan Chengd20d6582009-10-01 01:33:39 +0000877 // Always skip the first operand, it's the optional (and implicit writeback).
878 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000879 if (MI->getOperand(i).isImplicit())
880 continue;
Evan Chengd20d6582009-10-01 01:33:39 +0000881 if ((int)i != OpNum+1) O << ", ";
Evan Chenga8e29892007-01-19 07:51:42 +0000882 printOperand(MI, i);
Evan Chenga8e29892007-01-19 07:51:42 +0000883 }
884 O << "}";
885}
886
Evan Cheng055b0312009-06-29 07:51:04 +0000887void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000888 const char *Modifier) {
889 assert(Modifier && "This operand only works with a modifier!");
890 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
891 // data itself.
892 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000893 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000894 O << MAI->getPrivateGlobalPrefix() << "CPI" << getFunctionNumber()
Evan Cheng347d39f2007-10-14 05:57:21 +0000895 << '_' << ID << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000896 } else {
897 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000898 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000899
Evan Cheng6d63a722008-09-18 07:27:23 +0000900 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000901
Evan Cheng711b6dc2008-08-08 06:56:16 +0000902 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000903 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000904 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000905 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000906 }
Evan Chenga8e29892007-01-19 07:51:42 +0000907 }
908}
909
Evan Cheng055b0312009-06-29 07:51:04 +0000910void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000911 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
912
Evan Cheng055b0312009-06-29 07:51:04 +0000913 const MachineOperand &MO1 = MI->getOperand(OpNum);
914 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner8aa797a2007-12-30 23:10:15 +0000915 unsigned JTI = MO1.getIndex();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000916 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000917 << '_' << JTI << '_' << MO2.getImm() << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000918
Chris Lattner33adcfb2009-08-22 21:43:10 +0000919 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000920
921 const MachineFunction *MF = MI->getParent()->getParent();
Dan Gohman45426112008-07-07 20:06:06 +0000922 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000923 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
924 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattner33adcfb2009-08-22 21:43:10 +0000925 bool UseSet= MAI->getSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000926 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000927 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
928 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000929 bool isNew = JTSets.insert(MBB);
930
931 if (UseSet && isNew)
932 printPICJumpTableSetLabel(JTI, MO2.getImm(), MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000933
934 O << JTEntryDirective << ' ';
935 if (UseSet)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000936 O << MAI->getPrivateGlobalPrefix() << getFunctionNumber()
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000937 << '_' << JTI << '_' << MO2.getImm()
Evan Cheng347d39f2007-10-14 05:57:21 +0000938 << "_set_" << MBB->getNumber();
Evan Chenga8e29892007-01-19 07:51:42 +0000939 else if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner10b318b2010-01-17 21:43:43 +0000940 O << *GetMBBSymbol(MBB->getNumber())
941 << '-' << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattnerdfab2912009-08-11 20:30:58 +0000942 << getFunctionNumber() << '_' << JTI << '_' << MO2.getImm();
Evan Chengc324ecb2009-07-24 18:19:46 +0000943 } else {
Chris Lattner10b318b2010-01-17 21:43:43 +0000944 O << *GetMBBSymbol(MBB->getNumber());
Evan Chengc324ecb2009-07-24 18:19:46 +0000945 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000946 if (i != e-1)
947 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000948 }
949}
950
Evan Cheng66ac5312009-07-25 00:33:29 +0000951void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
952 const MachineOperand &MO1 = MI->getOperand(OpNum);
953 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
954 unsigned JTI = MO1.getIndex();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000955 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Evan Cheng66ac5312009-07-25 00:33:29 +0000956 << '_' << JTI << '_' << MO2.getImm() << ":\n";
957
958 const MachineFunction *MF = MI->getParent()->getParent();
959 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
960 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
961 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000962 bool ByteOffset = false, HalfWordOffset = false;
963 if (MI->getOpcode() == ARM::t2TBB)
964 ByteOffset = true;
965 else if (MI->getOpcode() == ARM::t2TBH)
966 HalfWordOffset = true;
967
Evan Cheng66ac5312009-07-25 00:33:29 +0000968 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
969 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000970 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000971 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000972 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000973 O << MAI->getData16bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000974 if (ByteOffset || HalfWordOffset) {
Jim Grosbach6a199472010-01-18 22:01:39 +0000975 O << '(' << *GetMBBSymbol(MBB->getNumber());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000976 O << "-" << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Evan Cheng5657c012009-07-29 02:18:14 +0000977 << '_' << JTI << '_' << MO2.getImm() << ")/2";
978 } else {
Chris Lattner10b318b2010-01-17 21:43:43 +0000979 O << "\tb.w " << *GetMBBSymbol(MBB->getNumber());
Evan Cheng5657c012009-07-29 02:18:14 +0000980 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000981 if (i != e-1)
982 O << '\n';
983 }
Evan Chengff6ab172009-07-31 18:35:56 +0000984
985 // Make sure the instruction that follows TBB is 2-byte aligned.
986 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
987 if (ByteOffset && (JTBBs.size() & 1)) {
988 O << '\n';
989 EmitAlignment(1);
990 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000991}
992
Evan Cheng5657c012009-07-29 02:18:14 +0000993void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000994 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +0000995 if (MI->getOpcode() == ARM::t2TBH)
996 O << ", lsl #1";
997 O << ']';
998}
999
Bob Wilson4f38b382009-08-21 21:58:55 +00001000void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001001 O << MI->getOperand(OpNum).getImm();
1002}
Evan Chenga8e29892007-01-19 07:51:42 +00001003
Evan Cheng39382422009-10-28 01:44:26 +00001004void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
1005 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001006 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +00001007 if (VerboseAsm) {
1008 O.PadToColumn(MAI->getCommentColumn());
1009 O << MAI->getCommentString() << ' ';
1010 WriteAsOperand(O, FP, /*PrintType=*/false);
1011 }
1012}
1013
1014void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
1015 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001016 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +00001017 if (VerboseAsm) {
1018 O.PadToColumn(MAI->getCommentColumn());
1019 O << MAI->getCommentString() << ' ';
1020 WriteAsOperand(O, FP, /*PrintType=*/false);
1021 }
1022}
1023
Evan Cheng055b0312009-06-29 07:51:04 +00001024bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +00001025 unsigned AsmVariant, const char *ExtraCode){
1026 // Does this asm operand have a single letter operand modifier?
1027 if (ExtraCode && ExtraCode[0]) {
1028 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001029
Evan Chenga8e29892007-01-19 07:51:42 +00001030 switch (ExtraCode[0]) {
1031 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001032 case 'a': // Print as a memory address.
1033 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001034 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001035 return false;
1036 }
1037 // Fallthrough
1038 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001039 if (!MI->getOperand(OpNum).isImm())
1040 return true;
1041 printNoHashImmediate(MI, OpNum);
Bob Wilson8f343462009-04-06 21:46:51 +00001042 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001043 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001044 case 'q': // Print a NEON quad precision register.
Evan Cheng055b0312009-06-29 07:51:04 +00001045 printOperand(MI, OpNum);
Evan Cheng23a95702007-03-08 22:42:46 +00001046 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001047 case 'Q':
1048 if (TM.getTargetData()->isLittleEndian())
1049 break;
1050 // Fallthrough
1051 case 'R':
1052 if (TM.getTargetData()->isBigEndian())
1053 break;
1054 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001055 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001056 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001057 if (!MI->getOperand(OpNum).isReg() ||
1058 OpNum+1 == MI->getNumOperands() ||
1059 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001060 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001061 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001062 }
1063 }
Jim Grosbache9952212009-09-04 01:38:51 +00001064
Evan Cheng055b0312009-06-29 07:51:04 +00001065 printOperand(MI, OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +00001066 return false;
1067}
1068
Bob Wilson224c2442009-05-19 05:53:42 +00001069bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001070 unsigned OpNum, unsigned AsmVariant,
Bob Wilson224c2442009-05-19 05:53:42 +00001071 const char *ExtraCode) {
1072 if (ExtraCode && ExtraCode[0])
1073 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001074
1075 const MachineOperand &MO = MI->getOperand(OpNum);
1076 assert(MO.isReg() && "unexpected inline asm memory operand");
1077 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001078 return false;
1079}
1080
Evan Chenga8e29892007-01-19 07:51:42 +00001081void ARMAsmPrinter::printMachineInstruction(const MachineInstr *MI) {
1082 ++EmittedInsts;
1083
Evan Chenga8e29892007-01-19 07:51:42 +00001084 // Call the autogenerated instruction printer routines.
Devang Patelaf0e2722009-10-06 02:19:11 +00001085 processDebugLoc(MI, true);
Chris Lattner97f06932009-10-19 20:20:46 +00001086
1087 if (EnableMCInst) {
1088 printInstructionThroughMCStreamer(MI);
1089 } else {
Chris Lattnera70e6442009-10-19 22:33:05 +00001090 int Opc = MI->getOpcode();
1091 if (Opc == ARM::CONSTPOOL_ENTRY)
1092 EmitAlignment(2);
1093
Chris Lattner97f06932009-10-19 20:20:46 +00001094 printInstruction(MI);
1095 }
1096
David Greene1924aab2009-11-13 21:34:57 +00001097 if (VerboseAsm)
Chris Lattnerc5ea2632009-09-09 23:14:36 +00001098 EmitComments(*MI);
1099 O << '\n';
Devang Patelaf0e2722009-10-06 02:19:11 +00001100 processDebugLoc(MI, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001101}
1102
Bob Wilson812209a2009-09-30 22:06:26 +00001103void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001104 if (Subtarget->isTargetDarwin()) {
1105 Reloc::Model RelocM = TM.getRelocationModel();
1106 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1107 // Declare all the text sections up front (before the DWARF sections
1108 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1109 // them together at the beginning of the object file. This helps
1110 // avoid out-of-range branches that are due a fundamental limitation of
1111 // the way symbol offsets are encoded with the current Darwin ARM
1112 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001113 TargetLoweringObjectFileMachO &TLOFMacho =
1114 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1115 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1116 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1117 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1118 if (RelocM == Reloc::DynamicNoPIC) {
1119 const MCSection *sect =
1120 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1121 MCSectionMachO::S_SYMBOL_STUBS,
1122 12, SectionKind::getText());
1123 OutStreamer.SwitchSection(sect);
1124 } else {
1125 const MCSection *sect =
1126 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1127 MCSectionMachO::S_SYMBOL_STUBS,
1128 16, SectionKind::getText());
1129 OutStreamer.SwitchSection(sect);
1130 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001131 }
1132 }
1133
Jim Grosbache5165492009-11-09 00:11:35 +00001134 // Use unified assembler syntax.
1135 O << "\t.syntax unified\n";
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001136
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001137 // Emit ARM Build Attributes
1138 if (Subtarget->isTargetELF()) {
1139 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001140 std::string CPUString = Subtarget->getCPUString();
1141 if (CPUString != "generic")
1142 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001143
1144 // FIXME: Emit FPU type
1145 if (Subtarget->hasVFP2())
1146 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1147
1148 // Signal various FP modes.
1149 if (!UnsafeFPMath)
1150 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1151 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1152
1153 if (FiniteOnlyFPMath())
1154 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1155 else
1156 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1157
1158 // 8-bytes alignment stuff.
1159 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1160 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1161
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001162 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1163 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1164 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1165 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1166
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001167 // FIXME: Should we signal R9 usage?
1168 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001169}
1170
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001171
Chris Lattner4a071d62009-10-19 17:59:19 +00001172void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001173 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001174 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001175 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001176 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001177 MachineModuleInfoMachO &MMIMacho =
1178 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001179
Chris Lattner4fb63d02009-07-15 04:12:33 +00001180 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001181
Evan Chenga8e29892007-01-19 07:51:42 +00001182 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001183 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
1184
1185 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001186 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001187 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001188 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001189 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Chris Lattner10b318b2010-01-17 21:43:43 +00001190 O << *Stubs[i].first << ":\n\t.indirect_symbol ";
1191 O << *Stubs[i].second << "\n\t.long\t0\n";
Evan Chengae94e592008-12-05 01:06:39 +00001192 }
Evan Chenga8e29892007-01-19 07:51:42 +00001193 }
1194
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001195 Stubs = MMIMacho.GetHiddenGVStubList();
1196 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001197 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001198 EmitAlignment(2);
Chris Lattner10b318b2010-01-17 21:43:43 +00001199 for (unsigned i = 0, e = Stubs.size(); i != e; ++i)
1200 O << *Stubs[i].first << ":\n\t.long " << *Stubs[i].second << "\n";
Evan Chengae94e592008-12-05 01:06:39 +00001201 }
1202
Evan Chenga8e29892007-01-19 07:51:42 +00001203 // Funny Darwin hack: This flag tells the linker that no global symbols
1204 // contain code that falls through to other global symbols (e.g. the obvious
1205 // implementation of multiple entry points). If this doesn't occur, the
1206 // linker can safely perform dead code stripping. Since LLVM never
1207 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001208 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001209 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001210}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001211
Chris Lattner97f06932009-10-19 20:20:46 +00001212//===----------------------------------------------------------------------===//
1213
1214void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001215 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001216 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001217 case ARM::t2MOVi32imm:
1218 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001219 default: break;
Chris Lattner97f06932009-10-19 20:20:46 +00001220 case TargetInstrInfo::DBG_LABEL:
1221 case TargetInstrInfo::EH_LABEL:
1222 case TargetInstrInfo::GC_LABEL:
1223 printLabel(MI);
1224 return;
1225 case TargetInstrInfo::KILL:
Jakob Stoklund Olesenad682642009-11-04 19:24:37 +00001226 printKill(MI);
Chris Lattner97f06932009-10-19 20:20:46 +00001227 return;
1228 case TargetInstrInfo::INLINEASM:
Chris Lattner97f06932009-10-19 20:20:46 +00001229 printInlineAsm(MI);
1230 return;
1231 case TargetInstrInfo::IMPLICIT_DEF:
1232 printImplicitDef(MI);
1233 return;
Chris Lattner4d152222009-10-19 22:23:04 +00001234 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1235 // This is a pseudo op for a label + instruction sequence, which looks like:
1236 // LPC0:
1237 // add r0, pc, r0
1238 // This adds the address of LPC0 to r0.
1239
1240 // Emit the label.
1241 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001242 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001243 const char *Prefix = MAI->getPrivateGlobalPrefix();
Evan Chenge7e0d622009-11-06 22:24:13 +00001244 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
1245 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001246 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001247
1248
1249 // Form and emit tha dd.
1250 MCInst AddInst;
1251 AddInst.setOpcode(ARM::ADDrr);
1252 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1253 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1254 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1255 printMCInst(&AddInst);
1256 return;
1257 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001258 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1259 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1260 /// in the function. The first operand is the ID# for this instruction, the
1261 /// second is the index into the MachineConstantPool that this is, the third
1262 /// is the size in bytes of this constant pool entry.
1263 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1264 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1265
1266 EmitAlignment(2);
1267
Chris Lattner5a207892009-10-19 22:51:16 +00001268 const char *Prefix = MAI->getPrivateGlobalPrefix();
1269 MCSymbol *Label = OutContext.GetOrCreateSymbol(Twine(Prefix)+"CPI"+
1270 Twine(getFunctionNumber())+
1271 "_"+ Twine(LabelId));
1272 OutStreamer.EmitLabel(Label);
Chris Lattnera70e6442009-10-19 22:33:05 +00001273
1274 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1275 if (MCPE.isMachineConstantPoolEntry())
1276 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1277 else
1278 EmitGlobalConstant(MCPE.Val.ConstVal);
1279
1280 return;
1281 }
Chris Lattner017d9472009-10-20 00:40:56 +00001282 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1283 // This is a hack that lowers as a two instruction sequence.
1284 unsigned DstReg = MI->getOperand(0).getReg();
1285 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1286
1287 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1288 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1289
1290 {
1291 MCInst TmpInst;
1292 TmpInst.setOpcode(ARM::MOVi);
1293 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1294 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1295
1296 // Predicate.
1297 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1298 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001299
1300 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner017d9472009-10-20 00:40:56 +00001301 printMCInst(&TmpInst);
1302 O << '\n';
1303 }
1304
1305 {
1306 MCInst TmpInst;
1307 TmpInst.setOpcode(ARM::ORRri);
1308 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1309 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1310 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1311 // Predicate.
1312 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1313 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1314
1315 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
1316 printMCInst(&TmpInst);
1317 }
1318 return;
1319 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001320 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1321 // This is a hack that lowers as a two instruction sequence.
1322 unsigned DstReg = MI->getOperand(0).getReg();
1323 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1324
1325 {
1326 MCInst TmpInst;
1327 TmpInst.setOpcode(ARM::MOVi16);
1328 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1329 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001330
Chris Lattner161dcbf2009-10-20 01:11:37 +00001331 // Predicate.
1332 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1333 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1334
1335 printMCInst(&TmpInst);
1336 O << '\n';
1337 }
1338
1339 {
1340 MCInst TmpInst;
1341 TmpInst.setOpcode(ARM::MOVTi16);
1342 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1343 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1344 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1345
1346 // Predicate.
1347 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1348 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1349
1350 printMCInst(&TmpInst);
1351 }
1352
1353 return;
1354 }
Chris Lattner97f06932009-10-19 20:20:46 +00001355 }
1356
1357 MCInst TmpInst;
1358 MCInstLowering.Lower(MI, TmpInst);
1359
1360 printMCInst(&TmpInst);
1361}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001362
1363//===----------------------------------------------------------------------===//
1364// Target Registry Stuff
1365//===----------------------------------------------------------------------===//
1366
1367static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1368 unsigned SyntaxVariant,
1369 const MCAsmInfo &MAI,
1370 raw_ostream &O) {
1371 if (SyntaxVariant == 0)
1372 return new ARMInstPrinter(O, MAI, false);
1373 return 0;
1374}
1375
1376// Force static initialization.
1377extern "C" void LLVMInitializeARMAsmPrinter() {
1378 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1379 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1380
1381 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1382 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1383}
1384