blob: 12789d93ee6d8756d320c4efc11c1f200b18ed45 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARM.td - Describe the ARM Target Machine -----------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Target-independent interfaces which we are implementing
15//===----------------------------------------------------------------------===//
16
Evan Cheng301aaf52008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018
19//===----------------------------------------------------------------------===//
20// ARM Subtarget features.
21//
22
23def ArchV4T : SubtargetFeature<"v4t", "ARMArchVersion", "V4T",
24 "ARM v4T">;
25def ArchV5T : SubtargetFeature<"v5t", "ARMArchVersion", "V5T",
26 "ARM v5T">;
27def ArchV5TE : SubtargetFeature<"v5te", "ARMArchVersion", "V5TE",
28 "ARM v5TE, v5TEj, v5TExp">;
29def ArchV6 : SubtargetFeature<"v6", "ARMArchVersion", "V6",
30 "ARM v6">;
Anton Korobeynikov1bf0f082009-05-23 19:51:43 +000031def ArchV7A : SubtargetFeature<"v7a", "ARMArchVersion", "V7A",
32 "ARM v7A">;
33def FeatureVFP2 : SubtargetFeature<"vfp2", "ARMFPUType", "VFPv2",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034 "Enable VFP2 instructions ">;
Anton Korobeynikov1bf0f082009-05-23 19:51:43 +000035def FeatureVFP3 : SubtargetFeature<"vfp3", "ARMFPUType", "VFPv3",
36 "Enable VFP3 instructions ">;
37def FeatureNEON : SubtargetFeature<"neon", "ARMFPUType", "NEON",
38 "Enable NEON instructions ">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039
40//===----------------------------------------------------------------------===//
41// ARM Processors supported.
42//
43
44class Proc<string Name, list<SubtargetFeature> Features>
45 : Processor<Name, NoItineraries, Features>;
46
47// V4 Processors.
48def : Proc<"generic", []>;
49def : Proc<"arm8", []>;
50def : Proc<"arm810", []>;
51def : Proc<"strongarm", []>;
52def : Proc<"strongarm110", []>;
53def : Proc<"strongarm1100", []>;
54def : Proc<"strongarm1110", []>;
55
56// V4T Processors.
57def : Proc<"arm7tdmi", [ArchV4T]>;
58def : Proc<"arm7tdmi-s", [ArchV4T]>;
59def : Proc<"arm710t", [ArchV4T]>;
60def : Proc<"arm720t", [ArchV4T]>;
61def : Proc<"arm9", [ArchV4T]>;
62def : Proc<"arm9tdmi", [ArchV4T]>;
63def : Proc<"arm920", [ArchV4T]>;
64def : Proc<"arm920t", [ArchV4T]>;
65def : Proc<"arm922t", [ArchV4T]>;
66def : Proc<"arm940t", [ArchV4T]>;
67def : Proc<"ep9312", [ArchV4T]>;
68
69// V5T Processors.
70def : Proc<"arm10tdmi", [ArchV5T]>;
71def : Proc<"arm1020t", [ArchV5T]>;
72
73// V5TE Processors.
74def : Proc<"arm9e", [ArchV5TE]>;
75def : Proc<"arm926ej-s", [ArchV5TE]>;
76def : Proc<"arm946e-s", [ArchV5TE]>;
77def : Proc<"arm966e-s", [ArchV5TE]>;
78def : Proc<"arm968e-s", [ArchV5TE]>;
79def : Proc<"arm10e", [ArchV5TE]>;
80def : Proc<"arm1020e", [ArchV5TE]>;
81def : Proc<"arm1022e", [ArchV5TE]>;
82def : Proc<"xscale", [ArchV5TE]>;
83def : Proc<"iwmmxt", [ArchV5TE]>;
84
85// V6 Processors.
86def : Proc<"arm1136j-s", [ArchV6]>;
87def : Proc<"arm1136jf-s", [ArchV6, FeatureVFP2]>;
88def : Proc<"arm1176jz-s", [ArchV6]>;
89def : Proc<"arm1176jzf-s", [ArchV6, FeatureVFP2]>;
90def : Proc<"mpcorenovfp", [ArchV6]>;
91def : Proc<"mpcore", [ArchV6, FeatureVFP2]>;
92
Anton Korobeynikov1bf0f082009-05-23 19:51:43 +000093def : Proc<"cortex-a8", [ArchV7A, FeatureNEON]>;
94def : Proc<"cortex-a9", [ArchV7A, FeatureNEON]>;
95
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096//===----------------------------------------------------------------------===//
97// Register File Description
98//===----------------------------------------------------------------------===//
99
100include "ARMRegisterInfo.td"
101
Bob Wilsonfd451172009-04-17 19:07:39 +0000102include "ARMCallingConv.td"
103
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104//===----------------------------------------------------------------------===//
105// Instruction Descriptions
106//===----------------------------------------------------------------------===//
107
108include "ARMInstrInfo.td"
109
110def ARMInstrInfo : InstrInfo {
111 // Define how we want to layout our target-specific information field.
112 let TSFlagsFields = ["AddrModeBits",
113 "SizeFlag",
114 "IndexModeBits",
Evan Cheng86a926a2008-11-05 18:35:52 +0000115 "isUnaryDataProc",
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000116 "Form"];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117 let TSFlagsShifts = [0,
118 4,
119 7,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000120 9,
Evan Chengbe998242008-11-06 08:47:38 +0000121 10];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122}
123
124//===----------------------------------------------------------------------===//
125// Declare the target which we are implementing
126//===----------------------------------------------------------------------===//
127
128def ARM : Target {
129 // Pull in Instruction Info:
130 let InstructionSet = ARMInstrInfo;
131}