blob: d8b3761835e0a41b21d94a0e0a95b42ffad06af9 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the X86 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86InstrInfo.h"
15#include "X86.h"
16#include "X86GenInstrInfo.inc"
17#include "X86InstrBuilder.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1636de92007-09-07 04:06:50 +000022#include "llvm/ADT/STLExtras.h"
Dan Gohman37eb6c82008-12-03 05:21:24 +000023#include "llvm/CodeGen/MachineConstantPool.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000028#include "llvm/Support/CommandLine.h"
Evan Cheng950aac02007-09-25 01:57:46 +000029#include "llvm/Target/TargetOptions.h"
Nicolas Geoffraycb162a02008-04-16 20:10:13 +000030#include "llvm/Target/TargetAsmInfo.h"
Owen Anderson9a184ef2008-01-07 01:35:02 +000031
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032using namespace llvm;
33
Owen Anderson9a184ef2008-01-07 01:35:02 +000034namespace {
35 cl::opt<bool>
36 NoFusing("disable-spill-fusing",
37 cl::desc("Disable fusing of spill code into instructions"));
38 cl::opt<bool>
39 PrintFailedFusing("print-failed-fuse-candidates",
40 cl::desc("Print instructions that the allocator wants to"
41 " fuse, but the X86 backend currently can't"),
42 cl::Hidden);
Evan Chengc87df652008-04-01 23:26:12 +000043 cl::opt<bool>
44 ReMatPICStubLoad("remat-pic-stub-load",
45 cl::desc("Re-materialize load from stub in PIC mode"),
46 cl::init(false), cl::Hidden);
Owen Anderson9a184ef2008-01-07 01:35:02 +000047}
48
Dan Gohmanf17a25c2007-07-18 16:29:46 +000049X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000050 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 TM(tm), RI(tm, *this) {
Owen Anderson9a184ef2008-01-07 01:35:02 +000052 SmallVector<unsigned,16> AmbEntries;
53 static const unsigned OpTbl2Addr[][2] = {
54 { X86::ADC32ri, X86::ADC32mi },
55 { X86::ADC32ri8, X86::ADC32mi8 },
56 { X86::ADC32rr, X86::ADC32mr },
57 { X86::ADC64ri32, X86::ADC64mi32 },
58 { X86::ADC64ri8, X86::ADC64mi8 },
59 { X86::ADC64rr, X86::ADC64mr },
60 { X86::ADD16ri, X86::ADD16mi },
61 { X86::ADD16ri8, X86::ADD16mi8 },
62 { X86::ADD16rr, X86::ADD16mr },
63 { X86::ADD32ri, X86::ADD32mi },
64 { X86::ADD32ri8, X86::ADD32mi8 },
65 { X86::ADD32rr, X86::ADD32mr },
66 { X86::ADD64ri32, X86::ADD64mi32 },
67 { X86::ADD64ri8, X86::ADD64mi8 },
68 { X86::ADD64rr, X86::ADD64mr },
69 { X86::ADD8ri, X86::ADD8mi },
70 { X86::ADD8rr, X86::ADD8mr },
71 { X86::AND16ri, X86::AND16mi },
72 { X86::AND16ri8, X86::AND16mi8 },
73 { X86::AND16rr, X86::AND16mr },
74 { X86::AND32ri, X86::AND32mi },
75 { X86::AND32ri8, X86::AND32mi8 },
76 { X86::AND32rr, X86::AND32mr },
77 { X86::AND64ri32, X86::AND64mi32 },
78 { X86::AND64ri8, X86::AND64mi8 },
79 { X86::AND64rr, X86::AND64mr },
80 { X86::AND8ri, X86::AND8mi },
81 { X86::AND8rr, X86::AND8mr },
82 { X86::DEC16r, X86::DEC16m },
83 { X86::DEC32r, X86::DEC32m },
84 { X86::DEC64_16r, X86::DEC64_16m },
85 { X86::DEC64_32r, X86::DEC64_32m },
86 { X86::DEC64r, X86::DEC64m },
87 { X86::DEC8r, X86::DEC8m },
88 { X86::INC16r, X86::INC16m },
89 { X86::INC32r, X86::INC32m },
90 { X86::INC64_16r, X86::INC64_16m },
91 { X86::INC64_32r, X86::INC64_32m },
92 { X86::INC64r, X86::INC64m },
93 { X86::INC8r, X86::INC8m },
94 { X86::NEG16r, X86::NEG16m },
95 { X86::NEG32r, X86::NEG32m },
96 { X86::NEG64r, X86::NEG64m },
97 { X86::NEG8r, X86::NEG8m },
98 { X86::NOT16r, X86::NOT16m },
99 { X86::NOT32r, X86::NOT32m },
100 { X86::NOT64r, X86::NOT64m },
101 { X86::NOT8r, X86::NOT8m },
102 { X86::OR16ri, X86::OR16mi },
103 { X86::OR16ri8, X86::OR16mi8 },
104 { X86::OR16rr, X86::OR16mr },
105 { X86::OR32ri, X86::OR32mi },
106 { X86::OR32ri8, X86::OR32mi8 },
107 { X86::OR32rr, X86::OR32mr },
108 { X86::OR64ri32, X86::OR64mi32 },
109 { X86::OR64ri8, X86::OR64mi8 },
110 { X86::OR64rr, X86::OR64mr },
111 { X86::OR8ri, X86::OR8mi },
112 { X86::OR8rr, X86::OR8mr },
113 { X86::ROL16r1, X86::ROL16m1 },
114 { X86::ROL16rCL, X86::ROL16mCL },
115 { X86::ROL16ri, X86::ROL16mi },
116 { X86::ROL32r1, X86::ROL32m1 },
117 { X86::ROL32rCL, X86::ROL32mCL },
118 { X86::ROL32ri, X86::ROL32mi },
119 { X86::ROL64r1, X86::ROL64m1 },
120 { X86::ROL64rCL, X86::ROL64mCL },
121 { X86::ROL64ri, X86::ROL64mi },
122 { X86::ROL8r1, X86::ROL8m1 },
123 { X86::ROL8rCL, X86::ROL8mCL },
124 { X86::ROL8ri, X86::ROL8mi },
125 { X86::ROR16r1, X86::ROR16m1 },
126 { X86::ROR16rCL, X86::ROR16mCL },
127 { X86::ROR16ri, X86::ROR16mi },
128 { X86::ROR32r1, X86::ROR32m1 },
129 { X86::ROR32rCL, X86::ROR32mCL },
130 { X86::ROR32ri, X86::ROR32mi },
131 { X86::ROR64r1, X86::ROR64m1 },
132 { X86::ROR64rCL, X86::ROR64mCL },
133 { X86::ROR64ri, X86::ROR64mi },
134 { X86::ROR8r1, X86::ROR8m1 },
135 { X86::ROR8rCL, X86::ROR8mCL },
136 { X86::ROR8ri, X86::ROR8mi },
137 { X86::SAR16r1, X86::SAR16m1 },
138 { X86::SAR16rCL, X86::SAR16mCL },
139 { X86::SAR16ri, X86::SAR16mi },
140 { X86::SAR32r1, X86::SAR32m1 },
141 { X86::SAR32rCL, X86::SAR32mCL },
142 { X86::SAR32ri, X86::SAR32mi },
143 { X86::SAR64r1, X86::SAR64m1 },
144 { X86::SAR64rCL, X86::SAR64mCL },
145 { X86::SAR64ri, X86::SAR64mi },
146 { X86::SAR8r1, X86::SAR8m1 },
147 { X86::SAR8rCL, X86::SAR8mCL },
148 { X86::SAR8ri, X86::SAR8mi },
149 { X86::SBB32ri, X86::SBB32mi },
150 { X86::SBB32ri8, X86::SBB32mi8 },
151 { X86::SBB32rr, X86::SBB32mr },
152 { X86::SBB64ri32, X86::SBB64mi32 },
153 { X86::SBB64ri8, X86::SBB64mi8 },
154 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000155 { X86::SHL16rCL, X86::SHL16mCL },
156 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000157 { X86::SHL32rCL, X86::SHL32mCL },
158 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000159 { X86::SHL64rCL, X86::SHL64mCL },
160 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000161 { X86::SHL8rCL, X86::SHL8mCL },
162 { X86::SHL8ri, X86::SHL8mi },
163 { X86::SHLD16rrCL, X86::SHLD16mrCL },
164 { X86::SHLD16rri8, X86::SHLD16mri8 },
165 { X86::SHLD32rrCL, X86::SHLD32mrCL },
166 { X86::SHLD32rri8, X86::SHLD32mri8 },
167 { X86::SHLD64rrCL, X86::SHLD64mrCL },
168 { X86::SHLD64rri8, X86::SHLD64mri8 },
169 { X86::SHR16r1, X86::SHR16m1 },
170 { X86::SHR16rCL, X86::SHR16mCL },
171 { X86::SHR16ri, X86::SHR16mi },
172 { X86::SHR32r1, X86::SHR32m1 },
173 { X86::SHR32rCL, X86::SHR32mCL },
174 { X86::SHR32ri, X86::SHR32mi },
175 { X86::SHR64r1, X86::SHR64m1 },
176 { X86::SHR64rCL, X86::SHR64mCL },
177 { X86::SHR64ri, X86::SHR64mi },
178 { X86::SHR8r1, X86::SHR8m1 },
179 { X86::SHR8rCL, X86::SHR8mCL },
180 { X86::SHR8ri, X86::SHR8mi },
181 { X86::SHRD16rrCL, X86::SHRD16mrCL },
182 { X86::SHRD16rri8, X86::SHRD16mri8 },
183 { X86::SHRD32rrCL, X86::SHRD32mrCL },
184 { X86::SHRD32rri8, X86::SHRD32mri8 },
185 { X86::SHRD64rrCL, X86::SHRD64mrCL },
186 { X86::SHRD64rri8, X86::SHRD64mri8 },
187 { X86::SUB16ri, X86::SUB16mi },
188 { X86::SUB16ri8, X86::SUB16mi8 },
189 { X86::SUB16rr, X86::SUB16mr },
190 { X86::SUB32ri, X86::SUB32mi },
191 { X86::SUB32ri8, X86::SUB32mi8 },
192 { X86::SUB32rr, X86::SUB32mr },
193 { X86::SUB64ri32, X86::SUB64mi32 },
194 { X86::SUB64ri8, X86::SUB64mi8 },
195 { X86::SUB64rr, X86::SUB64mr },
196 { X86::SUB8ri, X86::SUB8mi },
197 { X86::SUB8rr, X86::SUB8mr },
198 { X86::XOR16ri, X86::XOR16mi },
199 { X86::XOR16ri8, X86::XOR16mi8 },
200 { X86::XOR16rr, X86::XOR16mr },
201 { X86::XOR32ri, X86::XOR32mi },
202 { X86::XOR32ri8, X86::XOR32mi8 },
203 { X86::XOR32rr, X86::XOR32mr },
204 { X86::XOR64ri32, X86::XOR64mi32 },
205 { X86::XOR64ri8, X86::XOR64mi8 },
206 { X86::XOR64rr, X86::XOR64mr },
207 { X86::XOR8ri, X86::XOR8mi },
208 { X86::XOR8rr, X86::XOR8mr }
209 };
210
211 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
212 unsigned RegOp = OpTbl2Addr[i][0];
213 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000214 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
215 MemOp)).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000216 assert(false && "Duplicated entries?");
217 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5); // Index 0,folded load and store
218 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000219 std::make_pair(RegOp,
220 AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000221 AmbEntries.push_back(MemOp);
222 }
223
224 // If the third value is 1, then it's folding either a load or a store.
225 static const unsigned OpTbl0[][3] = {
Dan Gohman27a4bc02009-01-15 17:57:09 +0000226 { X86::BT16ri8, X86::BT16mi8, 1 },
227 { X86::BT32ri8, X86::BT32mi8, 1 },
228 { X86::BT64ri8, X86::BT64mi8, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000229 { X86::CALL32r, X86::CALL32m, 1 },
230 { X86::CALL64r, X86::CALL64m, 1 },
231 { X86::CMP16ri, X86::CMP16mi, 1 },
232 { X86::CMP16ri8, X86::CMP16mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000233 { X86::CMP16rr, X86::CMP16mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000234 { X86::CMP32ri, X86::CMP32mi, 1 },
235 { X86::CMP32ri8, X86::CMP32mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000236 { X86::CMP32rr, X86::CMP32mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000237 { X86::CMP64ri32, X86::CMP64mi32, 1 },
238 { X86::CMP64ri8, X86::CMP64mi8, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000239 { X86::CMP64rr, X86::CMP64mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000240 { X86::CMP8ri, X86::CMP8mi, 1 },
Dan Gohmanf235d8a2008-03-25 16:53:19 +0000241 { X86::CMP8rr, X86::CMP8mr, 1 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000242 { X86::DIV16r, X86::DIV16m, 1 },
243 { X86::DIV32r, X86::DIV32m, 1 },
244 { X86::DIV64r, X86::DIV64m, 1 },
245 { X86::DIV8r, X86::DIV8m, 1 },
Dan Gohmana41862a2008-08-08 18:30:21 +0000246 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000247 { X86::FsMOVAPDrr, X86::MOVSDmr, 0 },
248 { X86::FsMOVAPSrr, X86::MOVSSmr, 0 },
249 { X86::IDIV16r, X86::IDIV16m, 1 },
250 { X86::IDIV32r, X86::IDIV32m, 1 },
251 { X86::IDIV64r, X86::IDIV64m, 1 },
252 { X86::IDIV8r, X86::IDIV8m, 1 },
253 { X86::IMUL16r, X86::IMUL16m, 1 },
254 { X86::IMUL32r, X86::IMUL32m, 1 },
255 { X86::IMUL64r, X86::IMUL64m, 1 },
256 { X86::IMUL8r, X86::IMUL8m, 1 },
257 { X86::JMP32r, X86::JMP32m, 1 },
258 { X86::JMP64r, X86::JMP64m, 1 },
259 { X86::MOV16ri, X86::MOV16mi, 0 },
260 { X86::MOV16rr, X86::MOV16mr, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000261 { X86::MOV32ri, X86::MOV32mi, 0 },
262 { X86::MOV32rr, X86::MOV32mr, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000263 { X86::MOV64ri32, X86::MOV64mi32, 0 },
264 { X86::MOV64rr, X86::MOV64mr, 0 },
265 { X86::MOV8ri, X86::MOV8mi, 0 },
266 { X86::MOV8rr, X86::MOV8mr, 0 },
Dan Gohman43f87e72009-04-15 19:48:28 +0000267 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000268 { X86::MOVAPDrr, X86::MOVAPDmr, 0 },
269 { X86::MOVAPSrr, X86::MOVAPSmr, 0 },
Dan Gohmana645d1a2009-01-09 02:40:34 +0000270 { X86::MOVDQArr, X86::MOVDQAmr, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000271 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0 },
272 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0 },
273 { X86::MOVPS2SSrr, X86::MOVPS2SSmr, 0 },
274 { X86::MOVSDrr, X86::MOVSDmr, 0 },
275 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0 },
276 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0 },
277 { X86::MOVSSrr, X86::MOVSSmr, 0 },
278 { X86::MOVUPDrr, X86::MOVUPDmr, 0 },
279 { X86::MOVUPSrr, X86::MOVUPSmr, 0 },
280 { X86::MUL16r, X86::MUL16m, 1 },
281 { X86::MUL32r, X86::MUL32m, 1 },
282 { X86::MUL64r, X86::MUL64m, 1 },
283 { X86::MUL8r, X86::MUL8m, 1 },
284 { X86::SETAEr, X86::SETAEm, 0 },
285 { X86::SETAr, X86::SETAm, 0 },
286 { X86::SETBEr, X86::SETBEm, 0 },
287 { X86::SETBr, X86::SETBm, 0 },
288 { X86::SETEr, X86::SETEm, 0 },
289 { X86::SETGEr, X86::SETGEm, 0 },
290 { X86::SETGr, X86::SETGm, 0 },
291 { X86::SETLEr, X86::SETLEm, 0 },
292 { X86::SETLr, X86::SETLm, 0 },
293 { X86::SETNEr, X86::SETNEm, 0 },
Bill Wendling0c52d0a2008-12-02 00:07:05 +0000294 { X86::SETNOr, X86::SETNOm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000295 { X86::SETNPr, X86::SETNPm, 0 },
296 { X86::SETNSr, X86::SETNSm, 0 },
Bill Wendling0c52d0a2008-12-02 00:07:05 +0000297 { X86::SETOr, X86::SETOm, 0 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000298 { X86::SETPr, X86::SETPm, 0 },
299 { X86::SETSr, X86::SETSm, 0 },
300 { X86::TAILJMPr, X86::TAILJMPm, 1 },
301 { X86::TEST16ri, X86::TEST16mi, 1 },
302 { X86::TEST32ri, X86::TEST32mi, 1 },
303 { X86::TEST64ri32, X86::TEST64mi32, 1 },
Chris Lattnerf4005a82008-01-11 18:00:50 +0000304 { X86::TEST8ri, X86::TEST8mi, 1 }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000305 };
306
307 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
308 unsigned RegOp = OpTbl0[i][0];
309 unsigned MemOp = OpTbl0[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000310 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
311 MemOp)).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000312 assert(false && "Duplicated entries?");
313 unsigned FoldedLoad = OpTbl0[i][2];
314 // Index 0, folded load or store.
315 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
316 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
317 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000318 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000319 AmbEntries.push_back(MemOp);
320 }
321
322 static const unsigned OpTbl1[][2] = {
323 { X86::CMP16rr, X86::CMP16rm },
324 { X86::CMP32rr, X86::CMP32rm },
325 { X86::CMP64rr, X86::CMP64rm },
326 { X86::CMP8rr, X86::CMP8rm },
327 { X86::CVTSD2SSrr, X86::CVTSD2SSrm },
328 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm },
329 { X86::CVTSI2SDrr, X86::CVTSI2SDrm },
330 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm },
331 { X86::CVTSI2SSrr, X86::CVTSI2SSrm },
332 { X86::CVTSS2SDrr, X86::CVTSS2SDrm },
333 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm },
334 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm },
335 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm },
336 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm },
337 { X86::FsMOVAPDrr, X86::MOVSDrm },
338 { X86::FsMOVAPSrr, X86::MOVSSrm },
339 { X86::IMUL16rri, X86::IMUL16rmi },
340 { X86::IMUL16rri8, X86::IMUL16rmi8 },
341 { X86::IMUL32rri, X86::IMUL32rmi },
342 { X86::IMUL32rri8, X86::IMUL32rmi8 },
343 { X86::IMUL64rri32, X86::IMUL64rmi32 },
344 { X86::IMUL64rri8, X86::IMUL64rmi8 },
345 { X86::Int_CMPSDrr, X86::Int_CMPSDrm },
346 { X86::Int_CMPSSrr, X86::Int_CMPSSrm },
347 { X86::Int_COMISDrr, X86::Int_COMISDrm },
348 { X86::Int_COMISSrr, X86::Int_COMISSrm },
349 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm },
350 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm },
351 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm },
352 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm },
353 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm },
354 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm },
355 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm },
356 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm },
357 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm },
358 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm },
359 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm },
360 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm },
361 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm },
362 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm },
363 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm },
364 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm },
365 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm },
366 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm },
367 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm },
368 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm },
369 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm },
370 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm },
371 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm },
372 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm },
373 { X86::MOV16rr, X86::MOV16rm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000374 { X86::MOV32rr, X86::MOV32rm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000375 { X86::MOV64rr, X86::MOV64rm },
376 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm },
377 { X86::MOV64toSDrr, X86::MOV64toSDrm },
378 { X86::MOV8rr, X86::MOV8rm },
379 { X86::MOVAPDrr, X86::MOVAPDrm },
380 { X86::MOVAPSrr, X86::MOVAPSrm },
381 { X86::MOVDDUPrr, X86::MOVDDUPrm },
382 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm },
383 { X86::MOVDI2SSrr, X86::MOVDI2SSrm },
Dan Gohmana645d1a2009-01-09 02:40:34 +0000384 { X86::MOVDQArr, X86::MOVDQArm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000385 { X86::MOVSD2PDrr, X86::MOVSD2PDrm },
386 { X86::MOVSDrr, X86::MOVSDrm },
387 { X86::MOVSHDUPrr, X86::MOVSHDUPrm },
388 { X86::MOVSLDUPrr, X86::MOVSLDUPrm },
389 { X86::MOVSS2PSrr, X86::MOVSS2PSrm },
390 { X86::MOVSSrr, X86::MOVSSrm },
391 { X86::MOVSX16rr8, X86::MOVSX16rm8 },
392 { X86::MOVSX32rr16, X86::MOVSX32rm16 },
393 { X86::MOVSX32rr8, X86::MOVSX32rm8 },
394 { X86::MOVSX64rr16, X86::MOVSX64rm16 },
395 { X86::MOVSX64rr32, X86::MOVSX64rm32 },
396 { X86::MOVSX64rr8, X86::MOVSX64rm8 },
397 { X86::MOVUPDrr, X86::MOVUPDrm },
398 { X86::MOVUPSrr, X86::MOVUPSrm },
399 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm },
400 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm },
401 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm },
402 { X86::MOVZX16rr8, X86::MOVZX16rm8 },
403 { X86::MOVZX32rr16, X86::MOVZX32rm16 },
Dan Gohman744d4622009-04-13 16:09:41 +0000404 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000405 { X86::MOVZX32rr8, X86::MOVZX32rm8 },
406 { X86::MOVZX64rr16, X86::MOVZX64rm16 },
Dan Gohman47a419d2008-08-07 02:54:50 +0000407 { X86::MOVZX64rr32, X86::MOVZX64rm32 },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000408 { X86::MOVZX64rr8, X86::MOVZX64rm8 },
409 { X86::PSHUFDri, X86::PSHUFDmi },
410 { X86::PSHUFHWri, X86::PSHUFHWmi },
411 { X86::PSHUFLWri, X86::PSHUFLWmi },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000412 { X86::RCPPSr, X86::RCPPSm },
413 { X86::RCPPSr_Int, X86::RCPPSm_Int },
414 { X86::RSQRTPSr, X86::RSQRTPSm },
415 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int },
416 { X86::RSQRTSSr, X86::RSQRTSSm },
417 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int },
418 { X86::SQRTPDr, X86::SQRTPDm },
419 { X86::SQRTPDr_Int, X86::SQRTPDm_Int },
420 { X86::SQRTPSr, X86::SQRTPSm },
421 { X86::SQRTPSr_Int, X86::SQRTPSm_Int },
422 { X86::SQRTSDr, X86::SQRTSDm },
423 { X86::SQRTSDr_Int, X86::SQRTSDm_Int },
424 { X86::SQRTSSr, X86::SQRTSSm },
425 { X86::SQRTSSr_Int, X86::SQRTSSm_Int },
426 { X86::TEST16rr, X86::TEST16rm },
427 { X86::TEST32rr, X86::TEST32rm },
428 { X86::TEST64rr, X86::TEST64rm },
429 { X86::TEST8rr, X86::TEST8rm },
430 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
431 { X86::UCOMISDrr, X86::UCOMISDrm },
Chris Lattnerf4005a82008-01-11 18:00:50 +0000432 { X86::UCOMISSrr, X86::UCOMISSrm }
Owen Anderson9a184ef2008-01-07 01:35:02 +0000433 };
434
435 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
436 unsigned RegOp = OpTbl1[i][0];
437 unsigned MemOp = OpTbl1[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000438 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
439 MemOp)).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000440 assert(false && "Duplicated entries?");
441 unsigned AuxInfo = 1 | (1 << 4); // Index 1, folded load
442 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
443 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000444 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000445 AmbEntries.push_back(MemOp);
446 }
447
448 static const unsigned OpTbl2[][2] = {
449 { X86::ADC32rr, X86::ADC32rm },
450 { X86::ADC64rr, X86::ADC64rm },
451 { X86::ADD16rr, X86::ADD16rm },
452 { X86::ADD32rr, X86::ADD32rm },
453 { X86::ADD64rr, X86::ADD64rm },
454 { X86::ADD8rr, X86::ADD8rm },
455 { X86::ADDPDrr, X86::ADDPDrm },
456 { X86::ADDPSrr, X86::ADDPSrm },
457 { X86::ADDSDrr, X86::ADDSDrm },
458 { X86::ADDSSrr, X86::ADDSSrm },
459 { X86::ADDSUBPDrr, X86::ADDSUBPDrm },
460 { X86::ADDSUBPSrr, X86::ADDSUBPSrm },
461 { X86::AND16rr, X86::AND16rm },
462 { X86::AND32rr, X86::AND32rm },
463 { X86::AND64rr, X86::AND64rm },
464 { X86::AND8rr, X86::AND8rm },
465 { X86::ANDNPDrr, X86::ANDNPDrm },
466 { X86::ANDNPSrr, X86::ANDNPSrm },
467 { X86::ANDPDrr, X86::ANDPDrm },
468 { X86::ANDPSrr, X86::ANDPSrm },
469 { X86::CMOVA16rr, X86::CMOVA16rm },
470 { X86::CMOVA32rr, X86::CMOVA32rm },
471 { X86::CMOVA64rr, X86::CMOVA64rm },
472 { X86::CMOVAE16rr, X86::CMOVAE16rm },
473 { X86::CMOVAE32rr, X86::CMOVAE32rm },
474 { X86::CMOVAE64rr, X86::CMOVAE64rm },
475 { X86::CMOVB16rr, X86::CMOVB16rm },
476 { X86::CMOVB32rr, X86::CMOVB32rm },
477 { X86::CMOVB64rr, X86::CMOVB64rm },
478 { X86::CMOVBE16rr, X86::CMOVBE16rm },
479 { X86::CMOVBE32rr, X86::CMOVBE32rm },
480 { X86::CMOVBE64rr, X86::CMOVBE64rm },
481 { X86::CMOVE16rr, X86::CMOVE16rm },
482 { X86::CMOVE32rr, X86::CMOVE32rm },
483 { X86::CMOVE64rr, X86::CMOVE64rm },
484 { X86::CMOVG16rr, X86::CMOVG16rm },
485 { X86::CMOVG32rr, X86::CMOVG32rm },
486 { X86::CMOVG64rr, X86::CMOVG64rm },
487 { X86::CMOVGE16rr, X86::CMOVGE16rm },
488 { X86::CMOVGE32rr, X86::CMOVGE32rm },
489 { X86::CMOVGE64rr, X86::CMOVGE64rm },
490 { X86::CMOVL16rr, X86::CMOVL16rm },
491 { X86::CMOVL32rr, X86::CMOVL32rm },
492 { X86::CMOVL64rr, X86::CMOVL64rm },
493 { X86::CMOVLE16rr, X86::CMOVLE16rm },
494 { X86::CMOVLE32rr, X86::CMOVLE32rm },
495 { X86::CMOVLE64rr, X86::CMOVLE64rm },
496 { X86::CMOVNE16rr, X86::CMOVNE16rm },
497 { X86::CMOVNE32rr, X86::CMOVNE32rm },
498 { X86::CMOVNE64rr, X86::CMOVNE64rm },
Dan Gohmanac441ab2009-01-07 00:44:53 +0000499 { X86::CMOVNO16rr, X86::CMOVNO16rm },
500 { X86::CMOVNO32rr, X86::CMOVNO32rm },
501 { X86::CMOVNO64rr, X86::CMOVNO64rm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000502 { X86::CMOVNP16rr, X86::CMOVNP16rm },
503 { X86::CMOVNP32rr, X86::CMOVNP32rm },
504 { X86::CMOVNP64rr, X86::CMOVNP64rm },
505 { X86::CMOVNS16rr, X86::CMOVNS16rm },
506 { X86::CMOVNS32rr, X86::CMOVNS32rm },
507 { X86::CMOVNS64rr, X86::CMOVNS64rm },
Dan Gohman12fd4d72009-01-07 00:35:10 +0000508 { X86::CMOVO16rr, X86::CMOVO16rm },
509 { X86::CMOVO32rr, X86::CMOVO32rm },
510 { X86::CMOVO64rr, X86::CMOVO64rm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000511 { X86::CMOVP16rr, X86::CMOVP16rm },
512 { X86::CMOVP32rr, X86::CMOVP32rm },
513 { X86::CMOVP64rr, X86::CMOVP64rm },
514 { X86::CMOVS16rr, X86::CMOVS16rm },
515 { X86::CMOVS32rr, X86::CMOVS32rm },
516 { X86::CMOVS64rr, X86::CMOVS64rm },
517 { X86::CMPPDrri, X86::CMPPDrmi },
518 { X86::CMPPSrri, X86::CMPPSrmi },
519 { X86::CMPSDrr, X86::CMPSDrm },
520 { X86::CMPSSrr, X86::CMPSSrm },
521 { X86::DIVPDrr, X86::DIVPDrm },
522 { X86::DIVPSrr, X86::DIVPSrm },
523 { X86::DIVSDrr, X86::DIVSDrm },
524 { X86::DIVSSrr, X86::DIVSSrm },
Evan Chengc392b122008-05-02 17:01:01 +0000525 { X86::FsANDNPDrr, X86::FsANDNPDrm },
526 { X86::FsANDNPSrr, X86::FsANDNPSrm },
527 { X86::FsANDPDrr, X86::FsANDPDrm },
528 { X86::FsANDPSrr, X86::FsANDPSrm },
529 { X86::FsORPDrr, X86::FsORPDrm },
530 { X86::FsORPSrr, X86::FsORPSrm },
531 { X86::FsXORPDrr, X86::FsXORPDrm },
532 { X86::FsXORPSrr, X86::FsXORPSrm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000533 { X86::HADDPDrr, X86::HADDPDrm },
534 { X86::HADDPSrr, X86::HADDPSrm },
535 { X86::HSUBPDrr, X86::HSUBPDrm },
536 { X86::HSUBPSrr, X86::HSUBPSrm },
537 { X86::IMUL16rr, X86::IMUL16rm },
538 { X86::IMUL32rr, X86::IMUL32rm },
539 { X86::IMUL64rr, X86::IMUL64rm },
540 { X86::MAXPDrr, X86::MAXPDrm },
541 { X86::MAXPDrr_Int, X86::MAXPDrm_Int },
542 { X86::MAXPSrr, X86::MAXPSrm },
543 { X86::MAXPSrr_Int, X86::MAXPSrm_Int },
544 { X86::MAXSDrr, X86::MAXSDrm },
545 { X86::MAXSDrr_Int, X86::MAXSDrm_Int },
546 { X86::MAXSSrr, X86::MAXSSrm },
547 { X86::MAXSSrr_Int, X86::MAXSSrm_Int },
548 { X86::MINPDrr, X86::MINPDrm },
549 { X86::MINPDrr_Int, X86::MINPDrm_Int },
550 { X86::MINPSrr, X86::MINPSrm },
551 { X86::MINPSrr_Int, X86::MINPSrm_Int },
552 { X86::MINSDrr, X86::MINSDrm },
553 { X86::MINSDrr_Int, X86::MINSDrm_Int },
554 { X86::MINSSrr, X86::MINSSrm },
555 { X86::MINSSrr_Int, X86::MINSSrm_Int },
556 { X86::MULPDrr, X86::MULPDrm },
557 { X86::MULPSrr, X86::MULPSrm },
558 { X86::MULSDrr, X86::MULSDrm },
559 { X86::MULSSrr, X86::MULSSrm },
560 { X86::OR16rr, X86::OR16rm },
561 { X86::OR32rr, X86::OR32rm },
562 { X86::OR64rr, X86::OR64rm },
563 { X86::OR8rr, X86::OR8rm },
564 { X86::ORPDrr, X86::ORPDrm },
565 { X86::ORPSrr, X86::ORPSrm },
566 { X86::PACKSSDWrr, X86::PACKSSDWrm },
567 { X86::PACKSSWBrr, X86::PACKSSWBrm },
568 { X86::PACKUSWBrr, X86::PACKUSWBrm },
569 { X86::PADDBrr, X86::PADDBrm },
570 { X86::PADDDrr, X86::PADDDrm },
571 { X86::PADDQrr, X86::PADDQrm },
572 { X86::PADDSBrr, X86::PADDSBrm },
573 { X86::PADDSWrr, X86::PADDSWrm },
574 { X86::PADDWrr, X86::PADDWrm },
575 { X86::PANDNrr, X86::PANDNrm },
576 { X86::PANDrr, X86::PANDrm },
577 { X86::PAVGBrr, X86::PAVGBrm },
578 { X86::PAVGWrr, X86::PAVGWrm },
579 { X86::PCMPEQBrr, X86::PCMPEQBrm },
580 { X86::PCMPEQDrr, X86::PCMPEQDrm },
581 { X86::PCMPEQWrr, X86::PCMPEQWrm },
582 { X86::PCMPGTBrr, X86::PCMPGTBrm },
583 { X86::PCMPGTDrr, X86::PCMPGTDrm },
584 { X86::PCMPGTWrr, X86::PCMPGTWrm },
585 { X86::PINSRWrri, X86::PINSRWrmi },
586 { X86::PMADDWDrr, X86::PMADDWDrm },
587 { X86::PMAXSWrr, X86::PMAXSWrm },
588 { X86::PMAXUBrr, X86::PMAXUBrm },
589 { X86::PMINSWrr, X86::PMINSWrm },
590 { X86::PMINUBrr, X86::PMINUBrm },
Dan Gohmane3731f52008-05-23 17:49:40 +0000591 { X86::PMULDQrr, X86::PMULDQrm },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000592 { X86::PMULHUWrr, X86::PMULHUWrm },
593 { X86::PMULHWrr, X86::PMULHWrm },
Dan Gohmane3731f52008-05-23 17:49:40 +0000594 { X86::PMULLDrr, X86::PMULLDrm },
595 { X86::PMULLDrr_int, X86::PMULLDrm_int },
Owen Anderson9a184ef2008-01-07 01:35:02 +0000596 { X86::PMULLWrr, X86::PMULLWrm },
597 { X86::PMULUDQrr, X86::PMULUDQrm },
598 { X86::PORrr, X86::PORrm },
599 { X86::PSADBWrr, X86::PSADBWrm },
600 { X86::PSLLDrr, X86::PSLLDrm },
601 { X86::PSLLQrr, X86::PSLLQrm },
602 { X86::PSLLWrr, X86::PSLLWrm },
603 { X86::PSRADrr, X86::PSRADrm },
604 { X86::PSRAWrr, X86::PSRAWrm },
605 { X86::PSRLDrr, X86::PSRLDrm },
606 { X86::PSRLQrr, X86::PSRLQrm },
607 { X86::PSRLWrr, X86::PSRLWrm },
608 { X86::PSUBBrr, X86::PSUBBrm },
609 { X86::PSUBDrr, X86::PSUBDrm },
610 { X86::PSUBSBrr, X86::PSUBSBrm },
611 { X86::PSUBSWrr, X86::PSUBSWrm },
612 { X86::PSUBWrr, X86::PSUBWrm },
613 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm },
614 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm },
615 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm },
616 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm },
617 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm },
618 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm },
619 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm },
620 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm },
621 { X86::PXORrr, X86::PXORrm },
622 { X86::SBB32rr, X86::SBB32rm },
623 { X86::SBB64rr, X86::SBB64rm },
624 { X86::SHUFPDrri, X86::SHUFPDrmi },
625 { X86::SHUFPSrri, X86::SHUFPSrmi },
626 { X86::SUB16rr, X86::SUB16rm },
627 { X86::SUB32rr, X86::SUB32rm },
628 { X86::SUB64rr, X86::SUB64rm },
629 { X86::SUB8rr, X86::SUB8rm },
630 { X86::SUBPDrr, X86::SUBPDrm },
631 { X86::SUBPSrr, X86::SUBPSrm },
632 { X86::SUBSDrr, X86::SUBSDrm },
633 { X86::SUBSSrr, X86::SUBSSrm },
634 // FIXME: TEST*rr -> swapped operand of TEST*mr.
635 { X86::UNPCKHPDrr, X86::UNPCKHPDrm },
636 { X86::UNPCKHPSrr, X86::UNPCKHPSrm },
637 { X86::UNPCKLPDrr, X86::UNPCKLPDrm },
638 { X86::UNPCKLPSrr, X86::UNPCKLPSrm },
639 { X86::XOR16rr, X86::XOR16rm },
640 { X86::XOR32rr, X86::XOR32rm },
641 { X86::XOR64rr, X86::XOR64rm },
642 { X86::XOR8rr, X86::XOR8rm },
643 { X86::XORPDrr, X86::XORPDrm },
644 { X86::XORPSrr, X86::XORPSrm }
645 };
646
647 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
648 unsigned RegOp = OpTbl2[i][0];
649 unsigned MemOp = OpTbl2[i][1];
Dan Gohman55d19662008-07-07 17:46:23 +0000650 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
651 MemOp)).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000652 assert(false && "Duplicated entries?");
Dan Gohman590c05b2009-03-04 19:24:25 +0000653 unsigned AuxInfo = 2 | (1 << 4); // Index 2, folded load
Owen Anderson9a184ef2008-01-07 01:35:02 +0000654 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman55d19662008-07-07 17:46:23 +0000655 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson9a184ef2008-01-07 01:35:02 +0000656 AmbEntries.push_back(MemOp);
657 }
658
659 // Remove ambiguous entries.
660 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661}
662
663bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Chengf97496a2009-01-20 19:12:24 +0000664 unsigned &SrcReg, unsigned &DstReg,
665 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattnerff195282008-03-11 19:28:17 +0000666 switch (MI.getOpcode()) {
667 default:
668 return false;
669 case X86::MOV8rr:
Bill Wendling2d1c8222009-04-17 22:40:38 +0000670 case X86::MOV8rr_NOREX:
Chris Lattnerff195282008-03-11 19:28:17 +0000671 case X86::MOV16rr:
672 case X86::MOV32rr:
673 case X86::MOV64rr:
Chris Lattnerff195282008-03-11 19:28:17 +0000674 case X86::MOVSSrr:
675 case X86::MOVSDrr:
Chris Lattnerc81df282008-03-11 19:30:09 +0000676
677 // FP Stack register class copies
678 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
679 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
680 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
681
Chris Lattnerff195282008-03-11 19:28:17 +0000682 case X86::FsMOVAPSrr:
683 case X86::FsMOVAPDrr:
684 case X86::MOVAPSrr:
685 case X86::MOVAPDrr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000686 case X86::MOVDQArr:
Chris Lattnerff195282008-03-11 19:28:17 +0000687 case X86::MOVSS2PSrr:
688 case X86::MOVSD2PDrr:
689 case X86::MOVPS2SSrr:
690 case X86::MOVPD2SDrr:
Chris Lattnerff195282008-03-11 19:28:17 +0000691 case X86::MMX_MOVQ64rr:
692 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000693 MI.getOperand(0).isReg() &&
694 MI.getOperand(1).isReg() &&
Chris Lattnerff195282008-03-11 19:28:17 +0000695 "invalid register-register move instruction");
Evan Chengf97496a2009-01-20 19:12:24 +0000696 SrcReg = MI.getOperand(1).getReg();
697 DstReg = MI.getOperand(0).getReg();
698 SrcSubIdx = MI.getOperand(1).getSubReg();
699 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattnerff195282008-03-11 19:28:17 +0000700 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702}
703
Dan Gohman90feee22008-11-18 19:49:32 +0000704unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 int &FrameIndex) const {
706 switch (MI->getOpcode()) {
707 default: break;
708 case X86::MOV8rm:
709 case X86::MOV16rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 case X86::MOV32rm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 case X86::MOV64rm:
712 case X86::LD_Fp64m:
713 case X86::MOVSSrm:
714 case X86::MOVSDrm:
715 case X86::MOVAPSrm:
716 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000717 case X86::MOVDQArm:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 case X86::MMX_MOVD64rm:
719 case X86::MMX_MOVQ64rm:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000720 if (MI->getOperand(1).isFI() && MI->getOperand(2).isImm() &&
721 MI->getOperand(3).isReg() && MI->getOperand(4).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000722 MI->getOperand(2).getImm() == 1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 MI->getOperand(3).getReg() == 0 &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000724 MI->getOperand(4).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000725 FrameIndex = MI->getOperand(1).getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 return MI->getOperand(0).getReg();
727 }
728 break;
729 }
730 return 0;
731}
732
Dan Gohman90feee22008-11-18 19:49:32 +0000733unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 int &FrameIndex) const {
735 switch (MI->getOpcode()) {
736 default: break;
737 case X86::MOV8mr:
738 case X86::MOV16mr:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 case X86::MOV32mr:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 case X86::MOV64mr:
741 case X86::ST_FpP64m:
742 case X86::MOVSSmr:
743 case X86::MOVSDmr:
744 case X86::MOVAPSmr:
745 case X86::MOVAPDmr:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000746 case X86::MOVDQAmr:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 case X86::MMX_MOVD64mr:
748 case X86::MMX_MOVQ64mr:
749 case X86::MMX_MOVNTQmr:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000750 if (MI->getOperand(0).isFI() && MI->getOperand(1).isImm() &&
751 MI->getOperand(2).isReg() && MI->getOperand(3).isImm() &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000752 MI->getOperand(1).getImm() == 1 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 MI->getOperand(2).getReg() == 0 &&
Chris Lattnera96056a2007-12-30 20:49:49 +0000754 MI->getOperand(3).getImm() == 0) {
Chris Lattner6017d482007-12-30 23:10:15 +0000755 FrameIndex = MI->getOperand(0).getIndex();
Rafael Espindola7f69c042009-03-28 17:03:24 +0000756 return MI->getOperand(X86AddrNumOperands).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 }
758 break;
759 }
760 return 0;
761}
762
763
Evan Chengb819a512008-03-27 01:45:11 +0000764/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
765/// X86::MOVPC32r.
Dan Gohman221a4372008-07-07 23:14:23 +0000766static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chengb819a512008-03-27 01:45:11 +0000767 bool isPICBase = false;
768 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
769 E = MRI.def_end(); I != E; ++I) {
770 MachineInstr *DefMI = I.getOperand().getParent();
771 if (DefMI->getOpcode() != X86::MOVPC32r)
772 return false;
773 assert(!isPICBase && "More than one PIC base?");
774 isPICBase = true;
775 }
776 return isPICBase;
777}
Evan Chenge9caab52008-03-31 07:54:19 +0000778
779/// isGVStub - Return true if the GV requires an extra load to get the
780/// real address.
781static inline bool isGVStub(GlobalValue *GV, X86TargetMachine &TM) {
782 return TM.getSubtarget<X86Subtarget>().GVRequiresExtraLoad(GV, TM, false);
783}
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000784
Bill Wendlingb1cc1302008-05-12 20:54:26 +0000785bool
786X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 switch (MI->getOpcode()) {
788 default: break;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000789 case X86::MOV8rm:
790 case X86::MOV16rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000791 case X86::MOV32rm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000792 case X86::MOV64rm:
793 case X86::LD_Fp64m:
794 case X86::MOVSSrm:
795 case X86::MOVSDrm:
796 case X86::MOVAPSrm:
797 case X86::MOVAPDrm:
Dan Gohmana645d1a2009-01-09 02:40:34 +0000798 case X86::MOVDQArm:
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000799 case X86::MMX_MOVD64rm:
800 case X86::MMX_MOVQ64rm: {
801 // Loads from constant pools are trivially rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000802 if (MI->getOperand(1).isReg() &&
803 MI->getOperand(2).isImm() &&
804 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
805 (MI->getOperand(4).isCPI() ||
806 (MI->getOperand(4).isGlobal() &&
Evan Chenge9caab52008-03-31 07:54:19 +0000807 isGVStub(MI->getOperand(4).getGlobal(), TM)))) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000808 unsigned BaseReg = MI->getOperand(1).getReg();
809 if (BaseReg == 0)
810 return true;
811 // Allow re-materialization of PIC load.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000812 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengc87df652008-04-01 23:26:12 +0000813 return false;
Dan Gohman221a4372008-07-07 23:14:23 +0000814 const MachineFunction &MF = *MI->getParent()->getParent();
815 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000816 bool isPICBase = false;
817 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
818 E = MRI.def_end(); I != E; ++I) {
819 MachineInstr *DefMI = I.getOperand().getParent();
820 if (DefMI->getOpcode() != X86::MOVPC32r)
821 return false;
822 assert(!isPICBase && "More than one PIC base?");
823 isPICBase = true;
824 }
825 return isPICBase;
826 }
827 return false;
Evan Cheng60490e62008-02-22 09:25:47 +0000828 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000829
830 case X86::LEA32r:
831 case X86::LEA64r: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000832 if (MI->getOperand(2).isImm() &&
833 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
834 !MI->getOperand(4).isReg()) {
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000835 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000836 if (!MI->getOperand(1).isReg())
Dan Gohmanbee19a42008-09-26 21:30:20 +0000837 return true;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000838 unsigned BaseReg = MI->getOperand(1).getReg();
839 if (BaseReg == 0)
840 return true;
841 // Allow re-materialization of lea PICBase + x.
Dan Gohman221a4372008-07-07 23:14:23 +0000842 const MachineFunction &MF = *MI->getParent()->getParent();
843 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chengb819a512008-03-27 01:45:11 +0000844 return regIsPICBase(BaseReg, MRI);
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000845 }
846 return false;
847 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 }
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000849
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 // All other instructions marked M_REMATERIALIZABLE are always trivially
851 // rematerializable.
852 return true;
853}
854
Evan Chengc564ded2008-06-24 07:10:51 +0000855/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
856/// would clobber the EFLAGS condition register. Note the result may be
857/// conservative. If it cannot definitely determine the safety after visiting
858/// two instructions it assumes it's not safe.
859static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
860 MachineBasicBlock::iterator I) {
Dan Gohman3588f9d2008-10-21 03:24:31 +0000861 // It's always safe to clobber EFLAGS at the end of a block.
862 if (I == MBB.end())
863 return true;
864
Evan Chengc564ded2008-06-24 07:10:51 +0000865 // For compile time consideration, if we are not able to determine the
866 // safety after visiting 2 instructions, we will assume it's not safe.
867 for (unsigned i = 0; i < 2; ++i) {
Evan Chengc564ded2008-06-24 07:10:51 +0000868 bool SeenDef = false;
869 for (unsigned j = 0, e = I->getNumOperands(); j != e; ++j) {
870 MachineOperand &MO = I->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000871 if (!MO.isReg())
Evan Chengc564ded2008-06-24 07:10:51 +0000872 continue;
873 if (MO.getReg() == X86::EFLAGS) {
874 if (MO.isUse())
875 return false;
876 SeenDef = true;
877 }
878 }
879
880 if (SeenDef)
881 // This instruction defines EFLAGS, no need to look any further.
882 return true;
883 ++I;
Dan Gohman3588f9d2008-10-21 03:24:31 +0000884
885 // If we make it to the end of the block, it's safe to clobber EFLAGS.
886 if (I == MBB.end())
887 return true;
Evan Chengc564ded2008-06-24 07:10:51 +0000888 }
889
890 // Conservative answer.
891 return false;
892}
893
Evan Cheng7d73efc2008-03-31 20:40:39 +0000894void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
895 MachineBasicBlock::iterator I,
896 unsigned DestReg,
897 const MachineInstr *Orig) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +0000898 DebugLoc DL = DebugLoc::getUnknownLoc();
899 if (I != MBB.end()) DL = I->getDebugLoc();
900
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000901 unsigned SubIdx = Orig->getOperand(0).isReg()
Evan Cheng1c32d2d2008-04-16 23:44:44 +0000902 ? Orig->getOperand(0).getSubReg() : 0;
903 bool ChangeSubIdx = SubIdx != 0;
904 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
905 DestReg = RI.getSubReg(DestReg, SubIdx);
906 SubIdx = 0;
907 }
908
Evan Cheng7d73efc2008-03-31 20:40:39 +0000909 // MOV32r0 etc. are implemented with xor which clobbers condition code.
910 // Re-materialize them as movri instructions to avoid side effects.
Evan Chengc564ded2008-06-24 07:10:51 +0000911 bool Emitted = false;
Evan Cheng7d73efc2008-03-31 20:40:39 +0000912 switch (Orig->getOpcode()) {
Evan Chengc564ded2008-06-24 07:10:51 +0000913 default: break;
Evan Cheng7d73efc2008-03-31 20:40:39 +0000914 case X86::MOV8r0:
Evan Cheng7d73efc2008-03-31 20:40:39 +0000915 case X86::MOV16r0:
Evan Cheng7d73efc2008-03-31 20:40:39 +0000916 case X86::MOV32r0:
Evan Chengc564ded2008-06-24 07:10:51 +0000917 case X86::MOV64r0: {
918 if (!isSafeToClobberEFLAGS(MBB, I)) {
919 unsigned Opc = 0;
920 switch (Orig->getOpcode()) {
921 default: break;
922 case X86::MOV8r0: Opc = X86::MOV8ri; break;
923 case X86::MOV16r0: Opc = X86::MOV16ri; break;
924 case X86::MOV32r0: Opc = X86::MOV32ri; break;
925 case X86::MOV64r0: Opc = X86::MOV64ri32; break;
926 }
Bill Wendling13ee2e42009-02-11 21:51:19 +0000927 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
Evan Chengc564ded2008-06-24 07:10:51 +0000928 Emitted = true;
929 }
Evan Cheng7d73efc2008-03-31 20:40:39 +0000930 break;
Evan Chengc564ded2008-06-24 07:10:51 +0000931 }
932 }
933
934 if (!Emitted) {
Dan Gohman221a4372008-07-07 23:14:23 +0000935 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Cheng7d73efc2008-03-31 20:40:39 +0000936 MI->getOperand(0).setReg(DestReg);
937 MBB.insert(I, MI);
Evan Cheng7d73efc2008-03-31 20:40:39 +0000938 }
Evan Cheng1c32d2d2008-04-16 23:44:44 +0000939
940 if (ChangeSubIdx) {
941 MachineInstr *NewMI = prior(I);
942 NewMI->getOperand(0).setSubReg(SubIdx);
943 }
Evan Cheng7d73efc2008-03-31 20:40:39 +0000944}
945
Chris Lattnerea3a1812008-01-10 23:08:24 +0000946/// isInvariantLoad - Return true if the specified instruction (which is marked
947/// mayLoad) is loading from a location whose value is invariant across the
948/// function. For example, loading a value from the constant pool or from
949/// from the argument area of a function if it does not change. This should
950/// only return true of *all* loads the instruction does are invariant (if it
951/// does multiple loads).
Dan Gohman90feee22008-11-18 19:49:32 +0000952bool X86InstrInfo::isInvariantLoad(const MachineInstr *MI) const {
Chris Lattner0875b572008-01-12 00:35:08 +0000953 // This code cares about loads from three cases: constant pool entries,
954 // invariant argument slots, and global stubs. In order to handle these cases
955 // for all of the myriad of X86 instructions, we just scan for a CP/FI/GV
Chris Lattner828fe302008-01-12 00:53:16 +0000956 // operand and base our analysis on it. This is safe because the address of
Chris Lattner0875b572008-01-12 00:35:08 +0000957 // none of these three cases is ever used as anything other than a load base
958 // and X86 doesn't have any instructions that load from multiple places.
959
960 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
961 const MachineOperand &MO = MI->getOperand(i);
Chris Lattnerea3a1812008-01-10 23:08:24 +0000962 // Loads from constant pools are trivially invariant.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000963 if (MO.isCPI())
Chris Lattner00e46fa2008-01-05 05:28:30 +0000964 return true;
Evan Chenge9caab52008-03-31 07:54:19 +0000965
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000966 if (MO.isGlobal())
Evan Chenge9caab52008-03-31 07:54:19 +0000967 return isGVStub(MO.getGlobal(), TM);
Chris Lattner0875b572008-01-12 00:35:08 +0000968
969 // If this is a load from an invariant stack slot, the load is a constant.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000970 if (MO.isFI()) {
Chris Lattner0875b572008-01-12 00:35:08 +0000971 const MachineFrameInfo &MFI =
972 *MI->getParent()->getParent()->getFrameInfo();
973 int Idx = MO.getIndex();
Chris Lattner41aed732008-01-10 04:16:31 +0000974 return MFI.isFixedObjectIndex(Idx) && MFI.isImmutableObjectIndex(Idx);
975 }
Bill Wendling57e31d62007-12-17 23:07:56 +0000976 }
Chris Lattner0875b572008-01-12 00:35:08 +0000977
Chris Lattnerea3a1812008-01-10 23:08:24 +0000978 // All other instances of these instructions are presumed to have other
979 // issues.
Chris Lattnereb0f16f2008-01-05 05:26:26 +0000980 return false;
Bill Wendling57e31d62007-12-17 23:07:56 +0000981}
982
Evan Chengfa1a4952007-10-05 08:04:01 +0000983/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
984/// is not marked dead.
985static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Chengfa1a4952007-10-05 08:04:01 +0000986 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
987 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000988 if (MO.isReg() && MO.isDef() &&
Evan Chengfa1a4952007-10-05 08:04:01 +0000989 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
990 return true;
991 }
992 }
993 return false;
994}
995
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996/// convertToThreeAddress - This method must be implemented by targets that
997/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
998/// may be able to convert a two-address instruction into a true
999/// three-address instruction on demand. This allows the X86 target (for
1000/// example) to convert ADD and SHL instructions into LEA instructions if they
1001/// would require register copies due to two-addressness.
1002///
1003/// This method returns a null pointer if the transformation cannot be
1004/// performed, otherwise it returns the new instruction.
1005///
1006MachineInstr *
1007X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1008 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +00001009 LiveVariables *LV) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 MachineInstr *MI = MBBI;
Dan Gohman221a4372008-07-07 23:14:23 +00001011 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 // All instructions input are two-addr instructions. Get the known operands.
1013 unsigned Dest = MI->getOperand(0).getReg();
1014 unsigned Src = MI->getOperand(1).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +00001015 bool isDead = MI->getOperand(0).isDead();
1016 bool isKill = MI->getOperand(1).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017
1018 MachineInstr *NewMI = NULL;
1019 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
1020 // we have better subtarget support, enable the 16-bit LEA generation here.
1021 bool DisableLEA16 = true;
1022
Evan Cheng6b96ed32007-10-05 20:34:26 +00001023 unsigned MIOpc = MI->getOpcode();
1024 switch (MIOpc) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 case X86::SHUFPSrri: {
1026 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
1027 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1028
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 unsigned B = MI->getOperand(1).getReg();
1030 unsigned C = MI->getOperand(2).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 if (B != C) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001032 unsigned A = MI->getOperand(0).getReg();
1033 unsigned M = MI->getOperand(3).getImm();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001034 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
1035 .addReg(A, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +00001036 .addReg(B, false, false, isKill).addImm(M);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 break;
1038 }
1039 case X86::SHL64ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001040 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1042 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 unsigned ShAmt = MI->getOperand(2).getImm();
1044 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001045
Bill Wendling13ee2e42009-02-11 21:51:19 +00001046 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1047 .addReg(Dest, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +00001048 .addReg(0).addImm(1 << ShAmt).addReg(Src, false, false, isKill).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 break;
1050 }
1051 case X86::SHL32ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001052 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1054 // the flags produced by a shift yet, so this is safe.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055 unsigned ShAmt = MI->getOperand(2).getImm();
1056 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001057
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit() ?
1059 X86::LEA64_32r : X86::LEA32r;
Bill Wendling13ee2e42009-02-11 21:51:19 +00001060 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
1061 .addReg(Dest, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +00001062 .addReg(0).addImm(1 << ShAmt)
1063 .addReg(Src, false, false, isKill).addImm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 break;
1065 }
1066 case X86::SHL16ri: {
Evan Cheng55687072007-09-14 21:48:26 +00001067 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng0b1e8712007-09-06 00:14:41 +00001068 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1069 // the flags produced by a shift yet, so this is safe.
Evan Cheng0b1e8712007-09-06 00:14:41 +00001070 unsigned ShAmt = MI->getOperand(2).getImm();
1071 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Chenge52c1912008-07-03 09:09:37 +00001072
Christopher Lamb380c6272007-08-10 21:18:25 +00001073 if (DisableLEA16) {
1074 // If 16-bit LEA is disabled, use 32-bit LEA via subregisters.
Chris Lattner1b989192007-12-31 04:13:23 +00001075 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Evan Cheng0b1e8712007-09-06 00:14:41 +00001076 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1077 ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner1b989192007-12-31 04:13:23 +00001078 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1079 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
Evan Chengbd97af02008-03-10 19:31:26 +00001080
Christopher Lamb8d226a22008-03-11 10:27:36 +00001081 // Build and insert into an implicit UNDEF value. This is OK because
1082 // well be shifting and then extracting the lower 16-bits.
Bill Wendling13ee2e42009-02-11 21:51:19 +00001083 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1084 MachineInstr *InsMI =
1085 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
Evan Chenge52c1912008-07-03 09:09:37 +00001086 .addReg(leaInReg).addReg(Src, false, false, isKill)
1087 .addImm(X86::SUBREG_16BIT);
Christopher Lamb76d72da2008-03-16 03:12:01 +00001088
Bill Wendling13ee2e42009-02-11 21:51:19 +00001089 NewMI = BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(Opc), leaOutReg)
1090 .addReg(0).addImm(1 << ShAmt)
Evan Chenge52c1912008-07-03 09:09:37 +00001091 .addReg(leaInReg, false, false, true).addImm(0);
Christopher Lamb380c6272007-08-10 21:18:25 +00001092
Bill Wendling13ee2e42009-02-11 21:51:19 +00001093 MachineInstr *ExtMI =
1094 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
Evan Chenge52c1912008-07-03 09:09:37 +00001095 .addReg(Dest, true, false, false, isDead)
1096 .addReg(leaOutReg, false, false, true).addImm(X86::SUBREG_16BIT);
Bill Wendling13ee2e42009-02-11 21:51:19 +00001097
Owen Andersonc6959722008-07-02 23:41:07 +00001098 if (LV) {
Evan Chenge52c1912008-07-03 09:09:37 +00001099 // Update live variables
1100 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1101 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1102 if (isKill)
1103 LV->replaceKillInstruction(Src, MI, InsMI);
1104 if (isDead)
1105 LV->replaceKillInstruction(Dest, MI, ExtMI);
Owen Andersonc6959722008-07-02 23:41:07 +00001106 }
Evan Chenge52c1912008-07-03 09:09:37 +00001107 return ExtMI;
Christopher Lamb380c6272007-08-10 21:18:25 +00001108 } else {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001109 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1110 .addReg(Dest, true, false, false, isDead)
Evan Chenge52c1912008-07-03 09:09:37 +00001111 .addReg(0).addImm(1 << ShAmt)
1112 .addReg(Src, false, false, isKill).addImm(0);
Christopher Lamb380c6272007-08-10 21:18:25 +00001113 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114 break;
1115 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001116 default: {
1117 // The following opcodes also sets the condition code register(s). Only
1118 // convert them to equivalent lea if the condition code register def's
1119 // are dead!
1120 if (hasLiveCondCodeDef(MI))
1121 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122
Evan Chenga28a9562007-10-09 07:14:53 +00001123 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng6b96ed32007-10-05 20:34:26 +00001124 switch (MIOpc) {
1125 default: return 0;
1126 case X86::INC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001127 case X86::INC32r:
1128 case X86::INC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001129 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001130 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1131 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001132 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1133 .addReg(Dest, true, false, false, isDead),
1134 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001135 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001137 case X86::INC16r:
1138 case X86::INC64_16r:
1139 if (DisableLEA16) return 0;
1140 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001141 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Chenge52c1912008-07-03 09:09:37 +00001142 .addReg(Dest, true, false, false, isDead),
1143 Src, isKill, 1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001144 break;
1145 case X86::DEC64r:
Dan Gohman69782502009-01-06 23:34:46 +00001146 case X86::DEC32r:
1147 case X86::DEC64_32r: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001148 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001149 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1150 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindolabca99f72009-04-08 21:14:34 +00001151 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1152 .addReg(Dest, true, false, false, isDead),
1153 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001154 break;
1155 }
1156 case X86::DEC16r:
1157 case X86::DEC64_16r:
1158 if (DisableLEA16) return 0;
1159 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendling13ee2e42009-02-11 21:51:19 +00001160 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Chenge52c1912008-07-03 09:09:37 +00001161 .addReg(Dest, true, false, false, isDead),
1162 Src, isKill, -1);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001163 break;
1164 case X86::ADD64rr:
1165 case X86::ADD32rr: {
1166 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenga28a9562007-10-09 07:14:53 +00001167 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1168 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Chenge52c1912008-07-03 09:09:37 +00001169 unsigned Src2 = MI->getOperand(2).getReg();
1170 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001171 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Chenge52c1912008-07-03 09:09:37 +00001172 .addReg(Dest, true, false, false, isDead),
1173 Src, isKill, Src2, isKill2);
1174 if (LV && isKill2)
1175 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001176 break;
1177 }
Evan Chenge52c1912008-07-03 09:09:37 +00001178 case X86::ADD16rr: {
Evan Cheng6b96ed32007-10-05 20:34:26 +00001179 if (DisableLEA16) return 0;
1180 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chenge52c1912008-07-03 09:09:37 +00001181 unsigned Src2 = MI->getOperand(2).getReg();
1182 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendling13ee2e42009-02-11 21:51:19 +00001183 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Chenge52c1912008-07-03 09:09:37 +00001184 .addReg(Dest, true, false, false, isDead),
1185 Src, isKill, Src2, isKill2);
1186 if (LV && isKill2)
1187 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001188 break;
Evan Chenge52c1912008-07-03 09:09:37 +00001189 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001190 case X86::ADD64ri32:
1191 case X86::ADD64ri8:
1192 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001193 if (MI->getOperand(2).isImm())
Rafael Espindolabca99f72009-04-08 21:14:34 +00001194 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1195 .addReg(Dest, true, false, false, isDead),
1196 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001197 break;
1198 case X86::ADD32ri:
1199 case X86::ADD32ri8:
1200 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001201 if (MI->getOperand(2).isImm()) {
Evan Chenga28a9562007-10-09 07:14:53 +00001202 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Rafael Espindolabca99f72009-04-08 21:14:34 +00001203 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1204 .addReg(Dest, true, false, false, isDead),
1205 Src, isKill, MI->getOperand(2).getImm());
Evan Chenga28a9562007-10-09 07:14:53 +00001206 }
Evan Cheng6b96ed32007-10-05 20:34:26 +00001207 break;
1208 case X86::ADD16ri:
1209 case X86::ADD16ri8:
1210 if (DisableLEA16) return 0;
1211 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001212 if (MI->getOperand(2).isImm())
Bill Wendling13ee2e42009-02-11 21:51:19 +00001213 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Chenge52c1912008-07-03 09:09:37 +00001214 .addReg(Dest, true, false, false, isDead),
1215 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng6b96ed32007-10-05 20:34:26 +00001216 break;
1217 case X86::SHL16ri:
1218 if (DisableLEA16) return 0;
1219 case X86::SHL32ri:
1220 case X86::SHL64ri: {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001221 assert(MI->getNumOperands() >= 3 && MI->getOperand(2).isImm() &&
Evan Cheng6b96ed32007-10-05 20:34:26 +00001222 "Unknown shl instruction!");
Chris Lattnera96056a2007-12-30 20:49:49 +00001223 unsigned ShAmt = MI->getOperand(2).getImm();
Evan Cheng6b96ed32007-10-05 20:34:26 +00001224 if (ShAmt == 1 || ShAmt == 2 || ShAmt == 3) {
1225 X86AddressMode AM;
1226 AM.Scale = 1 << ShAmt;
1227 AM.IndexReg = Src;
1228 unsigned Opc = MIOpc == X86::SHL64ri ? X86::LEA64r
Evan Chenga28a9562007-10-09 07:14:53 +00001229 : (MIOpc == X86::SHL32ri
1230 ? (is64Bit ? X86::LEA64_32r : X86::LEA32r) : X86::LEA16r);
Bill Wendling13ee2e42009-02-11 21:51:19 +00001231 NewMI = addFullAddress(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Chenge52c1912008-07-03 09:09:37 +00001232 .addReg(Dest, true, false, false, isDead), AM);
1233 if (isKill)
1234 NewMI->getOperand(3).setIsKill(true);
Evan Cheng6b96ed32007-10-05 20:34:26 +00001235 }
1236 break;
1237 }
1238 }
1239 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001240 }
1241
Evan Chengc3cb24d2008-02-07 08:29:53 +00001242 if (!NewMI) return 0;
1243
Evan Chenge52c1912008-07-03 09:09:37 +00001244 if (LV) { // Update live variables
1245 if (isKill)
1246 LV->replaceKillInstruction(Src, MI, NewMI);
1247 if (isDead)
1248 LV->replaceKillInstruction(Dest, MI, NewMI);
1249 }
1250
Evan Cheng6b96ed32007-10-05 20:34:26 +00001251 MFI->insert(MBBI, NewMI); // Insert the new inst
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 return NewMI;
1253}
1254
1255/// commuteInstruction - We have a few instructions that must be hacked on to
1256/// commute them.
1257///
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001258MachineInstr *
1259X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 switch (MI->getOpcode()) {
1261 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1262 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
1263 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001264 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1265 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1266 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 unsigned Opc;
1268 unsigned Size;
1269 switch (MI->getOpcode()) {
1270 default: assert(0 && "Unreachable!");
1271 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1272 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1273 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1274 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohman4d9fc4a2007-09-14 23:17:45 +00001275 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1276 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 }
Chris Lattnera96056a2007-12-30 20:49:49 +00001278 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman921581d2008-10-17 01:23:35 +00001279 if (NewMI) {
1280 MachineFunction &MF = *MI->getParent()->getParent();
1281 MI = MF.CloneMachineInstr(MI);
1282 NewMI = false;
Evan Chengb554e532008-02-13 02:46:49 +00001283 }
Dan Gohman921581d2008-10-17 01:23:35 +00001284 MI->setDesc(get(Opc));
1285 MI->getOperand(3).setImm(Size-Amt);
1286 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 }
Evan Cheng926658c2007-10-05 23:13:21 +00001288 case X86::CMOVB16rr:
1289 case X86::CMOVB32rr:
1290 case X86::CMOVB64rr:
1291 case X86::CMOVAE16rr:
1292 case X86::CMOVAE32rr:
1293 case X86::CMOVAE64rr:
1294 case X86::CMOVE16rr:
1295 case X86::CMOVE32rr:
1296 case X86::CMOVE64rr:
1297 case X86::CMOVNE16rr:
1298 case X86::CMOVNE32rr:
1299 case X86::CMOVNE64rr:
1300 case X86::CMOVBE16rr:
1301 case X86::CMOVBE32rr:
1302 case X86::CMOVBE64rr:
1303 case X86::CMOVA16rr:
1304 case X86::CMOVA32rr:
1305 case X86::CMOVA64rr:
1306 case X86::CMOVL16rr:
1307 case X86::CMOVL32rr:
1308 case X86::CMOVL64rr:
1309 case X86::CMOVGE16rr:
1310 case X86::CMOVGE32rr:
1311 case X86::CMOVGE64rr:
1312 case X86::CMOVLE16rr:
1313 case X86::CMOVLE32rr:
1314 case X86::CMOVLE64rr:
1315 case X86::CMOVG16rr:
1316 case X86::CMOVG32rr:
1317 case X86::CMOVG64rr:
1318 case X86::CMOVS16rr:
1319 case X86::CMOVS32rr:
1320 case X86::CMOVS64rr:
1321 case X86::CMOVNS16rr:
1322 case X86::CMOVNS32rr:
1323 case X86::CMOVNS64rr:
1324 case X86::CMOVP16rr:
1325 case X86::CMOVP32rr:
1326 case X86::CMOVP64rr:
1327 case X86::CMOVNP16rr:
1328 case X86::CMOVNP32rr:
Dan Gohman12fd4d72009-01-07 00:35:10 +00001329 case X86::CMOVNP64rr:
1330 case X86::CMOVO16rr:
1331 case X86::CMOVO32rr:
1332 case X86::CMOVO64rr:
1333 case X86::CMOVNO16rr:
1334 case X86::CMOVNO32rr:
1335 case X86::CMOVNO64rr: {
Evan Cheng926658c2007-10-05 23:13:21 +00001336 unsigned Opc = 0;
1337 switch (MI->getOpcode()) {
1338 default: break;
1339 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1340 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1341 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1342 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1343 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1344 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1345 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1346 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1347 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1348 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1349 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1350 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1351 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1352 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1353 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1354 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1355 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1356 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1357 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1358 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1359 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1360 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1361 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1362 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1363 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1364 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1365 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1366 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1367 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1368 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1369 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1370 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001371 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001372 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1373 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1374 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1375 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1376 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001377 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001378 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1379 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1380 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001381 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1382 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wangb866cc82009-04-18 05:16:01 +00001383 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001384 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1385 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1386 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng926658c2007-10-05 23:13:21 +00001387 }
Dan Gohman921581d2008-10-17 01:23:35 +00001388 if (NewMI) {
1389 MachineFunction &MF = *MI->getParent()->getParent();
1390 MI = MF.CloneMachineInstr(MI);
1391 NewMI = false;
1392 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00001393 MI->setDesc(get(Opc));
Evan Cheng926658c2007-10-05 23:13:21 +00001394 // Fallthrough intended.
1395 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396 default:
Evan Cheng5de1aaf2008-06-16 07:33:11 +00001397 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398 }
1399}
1400
1401static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1402 switch (BrOpc) {
1403 default: return X86::COND_INVALID;
1404 case X86::JE: return X86::COND_E;
1405 case X86::JNE: return X86::COND_NE;
1406 case X86::JL: return X86::COND_L;
1407 case X86::JLE: return X86::COND_LE;
1408 case X86::JG: return X86::COND_G;
1409 case X86::JGE: return X86::COND_GE;
1410 case X86::JB: return X86::COND_B;
1411 case X86::JBE: return X86::COND_BE;
1412 case X86::JA: return X86::COND_A;
1413 case X86::JAE: return X86::COND_AE;
1414 case X86::JS: return X86::COND_S;
1415 case X86::JNS: return X86::COND_NS;
1416 case X86::JP: return X86::COND_P;
1417 case X86::JNP: return X86::COND_NP;
1418 case X86::JO: return X86::COND_O;
1419 case X86::JNO: return X86::COND_NO;
1420 }
1421}
1422
1423unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1424 switch (CC) {
1425 default: assert(0 && "Illegal condition code!");
Evan Cheng621216e2007-09-29 00:00:36 +00001426 case X86::COND_E: return X86::JE;
1427 case X86::COND_NE: return X86::JNE;
1428 case X86::COND_L: return X86::JL;
1429 case X86::COND_LE: return X86::JLE;
1430 case X86::COND_G: return X86::JG;
1431 case X86::COND_GE: return X86::JGE;
1432 case X86::COND_B: return X86::JB;
1433 case X86::COND_BE: return X86::JBE;
1434 case X86::COND_A: return X86::JA;
1435 case X86::COND_AE: return X86::JAE;
1436 case X86::COND_S: return X86::JS;
1437 case X86::COND_NS: return X86::JNS;
1438 case X86::COND_P: return X86::JP;
1439 case X86::COND_NP: return X86::JNP;
1440 case X86::COND_O: return X86::JO;
1441 case X86::COND_NO: return X86::JNO;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442 }
1443}
1444
1445/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1446/// e.g. turning COND_E to COND_NE.
1447X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1448 switch (CC) {
1449 default: assert(0 && "Illegal condition code!");
1450 case X86::COND_E: return X86::COND_NE;
1451 case X86::COND_NE: return X86::COND_E;
1452 case X86::COND_L: return X86::COND_GE;
1453 case X86::COND_LE: return X86::COND_G;
1454 case X86::COND_G: return X86::COND_LE;
1455 case X86::COND_GE: return X86::COND_L;
1456 case X86::COND_B: return X86::COND_AE;
1457 case X86::COND_BE: return X86::COND_A;
1458 case X86::COND_A: return X86::COND_BE;
1459 case X86::COND_AE: return X86::COND_B;
1460 case X86::COND_S: return X86::COND_NS;
1461 case X86::COND_NS: return X86::COND_S;
1462 case X86::COND_P: return X86::COND_NP;
1463 case X86::COND_NP: return X86::COND_P;
1464 case X86::COND_O: return X86::COND_NO;
1465 case X86::COND_NO: return X86::COND_O;
1466 }
1467}
1468
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner5b930372008-01-07 07:27:27 +00001470 const TargetInstrDesc &TID = MI->getDesc();
1471 if (!TID.isTerminator()) return false;
Chris Lattner62327602008-01-07 01:56:04 +00001472
1473 // Conditional branch is a special case.
Chris Lattner5b930372008-01-07 07:27:27 +00001474 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner62327602008-01-07 01:56:04 +00001475 return true;
Chris Lattner5b930372008-01-07 07:27:27 +00001476 if (!TID.isPredicable())
Chris Lattner62327602008-01-07 01:56:04 +00001477 return true;
1478 return !isPredicated(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479}
1480
Evan Cheng12515792007-07-26 17:32:14 +00001481// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1482static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1483 const X86InstrInfo &TII) {
1484 if (MI->getOpcode() == X86::FP_REG_KILL)
1485 return false;
1486 return TII.isUnpredicatedTerminator(MI);
1487}
1488
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1490 MachineBasicBlock *&TBB,
1491 MachineBasicBlock *&FBB,
Evan Chengeac31642009-02-09 07:14:22 +00001492 SmallVectorImpl<MachineOperand> &Cond,
1493 bool AllowModify) const {
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001494 // Start from the bottom of the block and work up, examining the
1495 // terminator instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001497 while (I != MBB.begin()) {
1498 --I;
1499 // Working from the bottom, when we see a non-terminator
1500 // instruction, we're done.
1501 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1502 break;
1503 // A terminator that isn't a branch can't easily be handled
1504 // by this analysis.
1505 if (!I->getDesc().isBranch())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001506 return true;
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001507 // Handle unconditional branches.
1508 if (I->getOpcode() == X86::JMP) {
Evan Chengeac31642009-02-09 07:14:22 +00001509 if (!AllowModify) {
1510 TBB = I->getOperand(0).getMBB();
1511 return false;
1512 }
1513
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001514 // If the block has any instructions after a JMP, delete them.
1515 while (next(I) != MBB.end())
1516 next(I)->eraseFromParent();
1517 Cond.clear();
1518 FBB = 0;
1519 // Delete the JMP if it's equivalent to a fall-through.
1520 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1521 TBB = 0;
1522 I->eraseFromParent();
1523 I = MBB.end();
1524 continue;
1525 }
1526 // TBB is used to indicate the unconditinal destination.
1527 TBB = I->getOperand(0).getMBB();
1528 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001530 // Handle conditional branches.
1531 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532 if (BranchCode == X86::COND_INVALID)
1533 return true; // Can't handle indirect branch.
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001534 // Working from the bottom, handle the first conditional branch.
1535 if (Cond.empty()) {
1536 FBB = TBB;
1537 TBB = I->getOperand(0).getMBB();
1538 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1539 continue;
1540 }
1541 // Handle subsequent conditional branches. Only handle the case
1542 // where all conditional branches branch to the same destination
1543 // and their condition opcodes fit one of the special
1544 // multi-branch idioms.
1545 assert(Cond.size() == 1);
1546 assert(TBB);
1547 // Only handle the case where all conditional branches branch to
1548 // the same destination.
1549 if (TBB != I->getOperand(0).getMBB())
1550 return true;
1551 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
1552 // If the conditions are the same, we can leave them alone.
1553 if (OldBranchCode == BranchCode)
1554 continue;
1555 // If they differ, see if they fit one of the known patterns.
1556 // Theoretically we could handle more patterns here, but
1557 // we shouldn't expect to see them if instruction selection
1558 // has done a reasonable job.
1559 if ((OldBranchCode == X86::COND_NP &&
1560 BranchCode == X86::COND_E) ||
1561 (OldBranchCode == X86::COND_E &&
1562 BranchCode == X86::COND_NP))
1563 BranchCode = X86::COND_NP_OR_E;
1564 else if ((OldBranchCode == X86::COND_P &&
1565 BranchCode == X86::COND_NE) ||
1566 (OldBranchCode == X86::COND_NE &&
1567 BranchCode == X86::COND_P))
1568 BranchCode = X86::COND_NE_OR_P;
1569 else
1570 return true;
1571 // Update the MachineOperand.
1572 Cond[0].setImm(BranchCode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573 }
1574
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001575 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576}
1577
1578unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1579 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001580 unsigned Count = 0;
1581
1582 while (I != MBB.begin()) {
1583 --I;
1584 if (I->getOpcode() != X86::JMP &&
1585 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1586 break;
1587 // Remove the branch.
1588 I->eraseFromParent();
1589 I = MBB.end();
1590 ++Count;
1591 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001592
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001593 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001594}
1595
1596unsigned
1597X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1598 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +00001599 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001600 // FIXME this should probably have a DebugLoc operand
1601 DebugLoc dl = DebugLoc::getUnknownLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001602 // Shouldn't be a fall through.
1603 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
1604 assert((Cond.size() == 1 || Cond.size() == 0) &&
1605 "X86 branch conditions have one component!");
1606
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001607 if (Cond.empty()) {
1608 // Unconditional branch?
1609 assert(!FBB && "Unconditional branch with multiple successors!");
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001610 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(TBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611 return 1;
1612 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001613
1614 // Conditional branch.
1615 unsigned Count = 0;
1616 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1617 switch (CC) {
1618 case X86::COND_NP_OR_E:
1619 // Synthesize NP_OR_E with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001620 BuildMI(&MBB, dl, get(X86::JNP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001621 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001622 BuildMI(&MBB, dl, get(X86::JE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001623 ++Count;
1624 break;
1625 case X86::COND_NE_OR_P:
1626 // Synthesize NE_OR_P with two branches.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001627 BuildMI(&MBB, dl, get(X86::JNE)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001628 ++Count;
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001629 BuildMI(&MBB, dl, get(X86::JP)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001630 ++Count;
1631 break;
1632 default: {
1633 unsigned Opc = GetCondBranchFromCond(CC);
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001634 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001635 ++Count;
1636 }
1637 }
1638 if (FBB) {
1639 // Two-way Conditional branch. Insert the second branch.
Dale Johannesen960bfbd2009-02-13 02:33:27 +00001640 BuildMI(&MBB, dl, get(X86::JMP)).addMBB(FBB);
Dan Gohman6a00fcb2008-10-21 03:29:32 +00001641 ++Count;
1642 }
1643 return Count;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644}
1645
Dan Gohman2da0db32009-04-15 00:04:23 +00001646/// isHReg - Test if the given register is a physical h register.
1647static bool isHReg(unsigned Reg) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001648 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman2da0db32009-04-15 00:04:23 +00001649}
1650
Owen Anderson9fa72d92008-08-26 18:03:31 +00001651bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner8869eeb2008-03-09 08:46:19 +00001652 MachineBasicBlock::iterator MI,
1653 unsigned DestReg, unsigned SrcReg,
1654 const TargetRegisterClass *DestRC,
1655 const TargetRegisterClass *SrcRC) const {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001656 DebugLoc DL = DebugLoc::getUnknownLoc();
1657 if (MI != MBB.end()) DL = MI->getDebugLoc();
1658
Dan Gohmand4df6252009-04-20 22:54:34 +00001659 // Determine if DstRC and SrcRC have a common superclass in common.
1660 const TargetRegisterClass *CommonRC = DestRC;
1661 if (DestRC == SrcRC)
1662 /* Source and destination have the same register class. */;
1663 else if (CommonRC->hasSuperClass(SrcRC))
1664 CommonRC = SrcRC;
1665 else if (!DestRC->hasSubClass(SrcRC))
1666 CommonRC = 0;
1667
1668 if (CommonRC) {
Chris Lattner59707122008-03-09 07:58:04 +00001669 unsigned Opc;
Dan Gohmand4df6252009-04-20 22:54:34 +00001670 if (CommonRC == &X86::GR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001671 Opc = X86::MOV64rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001672 } else if (CommonRC == &X86::GR32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001673 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001674 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001675 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001676 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001677 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling2d1c8222009-04-17 22:40:38 +00001678 // move. Otherwise use a normal move.
1679 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1680 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman2da0db32009-04-15 00:04:23 +00001681 Opc = X86::MOV8rr_NOREX;
1682 else
1683 Opc = X86::MOV8rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001684 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001685 Opc = X86::MOV64rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001686 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001687 Opc = X86::MOV32rr;
Dan Gohman6e438702009-04-27 16:33:14 +00001688 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001689 Opc = X86::MOV16rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001690 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001691 Opc = X86::MOV8rr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001692 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1693 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1694 Opc = X86::MOV8rr_NOREX;
1695 else
1696 Opc = X86::MOV8rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001697 } else if (CommonRC == &X86::GR64_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001698 Opc = X86::MOV64rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001699 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001700 Opc = X86::MOV32rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001701 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001702 Opc = X86::MOV16rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001703 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001704 Opc = X86::MOV8rr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001705 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001706 Opc = X86::MOV_Fp3232;
Dan Gohmand4df6252009-04-20 22:54:34 +00001707 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001708 Opc = X86::MOV_Fp6464;
Dan Gohmand4df6252009-04-20 22:54:34 +00001709 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001710 Opc = X86::MOV_Fp8080;
Dan Gohmand4df6252009-04-20 22:54:34 +00001711 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001712 Opc = X86::FsMOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001713 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001714 Opc = X86::FsMOVAPDrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001715 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001716 Opc = X86::MOVAPSrr;
Dan Gohmand4df6252009-04-20 22:54:34 +00001717 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner59707122008-03-09 07:58:04 +00001718 Opc = X86::MMX_MOVQ64rr;
1719 } else {
Owen Anderson9fa72d92008-08-26 18:03:31 +00001720 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001721 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001722 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001723 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001724 }
Chris Lattner59707122008-03-09 07:58:04 +00001725
1726 // Moving EFLAGS to / from another register requires a push and a pop.
1727 if (SrcRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001728 if (SrcReg != X86::EFLAGS)
1729 return false;
Chris Lattner59707122008-03-09 07:58:04 +00001730 if (DestRC == &X86::GR64RegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001731 BuildMI(MBB, MI, DL, get(X86::PUSHFQ));
1732 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001733 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001734 } else if (DestRC == &X86::GR32RegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001735 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
1736 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001737 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001738 }
1739 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersonabe5c892008-08-26 18:50:40 +00001740 if (DestReg != X86::EFLAGS)
1741 return false;
Chris Lattner59707122008-03-09 07:58:04 +00001742 if (SrcRC == &X86::GR64RegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001743 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
1744 BuildMI(MBB, MI, DL, get(X86::POPFQ));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001745 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001746 } else if (SrcRC == &X86::GR32RegClass) {
Bill Wendling13ee2e42009-02-11 21:51:19 +00001747 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
1748 BuildMI(MBB, MI, DL, get(X86::POPFD));
Owen Anderson9fa72d92008-08-26 18:03:31 +00001749 return true;
Chris Lattner59707122008-03-09 07:58:04 +00001750 }
Owen Anderson8f2c8932007-12-31 06:32:00 +00001751 }
Dan Gohman744d4622009-04-13 16:09:41 +00001752
Chris Lattner0d128722008-03-09 09:15:31 +00001753 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner8869eeb2008-03-09 08:46:19 +00001754 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner60d14d82008-03-21 06:38:26 +00001755 // Copying from ST(0)/ST(1).
Owen Anderson9fa72d92008-08-26 18:03:31 +00001756 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
1757 // Can only copy from ST(0)/ST(1) right now
1758 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001759 bool isST0 = SrcReg == X86::ST0;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001760 unsigned Opc;
1761 if (DestRC == &X86::RFP32RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001762 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001763 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner60d14d82008-03-21 06:38:26 +00001764 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001765 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001766 if (DestRC != &X86::RFP80RegClass)
1767 return false;
Chris Lattner60d14d82008-03-21 06:38:26 +00001768 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001769 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001770 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001771 return true;
Chris Lattner8869eeb2008-03-09 08:46:19 +00001772 }
Chris Lattner0d128722008-03-09 09:15:31 +00001773
1774 // Moving to ST(0) turns into FpSET_ST0_32 etc.
1775 if (DestRC == &X86::RSTRegClass) {
Evan Cheng307a72e2009-02-09 23:32:07 +00001776 // Copying to ST(0) / ST(1).
1777 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson9fa72d92008-08-26 18:03:31 +00001778 // Can only copy to TOS right now
1779 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001780 bool isST0 = DestReg == X86::ST0;
Chris Lattner0d128722008-03-09 09:15:31 +00001781 unsigned Opc;
1782 if (SrcRC == &X86::RFP32RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001783 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattner0d128722008-03-09 09:15:31 +00001784 else if (SrcRC == &X86::RFP64RegClass)
Evan Cheng307a72e2009-02-09 23:32:07 +00001785 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattner0d128722008-03-09 09:15:31 +00001786 else {
Owen Andersonabe5c892008-08-26 18:50:40 +00001787 if (SrcRC != &X86::RFP80RegClass)
1788 return false;
Evan Cheng307a72e2009-02-09 23:32:07 +00001789 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattner0d128722008-03-09 09:15:31 +00001790 }
Bill Wendling13ee2e42009-02-11 21:51:19 +00001791 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +00001792 return true;
Chris Lattner0d128722008-03-09 09:15:31 +00001793 }
Chris Lattner8869eeb2008-03-09 08:46:19 +00001794
Owen Anderson9fa72d92008-08-26 18:03:31 +00001795 // Not yet supported!
1796 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +00001797}
1798
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001799static unsigned getStoreRegOpcode(unsigned SrcReg,
1800 const TargetRegisterClass *RC,
1801 bool isStackAligned,
1802 TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00001803 unsigned Opc = 0;
1804 if (RC == &X86::GR64RegClass) {
1805 Opc = X86::MOV64mr;
1806 } else if (RC == &X86::GR32RegClass) {
1807 Opc = X86::MOV32mr;
1808 } else if (RC == &X86::GR16RegClass) {
1809 Opc = X86::MOV16mr;
1810 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001811 // Copying to or from a physical H register on x86-64 requires a NOREX
1812 // move. Otherwise use a normal move.
1813 if (isHReg(SrcReg) &&
1814 TM.getSubtarget<X86Subtarget>().is64Bit())
1815 Opc = X86::MOV8mr_NOREX;
1816 else
1817 Opc = X86::MOV8mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001818 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001819 Opc = X86::MOV64mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001820 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001821 Opc = X86::MOV32mr;
Dan Gohman6e438702009-04-27 16:33:14 +00001822 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001823 Opc = X86::MOV16mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001824 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001825 Opc = X86::MOV8mr;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001826 } else if (RC == &X86::GR8_ABCD_HRegClass) {
1827 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1828 Opc = X86::MOV8mr_NOREX;
1829 else
1830 Opc = X86::MOV8mr;
Dan Gohman744d4622009-04-13 16:09:41 +00001831 } else if (RC == &X86::GR64_NOREXRegClass) {
1832 Opc = X86::MOV64mr;
1833 } else if (RC == &X86::GR32_NOREXRegClass) {
1834 Opc = X86::MOV32mr;
1835 } else if (RC == &X86::GR16_NOREXRegClass) {
1836 Opc = X86::MOV16mr;
1837 } else if (RC == &X86::GR8_NOREXRegClass) {
1838 Opc = X86::MOV8mr;
Owen Anderson81875432008-01-01 21:11:32 +00001839 } else if (RC == &X86::RFP80RegClass) {
1840 Opc = X86::ST_FpP80m; // pops
1841 } else if (RC == &X86::RFP64RegClass) {
1842 Opc = X86::ST_Fp64m;
1843 } else if (RC == &X86::RFP32RegClass) {
1844 Opc = X86::ST_Fp32m;
1845 } else if (RC == &X86::FR32RegClass) {
1846 Opc = X86::MOVSSmr;
1847 } else if (RC == &X86::FR64RegClass) {
1848 Opc = X86::MOVSDmr;
1849 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001850 // If stack is realigned we can use aligned stores.
1851 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Anderson81875432008-01-01 21:11:32 +00001852 } else if (RC == &X86::VR64RegClass) {
1853 Opc = X86::MMX_MOVQ64mr;
1854 } else {
1855 assert(0 && "Unknown regclass");
1856 abort();
1857 }
1858
1859 return Opc;
1860}
1861
1862void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
1863 MachineBasicBlock::iterator MI,
1864 unsigned SrcReg, bool isKill, int FrameIdx,
1865 const TargetRegisterClass *RC) const {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001866 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00001867 bool isAligned = (RI.getStackAlignment() >= 16) ||
1868 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001869 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00001870 DebugLoc DL = DebugLoc::getUnknownLoc();
1871 if (MI != MBB.end()) DL = MI->getDebugLoc();
1872 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
1873 .addReg(SrcReg, false, false, isKill);
Owen Anderson81875432008-01-01 21:11:32 +00001874}
1875
1876void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
1877 bool isKill,
1878 SmallVectorImpl<MachineOperand> &Addr,
1879 const TargetRegisterClass *RC,
1880 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng47906a22008-07-21 06:34:17 +00001881 bool isAligned = (RI.getStackAlignment() >= 16) ||
1882 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001883 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00001884 DebugLoc DL = DebugLoc::getUnknownLoc();
1885 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Anderson81875432008-01-01 21:11:32 +00001886 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00001887 MIB.addOperand(Addr[i]);
Owen Anderson81875432008-01-01 21:11:32 +00001888 MIB.addReg(SrcReg, false, false, isKill);
1889 NewMIs.push_back(MIB);
1890}
1891
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001892static unsigned getLoadRegOpcode(unsigned DestReg,
1893 const TargetRegisterClass *RC,
1894 bool isStackAligned,
1895 const TargetMachine &TM) {
Owen Anderson81875432008-01-01 21:11:32 +00001896 unsigned Opc = 0;
1897 if (RC == &X86::GR64RegClass) {
1898 Opc = X86::MOV64rm;
1899 } else if (RC == &X86::GR32RegClass) {
1900 Opc = X86::MOV32rm;
1901 } else if (RC == &X86::GR16RegClass) {
1902 Opc = X86::MOV16rm;
1903 } else if (RC == &X86::GR8RegClass) {
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001904 // Copying to or from a physical H register on x86-64 requires a NOREX
1905 // move. Otherwise use a normal move.
1906 if (isHReg(DestReg) &&
1907 TM.getSubtarget<X86Subtarget>().is64Bit())
1908 Opc = X86::MOV8rm_NOREX;
1909 else
1910 Opc = X86::MOV8rm;
Dan Gohman6e438702009-04-27 16:33:14 +00001911 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001912 Opc = X86::MOV64rm;
Dan Gohman6e438702009-04-27 16:33:14 +00001913 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001914 Opc = X86::MOV32rm;
Dan Gohman6e438702009-04-27 16:33:14 +00001915 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001916 Opc = X86::MOV16rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001917 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman744d4622009-04-13 16:09:41 +00001918 Opc = X86::MOV8rm;
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001919 } else if (RC == &X86::GR8_ABCD_HRegClass) {
1920 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1921 Opc = X86::MOV8rm_NOREX;
1922 else
1923 Opc = X86::MOV8rm;
Dan Gohman744d4622009-04-13 16:09:41 +00001924 } else if (RC == &X86::GR64_NOREXRegClass) {
1925 Opc = X86::MOV64rm;
1926 } else if (RC == &X86::GR32_NOREXRegClass) {
1927 Opc = X86::MOV32rm;
1928 } else if (RC == &X86::GR16_NOREXRegClass) {
1929 Opc = X86::MOV16rm;
1930 } else if (RC == &X86::GR8_NOREXRegClass) {
1931 Opc = X86::MOV8rm;
Owen Anderson81875432008-01-01 21:11:32 +00001932 } else if (RC == &X86::RFP80RegClass) {
1933 Opc = X86::LD_Fp80m;
1934 } else if (RC == &X86::RFP64RegClass) {
1935 Opc = X86::LD_Fp64m;
1936 } else if (RC == &X86::RFP32RegClass) {
1937 Opc = X86::LD_Fp32m;
1938 } else if (RC == &X86::FR32RegClass) {
1939 Opc = X86::MOVSSrm;
1940 } else if (RC == &X86::FR64RegClass) {
1941 Opc = X86::MOVSDrm;
1942 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001943 // If stack is realigned we can use aligned loads.
1944 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Anderson81875432008-01-01 21:11:32 +00001945 } else if (RC == &X86::VR64RegClass) {
1946 Opc = X86::MMX_MOVQ64rm;
1947 } else {
1948 assert(0 && "Unknown regclass");
1949 abort();
1950 }
1951
1952 return Opc;
1953}
1954
1955void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00001956 MachineBasicBlock::iterator MI,
1957 unsigned DestReg, int FrameIdx,
1958 const TargetRegisterClass *RC) const{
1959 const MachineFunction &MF = *MBB.getParent();
Evan Cheng47906a22008-07-21 06:34:17 +00001960 bool isAligned = (RI.getStackAlignment() >= 16) ||
1961 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001962 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Bill Wendling13ee2e42009-02-11 21:51:19 +00001963 DebugLoc DL = DebugLoc::getUnknownLoc();
1964 if (MI != MBB.end()) DL = MI->getDebugLoc();
1965 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Anderson81875432008-01-01 21:11:32 +00001966}
1967
1968void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chenge52c1912008-07-03 09:09:37 +00001969 SmallVectorImpl<MachineOperand> &Addr,
1970 const TargetRegisterClass *RC,
Owen Anderson81875432008-01-01 21:11:32 +00001971 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng47906a22008-07-21 06:34:17 +00001972 bool isAligned = (RI.getStackAlignment() >= 16) ||
1973 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00001974 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen77cce4d2009-02-12 23:08:38 +00001975 DebugLoc DL = DebugLoc::getUnknownLoc();
1976 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +00001977 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00001978 MIB.addOperand(Addr[i]);
Owen Anderson81875432008-01-01 21:11:32 +00001979 NewMIs.push_back(MIB);
1980}
1981
Owen Anderson6690c7f2008-01-04 23:57:37 +00001982bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00001983 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00001984 const std::vector<CalleeSavedInfo> &CSI) const {
1985 if (CSI.empty())
1986 return false;
1987
Bill Wendling13ee2e42009-02-11 21:51:19 +00001988 DebugLoc DL = DebugLoc::getUnknownLoc();
1989 if (MI != MBB.end()) DL = MI->getDebugLoc();
1990
Evan Chengc275cf62008-09-26 19:14:21 +00001991 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikov1deb2dd2008-10-04 11:09:36 +00001992 unsigned SlotSize = is64Bit ? 8 : 4;
1993
1994 MachineFunction &MF = *MBB.getParent();
1995 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
1996 X86FI->setCalleeSavedFrameSize(CSI.size() * SlotSize);
1997
Owen Anderson6690c7f2008-01-04 23:57:37 +00001998 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
1999 for (unsigned i = CSI.size(); i != 0; --i) {
2000 unsigned Reg = CSI[i-1].getReg();
2001 // Add the callee-saved register as live-in. It's killed at the spill.
2002 MBB.addLiveIn(Reg);
Dale Johannesen960bfbd2009-02-13 02:33:27 +00002003 BuildMI(MBB, MI, DL, get(Opc))
Dan Gohman4df0e362008-11-26 06:39:12 +00002004 .addReg(Reg, /*isDef=*/false, /*isImp=*/false, /*isKill=*/true);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002005 }
2006 return true;
2007}
2008
2009bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002010 MachineBasicBlock::iterator MI,
Owen Anderson6690c7f2008-01-04 23:57:37 +00002011 const std::vector<CalleeSavedInfo> &CSI) const {
2012 if (CSI.empty())
2013 return false;
Bill Wendling13ee2e42009-02-11 21:51:19 +00002014
2015 DebugLoc DL = DebugLoc::getUnknownLoc();
2016 if (MI != MBB.end()) DL = MI->getDebugLoc();
2017
Owen Anderson6690c7f2008-01-04 23:57:37 +00002018 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
2019
2020 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2021 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2022 unsigned Reg = CSI[i].getReg();
Bill Wendling13ee2e42009-02-11 21:51:19 +00002023 BuildMI(MBB, MI, DL, get(Opc), Reg);
Owen Anderson6690c7f2008-01-04 23:57:37 +00002024 }
2025 return true;
2026}
2027
Dan Gohman221a4372008-07-07 23:14:23 +00002028static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002029 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002030 MachineInstr *MI,
2031 const TargetInstrInfo &TII) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002032 // Create the base instruction with the memory operand as the first part.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002033 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2034 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002035 MachineInstrBuilder MIB(NewMI);
2036 unsigned NumAddrOps = MOs.size();
2037 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002038 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002039 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002040 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002041
2042 // Loop over the rest of the ri operands, converting them over.
Chris Lattner5b930372008-01-07 07:27:27 +00002043 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002044 for (unsigned i = 0; i != NumOps; ++i) {
2045 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002046 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002047 }
2048 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2049 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002050 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002051 }
2052 return MIB;
2053}
2054
Dan Gohman221a4372008-07-07 23:14:23 +00002055static MachineInstr *FuseInst(MachineFunction &MF,
2056 unsigned Opcode, unsigned OpNo,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002057 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002058 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002059 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2060 MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002061 MachineInstrBuilder MIB(NewMI);
2062
2063 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2064 MachineOperand &MO = MI->getOperand(i);
2065 if (i == OpNo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002066 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson9a184ef2008-01-07 01:35:02 +00002067 unsigned NumAddrOps = MOs.size();
2068 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002069 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002070 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002071 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002072 } else {
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002073 MIB.addOperand(MO);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002074 }
2075 }
2076 return MIB;
2077}
2078
2079static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002080 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson9a184ef2008-01-07 01:35:02 +00002081 MachineInstr *MI) {
Dan Gohman221a4372008-07-07 23:14:23 +00002082 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendling13ee2e42009-02-11 21:51:19 +00002083 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002084
2085 unsigned NumAddrOps = MOs.size();
2086 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002087 MIB.addOperand(MOs[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002088 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindolabca99f72009-04-08 21:14:34 +00002089 addOffset(MIB, 0);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002090 return MIB.addImm(0);
2091}
2092
2093MachineInstr*
Dan Gohmanedc83d62008-12-03 18:43:12 +00002094X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2095 MachineInstr *MI, unsigned i,
Dan Gohmanc24a3f82009-01-05 17:59:02 +00002096 const SmallVectorImpl<MachineOperand> &MOs) const{
Owen Anderson9a184ef2008-01-07 01:35:02 +00002097 const DenseMap<unsigned*, unsigned> *OpcodeTablePtr = NULL;
2098 bool isTwoAddrFold = false;
Chris Lattner5b930372008-01-07 07:27:27 +00002099 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002100 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002101 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002102
2103 MachineInstr *NewMI = NULL;
2104 // Folding a memory location into the two-address part of a two-address
2105 // instruction is different than folding it other places. It requires
2106 // replacing the *two* registers with the memory location.
2107 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002108 MI->getOperand(0).isReg() &&
2109 MI->getOperand(1).isReg() &&
Owen Anderson9a184ef2008-01-07 01:35:02 +00002110 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2111 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2112 isTwoAddrFold = true;
2113 } else if (i == 0) { // If operand 0
2114 if (MI->getOpcode() == X86::MOV16r0)
2115 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
2116 else if (MI->getOpcode() == X86::MOV32r0)
2117 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
2118 else if (MI->getOpcode() == X86::MOV64r0)
2119 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2120 else if (MI->getOpcode() == X86::MOV8r0)
2121 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Chenge52c1912008-07-03 09:09:37 +00002122 if (NewMI)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002123 return NewMI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002124
2125 OpcodeTablePtr = &RegOp2MemOpTable0;
2126 } else if (i == 1) {
2127 OpcodeTablePtr = &RegOp2MemOpTable1;
2128 } else if (i == 2) {
2129 OpcodeTablePtr = &RegOp2MemOpTable2;
2130 }
2131
2132 // If table selected...
2133 if (OpcodeTablePtr) {
2134 // Find the Opcode to fuse
2135 DenseMap<unsigned*, unsigned>::iterator I =
2136 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2137 if (I != OpcodeTablePtr->end()) {
2138 if (isTwoAddrFold)
Dan Gohman221a4372008-07-07 23:14:23 +00002139 NewMI = FuseTwoAddrInst(MF, I->second, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002140 else
Dan Gohman221a4372008-07-07 23:14:23 +00002141 NewMI = FuseInst(MF, I->second, i, MOs, MI, *this);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002142 return NewMI;
2143 }
2144 }
2145
2146 // No fusion
2147 if (PrintFailedFusing)
Dan Gohman5f599f62008-12-23 00:19:20 +00002148 cerr << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002149 return NULL;
2150}
2151
2152
Dan Gohmanedc83d62008-12-03 18:43:12 +00002153MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2154 MachineInstr *MI,
2155 const SmallVectorImpl<unsigned> &Ops,
2156 int FrameIndex) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002157 // Check switch flag
2158 if (NoFusing) return NULL;
2159
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002160 const MachineFrameInfo *MFI = MF.getFrameInfo();
2161 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
2162 // FIXME: Move alignment requirement into tables?
2163 if (Alignment < 16) {
2164 switch (MI->getOpcode()) {
2165 default: break;
2166 // Not always safe to fold movsd into these instructions since their load
2167 // folding variants expects the address to be 16 byte aligned.
2168 case X86::FsANDNPDrr:
2169 case X86::FsANDNPSrr:
2170 case X86::FsANDPDrr:
2171 case X86::FsANDPSrr:
2172 case X86::FsORPDrr:
2173 case X86::FsORPSrr:
2174 case X86::FsXORPDrr:
2175 case X86::FsXORPSrr:
2176 return NULL;
2177 }
2178 }
2179
Owen Anderson9a184ef2008-01-07 01:35:02 +00002180 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2181 unsigned NewOpc = 0;
2182 switch (MI->getOpcode()) {
2183 default: return NULL;
2184 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2185 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2186 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2187 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2188 }
2189 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002190 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002191 MI->getOperand(1).ChangeToImmediate(0);
2192 } else if (Ops.size() != 1)
2193 return NULL;
2194
2195 SmallVector<MachineOperand,4> MOs;
2196 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Dan Gohmanedc83d62008-12-03 18:43:12 +00002197 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002198}
2199
Dan Gohmanedc83d62008-12-03 18:43:12 +00002200MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2201 MachineInstr *MI,
2202 const SmallVectorImpl<unsigned> &Ops,
2203 MachineInstr *LoadMI) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002204 // Check switch flag
2205 if (NoFusing) return NULL;
2206
Dan Gohmand0e8c752008-07-12 00:10:52 +00002207 // Determine the alignment of the load.
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002208 unsigned Alignment = 0;
Dan Gohmand0e8c752008-07-12 00:10:52 +00002209 if (LoadMI->hasOneMemOperand())
2210 Alignment = LoadMI->memoperands_begin()->getAlignment();
Evan Cheng4f2f3f62008-02-08 21:20:40 +00002211
2212 // FIXME: Move alignment requirement into tables?
2213 if (Alignment < 16) {
2214 switch (MI->getOpcode()) {
2215 default: break;
2216 // Not always safe to fold movsd into these instructions since their load
2217 // folding variants expects the address to be 16 byte aligned.
2218 case X86::FsANDNPDrr:
2219 case X86::FsANDNPSrr:
2220 case X86::FsANDPDrr:
2221 case X86::FsANDPSrr:
2222 case X86::FsORPDrr:
2223 case X86::FsORPSrr:
2224 case X86::FsXORPDrr:
2225 case X86::FsXORPSrr:
2226 return NULL;
2227 }
2228 }
2229
Owen Anderson9a184ef2008-01-07 01:35:02 +00002230 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2231 unsigned NewOpc = 0;
2232 switch (MI->getOpcode()) {
2233 default: return NULL;
2234 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
2235 case X86::TEST16rr: NewOpc = X86::CMP16ri; break;
2236 case X86::TEST32rr: NewOpc = X86::CMP32ri; break;
2237 case X86::TEST64rr: NewOpc = X86::CMP64ri32; break;
2238 }
2239 // Change to CMPXXri r, 0 first.
Chris Lattner86bb02f2008-01-11 18:10:50 +00002240 MI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002241 MI->getOperand(1).ChangeToImmediate(0);
2242 } else if (Ops.size() != 1)
2243 return NULL;
2244
Rafael Espindolabca99f72009-04-08 21:14:34 +00002245 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman37eb6c82008-12-03 05:21:24 +00002246 if (LoadMI->getOpcode() == X86::V_SET0 ||
2247 LoadMI->getOpcode() == X86::V_SETALLONES) {
2248 // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
2249 // Create a constant-pool entry and operands to load from it.
2250
2251 // x86-32 PIC requires a PIC base register for constant pools.
2252 unsigned PICBase = 0;
2253 if (TM.getRelocationModel() == Reloc::PIC_ &&
2254 !TM.getSubtarget<X86Subtarget>().is64Bit())
Evan Chengf95d0fc2008-12-05 17:23:48 +00002255 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2256 // This doesn't work for several reasons.
2257 // 1. GlobalBaseReg may have been spilled.
2258 // 2. It may not be live at MI.
Evan Chengf95d0fc2008-12-05 17:23:48 +00002259 return false;
Dan Gohman37eb6c82008-12-03 05:21:24 +00002260
2261 // Create a v4i32 constant-pool entry.
2262 MachineConstantPool &MCP = *MF.getConstantPool();
2263 const VectorType *Ty = VectorType::get(Type::Int32Ty, 4);
2264 Constant *C = LoadMI->getOpcode() == X86::V_SET0 ?
2265 ConstantVector::getNullValue(Ty) :
2266 ConstantVector::getAllOnesValue(Ty);
Evan Cheng68c18682009-03-13 07:51:59 +00002267 unsigned CPI = MCP.getConstantPoolIndex(C, 16);
Dan Gohman37eb6c82008-12-03 05:21:24 +00002268
2269 // Create operands to load from the constant pool entry.
2270 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2271 MOs.push_back(MachineOperand::CreateImm(1));
2272 MOs.push_back(MachineOperand::CreateReg(0, false));
2273 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindolabca99f72009-04-08 21:14:34 +00002274 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman37eb6c82008-12-03 05:21:24 +00002275 } else {
2276 // Folding a normal load. Just copy the load's address operands.
2277 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002278 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman37eb6c82008-12-03 05:21:24 +00002279 MOs.push_back(LoadMI->getOperand(i));
2280 }
Dan Gohmanedc83d62008-12-03 18:43:12 +00002281 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002282}
2283
2284
Dan Gohman46b948e2008-10-16 01:49:15 +00002285bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2286 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002287 // Check switch flag
2288 if (NoFusing) return 0;
2289
2290 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2291 switch (MI->getOpcode()) {
2292 default: return false;
2293 case X86::TEST8rr:
2294 case X86::TEST16rr:
2295 case X86::TEST32rr:
2296 case X86::TEST64rr:
2297 return true;
2298 }
2299 }
2300
2301 if (Ops.size() != 1)
2302 return false;
2303
2304 unsigned OpNum = Ops[0];
2305 unsigned Opc = MI->getOpcode();
Chris Lattner5b930372008-01-07 07:27:27 +00002306 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002307 bool isTwoAddr = NumOps > 1 &&
Chris Lattner5b930372008-01-07 07:27:27 +00002308 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002309
2310 // Folding a memory location into the two-address part of a two-address
2311 // instruction is different than folding it other places. It requires
2312 // replacing the *two* registers with the memory location.
2313 const DenseMap<unsigned*, unsigned> *OpcodeTablePtr = NULL;
2314 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2315 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2316 } else if (OpNum == 0) { // If operand 0
2317 switch (Opc) {
2318 case X86::MOV16r0:
2319 case X86::MOV32r0:
2320 case X86::MOV64r0:
2321 case X86::MOV8r0:
2322 return true;
2323 default: break;
2324 }
2325 OpcodeTablePtr = &RegOp2MemOpTable0;
2326 } else if (OpNum == 1) {
2327 OpcodeTablePtr = &RegOp2MemOpTable1;
2328 } else if (OpNum == 2) {
2329 OpcodeTablePtr = &RegOp2MemOpTable2;
2330 }
2331
2332 if (OpcodeTablePtr) {
2333 // Find the Opcode to fuse
2334 DenseMap<unsigned*, unsigned>::iterator I =
2335 OpcodeTablePtr->find((unsigned*)Opc);
2336 if (I != OpcodeTablePtr->end())
2337 return true;
2338 }
2339 return false;
2340}
2341
2342bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2343 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002344 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002345 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2346 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2347 if (I == MemOp2RegOpTable.end())
2348 return false;
Dale Johannesen77cce4d2009-02-12 23:08:38 +00002349 DebugLoc dl = MI->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002350 unsigned Opc = I->second.first;
2351 unsigned Index = I->second.second & 0xf;
2352 bool FoldedLoad = I->second.second & (1 << 4);
2353 bool FoldedStore = I->second.second & (1 << 5);
2354 if (UnfoldLoad && !FoldedLoad)
2355 return false;
2356 UnfoldLoad &= FoldedLoad;
2357 if (UnfoldStore && !FoldedStore)
2358 return false;
2359 UnfoldStore &= FoldedStore;
2360
Chris Lattner5b930372008-01-07 07:27:27 +00002361 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002362 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnereeedb482008-01-07 02:39:19 +00002363 const TargetRegisterClass *RC = TOI.isLookupPtrRegClass()
Evan Chengafca4632009-02-06 17:43:24 +00002364 ? RI.getPointerRegClass() : RI.getRegClass(TOI.RegClass);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002365 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002366 SmallVector<MachineOperand,2> BeforeOps;
2367 SmallVector<MachineOperand,2> AfterOps;
2368 SmallVector<MachineOperand,4> ImpOps;
2369 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2370 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002371 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002372 AddrOps.push_back(Op);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002373 else if (Op.isReg() && Op.isImplicit())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002374 ImpOps.push_back(Op);
2375 else if (i < Index)
2376 BeforeOps.push_back(Op);
2377 else if (i > Index)
2378 AfterOps.push_back(Op);
2379 }
2380
2381 // Emit the load instruction.
2382 if (UnfoldLoad) {
2383 loadRegFromAddr(MF, Reg, AddrOps, RC, NewMIs);
2384 if (UnfoldStore) {
2385 // Address operands cannot be marked isKill.
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002386 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002387 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002388 if (MO.isReg())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002389 MO.setIsKill(false);
2390 }
2391 }
2392 }
2393
2394 // Emit the data processing instruction.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +00002395 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002396 MachineInstrBuilder MIB(DataMI);
2397
2398 if (FoldedStore)
2399 MIB.addReg(Reg, true);
2400 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002401 MIB.addOperand(BeforeOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002402 if (FoldedLoad)
2403 MIB.addReg(Reg);
2404 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohmanc909bbb2009-02-18 05:45:50 +00002405 MIB.addOperand(AfterOps[i]);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002406 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2407 MachineOperand &MO = ImpOps[i];
2408 MIB.addReg(MO.getReg(), MO.isDef(), true, MO.isKill(), MO.isDead());
2409 }
2410 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2411 unsigned NewOpc = 0;
2412 switch (DataMI->getOpcode()) {
2413 default: break;
2414 case X86::CMP64ri32:
2415 case X86::CMP32ri:
2416 case X86::CMP16ri:
2417 case X86::CMP8ri: {
2418 MachineOperand &MO0 = DataMI->getOperand(0);
2419 MachineOperand &MO1 = DataMI->getOperand(1);
2420 if (MO1.getImm() == 0) {
2421 switch (DataMI->getOpcode()) {
2422 default: break;
2423 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
2424 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
2425 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2426 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2427 }
Chris Lattner86bb02f2008-01-11 18:10:50 +00002428 DataMI->setDesc(get(NewOpc));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002429 MO1.ChangeToRegister(MO0.getReg(), false);
2430 }
2431 }
2432 }
2433 NewMIs.push_back(DataMI);
2434
2435 // Emit the store instruction.
2436 if (UnfoldStore) {
2437 const TargetOperandInfo &DstTOI = TID.OpInfo[0];
Chris Lattnereeedb482008-01-07 02:39:19 +00002438 const TargetRegisterClass *DstRC = DstTOI.isLookupPtrRegClass()
Evan Chengafca4632009-02-06 17:43:24 +00002439 ? RI.getPointerRegClass() : RI.getRegClass(DstTOI.RegClass);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002440 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, NewMIs);
2441 }
2442
2443 return true;
2444}
2445
2446bool
2447X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendling13ee2e42009-02-11 21:51:19 +00002448 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmanbd68c792008-07-17 19:10:17 +00002449 if (!N->isMachineOpcode())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002450 return false;
2451
2452 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
Dan Gohmanbd68c792008-07-17 19:10:17 +00002453 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002454 if (I == MemOp2RegOpTable.end())
2455 return false;
2456 unsigned Opc = I->second.first;
2457 unsigned Index = I->second.second & 0xf;
2458 bool FoldedLoad = I->second.second & (1 << 4);
2459 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner5b930372008-01-07 07:27:27 +00002460 const TargetInstrDesc &TID = get(Opc);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002461 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnereeedb482008-01-07 02:39:19 +00002462 const TargetRegisterClass *RC = TOI.isLookupPtrRegClass()
Evan Chengafca4632009-02-06 17:43:24 +00002463 ? RI.getPointerRegClass() : RI.getRegClass(TOI.RegClass);
Dan Gohman31b70a62009-03-04 19:23:38 +00002464 unsigned NumDefs = TID.NumDefs;
Dan Gohman8181bd12008-07-27 21:46:04 +00002465 std::vector<SDValue> AddrOps;
2466 std::vector<SDValue> BeforeOps;
2467 std::vector<SDValue> AfterOps;
Dale Johannesen913ba762009-02-06 01:31:28 +00002468 DebugLoc dl = N->getDebugLoc();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002469 unsigned NumOps = N->getNumOperands();
2470 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002471 SDValue Op = N->getOperand(i);
Rafael Espindola6cdf4be2009-03-27 15:57:50 +00002472 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002473 AddrOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002474 else if (i < Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002475 BeforeOps.push_back(Op);
Dan Gohman31b70a62009-03-04 19:23:38 +00002476 else if (i > Index-NumDefs)
Owen Anderson9a184ef2008-01-07 01:35:02 +00002477 AfterOps.push_back(Op);
2478 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002479 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002480 AddrOps.push_back(Chain);
2481
2482 // Emit the load instruction.
2483 SDNode *Load = 0;
Anton Korobeynikov44cf57f2008-07-19 06:30:51 +00002484 const MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson9a184ef2008-01-07 01:35:02 +00002485 if (FoldedLoad) {
Duncan Sands92c43912008-06-06 12:08:01 +00002486 MVT VT = *RC->vt_begin();
Evan Cheng47906a22008-07-21 06:34:17 +00002487 bool isAligned = (RI.getStackAlignment() >= 16) ||
2488 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002489 Load = DAG.getTargetNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2490 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002491 NewNodes.push_back(Load);
2492 }
2493
2494 // Emit the data processing instruction.
Duncan Sands92c43912008-06-06 12:08:01 +00002495 std::vector<MVT> VTs;
Owen Anderson9a184ef2008-01-07 01:35:02 +00002496 const TargetRegisterClass *DstRC = 0;
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002497 if (TID.getNumDefs() > 0) {
Owen Anderson9a184ef2008-01-07 01:35:02 +00002498 const TargetOperandInfo &DstTOI = TID.OpInfo[0];
Chris Lattnereeedb482008-01-07 02:39:19 +00002499 DstRC = DstTOI.isLookupPtrRegClass()
Evan Chengafca4632009-02-06 17:43:24 +00002500 ? RI.getPointerRegClass() : RI.getRegClass(DstTOI.RegClass);
Owen Anderson9a184ef2008-01-07 01:35:02 +00002501 VTs.push_back(*DstRC->vt_begin());
2502 }
2503 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00002504 MVT VT = N->getValueType(i);
Chris Lattner0c2a4f32008-01-07 03:13:06 +00002505 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson9a184ef2008-01-07 01:35:02 +00002506 VTs.push_back(VT);
2507 }
2508 if (Load)
Dan Gohman8181bd12008-07-27 21:46:04 +00002509 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002510 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dale Johannesen913ba762009-02-06 01:31:28 +00002511 SDNode *NewNode= DAG.getTargetNode(Opc, dl, VTs, &BeforeOps[0],
2512 BeforeOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002513 NewNodes.push_back(NewNode);
2514
2515 // Emit the store instruction.
2516 if (FoldedStore) {
2517 AddrOps.pop_back();
Dan Gohman8181bd12008-07-27 21:46:04 +00002518 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson9a184ef2008-01-07 01:35:02 +00002519 AddrOps.push_back(Chain);
Evan Cheng47906a22008-07-21 06:34:17 +00002520 bool isAligned = (RI.getStackAlignment() >= 16) ||
2521 RI.needsStackRealignment(MF);
Dan Gohman1d8ce9c2009-04-27 16:41:36 +00002522 SDNode *Store = DAG.getTargetNode(getStoreRegOpcode(0, DstRC,
2523 isAligned, TM),
2524 dl, MVT::Other,
2525 &AddrOps[0], AddrOps.size());
Owen Anderson9a184ef2008-01-07 01:35:02 +00002526 NewNodes.push_back(Store);
2527 }
2528
2529 return true;
2530}
2531
2532unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
2533 bool UnfoldLoad, bool UnfoldStore) const {
2534 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::iterator I =
2535 MemOp2RegOpTable.find((unsigned*)Opc);
2536 if (I == MemOp2RegOpTable.end())
2537 return 0;
2538 bool FoldedLoad = I->second.second & (1 << 4);
2539 bool FoldedStore = I->second.second & (1 << 5);
2540 if (UnfoldLoad && !FoldedLoad)
2541 return 0;
2542 if (UnfoldStore && !FoldedStore)
2543 return 0;
2544 return I->second.first;
2545}
2546
Dan Gohman46b948e2008-10-16 01:49:15 +00002547bool X86InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002548 if (MBB.empty()) return false;
2549
2550 switch (MBB.back().getOpcode()) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00002551 case X86::TCRETURNri:
2552 case X86::TCRETURNdi:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002553 case X86::RET: // Return.
2554 case X86::RETI:
2555 case X86::TAILJMPd:
2556 case X86::TAILJMPr:
2557 case X86::TAILJMPm:
2558 case X86::JMP: // Uncond branch.
2559 case X86::JMP32r: // Indirect branch.
Dan Gohmanb15b6b52007-09-17 15:19:08 +00002560 case X86::JMP64r: // Indirect branch (64-bit).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002561 case X86::JMP32m: // Indirect branch through mem.
Dan Gohmanb15b6b52007-09-17 15:19:08 +00002562 case X86::JMP64m: // Indirect branch through mem (64-bit).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563 return true;
2564 default: return false;
2565 }
2566}
2567
2568bool X86InstrInfo::
Owen Andersond131b5b2008-08-14 22:49:33 +00002569ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002570 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Chenge3f1a412008-08-29 23:21:31 +00002571 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman6a00fcb2008-10-21 03:29:32 +00002572 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
2573 return true;
Evan Chenge3f1a412008-08-29 23:21:31 +00002574 Cond[0].setImm(GetOppositeBranchCondition(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002575 return false;
2576}
2577
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002578bool X86InstrInfo::
Evan Chengf5a8a362009-02-06 17:17:30 +00002579isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
2580 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002581 // allow any loads of these registers before FpGet_ST0_80.
Evan Chengf5a8a362009-02-06 17:17:30 +00002582 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
2583 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng0e4a5a92008-10-27 07:14:50 +00002584}
2585
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002586unsigned X86InstrInfo::sizeOfImm(const TargetInstrDesc *Desc) {
2587 switch (Desc->TSFlags & X86II::ImmMask) {
2588 case X86II::Imm8: return 1;
2589 case X86II::Imm16: return 2;
2590 case X86II::Imm32: return 4;
2591 case X86II::Imm64: return 8;
2592 default: assert(0 && "Immediate size not set!");
2593 return 0;
2594 }
2595}
2596
2597/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended register?
2598/// e.g. r8, xmm8, etc.
2599bool X86InstrInfo::isX86_64ExtendedReg(const MachineOperand &MO) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002600 if (!MO.isReg()) return false;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002601 switch (MO.getReg()) {
2602 default: break;
2603 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
2604 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
2605 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
2606 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
2607 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
2608 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
2609 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
2610 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
2611 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
2612 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
2613 return true;
2614 }
2615 return false;
2616}
2617
2618
2619/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
2620/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
2621/// size, and 3) use of X86-64 extended registers.
2622unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
2623 unsigned REX = 0;
2624 const TargetInstrDesc &Desc = MI.getDesc();
2625
2626 // Pseudo instructions do not need REX prefix byte.
2627 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
2628 return 0;
2629 if (Desc.TSFlags & X86II::REX_W)
2630 REX |= 1 << 3;
2631
2632 unsigned NumOps = Desc.getNumOperands();
2633 if (NumOps) {
2634 bool isTwoAddr = NumOps > 1 &&
2635 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
2636
2637 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
2638 unsigned i = isTwoAddr ? 1 : 0;
2639 for (unsigned e = NumOps; i != e; ++i) {
2640 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002641 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002642 unsigned Reg = MO.getReg();
2643 if (isX86_64NonExtLowByteReg(Reg))
2644 REX |= 0x40;
2645 }
2646 }
2647
2648 switch (Desc.TSFlags & X86II::FormMask) {
2649 case X86II::MRMInitReg:
2650 if (isX86_64ExtendedReg(MI.getOperand(0)))
2651 REX |= (1 << 0) | (1 << 2);
2652 break;
2653 case X86II::MRMSrcReg: {
2654 if (isX86_64ExtendedReg(MI.getOperand(0)))
2655 REX |= 1 << 2;
2656 i = isTwoAddr ? 2 : 1;
2657 for (unsigned e = NumOps; i != e; ++i) {
2658 const MachineOperand& MO = MI.getOperand(i);
2659 if (isX86_64ExtendedReg(MO))
2660 REX |= 1 << 0;
2661 }
2662 break;
2663 }
2664 case X86II::MRMSrcMem: {
2665 if (isX86_64ExtendedReg(MI.getOperand(0)))
2666 REX |= 1 << 2;
2667 unsigned Bit = 0;
2668 i = isTwoAddr ? 2 : 1;
2669 for (; i != NumOps; ++i) {
2670 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002671 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002672 if (isX86_64ExtendedReg(MO))
2673 REX |= 1 << Bit;
2674 Bit++;
2675 }
2676 }
2677 break;
2678 }
2679 case X86II::MRM0m: case X86II::MRM1m:
2680 case X86II::MRM2m: case X86II::MRM3m:
2681 case X86II::MRM4m: case X86II::MRM5m:
2682 case X86II::MRM6m: case X86II::MRM7m:
2683 case X86II::MRMDestMem: {
Dan Gohman2eff7042009-04-13 15:04:25 +00002684 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002685 i = isTwoAddr ? 1 : 0;
2686 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
2687 REX |= 1 << 2;
2688 unsigned Bit = 0;
2689 for (; i != e; ++i) {
2690 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002691 if (MO.isReg()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002692 if (isX86_64ExtendedReg(MO))
2693 REX |= 1 << Bit;
2694 Bit++;
2695 }
2696 }
2697 break;
2698 }
2699 default: {
2700 if (isX86_64ExtendedReg(MI.getOperand(0)))
2701 REX |= 1 << 0;
2702 i = isTwoAddr ? 2 : 1;
2703 for (unsigned e = NumOps; i != e; ++i) {
2704 const MachineOperand& MO = MI.getOperand(i);
2705 if (isX86_64ExtendedReg(MO))
2706 REX |= 1 << 2;
2707 }
2708 break;
2709 }
2710 }
2711 }
2712 return REX;
2713}
2714
2715/// sizePCRelativeBlockAddress - This method returns the size of a PC
2716/// relative block address instruction
2717///
2718static unsigned sizePCRelativeBlockAddress() {
2719 return 4;
2720}
2721
2722/// sizeGlobalAddress - Give the size of the emission of this global address
2723///
2724static unsigned sizeGlobalAddress(bool dword) {
2725 return dword ? 8 : 4;
2726}
2727
2728/// sizeConstPoolAddress - Give the size of the emission of this constant
2729/// pool address
2730///
2731static unsigned sizeConstPoolAddress(bool dword) {
2732 return dword ? 8 : 4;
2733}
2734
2735/// sizeExternalSymbolAddress - Give the size of the emission of this external
2736/// symbol
2737///
2738static unsigned sizeExternalSymbolAddress(bool dword) {
2739 return dword ? 8 : 4;
2740}
2741
2742/// sizeJumpTableAddress - Give the size of the emission of this jump
2743/// table address
2744///
2745static unsigned sizeJumpTableAddress(bool dword) {
2746 return dword ? 8 : 4;
2747}
2748
2749static unsigned sizeConstant(unsigned Size) {
2750 return Size;
2751}
2752
2753static unsigned sizeRegModRMByte(){
2754 return 1;
2755}
2756
2757static unsigned sizeSIBByte(){
2758 return 1;
2759}
2760
2761static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
2762 unsigned FinalSize = 0;
2763 // If this is a simple integer displacement that doesn't require a relocation.
2764 if (!RelocOp) {
2765 FinalSize += sizeConstant(4);
2766 return FinalSize;
2767 }
2768
2769 // Otherwise, this is something that requires a relocation.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002770 if (RelocOp->isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002771 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002772 } else if (RelocOp->isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002773 FinalSize += sizeConstPoolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002774 } else if (RelocOp->isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002775 FinalSize += sizeJumpTableAddress(false);
2776 } else {
2777 assert(0 && "Unknown value to relocate!");
2778 }
2779 return FinalSize;
2780}
2781
2782static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
2783 bool IsPIC, bool Is64BitMode) {
2784 const MachineOperand &Op3 = MI.getOperand(Op+3);
2785 int DispVal = 0;
2786 const MachineOperand *DispForReloc = 0;
2787 unsigned FinalSize = 0;
2788
2789 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002790 if (Op3.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002791 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002792 } else if (Op3.isCPI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002793 if (Is64BitMode || IsPIC) {
2794 DispForReloc = &Op3;
2795 } else {
2796 DispVal = 1;
2797 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002798 } else if (Op3.isJTI()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002799 if (Is64BitMode || IsPIC) {
2800 DispForReloc = &Op3;
2801 } else {
2802 DispVal = 1;
2803 }
2804 } else {
2805 DispVal = 1;
2806 }
2807
2808 const MachineOperand &Base = MI.getOperand(Op);
2809 const MachineOperand &IndexReg = MI.getOperand(Op+2);
2810
2811 unsigned BaseReg = Base.getReg();
2812
2813 // Is a SIB byte needed?
Chris Lattnerf9090422009-04-09 06:10:51 +00002814 if ((!Is64BitMode || DispForReloc) && IndexReg.getReg() == 0 &&
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002815 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
2816 if (BaseReg == 0) { // Just a displacement?
2817 // Emit special case [disp32] encoding
2818 ++FinalSize;
2819 FinalSize += getDisplacementFieldSize(DispForReloc);
2820 } else {
2821 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
2822 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
2823 // Emit simple indirect register encoding... [EAX] f.e.
2824 ++FinalSize;
2825 // Be pessimistic and assume it's a disp32, not a disp8
2826 } else {
2827 // Emit the most general non-SIB encoding: [REG+disp32]
2828 ++FinalSize;
2829 FinalSize += getDisplacementFieldSize(DispForReloc);
2830 }
2831 }
2832
2833 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
2834 assert(IndexReg.getReg() != X86::ESP &&
2835 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
2836
2837 bool ForceDisp32 = false;
2838 if (BaseReg == 0 || DispForReloc) {
2839 // Emit the normal disp32 encoding.
2840 ++FinalSize;
2841 ForceDisp32 = true;
2842 } else {
2843 ++FinalSize;
2844 }
2845
2846 FinalSize += sizeSIBByte();
2847
2848 // Do we need to output a displacement?
2849 if (DispVal != 0 || ForceDisp32) {
2850 FinalSize += getDisplacementFieldSize(DispForReloc);
2851 }
2852 }
2853 return FinalSize;
2854}
2855
2856
2857static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
2858 const TargetInstrDesc *Desc,
2859 bool IsPIC, bool Is64BitMode) {
2860
2861 unsigned Opcode = Desc->Opcode;
2862 unsigned FinalSize = 0;
2863
2864 // Emit the lock opcode prefix as needed.
2865 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
2866
Anton Korobeynikov4b7be802008-10-12 10:30:11 +00002867 // Emit segment overrid opcode prefix as needed.
2868 switch (Desc->TSFlags & X86II::SegOvrMask) {
2869 case X86II::FS:
2870 case X86II::GS:
2871 ++FinalSize;
2872 break;
2873 default: assert(0 && "Invalid segment!");
2874 case 0: break; // No segment override!
2875 }
2876
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002877 // Emit the repeat opcode prefix as needed.
2878 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
2879
2880 // Emit the operand size opcode prefix as needed.
2881 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
2882
2883 // Emit the address size opcode prefix as needed.
2884 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
2885
2886 bool Need0FPrefix = false;
2887 switch (Desc->TSFlags & X86II::Op0Mask) {
2888 case X86II::TB: // Two-byte opcode prefix
2889 case X86II::T8: // 0F 38
2890 case X86II::TA: // 0F 3A
2891 Need0FPrefix = true;
2892 break;
2893 case X86II::REP: break; // already handled.
2894 case X86II::XS: // F3 0F
2895 ++FinalSize;
2896 Need0FPrefix = true;
2897 break;
2898 case X86II::XD: // F2 0F
2899 ++FinalSize;
2900 Need0FPrefix = true;
2901 break;
2902 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
2903 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
2904 ++FinalSize;
2905 break; // Two-byte opcode prefix
2906 default: assert(0 && "Invalid prefix!");
2907 case 0: break; // No prefix!
2908 }
2909
2910 if (Is64BitMode) {
2911 // REX prefix
2912 unsigned REX = X86InstrInfo::determineREX(MI);
2913 if (REX)
2914 ++FinalSize;
2915 }
2916
2917 // 0x0F escape code must be emitted just before the opcode.
2918 if (Need0FPrefix)
2919 ++FinalSize;
2920
2921 switch (Desc->TSFlags & X86II::Op0Mask) {
2922 case X86II::T8: // 0F 38
2923 ++FinalSize;
2924 break;
2925 case X86II::TA: // 0F 3A
2926 ++FinalSize;
2927 break;
2928 }
2929
2930 // If this is a two-address instruction, skip one of the register operands.
2931 unsigned NumOps = Desc->getNumOperands();
2932 unsigned CurOp = 0;
2933 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
2934 CurOp++;
2935
2936 switch (Desc->TSFlags & X86II::FormMask) {
2937 default: assert(0 && "Unknown FormMask value in X86 MachineCodeEmitter!");
2938 case X86II::Pseudo:
2939 // Remember the current PC offset, this is the PIC relocation
2940 // base address.
2941 switch (Opcode) {
2942 default:
2943 break;
2944 case TargetInstrInfo::INLINEASM: {
2945 const MachineFunction *MF = MI.getParent()->getParent();
2946 const char *AsmStr = MI.getOperand(0).getSymbolName();
2947 const TargetAsmInfo* AI = MF->getTarget().getTargetAsmInfo();
2948 FinalSize += AI->getInlineAsmLength(AsmStr);
2949 break;
2950 }
Dan Gohmanfa607c92008-07-01 00:05:16 +00002951 case TargetInstrInfo::DBG_LABEL:
2952 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002953 break;
2954 case TargetInstrInfo::IMPLICIT_DEF:
2955 case TargetInstrInfo::DECLARE:
2956 case X86::DWARF_LOC:
2957 case X86::FP_REG_KILL:
2958 break;
2959 case X86::MOVPC32r: {
2960 // This emits the "call" portion of this pseudo instruction.
2961 ++FinalSize;
2962 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
2963 break;
2964 }
2965 }
2966 CurOp = NumOps;
2967 break;
2968 case X86II::RawFrm:
2969 ++FinalSize;
2970
2971 if (CurOp != NumOps) {
2972 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002973 if (MO.isMBB()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002974 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002975 } else if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002976 FinalSize += sizeGlobalAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002977 } else if (MO.isSymbol()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002978 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002979 } else if (MO.isImm()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002980 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
2981 } else {
2982 assert(0 && "Unknown RawFrm operand!");
2983 }
2984 }
2985 break;
2986
2987 case X86II::AddRegFrm:
2988 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00002989 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002990
2991 if (CurOp != NumOps) {
2992 const MachineOperand &MO1 = MI.getOperand(CurOp++);
2993 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00002994 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00002995 FinalSize += sizeConstant(Size);
2996 else {
2997 bool dword = false;
2998 if (Opcode == X86::MOV64ri)
2999 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003000 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003001 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003002 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003003 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003004 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003005 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003006 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003007 FinalSize += sizeJumpTableAddress(dword);
3008 }
3009 }
3010 break;
3011
3012 case X86II::MRMDestReg: {
3013 ++FinalSize;
3014 FinalSize += sizeRegModRMByte();
3015 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003016 if (CurOp != NumOps) {
3017 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003018 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003019 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003020 break;
3021 }
3022 case X86II::MRMDestMem: {
3023 ++FinalSize;
3024 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
3025 CurOp += 5;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003026 if (CurOp != NumOps) {
3027 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003028 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003029 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003030 break;
3031 }
3032
3033 case X86II::MRMSrcReg:
3034 ++FinalSize;
3035 FinalSize += sizeRegModRMByte();
3036 CurOp += 2;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003037 if (CurOp != NumOps) {
3038 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003039 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003040 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003041 break;
3042
3043 case X86II::MRMSrcMem: {
3044
3045 ++FinalSize;
3046 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
3047 CurOp += 5;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003048 if (CurOp != NumOps) {
3049 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003050 FinalSize += sizeConstant(X86InstrInfo::sizeOfImm(Desc));
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003051 }
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003052 break;
3053 }
3054
3055 case X86II::MRM0r: case X86II::MRM1r:
3056 case X86II::MRM2r: case X86II::MRM3r:
3057 case X86II::MRM4r: case X86II::MRM5r:
3058 case X86II::MRM6r: case X86II::MRM7r:
3059 ++FinalSize;
Nicolas Geoffrayf22f1cd2008-04-20 23:36:47 +00003060 ++CurOp;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003061 FinalSize += sizeRegModRMByte();
3062
3063 if (CurOp != NumOps) {
3064 const MachineOperand &MO1 = MI.getOperand(CurOp++);
3065 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003066 if (MO1.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003067 FinalSize += sizeConstant(Size);
3068 else {
3069 bool dword = false;
3070 if (Opcode == X86::MOV64ri32)
3071 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003072 if (MO1.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003073 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003074 } else if (MO1.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003075 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003076 else if (MO1.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003077 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003078 else if (MO1.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003079 FinalSize += sizeJumpTableAddress(dword);
3080 }
3081 }
3082 break;
3083
3084 case X86II::MRM0m: case X86II::MRM1m:
3085 case X86II::MRM2m: case X86II::MRM3m:
3086 case X86II::MRM4m: case X86II::MRM5m:
3087 case X86II::MRM6m: case X86II::MRM7m: {
3088
3089 ++FinalSize;
3090 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
3091 CurOp += 4;
3092
3093 if (CurOp != NumOps) {
3094 const MachineOperand &MO = MI.getOperand(CurOp++);
3095 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003096 if (MO.isImm())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003097 FinalSize += sizeConstant(Size);
3098 else {
3099 bool dword = false;
3100 if (Opcode == X86::MOV64mi32)
3101 dword = true;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003102 if (MO.isGlobal()) {
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003103 FinalSize += sizeGlobalAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003104 } else if (MO.isSymbol())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003105 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003106 else if (MO.isCPI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003107 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00003108 else if (MO.isJTI())
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003109 FinalSize += sizeJumpTableAddress(dword);
3110 }
3111 }
3112 break;
3113 }
3114
3115 case X86II::MRMInitReg:
3116 ++FinalSize;
3117 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3118 FinalSize += sizeRegModRMByte();
3119 ++CurOp;
3120 break;
3121 }
3122
3123 if (!Desc->isVariadic() && CurOp != NumOps) {
3124 cerr << "Cannot determine size: ";
3125 MI.dump();
3126 cerr << '\n';
3127 abort();
3128 }
3129
3130
3131 return FinalSize;
3132}
3133
3134
3135unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3136 const TargetInstrDesc &Desc = MI->getDesc();
3137 bool IsPIC = (TM.getRelocationModel() == Reloc::PIC_);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00003138 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffraycb162a02008-04-16 20:10:13 +00003139 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
3140 if (Desc.getOpcode() == X86::MOVPC32r) {
3141 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
3142 }
3143 return Size;
3144}
Dan Gohmanb60482f2008-09-23 18:22:58 +00003145
Dan Gohman882ab732008-09-30 00:58:23 +00003146/// getGlobalBaseReg - Return a virtual register initialized with the
3147/// the global base register value. Output instructions required to
3148/// initialize the register in the function entry block, if necessary.
Dan Gohmanb60482f2008-09-23 18:22:58 +00003149///
Dan Gohman882ab732008-09-30 00:58:23 +00003150unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3151 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3152 "X86-64 PIC uses RIP relative addressing");
3153
3154 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3155 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3156 if (GlobalBaseReg != 0)
3157 return GlobalBaseReg;
3158
Dan Gohmanb60482f2008-09-23 18:22:58 +00003159 // Insert the set of GlobalBaseReg into the first MBB of the function
3160 MachineBasicBlock &FirstMBB = MF->front();
3161 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Bill Wendling13ee2e42009-02-11 21:51:19 +00003162 DebugLoc DL = DebugLoc::getUnknownLoc();
3163 if (MBBI != FirstMBB.end()) DL = MBBI->getDebugLoc();
Dan Gohmanb60482f2008-09-23 18:22:58 +00003164 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3165 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3166
3167 const TargetInstrInfo *TII = TM.getInstrInfo();
3168 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3169 // only used in JIT code emission as displacement to pc.
Bill Wendling13ee2e42009-02-11 21:51:19 +00003170 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC)
3171 .addImm(0);
Dan Gohmanb60482f2008-09-23 18:22:58 +00003172
3173 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3174 // not to pc, but to _GLOBAL_ADDRESS_TABLE_ external
3175 if (TM.getRelocationModel() == Reloc::PIC_ &&
3176 TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Dan Gohman882ab732008-09-30 00:58:23 +00003177 GlobalBaseReg =
Dan Gohmanb60482f2008-09-23 18:22:58 +00003178 RegInfo.createVirtualRegister(X86::GR32RegisterClass);
Bill Wendling13ee2e42009-02-11 21:51:19 +00003179 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Dan Gohmanb60482f2008-09-23 18:22:58 +00003180 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_");
Dan Gohman882ab732008-09-30 00:58:23 +00003181 } else {
3182 GlobalBaseReg = PC;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003183 }
3184
Dan Gohman882ab732008-09-30 00:58:23 +00003185 X86FI->setGlobalBaseReg(GlobalBaseReg);
3186 return GlobalBaseReg;
Dan Gohmanb60482f2008-09-23 18:22:58 +00003187}