blob: 755f0a049199e969f7e1014bfbfc7d11cb20995a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
77 unsigned Position;
78 MachineBasicBlock::iterator MBBI;
79 bool Merged;
80 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
Douglas Gregorcabdd742009-12-19 07:05:23 +000081 : Offset(o), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000082 };
83 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
84 typedef MemOpQueue::iterator MemOpQueueIter;
85
Evan Cheng92549222009-06-05 19:08:58 +000086 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000087 int Offset, unsigned Base, bool BaseKill, int Opcode,
88 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
89 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000090 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000091 MemOpQueue &MemOps,
92 unsigned memOpsBegin,
93 unsigned memOpsEnd,
94 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000095 int Offset,
96 unsigned Base,
97 bool BaseKill,
98 int Opcode,
99 ARMCC::CondCodes Pred,
100 unsigned PredReg,
101 unsigned Scratch,
102 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000103 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000104 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
105 int Opcode, unsigned Size,
106 ARMCC::CondCodes Pred, unsigned PredReg,
107 unsigned Scratch, MemOpQueue &MemOps,
108 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Evan Cheng11788fd2007-03-08 02:55:08 +0000110 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000111 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
112 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000113 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
114 MachineBasicBlock::iterator MBBI,
115 const TargetInstrInfo *TII,
116 bool &Advance,
117 MachineBasicBlock::iterator &I);
118 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator MBBI,
120 bool &Advance,
121 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000122 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
123 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
124 };
Devang Patel19974732007-05-03 01:11:54 +0000125 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000126}
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128static int getLoadStoreMultipleOpcode(int Opcode) {
129 switch (Opcode) {
130 case ARM::LDR:
131 NumLDMGened++;
132 return ARM::LDM;
133 case ARM::STR:
134 NumSTMGened++;
135 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000136 case ARM::t2LDRi8:
137 case ARM::t2LDRi12:
138 NumLDMGened++;
139 return ARM::t2LDM;
140 case ARM::t2STRi8:
141 case ARM::t2STRi12:
142 NumSTMGened++;
143 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000144 case ARM::VLDRS:
145 NumVLDMGened++;
146 return ARM::VLDMS;
147 case ARM::VSTRS:
148 NumVSTMGened++;
149 return ARM::VSTMS;
150 case ARM::VLDRD:
151 NumVLDMGened++;
152 return ARM::VLDMD;
153 case ARM::VSTRD:
154 NumVSTMGened++;
155 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000156 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000157 }
158 return 0;
159}
160
Evan Cheng27934da2009-08-04 01:43:45 +0000161static bool isT2i32Load(unsigned Opc) {
162 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
163}
164
Evan Cheng45032f22009-07-09 23:11:34 +0000165static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000166 return Opc == ARM::LDR || isT2i32Load(Opc);
167}
168
169static bool isT2i32Store(unsigned Opc) {
170 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000171}
172
173static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000174 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000175}
176
Evan Cheng92549222009-06-05 19:08:58 +0000177/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000178/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000179/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000180bool
Evan Cheng92549222009-06-05 19:08:58 +0000181ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000182 MachineBasicBlock::iterator MBBI,
183 int Offset, unsigned Base, bool BaseKill,
184 int Opcode, ARMCC::CondCodes Pred,
185 unsigned PredReg, unsigned Scratch, DebugLoc dl,
186 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000187 // Only a single register to load / store. Don't bother.
188 unsigned NumRegs = Regs.size();
189 if (NumRegs <= 1)
190 return false;
191
192 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000193 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000194 if (isAM4 && Offset == 4) {
195 if (isThumb2)
196 // Thumb2 does not support ldmib / stmib.
197 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000198 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000199 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
200 if (isThumb2)
201 // Thumb2 does not support ldmda / stmda.
202 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000203 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000204 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000206 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Jim Grosbache5165492009-11-09 00:11:35 +0000246 bool isDPR = Opcode == ARM::VLDRD || Opcode == ARM::VSTRD;
247 bool isDef = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000248 Opcode = getLoadStoreMultipleOpcode(Opcode);
249 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000250 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000251 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000252 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000253 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000254 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000255 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000256 .addImm(Pred).addReg(PredReg);
Evan Chengd20d6582009-10-01 01:33:39 +0000257 MIB.addReg(0); // Add optional writeback (0 for now).
Evan Chenga8e29892007-01-19 07:51:42 +0000258 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000259 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
260 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000261
262 return true;
263}
264
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000265// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
266// success.
267void ARMLoadStoreOpt::
268MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000269 MemOpQueue &memOps,
270 unsigned memOpsBegin,
271 unsigned memOpsEnd,
272 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000273 int Offset,
274 unsigned Base,
275 bool BaseKill,
276 int Opcode,
277 ARMCC::CondCodes Pred,
278 unsigned PredReg,
279 unsigned Scratch,
280 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000281 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000282 // First calculate which of the registers should be killed by the merged
283 // instruction.
284 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000285 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
286 const MachineOperand &MO = memOps[i].MBBI->getOperand(0);
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000287 Regs.push_back(std::make_pair(MO.getReg(), MO.isKill()));
288 }
289
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000290 // Try to do the merge.
291 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
292 Loc++;
293 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000294 Pred, PredReg, Scratch, dl, Regs))
295 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000296
297 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000298 Merges.push_back(prior(Loc));
299 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
300 MBB.erase(memOps[i].MBBI);
301 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000302 }
303}
304
Evan Chenga90f3402007-03-06 21:59:20 +0000305/// MergeLDR_STR - Merge a number of load / store instructions into one or more
306/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000307void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000308ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000309 unsigned Base, int Opcode, unsigned Size,
310 ARMCC::CondCodes Pred, unsigned PredReg,
311 unsigned Scratch, MemOpQueue &MemOps,
312 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000313 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000314 int Offset = MemOps[SIndex].Offset;
315 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000316 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000317 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000318 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000319 const MachineOperand &PMO = Loc->getOperand(0);
320 unsigned PReg = PMO.getReg();
321 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
322 : ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng44bec522007-05-15 01:29:07 +0000323
Evan Chenga8e29892007-01-19 07:51:42 +0000324 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
325 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000326 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
327 unsigned Reg = MO.getReg();
328 unsigned RegNum = MO.isUndef() ? UINT_MAX
329 : ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga8e29892007-01-19 07:51:42 +0000330 // AM4 - register numbers in ascending order.
331 // AM5 - consecutive register numbers in ascending order.
332 if (NewOffset == Offset + (int)Size &&
333 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
334 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000335 PRegNum = RegNum;
336 } else {
337 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000338 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
339 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000340 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
341 MemOps, Merges);
342 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
344
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000345 if (MemOps[i].Position > MemOps[insertAfter].Position)
346 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000347 }
348
Evan Chengfaa51072007-04-26 19:00:32 +0000349 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000350 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
351 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000352 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000353}
354
355static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000356 unsigned Bytes, unsigned Limit,
357 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000358 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000359 if (!MI)
360 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000361 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000362 MI->getOpcode() != ARM::t2SUBrSPi &&
363 MI->getOpcode() != ARM::t2SUBrSPi12 &&
364 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000365 MI->getOpcode() != ARM::SUBri)
366 return false;
367
368 // Make sure the offset fits in 8 bits.
369 if (Bytes <= 0 || (Limit && Bytes >= Limit))
370 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000371
Evan Cheng86198642009-08-07 00:34:42 +0000372 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000373 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000374 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000375 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000376 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000377 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000378}
379
380static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000381 unsigned Bytes, unsigned Limit,
382 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000383 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000384 if (!MI)
385 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000386 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000387 MI->getOpcode() != ARM::t2ADDrSPi &&
388 MI->getOpcode() != ARM::t2ADDrSPi12 &&
389 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000390 MI->getOpcode() != ARM::ADDri)
391 return false;
392
393 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000394 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000395 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000396
Evan Cheng86198642009-08-07 00:34:42 +0000397 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000398 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000399 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000400 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000401 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000402 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000403}
404
405static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
406 switch (MI->getOpcode()) {
407 default: return 0;
408 case ARM::LDR:
409 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000410 case ARM::t2LDRi8:
411 case ARM::t2LDRi12:
412 case ARM::t2STRi8:
413 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000414 case ARM::VLDRS:
415 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000416 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000417 case ARM::VLDRD:
418 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000419 return 8;
420 case ARM::LDM:
421 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000422 case ARM::t2LDM:
423 case ARM::t2STM:
Evan Chengd20d6582009-10-01 01:33:39 +0000424 return (MI->getNumOperands() - 5) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000425 case ARM::VLDMS:
426 case ARM::VSTMS:
427 case ARM::VLDMD:
428 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000429 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
430 }
431}
432
Evan Cheng45032f22009-07-09 23:11:34 +0000433/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000434/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000435///
436/// stmia rn, <ra, rb, rc>
437/// rn := rn + 4 * 3;
438/// =>
439/// stmia rn!, <ra, rb, rc>
440///
441/// rn := rn - 4 * 3;
442/// ldmia rn, <ra, rb, rc>
443/// =>
444/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000445bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
446 MachineBasicBlock::iterator MBBI,
447 bool &Advance,
448 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000449 MachineInstr *MI = MBBI;
450 unsigned Base = MI->getOperand(0).getReg();
451 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000452 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000453 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000454 int Opcode = MI->getOpcode();
Evan Cheng45032f22009-07-09 23:11:34 +0000455 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
456 Opcode == ARM::STM || Opcode == ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000457
458 if (isAM4) {
459 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
460 return false;
461
462 // Can't use the updating AM4 sub-mode if the base register is also a dest
463 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000464 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000465 if (MI->getOperand(i).getReg() == Base)
466 return false;
467 }
468
469 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
470 if (MBBI != MBB.begin()) {
471 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
472 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000473 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000474 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000475 MI->getOperand(4).setReg(Base);
476 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000477 MBB.erase(PrevMBBI);
478 return true;
479 } else if (Mode == ARM_AM::ib &&
Evan Cheng27934da2009-08-04 01:43:45 +0000480 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000481 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000482 MI->getOperand(4).setReg(Base); // WB to base
483 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000484 MBB.erase(PrevMBBI);
485 return true;
486 }
487 }
488
489 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000490 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000491 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000492 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000493 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000494 MI->getOperand(4).setReg(Base); // WB to base
495 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000496 if (NextMBBI == I) {
497 Advance = true;
498 ++I;
499 }
Evan Chenga8e29892007-01-19 07:51:42 +0000500 MBB.erase(NextMBBI);
501 return true;
502 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000503 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000504 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000505 MI->getOperand(4).setReg(Base); // WB to base
506 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000507 if (NextMBBI == I) {
508 Advance = true;
509 ++I;
510 }
Evan Chenga8e29892007-01-19 07:51:42 +0000511 MBB.erase(NextMBBI);
512 return true;
513 }
514 }
515 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000516 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Evan Chenga8e29892007-01-19 07:51:42 +0000517 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
518 return false;
519
520 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
521 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
522 if (MBBI != MBB.begin()) {
523 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
524 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000525 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000526 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000527 MI->getOperand(4).setReg(Base); // WB to base
528 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000529 MBB.erase(PrevMBBI);
530 return true;
531 }
532 }
533
534 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000535 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000536 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000537 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000538 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000539 MI->getOperand(4).setReg(Base); // WB to base
540 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000541 if (NextMBBI == I) {
542 Advance = true;
543 ++I;
544 }
Evan Chenga8e29892007-01-19 07:51:42 +0000545 MBB.erase(NextMBBI);
546 }
547 return true;
548 }
549 }
550
551 return false;
552}
553
554static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
555 switch (Opc) {
556 case ARM::LDR: return ARM::LDR_PRE;
557 case ARM::STR: return ARM::STR_PRE;
Jim Grosbache5165492009-11-09 00:11:35 +0000558 case ARM::VLDRS: return ARM::VLDMS;
559 case ARM::VLDRD: return ARM::VLDMD;
560 case ARM::VSTRS: return ARM::VSTMS;
561 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000562 case ARM::t2LDRi8:
563 case ARM::t2LDRi12:
564 return ARM::t2LDR_PRE;
565 case ARM::t2STRi8:
566 case ARM::t2STRi12:
567 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000568 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000569 }
570 return 0;
571}
572
573static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
574 switch (Opc) {
575 case ARM::LDR: return ARM::LDR_POST;
576 case ARM::STR: return ARM::STR_POST;
Jim Grosbache5165492009-11-09 00:11:35 +0000577 case ARM::VLDRS: return ARM::VLDMS;
578 case ARM::VLDRD: return ARM::VLDMD;
579 case ARM::VSTRS: return ARM::VSTMS;
580 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000581 case ARM::t2LDRi8:
582 case ARM::t2LDRi12:
583 return ARM::t2LDR_POST;
584 case ARM::t2STRi8:
585 case ARM::t2STRi12:
586 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000587 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000588 }
589 return 0;
590}
591
Evan Cheng45032f22009-07-09 23:11:34 +0000592/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000593/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000594bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
595 MachineBasicBlock::iterator MBBI,
596 const TargetInstrInfo *TII,
597 bool &Advance,
598 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000599 MachineInstr *MI = MBBI;
600 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000601 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000602 unsigned Bytes = getLSMultipleTransferSize(MI);
603 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000604 DebugLoc dl = MI->getDebugLoc();
Jim Grosbache5165492009-11-09 00:11:35 +0000605 bool isAM5 = Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
606 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS;
Evan Chenga8e29892007-01-19 07:51:42 +0000607 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng45032f22009-07-09 23:11:34 +0000608 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
609 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000610 else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000611 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000612 else if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
613 if (MI->getOperand(2).getImm() != 0)
614 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000615
Jim Grosbache5165492009-11-09 00:11:35 +0000616 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000617 // Can't do the merge if the destination register is the same as the would-be
618 // writeback register.
619 if (isLd && MI->getOperand(0).getReg() == Base)
620 return false;
621
Evan Cheng0e1d3792007-07-05 07:18:20 +0000622 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000623 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000624 bool DoMerge = false;
625 ARM_AM::AddrOpc AddSub = ARM_AM::add;
626 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000627 // AM2 - 12 bits, thumb2 - 8 bits.
628 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Evan Chenga8e29892007-01-19 07:51:42 +0000629 if (MBBI != MBB.begin()) {
630 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000631 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000632 DoMerge = true;
633 AddSub = ARM_AM::sub;
634 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000635 } else if (!isAM5 &&
636 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000637 DoMerge = true;
638 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
639 }
640 if (DoMerge)
641 MBB.erase(PrevMBBI);
642 }
643
644 if (!DoMerge && MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000645 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000646 if (!isAM5 &&
647 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000648 DoMerge = true;
649 AddSub = ARM_AM::sub;
650 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000651 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000652 DoMerge = true;
653 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
654 }
Evan Chenge71bff72007-09-19 21:48:07 +0000655 if (DoMerge) {
656 if (NextMBBI == I) {
657 Advance = true;
658 ++I;
659 }
Evan Chenga8e29892007-01-19 07:51:42 +0000660 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000661 }
Evan Chenga8e29892007-01-19 07:51:42 +0000662 }
663
664 if (!DoMerge)
665 return false;
666
Jim Grosbache5165492009-11-09 00:11:35 +0000667 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000668 unsigned Offset = 0;
669 if (isAM5)
670 Offset = ARM_AM::getAM5Opc((AddSub == ARM_AM::sub)
671 ? ARM_AM::db
672 : ARM_AM::ia, true, (isDPR ? 2 : 1));
673 else if (isAM2)
674 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
675 else
676 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Chenga8e29892007-01-19 07:51:42 +0000677 if (isLd) {
Evan Cheng27934da2009-08-04 01:43:45 +0000678 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000679 // VLDMS, VLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000680 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000681 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000682 .addImm(Offset).addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000683 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000684 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng27934da2009-08-04 01:43:45 +0000685 else if (isAM2)
686 // LDR_PRE, LDR_POST,
687 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
688 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000689 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000690 else
Evan Cheng27934da2009-08-04 01:43:45 +0000691 // t2LDR_PRE, t2LDR_POST
692 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
693 .addReg(Base, RegState::Define)
694 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
695 } else {
696 MachineOperand &MO = MI->getOperand(0);
697 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000698 // VSTMS, VSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000699 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000700 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000701 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000702 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng27934da2009-08-04 01:43:45 +0000703 else if (isAM2)
704 // STR_PRE, STR_POST
705 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
706 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
707 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
708 else
709 // t2STR_PRE, t2STR_POST
710 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
711 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
712 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000713 }
714 MBB.erase(MBBI);
715
716 return true;
717}
718
Evan Chengcc1c4272007-03-06 18:02:41 +0000719/// isMemoryOp - Returns true if instruction is a memory operations (that this
720/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000721static bool isMemoryOp(const MachineInstr *MI) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000722 int Opcode = MI->getOpcode();
723 switch (Opcode) {
724 default: break;
725 case ARM::LDR:
726 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000727 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000728 case ARM::VLDRS:
729 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000730 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000731 case ARM::VLDRD:
732 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000733 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000734 case ARM::t2LDRi8:
735 case ARM::t2LDRi12:
736 case ARM::t2STRi8:
737 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000738 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000739 }
740 return false;
741}
742
Evan Cheng11788fd2007-03-08 02:55:08 +0000743/// AdvanceRS - Advance register scavenger to just before the earliest memory
744/// op that is being merged.
745void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
746 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
747 unsigned Position = MemOps[0].Position;
748 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
749 if (MemOps[i].Position < Position) {
750 Position = MemOps[i].Position;
751 Loc = MemOps[i].MBBI;
752 }
753 }
754
755 if (Loc != MBB.begin())
756 RS->forward(prior(Loc));
757}
758
Evan Chenge7d6df72009-06-13 09:12:55 +0000759static int getMemoryOpOffset(const MachineInstr *MI) {
760 int Opcode = MI->getOpcode();
761 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000762 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000763 unsigned NumOperands = MI->getDesc().getNumOperands();
764 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000765
766 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
767 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
768 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
769 return OffField;
770
Evan Chenge7d6df72009-06-13 09:12:55 +0000771 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000772 ? ARM_AM::getAM2Offset(OffField)
773 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
774 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000775 if (isAM2) {
776 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
777 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000778 } else if (isAM3) {
779 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
780 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000781 } else {
782 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
783 Offset = -Offset;
784 }
785 return Offset;
786}
787
Evan Cheng358dec52009-06-15 08:28:29 +0000788static void InsertLDR_STR(MachineBasicBlock &MBB,
789 MachineBasicBlock::iterator &MBBI,
790 int OffImm, bool isDef,
791 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000792 unsigned Reg, bool RegDeadKill, bool RegUndef,
793 unsigned BaseReg, bool BaseKill, bool BaseUndef,
794 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000795 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000796 const TargetInstrInfo *TII, bool isT2) {
797 int Offset = OffImm;
798 if (!isT2) {
799 if (OffImm < 0)
800 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
801 else
802 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
803 }
804 if (isDef) {
805 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
806 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000807 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000808 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
809 if (!isT2)
810 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
811 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
812 } else {
813 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
814 TII->get(NewOpc))
815 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
816 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
817 if (!isT2)
818 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
819 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
820 }
Evan Cheng358dec52009-06-15 08:28:29 +0000821}
822
823bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
824 MachineBasicBlock::iterator &MBBI) {
825 MachineInstr *MI = &*MBBI;
826 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000827 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
828 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000829 unsigned EvenReg = MI->getOperand(0).getReg();
830 unsigned OddReg = MI->getOperand(1).getReg();
831 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
832 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
833 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
834 return false;
835
Evan Chenge298ab22009-09-27 09:46:04 +0000836 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
837 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000838 bool EvenDeadKill = isLd ?
839 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000840 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000841 bool OddDeadKill = isLd ?
842 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000843 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000844 const MachineOperand &BaseOp = MI->getOperand(2);
845 unsigned BaseReg = BaseOp.getReg();
846 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000847 bool BaseUndef = BaseOp.isUndef();
848 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
849 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
850 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000851 int OffImm = getMemoryOpOffset(MI);
852 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000853 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000854
855 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
856 // Ascending register numbers and no offset. It's safe to change it to a
857 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000858 unsigned NewOpc = (isLd)
859 ? (isT2 ? ARM::t2LDM : ARM::LDM)
860 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000861 if (isLd) {
862 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
863 .addReg(BaseReg, getKillRegState(BaseKill))
864 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
865 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000866 .addReg(0)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000867 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000868 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000869 ++NumLDRD2LDM;
870 } else {
871 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
872 .addReg(BaseReg, getKillRegState(BaseKill))
873 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
874 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000875 .addReg(0)
Evan Chenge298ab22009-09-27 09:46:04 +0000876 .addReg(EvenReg,
877 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
878 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000879 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000880 ++NumSTRD2STM;
881 }
Evan Cheng358dec52009-06-15 08:28:29 +0000882 } else {
883 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000884 assert((!isT2 || !OffReg) &&
885 "Thumb2 ldrd / strd does not encode offset register!");
886 unsigned NewOpc = (isLd)
887 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
888 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000889 DebugLoc dl = MBBI->getDebugLoc();
890 // If this is a load and base register is killed, it may have been
891 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000892 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000893 (BaseKill || OffKill) &&
894 (TRI->regsOverlap(EvenReg, BaseReg) ||
895 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
896 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
897 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000898 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
899 OddReg, OddDeadKill, false,
900 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
901 Pred, PredReg, TII, isT2);
902 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
903 EvenReg, EvenDeadKill, false,
904 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
905 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000906 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000907 if (OddReg == EvenReg && EvenDeadKill) {
908 // If the two source operands are the same, the kill marker is probably
909 // on the first one. e.g.
910 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
911 EvenDeadKill = false;
912 OddDeadKill = true;
913 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000914 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000915 EvenReg, EvenDeadKill, EvenUndef,
916 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
917 Pred, PredReg, TII, isT2);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000918 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000919 OddReg, OddDeadKill, OddUndef,
920 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
921 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000922 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000923 if (isLd)
924 ++NumLDRD2LDR;
925 else
926 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000927 }
928
929 MBBI = prior(MBBI);
930 MBB.erase(MI);
931 }
932 return false;
933}
934
Evan Chenga8e29892007-01-19 07:51:42 +0000935/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
936/// ops of the same base and incrementing offset into LDM / STM ops.
937bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
938 unsigned NumMerges = 0;
939 unsigned NumMemOps = 0;
940 MemOpQueue MemOps;
941 unsigned CurrBase = 0;
942 int CurrOpc = -1;
943 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000944 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000945 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000946 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000947 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000948
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000949 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000950 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
951 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +0000952 if (FixInvalidRegPairOp(MBB, MBBI))
953 continue;
954
Evan Chenga8e29892007-01-19 07:51:42 +0000955 bool Advance = false;
956 bool TryMerge = false;
957 bool Clobber = false;
958
Evan Chengcc1c4272007-03-06 18:02:41 +0000959 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000960 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000961 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +0000962 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000963 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000964 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000965 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +0000966 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000967 // Watch out for:
968 // r4 := ldr [r5]
969 // r5 := ldr [r5, #4]
970 // r6 := ldr [r5, #8]
971 //
972 // The second ldr has effectively broken the chain even though it
973 // looks like the later ldr(s) use the same base register. Try to
974 // merge the ldr's so far, including this one. But don't try to
975 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +0000976 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000977 if (CurrBase == 0 && !Clobber) {
978 // Start of a new chain.
979 CurrBase = Base;
980 CurrOpc = Opcode;
981 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +0000982 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000983 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +0000984 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
985 NumMemOps++;
986 Advance = true;
987 } else {
988 if (Clobber) {
989 TryMerge = true;
990 Advance = true;
991 }
992
Evan Cheng44bec522007-05-15 01:29:07 +0000993 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000994 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +0000995 // Continue adding to the queue.
996 if (Offset > MemOps.back().Offset) {
997 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
998 NumMemOps++;
999 Advance = true;
1000 } else {
1001 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1002 I != E; ++I) {
1003 if (Offset < I->Offset) {
1004 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
1005 NumMemOps++;
1006 Advance = true;
1007 break;
1008 } else if (Offset == I->Offset) {
1009 // Collision! This can't be merged!
1010 break;
1011 }
1012 }
1013 }
1014 }
1015 }
1016 }
1017
1018 if (Advance) {
1019 ++Position;
1020 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001021 if (MBBI == E)
1022 // Reach the end of the block, try merging the memory instructions.
1023 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001024 } else
1025 TryMerge = true;
1026
1027 if (TryMerge) {
1028 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001029 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001030 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001031 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001032 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001033 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001034 // Process the load / store instructions.
1035 RS->forward(prior(MBBI));
1036
1037 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001038 Merges.clear();
1039 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1040 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001041
Evan Chenga8e29892007-01-19 07:51:42 +00001042 // Try folding preceeding/trailing base inc/dec into the generated
1043 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001044 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001045 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001046 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001047 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001048
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001049 // Try folding preceeding/trailing base inc/dec into those load/store
1050 // that were not merged to form LDM/STM ops.
1051 for (unsigned i = 0; i != NumMemOps; ++i)
1052 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001053 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001054 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001055
Jim Grosbach764ab522009-08-11 15:33:49 +00001056 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001057 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001058 } else if (NumMemOps == 1) {
1059 // Try folding preceeding/trailing base inc/dec into the single
1060 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001061 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001062 ++NumMerges;
1063 RS->forward(prior(MBBI));
1064 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001065 }
Evan Chenga8e29892007-01-19 07:51:42 +00001066
1067 CurrBase = 0;
1068 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001069 CurrSize = 0;
1070 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001071 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001072 if (NumMemOps) {
1073 MemOps.clear();
1074 NumMemOps = 0;
1075 }
1076
1077 // If iterator hasn't been advanced and this is not a memory op, skip it.
1078 // It can't start a new chain anyway.
1079 if (!Advance && !isMemOp && MBBI != E) {
1080 ++Position;
1081 ++MBBI;
1082 }
1083 }
1084 }
1085 return NumMerges > 0;
1086}
1087
Evan Chenge7d6df72009-06-13 09:12:55 +00001088namespace {
1089 struct OffsetCompare {
1090 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1091 int LOffset = getMemoryOpOffset(LHS);
1092 int ROffset = getMemoryOpOffset(RHS);
1093 assert(LHS == RHS || LOffset != ROffset);
1094 return LOffset > ROffset;
1095 }
1096 };
1097}
1098
Evan Chenga8e29892007-01-19 07:51:42 +00001099/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1100/// (bx lr) into the preceeding stack restore so it directly restore the value
1101/// of LR into pc.
1102/// ldmfd sp!, {r7, lr}
1103/// bx lr
1104/// =>
1105/// ldmfd sp!, {r7, pc}
1106bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1107 if (MBB.empty()) return false;
1108
1109 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001110 if (MBBI != MBB.begin() &&
Evan Cheng446c4282009-07-11 06:43:01 +00001111 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001112 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +00001113 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Evan Chenga8e29892007-01-19 07:51:42 +00001114 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001115 if (MO.getReg() != ARM::LR)
1116 return false;
1117 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1118 PrevMI->setDesc(TII->get(NewOpc));
1119 MO.setReg(ARM::PC);
1120 MBB.erase(MBBI);
1121 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001122 }
1123 }
1124 return false;
1125}
1126
1127bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001128 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001129 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001130 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001131 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001132 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001133 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001134
Evan Chenga8e29892007-01-19 07:51:42 +00001135 bool Modified = false;
1136 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1137 ++MFI) {
1138 MachineBasicBlock &MBB = *MFI;
1139 Modified |= LoadStoreMultipleOpti(MBB);
1140 Modified |= MergeReturnIntoLDM(MBB);
1141 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001142
1143 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001144 return Modified;
1145}
Evan Chenge7d6df72009-06-13 09:12:55 +00001146
1147
1148/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1149/// load / stores from consecutive locations close to make it more
1150/// likely they will be combined later.
1151
1152namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001153 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001154 static char ID;
1155 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1156
Evan Cheng358dec52009-06-15 08:28:29 +00001157 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001158 const TargetInstrInfo *TII;
1159 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001160 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001161 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001162 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001163
1164 virtual bool runOnMachineFunction(MachineFunction &Fn);
1165
1166 virtual const char *getPassName() const {
1167 return "ARM pre- register allocation load / store optimization pass";
1168 }
1169
1170 private:
Evan Chengd780f352009-06-15 20:54:56 +00001171 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1172 unsigned &NewOpc, unsigned &EvenReg,
1173 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001174 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001175 unsigned &PredReg, ARMCC::CondCodes &Pred,
1176 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001177 bool RescheduleOps(MachineBasicBlock *MBB,
1178 SmallVector<MachineInstr*, 4> &Ops,
1179 unsigned Base, bool isLd,
1180 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1181 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1182 };
1183 char ARMPreAllocLoadStoreOpt::ID = 0;
1184}
1185
1186bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001187 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001188 TII = Fn.getTarget().getInstrInfo();
1189 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001190 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001191 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001192 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001193
1194 bool Modified = false;
1195 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1196 ++MFI)
1197 Modified |= RescheduleLoadStoreInstrs(MFI);
1198
1199 return Modified;
1200}
1201
Evan Chengae69a2a2009-06-19 23:17:27 +00001202static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1203 MachineBasicBlock::iterator I,
1204 MachineBasicBlock::iterator E,
1205 SmallPtrSet<MachineInstr*, 4> &MemOps,
1206 SmallSet<unsigned, 4> &MemRegs,
1207 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001208 // Are there stores / loads / calls between them?
1209 // FIXME: This is overly conservative. We should make use of alias information
1210 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001211 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001212 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001213 if (MemOps.count(&*I))
1214 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001215 const TargetInstrDesc &TID = I->getDesc();
1216 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1217 return false;
1218 if (isLd && TID.mayStore())
1219 return false;
1220 if (!isLd) {
1221 if (TID.mayLoad())
1222 return false;
1223 // It's not safe to move the first 'str' down.
1224 // str r1, [r0]
1225 // strh r5, [r0]
1226 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001227 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001228 return false;
1229 }
1230 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1231 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001232 if (!MO.isReg())
1233 continue;
1234 unsigned Reg = MO.getReg();
1235 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001236 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001237 if (Reg != Base && !MemRegs.count(Reg))
1238 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001239 }
1240 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001241
1242 // Estimate register pressure increase due to the transformation.
1243 if (MemRegs.size() <= 4)
1244 // Ok if we are moving small number of instructions.
1245 return true;
1246 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001247}
1248
Evan Chengd780f352009-06-15 20:54:56 +00001249bool
1250ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1251 DebugLoc &dl,
1252 unsigned &NewOpc, unsigned &EvenReg,
1253 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001254 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001255 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001256 ARMCC::CondCodes &Pred,
1257 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001258 // Make sure we're allowed to generate LDRD/STRD.
1259 if (!STI->hasV5TEOps())
1260 return false;
1261
Jim Grosbache5165492009-11-09 00:11:35 +00001262 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001263 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001264 unsigned Opcode = Op0->getOpcode();
1265 if (Opcode == ARM::LDR)
1266 NewOpc = ARM::LDRD;
1267 else if (Opcode == ARM::STR)
1268 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001269 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1270 NewOpc = ARM::t2LDRDi8;
1271 Scale = 4;
1272 isT2 = true;
1273 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1274 NewOpc = ARM::t2STRDi8;
1275 Scale = 4;
1276 isT2 = true;
1277 } else
1278 return false;
1279
Evan Cheng8f05c102009-09-26 02:43:36 +00001280 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001281 if (!isT2 &&
1282 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1283 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001284
1285 // Must sure the base address satisfies i64 ld / st alignment requirement.
1286 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001287 !(*Op0->memoperands_begin())->getValue() ||
1288 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001289 return false;
1290
Dan Gohmanc76909a2009-09-25 20:36:54 +00001291 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Evan Chengeef490f2009-09-25 21:44:53 +00001292 Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001293 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001294 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1295 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001296 if (Align < ReqAlign)
1297 return false;
1298
1299 // Then make sure the immediate offset fits.
1300 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001301 if (isT2) {
1302 if (OffImm < 0) {
1303 if (OffImm < -255)
1304 // Can't fall back to t2LDRi8 / t2STRi8.
1305 return false;
1306 } else {
1307 int Limit = (1 << 8) * Scale;
1308 if (OffImm >= Limit || (OffImm & (Scale-1)))
1309 return false;
1310 }
Evan Chengeef490f2009-09-25 21:44:53 +00001311 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001312 } else {
1313 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1314 if (OffImm < 0) {
1315 AddSub = ARM_AM::sub;
1316 OffImm = - OffImm;
1317 }
1318 int Limit = (1 << 8) * Scale;
1319 if (OffImm >= Limit || (OffImm & (Scale-1)))
1320 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001321 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001322 }
Evan Chengd780f352009-06-15 20:54:56 +00001323 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001324 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001325 if (EvenReg == OddReg)
1326 return false;
1327 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001328 if (!isT2)
1329 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001330 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001331 dl = Op0->getDebugLoc();
1332 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001333}
1334
Evan Chenge7d6df72009-06-13 09:12:55 +00001335bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1336 SmallVector<MachineInstr*, 4> &Ops,
1337 unsigned Base, bool isLd,
1338 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1339 bool RetVal = false;
1340
1341 // Sort by offset (in reverse order).
1342 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1343
1344 // The loads / stores of the same base are in order. Scan them from first to
1345 // last and check for the followins:
1346 // 1. Any def of base.
1347 // 2. Any gaps.
1348 while (Ops.size() > 1) {
1349 unsigned FirstLoc = ~0U;
1350 unsigned LastLoc = 0;
1351 MachineInstr *FirstOp = 0;
1352 MachineInstr *LastOp = 0;
1353 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001354 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001355 unsigned LastBytes = 0;
1356 unsigned NumMove = 0;
1357 for (int i = Ops.size() - 1; i >= 0; --i) {
1358 MachineInstr *Op = Ops[i];
1359 unsigned Loc = MI2LocMap[Op];
1360 if (Loc <= FirstLoc) {
1361 FirstLoc = Loc;
1362 FirstOp = Op;
1363 }
1364 if (Loc >= LastLoc) {
1365 LastLoc = Loc;
1366 LastOp = Op;
1367 }
1368
Evan Chengf9f1da12009-06-18 02:04:01 +00001369 unsigned Opcode = Op->getOpcode();
1370 if (LastOpcode && Opcode != LastOpcode)
1371 break;
1372
Evan Chenge7d6df72009-06-13 09:12:55 +00001373 int Offset = getMemoryOpOffset(Op);
1374 unsigned Bytes = getLSMultipleTransferSize(Op);
1375 if (LastBytes) {
1376 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1377 break;
1378 }
1379 LastOffset = Offset;
1380 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001381 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001382 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001383 break;
1384 }
1385
1386 if (NumMove <= 1)
1387 Ops.pop_back();
1388 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001389 SmallPtrSet<MachineInstr*, 4> MemOps;
1390 SmallSet<unsigned, 4> MemRegs;
1391 for (int i = NumMove-1; i >= 0; --i) {
1392 MemOps.insert(Ops[i]);
1393 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1394 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001395
1396 // Be conservative, if the instructions are too far apart, don't
1397 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001398 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001399 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001400 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1401 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001402 if (!DoMove) {
1403 for (unsigned i = 0; i != NumMove; ++i)
1404 Ops.pop_back();
1405 } else {
1406 // This is the new location for the loads / stores.
1407 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001408 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001409 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001410
1411 // If we are moving a pair of loads / stores, see if it makes sense
1412 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001413 MachineInstr *Op0 = Ops.back();
1414 MachineInstr *Op1 = Ops[Ops.size()-2];
1415 unsigned EvenReg = 0, OddReg = 0;
1416 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1417 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001418 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001419 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001420 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001421 DebugLoc dl;
1422 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1423 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001424 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001425 Ops.pop_back();
1426 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001427
Evan Chengd780f352009-06-15 20:54:56 +00001428 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001429 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001430 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1431 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001432 .addReg(EvenReg, RegState::Define)
1433 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001434 .addReg(BaseReg);
1435 if (!isT2)
1436 MIB.addReg(OffReg);
1437 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001438 ++NumLDRDFormed;
1439 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001440 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1441 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001442 .addReg(EvenReg)
1443 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001444 .addReg(BaseReg);
1445 if (!isT2)
1446 MIB.addReg(OffReg);
1447 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001448 ++NumSTRDFormed;
1449 }
1450 MBB->erase(Op0);
1451 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001452
1453 // Add register allocation hints to form register pairs.
1454 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1455 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001456 } else {
1457 for (unsigned i = 0; i != NumMove; ++i) {
1458 MachineInstr *Op = Ops.back();
1459 Ops.pop_back();
1460 MBB->splice(InsertPos, MBB, Op);
1461 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001462 }
1463
1464 NumLdStMoved += NumMove;
1465 RetVal = true;
1466 }
1467 }
1468 }
1469
1470 return RetVal;
1471}
1472
1473bool
1474ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1475 bool RetVal = false;
1476
1477 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1478 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1479 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1480 SmallVector<unsigned, 4> LdBases;
1481 SmallVector<unsigned, 4> StBases;
1482
1483 unsigned Loc = 0;
1484 MachineBasicBlock::iterator MBBI = MBB->begin();
1485 MachineBasicBlock::iterator E = MBB->end();
1486 while (MBBI != E) {
1487 for (; MBBI != E; ++MBBI) {
1488 MachineInstr *MI = MBBI;
1489 const TargetInstrDesc &TID = MI->getDesc();
1490 if (TID.isCall() || TID.isTerminator()) {
1491 // Stop at barriers.
1492 ++MBBI;
1493 break;
1494 }
1495
1496 MI2LocMap[MI] = Loc++;
1497 if (!isMemoryOp(MI))
1498 continue;
1499 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001500 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001501 continue;
1502
Evan Chengeef490f2009-09-25 21:44:53 +00001503 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001504 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001505 unsigned Base = MI->getOperand(1).getReg();
1506 int Offset = getMemoryOpOffset(MI);
1507
1508 bool StopHere = false;
1509 if (isLd) {
1510 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1511 Base2LdsMap.find(Base);
1512 if (BI != Base2LdsMap.end()) {
1513 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1514 if (Offset == getMemoryOpOffset(BI->second[i])) {
1515 StopHere = true;
1516 break;
1517 }
1518 }
1519 if (!StopHere)
1520 BI->second.push_back(MI);
1521 } else {
1522 SmallVector<MachineInstr*, 4> MIs;
1523 MIs.push_back(MI);
1524 Base2LdsMap[Base] = MIs;
1525 LdBases.push_back(Base);
1526 }
1527 } else {
1528 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1529 Base2StsMap.find(Base);
1530 if (BI != Base2StsMap.end()) {
1531 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1532 if (Offset == getMemoryOpOffset(BI->second[i])) {
1533 StopHere = true;
1534 break;
1535 }
1536 }
1537 if (!StopHere)
1538 BI->second.push_back(MI);
1539 } else {
1540 SmallVector<MachineInstr*, 4> MIs;
1541 MIs.push_back(MI);
1542 Base2StsMap[Base] = MIs;
1543 StBases.push_back(Base);
1544 }
1545 }
1546
1547 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001548 // Found a duplicate (a base+offset combination that's seen earlier).
1549 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001550 --Loc;
1551 break;
1552 }
1553 }
1554
1555 // Re-schedule loads.
1556 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1557 unsigned Base = LdBases[i];
1558 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1559 if (Lds.size() > 1)
1560 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1561 }
1562
1563 // Re-schedule stores.
1564 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1565 unsigned Base = StBases[i];
1566 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1567 if (Sts.size() > 1)
1568 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1569 }
1570
1571 if (MBBI != E) {
1572 Base2LdsMap.clear();
1573 Base2StsMap.clear();
1574 LdBases.clear();
1575 StBases.clear();
1576 }
1577 }
1578
1579 return RetVal;
1580}
1581
1582
1583/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1584/// optimization pass.
1585FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1586 if (PreAlloc)
1587 return new ARMPreAllocLoadStoreOpt();
1588 return new ARMLoadStoreOpt();
1589}