blob: 5c69085ef2c1bc976200360848150b1752aabd6a [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000032#include "llvm/ParameterAttributes.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Chris Lattner3ee77402007-06-19 05:46:06 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
39cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Nate Begeman405e3ec2005-10-21 00:02:42 +000045 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000046
Chris Lattnerd145a612005-09-27 22:18:25 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000048 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000050
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000052 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000055
Evan Chengc5484282006-10-04 00:56:09 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000058 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059
Chris Lattnerddf89562008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
61
Chris Lattner94e509c2006-11-10 23:58:45 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000071 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen638ccd52007-10-06 01:24:11 +000074 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
75 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
76 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000077 // This is used in the ppcf128->int sequence. Note it has different semantics
78 // from FP_ROUND: that rounds to nearest, this rounds to zero.
79 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000080
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 // PowerPC has no SREM/UREM instructions
82 setOperationAction(ISD::SREM, MVT::i32, Expand);
83 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000084 setOperationAction(ISD::SREM, MVT::i64, Expand);
85 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000086
87 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
88 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
90 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
92 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
94 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
95 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000096
Dan Gohmanf96e4de2007-10-11 23:21:31 +000097 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000098 setOperationAction(ISD::FSIN , MVT::f64, Expand);
99 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000100 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000101 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000102 setOperationAction(ISD::FSIN , MVT::f32, Expand);
103 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000104 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000105 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000106
Dan Gohman1a024862008-01-31 00:41:03 +0000107 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108
109 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000110 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
112 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
113 }
114
Chris Lattner9601a862006-03-05 05:08:37 +0000115 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
116 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
117
Nate Begemand88fc032006-01-14 03:14:10 +0000118 // PowerPC does not have BSWAP, CTPOP or CTTZ
119 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
121 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000122 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
124 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125
Nate Begeman35ef9132006-01-11 21:21:00 +0000126 // PowerPC does not have ROTR
127 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
128
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000134
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000138
Nate Begeman750ac1b2006-02-01 07:19:44 +0000139 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000141
Nate Begeman81e80972006-03-17 01:40:33 +0000142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146
Chris Lattnerf7605322005-08-31 21:09:52 +0000147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
Chris Lattner53e88452005-12-23 05:13:35 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000158
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000161
Jim Laskeyabf6d172006-01-05 01:25:28 +0000162 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000165
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
170
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000171
Nate Begeman28a6b022005-12-10 02:36:00 +0000172 // We want to legalize GlobalAddress and ConstantPool nodes into the
173 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
182
Nate Begeman1db3c922008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
188
Nate Begemanacc398c2006-01-25 18:21:52 +0000189 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
190 setOperationAction(ISD::VASTART , MVT::Other, Custom);
191
Nicolas Geoffray01119992007-04-03 13:59:52 +0000192 // VAARG is custom lowered with ELF 32 ABI
193 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
194 setOperationAction(ISD::VAARG, MVT::Other, Custom);
195 else
196 setOperationAction(ISD::VAARG, MVT::Other, Expand);
197
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000198 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000199 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
200 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000202 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000203 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000205
Chris Lattner6d92cad2006-03-26 10:06:40 +0000206 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000207 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000208
Chris Lattnera7a58542006-06-16 17:34:12 +0000209 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000210 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000211 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000212 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000213 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000214 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000215 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
216
Chris Lattner7fbcef72006-03-24 07:53:47 +0000217 // FIXME: disable this lowered code. This generates 64-bit register values,
218 // and we don't model the fact that the top part is clobbered by calls. We
219 // need to flag these together so that the value isn't live across a call.
220 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
221
Nate Begemanae749a92005-10-25 23:48:36 +0000222 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
223 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
224 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000225 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000226 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000227 }
228
Chris Lattnera7a58542006-06-16 17:34:12 +0000229 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000230 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000231 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000232 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
233 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000234 // 64-bit PowerPC wants to expand i128 shifts itself.
235 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
236 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
237 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000238 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000239 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000240 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
241 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
242 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000243 }
Evan Chengd30bf012006-03-01 01:11:20 +0000244
Nate Begeman425a9692005-11-29 08:17:20 +0000245 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000246 // First set operation action for all vector types to expand. Then we
247 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000248 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
249 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
250 MVT VT = (MVT::SimpleValueType)i;
251
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000252 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000253 setOperationAction(ISD::ADD , VT, Legal);
254 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000255
Chris Lattner7ff7e672006-04-04 17:25:31 +0000256 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000257 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
258 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000259
260 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000261 setOperationAction(ISD::AND , VT, Promote);
262 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
263 setOperationAction(ISD::OR , VT, Promote);
264 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
265 setOperationAction(ISD::XOR , VT, Promote);
266 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
267 setOperationAction(ISD::LOAD , VT, Promote);
268 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
269 setOperationAction(ISD::SELECT, VT, Promote);
270 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
271 setOperationAction(ISD::STORE, VT, Promote);
272 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000273
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000274 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000275 setOperationAction(ISD::MUL , VT, Expand);
276 setOperationAction(ISD::SDIV, VT, Expand);
277 setOperationAction(ISD::SREM, VT, Expand);
278 setOperationAction(ISD::UDIV, VT, Expand);
279 setOperationAction(ISD::UREM, VT, Expand);
280 setOperationAction(ISD::FDIV, VT, Expand);
281 setOperationAction(ISD::FNEG, VT, Expand);
282 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
283 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
284 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
285 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
286 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
287 setOperationAction(ISD::UDIVREM, VT, Expand);
288 setOperationAction(ISD::SDIVREM, VT, Expand);
289 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
290 setOperationAction(ISD::FPOW, VT, Expand);
291 setOperationAction(ISD::CTPOP, VT, Expand);
292 setOperationAction(ISD::CTLZ, VT, Expand);
293 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000294 }
295
Chris Lattner7ff7e672006-04-04 17:25:31 +0000296 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
297 // with merges, splats, etc.
298 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
299
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000300 setOperationAction(ISD::AND , MVT::v4i32, Legal);
301 setOperationAction(ISD::OR , MVT::v4i32, Legal);
302 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
303 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
304 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
305 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
306
Nate Begeman425a9692005-11-29 08:17:20 +0000307 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000308 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000309 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
310 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000311
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000312 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000313 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000314 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000315 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000316
Chris Lattnerb2177b92006-03-19 06:55:52 +0000317 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
318 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000319
Chris Lattner541f91b2006-04-02 00:43:36 +0000320 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000322 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
323 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000324 }
325
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000326 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000327 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000328
Jim Laskey2ad9f172007-02-22 14:56:36 +0000329 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000330 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000331 setExceptionPointerRegister(PPC::X3);
332 setExceptionSelectorRegister(PPC::X4);
333 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000334 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000335 setExceptionPointerRegister(PPC::R3);
336 setExceptionSelectorRegister(PPC::R4);
337 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000338
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000339 // We have target-specific dag combine patterns for the following nodes:
340 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000341 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000342 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000343 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000344
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000345 // Darwin long double math library functions have $LDBL128 appended.
346 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000347 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000348 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
349 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000350 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
351 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000352 }
353
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000354 computeRegisterProperties();
355}
356
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000357/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
358/// function arguments in the caller parameter area.
359unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
360 TargetMachine &TM = getTargetMachine();
361 // Darwin passes everything on 4 byte boundary.
362 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
363 return 4;
364 // FIXME Elf TBD
365 return 4;
366}
367
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000368const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
369 switch (Opcode) {
370 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000371 case PPCISD::FSEL: return "PPCISD::FSEL";
372 case PPCISD::FCFID: return "PPCISD::FCFID";
373 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
374 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
375 case PPCISD::STFIWX: return "PPCISD::STFIWX";
376 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
377 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
378 case PPCISD::VPERM: return "PPCISD::VPERM";
379 case PPCISD::Hi: return "PPCISD::Hi";
380 case PPCISD::Lo: return "PPCISD::Lo";
381 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
382 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
383 case PPCISD::SRL: return "PPCISD::SRL";
384 case PPCISD::SRA: return "PPCISD::SRA";
385 case PPCISD::SHL: return "PPCISD::SHL";
386 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
387 case PPCISD::STD_32: return "PPCISD::STD_32";
388 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
389 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
390 case PPCISD::MTCTR: return "PPCISD::MTCTR";
391 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
392 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
393 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
394 case PPCISD::MFCR: return "PPCISD::MFCR";
395 case PPCISD::VCMP: return "PPCISD::VCMP";
396 case PPCISD::VCMPo: return "PPCISD::VCMPo";
397 case PPCISD::LBRX: return "PPCISD::LBRX";
398 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000399 case PPCISD::LARX: return "PPCISD::LARX";
400 case PPCISD::STCX: return "PPCISD::STCX";
401 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
402 case PPCISD::MFFS: return "PPCISD::MFFS";
403 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
404 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
405 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
406 case PPCISD::MTFSF: return "PPCISD::MTFSF";
407 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
408 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000409 }
410}
411
Scott Michel5b8f82e2008-03-10 15:42:14 +0000412
Dan Gohman475871a2008-07-27 21:46:04 +0000413MVT PPCTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000414 return MVT::i32;
415}
416
417
Chris Lattner1a635d62006-04-14 06:01:58 +0000418//===----------------------------------------------------------------------===//
419// Node matching predicates, for use by the tblgen matching code.
420//===----------------------------------------------------------------------===//
421
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000422/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000423static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000424 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000425 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000426 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000427 // Maybe this has already been legalized into the constant pool?
428 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000429 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000430 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000431 }
432 return false;
433}
434
Chris Lattnerddb739e2006-04-06 17:23:16 +0000435/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
436/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000437static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000438 return Op.getOpcode() == ISD::UNDEF ||
439 cast<ConstantSDNode>(Op)->getValue() == Val;
440}
441
442/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
443/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000444bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
445 if (!isUnary) {
446 for (unsigned i = 0; i != 16; ++i)
447 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
448 return false;
449 } else {
450 for (unsigned i = 0; i != 8; ++i)
451 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
452 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
453 return false;
454 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000455 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000456}
457
458/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
459/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000460bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
461 if (!isUnary) {
462 for (unsigned i = 0; i != 16; i += 2)
463 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
464 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
465 return false;
466 } else {
467 for (unsigned i = 0; i != 8; i += 2)
468 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
469 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
470 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
471 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
472 return false;
473 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000474 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000475}
476
Chris Lattnercaad1632006-04-06 22:02:42 +0000477/// isVMerge - Common function, used to match vmrg* shuffles.
478///
479static bool isVMerge(SDNode *N, unsigned UnitSize,
480 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000481 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
482 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
483 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
484 "Unsupported merge size!");
485
486 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
487 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
488 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000489 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000490 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000491 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000492 return false;
493 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000494 return true;
495}
496
497/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
498/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
499bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
500 if (!isUnary)
501 return isVMerge(N, UnitSize, 8, 24);
502 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000503}
504
505/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
506/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000507bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
508 if (!isUnary)
509 return isVMerge(N, UnitSize, 0, 16);
510 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000511}
512
513
Chris Lattnerd0608e12006-04-06 18:26:28 +0000514/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
515/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000516int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000517 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
518 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000519 // Find the first non-undef value in the shuffle mask.
520 unsigned i;
521 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
522 /*search*/;
523
524 if (i == 16) return -1; // all undef.
525
526 // Otherwise, check to see if the rest of the elements are consequtively
527 // numbered from this value.
528 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
529 if (ShiftAmt < i) return -1;
530 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000531
Chris Lattnerf24380e2006-04-06 22:28:36 +0000532 if (!isUnary) {
533 // Check the rest of the elements to see if they are consequtive.
534 for (++i; i != 16; ++i)
535 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
536 return -1;
537 } else {
538 // Check the rest of the elements to see if they are consequtive.
539 for (++i; i != 16; ++i)
540 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
541 return -1;
542 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000543
544 return ShiftAmt;
545}
Chris Lattneref819f82006-03-20 06:33:01 +0000546
547/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
548/// specifies a splat of a single element that is suitable for input to
549/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000550bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
551 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
552 N->getNumOperands() == 16 &&
553 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000554
Chris Lattner88a99ef2006-03-20 06:37:44 +0000555 // This is a splat operation if each element of the permute is the same, and
556 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000557 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000558 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000559 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
560 ElementBase = EltV->getValue();
561 else
562 return false; // FIXME: Handle UNDEF elements too!
563
564 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
565 return false;
566
567 // Check that they are consequtive.
568 for (unsigned i = 1; i != EltSize; ++i) {
569 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
570 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
571 return false;
572 }
573
Chris Lattner88a99ef2006-03-20 06:37:44 +0000574 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000575 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000576 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000577 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
578 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000579 for (unsigned j = 0; j != EltSize; ++j)
580 if (N->getOperand(i+j) != N->getOperand(j))
581 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000582 }
583
Chris Lattner7ff7e672006-04-04 17:25:31 +0000584 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000585}
586
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000587/// isAllNegativeZeroVector - Returns true if all elements of build_vector
588/// are -0.0.
589bool PPC::isAllNegativeZeroVector(SDNode *N) {
590 assert(N->getOpcode() == ISD::BUILD_VECTOR);
591 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
592 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000593 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000594 return false;
595}
596
Chris Lattneref819f82006-03-20 06:33:01 +0000597/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
598/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000599unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
600 assert(isSplatShuffleMask(N, EltSize));
601 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000602}
603
Chris Lattnere87192a2006-04-12 17:37:20 +0000604/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000605/// by using a vspltis[bhw] instruction of the specified element size, return
606/// the constant being splatted. The ByteSize field indicates the number of
607/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000608SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
609 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000610
611 // If ByteSize of the splat is bigger than the element size of the
612 // build_vector, then we have a case where we are checking for a splat where
613 // multiple elements of the buildvector are folded together into a single
614 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
615 unsigned EltSize = 16/N->getNumOperands();
616 if (EltSize < ByteSize) {
617 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000618 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000619 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
620
621 // See if all of the elements in the buildvector agree across.
622 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
623 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
624 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000625 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000626
627
628 if (UniquedVals[i&(Multiple-1)].Val == 0)
629 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
630 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000631 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000632 }
633
634 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
635 // either constant or undef values that are identical for each chunk. See
636 // if these chunks can form into a larger vspltis*.
637
638 // Check to see if all of the leading entries are either 0 or -1. If
639 // neither, then this won't fit into the immediate field.
640 bool LeadingZero = true;
641 bool LeadingOnes = true;
642 for (unsigned i = 0; i != Multiple-1; ++i) {
643 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
644
645 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
646 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
647 }
648 // Finally, check the least significant entry.
649 if (LeadingZero) {
650 if (UniquedVals[Multiple-1].Val == 0)
651 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
652 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
653 if (Val < 16)
654 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
655 }
656 if (LeadingOnes) {
657 if (UniquedVals[Multiple-1].Val == 0)
658 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
659 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
660 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
661 return DAG.getTargetConstant(Val, MVT::i32);
662 }
663
Dan Gohman475871a2008-07-27 21:46:04 +0000664 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000665 }
666
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000667 // Check to see if this buildvec has a single non-undef value in its elements.
668 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
669 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
670 if (OpVal.Val == 0)
671 OpVal = N->getOperand(i);
672 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000673 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000674 }
675
Dan Gohman475871a2008-07-27 21:46:04 +0000676 if (OpVal.Val == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000677
Nate Begeman98e70cc2006-03-28 04:15:58 +0000678 unsigned ValSizeInBytes = 0;
679 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000680 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
681 Value = CN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000682 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000683 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
684 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000685 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000686 ValSizeInBytes = 4;
687 }
688
689 // If the splat value is larger than the element value, then we can never do
690 // this splat. The only case that we could fit the replicated bits into our
691 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000692 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693
694 // If the element value is larger than the splat value, cut it in half and
695 // check to see if the two halves are equal. Continue doing this until we
696 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
697 while (ValSizeInBytes > ByteSize) {
698 ValSizeInBytes >>= 1;
699
700 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000701 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
702 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000703 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000704 }
705
706 // Properly sign extend the value.
707 int ShAmt = (4-ByteSize)*8;
708 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
709
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000710 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000711 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000712
Chris Lattner140a58f2006-04-08 06:46:53 +0000713 // Finally, if this value fits in a 5 bit sext field, return it
714 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
715 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000716 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000717}
718
Chris Lattner1a635d62006-04-14 06:01:58 +0000719//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000720// Addressing Mode Selection
721//===----------------------------------------------------------------------===//
722
723/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
724/// or 64-bit immediate, and if the value can be accurately represented as a
725/// sign extension from a 16-bit value. If so, this returns true and the
726/// immediate.
727static bool isIntS16Immediate(SDNode *N, short &Imm) {
728 if (N->getOpcode() != ISD::Constant)
729 return false;
730
731 Imm = (short)cast<ConstantSDNode>(N)->getValue();
732 if (N->getValueType(0) == MVT::i32)
733 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
734 else
735 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
736}
Dan Gohman475871a2008-07-27 21:46:04 +0000737static bool isIntS16Immediate(SDValue Op, short &Imm) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000738 return isIntS16Immediate(Op.Val, Imm);
739}
740
741
742/// SelectAddressRegReg - Given the specified addressed, check to see if it
743/// can be represented as an indexed [r+r] operation. Returns false if it
744/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000745bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
746 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000747 SelectionDAG &DAG) {
748 short imm = 0;
749 if (N.getOpcode() == ISD::ADD) {
750 if (isIntS16Immediate(N.getOperand(1), imm))
751 return false; // r+i
752 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
753 return false; // r+i
754
755 Base = N.getOperand(0);
756 Index = N.getOperand(1);
757 return true;
758 } else if (N.getOpcode() == ISD::OR) {
759 if (isIntS16Immediate(N.getOperand(1), imm))
760 return false; // r+i can fold it if we can.
761
762 // If this is an or of disjoint bitfields, we can codegen this as an add
763 // (for better address arithmetic) if the LHS and RHS of the OR are provably
764 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000765 APInt LHSKnownZero, LHSKnownOne;
766 APInt RHSKnownZero, RHSKnownOne;
767 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000768 APInt::getAllOnesValue(N.getOperand(0)
769 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000770 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000771
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000772 if (LHSKnownZero.getBoolValue()) {
773 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000774 APInt::getAllOnesValue(N.getOperand(1)
775 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000776 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000777 // If all of the bits are known zero on the LHS or RHS, the add won't
778 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000779 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000780 Base = N.getOperand(0);
781 Index = N.getOperand(1);
782 return true;
783 }
784 }
785 }
786
787 return false;
788}
789
790/// Returns true if the address N can be represented by a base register plus
791/// a signed 16-bit displacement [r+imm], and if it is not better
792/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000793bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
794 SDValue &Base, SelectionDAG &DAG){
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000795 // If this can be more profitably realized as r+r, fail.
796 if (SelectAddressRegReg(N, Disp, Base, DAG))
797 return false;
798
799 if (N.getOpcode() == ISD::ADD) {
800 short imm = 0;
801 if (isIntS16Immediate(N.getOperand(1), imm)) {
802 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
803 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
804 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
805 } else {
806 Base = N.getOperand(0);
807 }
808 return true; // [r+i]
809 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
810 // Match LOAD (ADD (X, Lo(G))).
811 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
812 && "Cannot handle constant offsets yet!");
813 Disp = N.getOperand(1).getOperand(0); // The global address.
814 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
815 Disp.getOpcode() == ISD::TargetConstantPool ||
816 Disp.getOpcode() == ISD::TargetJumpTable);
817 Base = N.getOperand(0);
818 return true; // [&g+r]
819 }
820 } else if (N.getOpcode() == ISD::OR) {
821 short imm = 0;
822 if (isIntS16Immediate(N.getOperand(1), imm)) {
823 // If this is an or of disjoint bitfields, we can codegen this as an add
824 // (for better address arithmetic) if the LHS and RHS of the OR are
825 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000826 APInt LHSKnownZero, LHSKnownOne;
827 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000828 APInt::getAllOnesValue(N.getOperand(0)
829 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000830 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000831
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000832 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000833 // If all of the bits are known zero on the LHS or RHS, the add won't
834 // carry.
835 Base = N.getOperand(0);
836 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
837 return true;
838 }
839 }
840 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
841 // Loading from a constant address.
842
843 // If this address fits entirely in a 16-bit sext immediate field, codegen
844 // this as "d, 0"
845 short Imm;
846 if (isIntS16Immediate(CN, Imm)) {
847 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
848 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
849 return true;
850 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000851
852 // Handle 32-bit sext immediates with LIS + addr mode.
853 if (CN->getValueType(0) == MVT::i32 ||
854 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000855 int Addr = (int)CN->getValue();
856
857 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000858 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
859
860 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
861 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000862 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 return true;
864 }
865 }
866
867 Disp = DAG.getTargetConstant(0, getPointerTy());
868 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
869 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
870 else
871 Base = N;
872 return true; // [r+0]
873}
874
875/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
876/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000877bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
878 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879 SelectionDAG &DAG) {
880 // Check to see if we can easily represent this as an [r+r] address. This
881 // will fail if it thinks that the address is more profitably represented as
882 // reg+imm, e.g. where imm = 0.
883 if (SelectAddressRegReg(N, Base, Index, DAG))
884 return true;
885
886 // If the operand is an addition, always emit this as [r+r], since this is
887 // better (for code size, and execution, as the memop does the add for free)
888 // than emitting an explicit add.
889 if (N.getOpcode() == ISD::ADD) {
890 Base = N.getOperand(0);
891 Index = N.getOperand(1);
892 return true;
893 }
894
895 // Otherwise, do it the hard way, using R0 as the base register.
896 Base = DAG.getRegister(PPC::R0, N.getValueType());
897 Index = N;
898 return true;
899}
900
901/// SelectAddressRegImmShift - Returns true if the address N can be
902/// represented by a base register plus a signed 14-bit displacement
903/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000904bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
905 SDValue &Base,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 SelectionDAG &DAG) {
907 // If this can be more profitably realized as r+r, fail.
908 if (SelectAddressRegReg(N, Disp, Base, DAG))
909 return false;
910
911 if (N.getOpcode() == ISD::ADD) {
912 short imm = 0;
913 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
914 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
915 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
916 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
917 } else {
918 Base = N.getOperand(0);
919 }
920 return true; // [r+i]
921 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
922 // Match LOAD (ADD (X, Lo(G))).
923 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
924 && "Cannot handle constant offsets yet!");
925 Disp = N.getOperand(1).getOperand(0); // The global address.
926 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
927 Disp.getOpcode() == ISD::TargetConstantPool ||
928 Disp.getOpcode() == ISD::TargetJumpTable);
929 Base = N.getOperand(0);
930 return true; // [&g+r]
931 }
932 } else if (N.getOpcode() == ISD::OR) {
933 short imm = 0;
934 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
935 // If this is an or of disjoint bitfields, we can codegen this as an add
936 // (for better address arithmetic) if the LHS and RHS of the OR are
937 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000938 APInt LHSKnownZero, LHSKnownOne;
939 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000940 APInt::getAllOnesValue(N.getOperand(0)
941 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000942 LHSKnownZero, LHSKnownOne);
943 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 // If all of the bits are known zero on the LHS or RHS, the add won't
945 // carry.
946 Base = N.getOperand(0);
947 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
948 return true;
949 }
950 }
951 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000952 // Loading from a constant address. Verify low two bits are clear.
953 if ((CN->getValue() & 3) == 0) {
954 // If this address fits entirely in a 14-bit sext immediate field, codegen
955 // this as "d, 0"
956 short Imm;
957 if (isIntS16Immediate(CN, Imm)) {
958 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
959 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
960 return true;
961 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000963 // Fold the low-part of 32-bit absolute addresses into addr mode.
964 if (CN->getValueType(0) == MVT::i32 ||
965 (int64_t)CN->getValue() == (int)CN->getValue()) {
966 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000968 // Otherwise, break this down into an LIS + disp.
969 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
970
971 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
972 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000973 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000974 return true;
975 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 }
977 }
978
979 Disp = DAG.getTargetConstant(0, getPointerTy());
980 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
981 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
982 else
983 Base = N;
984 return true; // [r+0]
985}
986
987
988/// getPreIndexedAddressParts - returns true by value, base pointer and
989/// offset pointer and addressing mode by reference if the node's address
990/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000991bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
992 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000993 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000995 // Disabled by default for now.
996 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997
Dan Gohman475871a2008-07-27 21:46:04 +0000998 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000999 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1001 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001002 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001003
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001005 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001006 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001007 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 } else
1009 return false;
1010
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001011 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001012 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001013 return false;
1014
Chris Lattner0851b4f2006-11-15 19:55:13 +00001015 // TODO: Check reg+reg first.
1016
1017 // LDU/STU use reg+imm*4, others use reg+imm.
1018 if (VT != MVT::i64) {
1019 // reg + imm
1020 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1021 return false;
1022 } else {
1023 // reg + imm * 4.
1024 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1025 return false;
1026 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001027
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001028 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001029 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1030 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001031 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001032 LD->getExtensionType() == ISD::SEXTLOAD &&
1033 isa<ConstantSDNode>(Offset))
1034 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001035 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036
Chris Lattner4eab7142006-11-10 02:08:47 +00001037 AM = ISD::PRE_INC;
1038 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039}
1040
1041//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001042// LowerOperation implementation
1043//===----------------------------------------------------------------------===//
1044
Dan Gohman475871a2008-07-27 21:46:04 +00001045SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001046 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001047 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001048 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001049 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001050 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1051 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001052
1053 const TargetMachine &TM = DAG.getTarget();
1054
Dan Gohman475871a2008-07-27 21:46:04 +00001055 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1056 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001057
Chris Lattner1a635d62006-04-14 06:01:58 +00001058 // If this is a non-darwin platform, we don't support non-static relo models
1059 // yet.
1060 if (TM.getRelocationModel() == Reloc::Static ||
1061 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1062 // Generate non-pic code that has direct accesses to the constant pool.
1063 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001064 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001065 }
1066
Chris Lattner35d86fe2006-07-26 21:12:04 +00001067 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001068 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001069 Hi = DAG.getNode(ISD::ADD, PtrVT,
1070 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001071 }
1072
Chris Lattner059ca0f2006-06-16 21:01:35 +00001073 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001074 return Lo;
1075}
1076
Dan Gohman475871a2008-07-27 21:46:04 +00001077SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001078 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001079 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001080 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1081 SDValue Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001082
1083 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084
Dan Gohman475871a2008-07-27 21:46:04 +00001085 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1086 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001087
Nate Begeman37efe672006-04-22 18:53:45 +00001088 // If this is a non-darwin platform, we don't support non-static relo models
1089 // yet.
1090 if (TM.getRelocationModel() == Reloc::Static ||
1091 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1092 // Generate non-pic code that has direct accesses to the constant pool.
1093 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001094 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001095 }
1096
Chris Lattner35d86fe2006-07-26 21:12:04 +00001097 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001098 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001099 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001100 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001101 }
1102
Chris Lattner059ca0f2006-06-16 21:01:35 +00001103 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001104 return Lo;
1105}
1106
Dan Gohman475871a2008-07-27 21:46:04 +00001107SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001108 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001109 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001110 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001111}
1112
Dan Gohman475871a2008-07-27 21:46:04 +00001113SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001114 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001115 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001116 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1117 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001118 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001119 // If it's a debug information descriptor, don't mess with it.
1120 if (DAG.isVerifiedDebugInfoDesc(Op))
1121 return GA;
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001123
1124 const TargetMachine &TM = DAG.getTarget();
1125
Dan Gohman475871a2008-07-27 21:46:04 +00001126 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1127 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001128
Chris Lattner1a635d62006-04-14 06:01:58 +00001129 // If this is a non-darwin platform, we don't support non-static relo models
1130 // yet.
1131 if (TM.getRelocationModel() == Reloc::Static ||
1132 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1133 // Generate non-pic code that has direct accesses to globals.
1134 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001135 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001136 }
1137
Chris Lattner35d86fe2006-07-26 21:12:04 +00001138 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001139 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001140 Hi = DAG.getNode(ISD::ADD, PtrVT,
1141 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001142 }
1143
Chris Lattner059ca0f2006-06-16 21:01:35 +00001144 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001145
Chris Lattner57fc62c2006-12-11 23:22:45 +00001146 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001147 return Lo;
1148
1149 // If the global is weak or external, we have to go through the lazy
1150 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001151 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001152}
1153
Dan Gohman475871a2008-07-27 21:46:04 +00001154SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001155 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1156
1157 // If we're comparing for equality to zero, expose the fact that this is
1158 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1159 // fold the new nodes.
1160 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1161 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001162 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001163 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001164 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001165 VT = MVT::i32;
1166 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1167 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001168 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dan Gohman475871a2008-07-27 21:46:04 +00001169 SDValue Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1170 SDValue Scc = DAG.getNode(ISD::SRL, VT, Clz,
Chris Lattner1a635d62006-04-14 06:01:58 +00001171 DAG.getConstant(Log2b, MVT::i32));
1172 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1173 }
1174 // Leave comparisons against 0 and -1 alone for now, since they're usually
1175 // optimized. FIXME: revisit this when we can custom lower all setcc
1176 // optimizations.
1177 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001178 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001179 }
1180
1181 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001182 // by xor'ing the rhs with the lhs, which is faster than setting a
1183 // condition register, reading it back out, and masking the correct bit. The
1184 // normal approach here uses sub to do this instead of xor. Using xor exposes
1185 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001186 MVT LHSVT = Op.getOperand(0).getValueType();
1187 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1188 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001190 Op.getOperand(1));
1191 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1192 }
Dan Gohman475871a2008-07-27 21:46:04 +00001193 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001194}
1195
Dan Gohman475871a2008-07-27 21:46:04 +00001196SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001197 int VarArgsFrameIndex,
1198 int VarArgsStackOffset,
1199 unsigned VarArgsNumGPR,
1200 unsigned VarArgsNumFPR,
1201 const PPCSubtarget &Subtarget) {
1202
1203 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001204 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001205}
1206
Dan Gohman475871a2008-07-27 21:46:04 +00001207SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001208 int VarArgsFrameIndex,
1209 int VarArgsStackOffset,
1210 unsigned VarArgsNumGPR,
1211 unsigned VarArgsNumFPR,
1212 const PPCSubtarget &Subtarget) {
1213
1214 if (Subtarget.isMachoABI()) {
1215 // vastart just stores the address of the VarArgsFrameIndex slot into the
1216 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001217 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001218 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001219 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1220 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001221 }
1222
1223 // For ELF 32 ABI we follow the layout of the va_list struct.
1224 // We suppose the given va_list is already allocated.
1225 //
1226 // typedef struct {
1227 // char gpr; /* index into the array of 8 GPRs
1228 // * stored in the register save area
1229 // * gpr=0 corresponds to r3,
1230 // * gpr=1 to r4, etc.
1231 // */
1232 // char fpr; /* index into the array of 8 FPRs
1233 // * stored in the register save area
1234 // * fpr=0 corresponds to f1,
1235 // * fpr=1 to f2, etc.
1236 // */
1237 // char *overflow_arg_area;
1238 // /* location on stack that holds
1239 // * the next overflow argument
1240 // */
1241 // char *reg_save_area;
1242 // /* where r3:r10 and f1:f8 (if saved)
1243 // * are stored
1244 // */
1245 // } va_list[1];
1246
1247
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1249 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001250
1251
Duncan Sands83ec4b62008-06-06 12:08:01 +00001252 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001253
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1255 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001256
Duncan Sands83ec4b62008-06-06 12:08:01 +00001257 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001258 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001259
Duncan Sands83ec4b62008-06-06 12:08:01 +00001260 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001261 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001262
1263 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001264 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001265
Dan Gohman69de1932008-02-06 22:27:42 +00001266 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001267
1268 // Store first byte : number of int regs
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001270 Op.getOperand(1), SV, 0);
1271 uint64_t nextOffset = FPROffset;
Dan Gohman475871a2008-07-27 21:46:04 +00001272 SDValue nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001273 ConstFPROffset);
1274
1275 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001276 SDValue secondStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001277 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1278 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001279 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1280
1281 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001282 SDValue thirdStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001283 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1284 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001285 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1286
1287 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001288 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001289
Chris Lattner1a635d62006-04-14 06:01:58 +00001290}
1291
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001292#include "PPCGenCallingConv.inc"
1293
Chris Lattner9f0bc652007-02-25 05:34:32 +00001294/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1295/// depending on which subtarget is selected.
1296static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1297 if (Subtarget.isMachoABI()) {
1298 static const unsigned FPR[] = {
1299 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1300 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1301 };
1302 return FPR;
1303 }
1304
1305
1306 static const unsigned FPR[] = {
1307 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001308 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001309 };
1310 return FPR;
1311}
1312
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001313/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1314/// the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00001315static unsigned CalculateStackSlotSize(SDValue Arg, SDValue Flag,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001316 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001317 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001318 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Flag)->getArgFlags();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001319 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001320 if (Flags.isByVal())
1321 ArgSize = Flags.getByValSize();
1322 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1323
1324 return ArgSize;
1325}
1326
Dan Gohman475871a2008-07-27 21:46:04 +00001327SDValue
1328PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001329 SelectionDAG &DAG,
1330 int &VarArgsFrameIndex,
1331 int &VarArgsStackOffset,
1332 unsigned &VarArgsNumGPR,
1333 unsigned &VarArgsNumFPR,
1334 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001335 // TODO: add description of PPC stack frame format, or at least some docs.
1336 //
1337 MachineFunction &MF = DAG.getMachineFunction();
1338 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001339 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001340 SmallVector<SDValue, 8> ArgValues;
1341 SDValue Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001342 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001343
Duncan Sands83ec4b62008-06-06 12:08:01 +00001344 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001345 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001346 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001347 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001348 // Potential tail calls could cause overwriting of argument stack slots.
1349 unsigned CC = MF.getFunction()->getCallingConv();
1350 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001351 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001352
Chris Lattner9f0bc652007-02-25 05:34:32 +00001353 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001354 // Area that is at least reserved in caller of this function.
1355 unsigned MinReservedArea = ArgOffset;
1356
Chris Lattnerc91a4752006-06-26 22:48:35 +00001357 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001358 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1359 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1360 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001361 static const unsigned GPR_64[] = { // 64-bit registers.
1362 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1363 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1364 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001365
1366 static const unsigned *FPR = GetFPR(Subtarget);
1367
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001368 static const unsigned VR[] = {
1369 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1370 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1371 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001372
Owen Anderson718cb662007-09-07 04:06:50 +00001373 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001374 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001375 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001376
1377 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1378
Chris Lattnerc91a4752006-06-26 22:48:35 +00001379 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001380
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001381 // In 32-bit non-varargs functions, the stack space for vectors is after the
1382 // stack space for non-vectors. We do not use this space unless we have
1383 // too many vectors to fit in registers, something that only occurs in
1384 // constructed examples:), but we have to walk the arglist to figure
1385 // that out...for the pathological case, compute VecArgOffset as the
1386 // start of the vector parameter area. Computing VecArgOffset is the
1387 // entire point of the following loop.
1388 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1389 // to handle Elf here.
1390 unsigned VecArgOffset = ArgOffset;
1391 if (!isVarArg && !isPPC64) {
1392 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e;
1393 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001394 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1395 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001396 ISD::ArgFlagsTy Flags =
1397 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001398
Duncan Sands276dcbd2008-03-21 09:14:45 +00001399 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001400 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001401 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001402 unsigned ArgSize =
1403 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1404 VecArgOffset += ArgSize;
1405 continue;
1406 }
1407
Duncan Sands83ec4b62008-06-06 12:08:01 +00001408 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001409 default: assert(0 && "Unhandled argument type!");
1410 case MVT::i32:
1411 case MVT::f32:
1412 VecArgOffset += isPPC64 ? 8 : 4;
1413 break;
1414 case MVT::i64: // PPC64
1415 case MVT::f64:
1416 VecArgOffset += 8;
1417 break;
1418 case MVT::v4f32:
1419 case MVT::v4i32:
1420 case MVT::v8i16:
1421 case MVT::v16i8:
1422 // Nothing to do, we're only looking at Nonvector args here.
1423 break;
1424 }
1425 }
1426 }
1427 // We've found where the vector parameter area in memory is. Skip the
1428 // first 12 parameters; these don't use that memory.
1429 VecArgOffset = ((VecArgOffset+15)/16)*16;
1430 VecArgOffset += 12*16;
1431
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001432 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001433 // entry to a function on PPC, the arguments start after the linkage area,
1434 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001435 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001436 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001437 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001438 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001439
Dan Gohman475871a2008-07-27 21:46:04 +00001440 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001441 unsigned nAltivecParamsAtEnd = 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001442 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001443 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001444 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001445 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1446 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001447 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001448 ISD::ArgFlagsTy Flags =
1449 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001450 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001451 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001452
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001453 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001454
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001455 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1456 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1457 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1458 if (isVarArg || isPPC64) {
1459 MinReservedArea = ((MinReservedArea+15)/16)*16;
1460 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1461 Op.getOperand(ArgNo+3),
1462 isVarArg,
1463 PtrByteSize);
1464 } else nAltivecParamsAtEnd++;
1465 } else
1466 // Calculate min reserved area.
1467 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1468 Op.getOperand(ArgNo+3),
1469 isVarArg,
1470 PtrByteSize);
1471
Dale Johannesen8419dd62008-03-07 20:27:40 +00001472 // FIXME alignment for ELF may not be right
1473 // FIXME the codegen can be much improved in some cases.
1474 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001475 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001476 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001478 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001479 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001480 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001481 // Objects of size 1 and 2 are right justified, everything else is
1482 // left justified. This means the memory address is adjusted forwards.
1483 if (ObjSize==1 || ObjSize==2) {
1484 CurArgOffset = CurArgOffset + (4 - ObjSize);
1485 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001486 // The value of the object is its address.
1487 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001488 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001489 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001490 if (ObjSize==1 || ObjSize==2) {
1491 if (GPR_idx != Num_GPR_Regs) {
1492 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1493 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1495 SDValue Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001496 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1497 MemOps.push_back(Store);
1498 ++GPR_idx;
1499 if (isMachoABI) ArgOffset += PtrByteSize;
1500 } else {
1501 ArgOffset += PtrByteSize;
1502 }
1503 continue;
1504 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001505 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1506 // Store whatever pieces of the object are in registers
1507 // to memory. ArgVal will be address of the beginning of
1508 // the object.
1509 if (GPR_idx != Num_GPR_Regs) {
1510 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1511 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1512 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1514 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1515 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001516 MemOps.push_back(Store);
1517 ++GPR_idx;
1518 if (isMachoABI) ArgOffset += PtrByteSize;
1519 } else {
1520 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1521 break;
1522 }
1523 }
1524 continue;
1525 }
1526
Duncan Sands83ec4b62008-06-06 12:08:01 +00001527 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001528 default: assert(0 && "Unhandled argument type!");
1529 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001530 if (!isPPC64) {
1531 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001532 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001533
1534 if (GPR_idx != Num_GPR_Regs) {
1535 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1536 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1537 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1538 ++GPR_idx;
1539 } else {
1540 needsLoad = true;
1541 ArgSize = PtrByteSize;
1542 }
1543 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001544 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001545 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1546 // All int arguments reserve stack space in Macho ABI.
1547 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1548 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001549 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001550 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001551 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001552 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001553 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1554 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001555 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001556
1557 if (ObjectVT == MVT::i32) {
1558 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1559 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001560 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001561 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1562 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001563 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001564 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1565 DAG.getValueType(ObjectVT));
1566
1567 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1568 }
1569
Chris Lattnerc91a4752006-06-26 22:48:35 +00001570 ++GPR_idx;
1571 } else {
1572 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001573 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001574 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001575 // All int arguments reserve stack space in Macho ABI.
1576 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001577 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001578
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001579 case MVT::f32:
1580 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001581 // Every 4 bytes of argument space consumes one of the GPRs available for
1582 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001583 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001584 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001585 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001586 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001587 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001588 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001589 unsigned VReg;
1590 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001591 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001592 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001593 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1594 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001595 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001596 ++FPR_idx;
1597 } else {
1598 needsLoad = true;
1599 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001600
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001601 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001602 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001603 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001604 // All FP arguments reserve stack space in Macho ABI.
1605 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001606 break;
1607 case MVT::v4f32:
1608 case MVT::v4i32:
1609 case MVT::v8i16:
1610 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001611 // Note that vector arguments in registers don't reserve stack space,
1612 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001613 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001614 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1615 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001616 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001617 if (isVarArg) {
1618 while ((ArgOffset % 16) != 0) {
1619 ArgOffset += PtrByteSize;
1620 if (GPR_idx != Num_GPR_Regs)
1621 GPR_idx++;
1622 }
1623 ArgOffset += 16;
1624 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1625 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001626 ++VR_idx;
1627 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001628 if (!isVarArg && !isPPC64) {
1629 // Vectors go after all the nonvectors.
1630 CurArgOffset = VecArgOffset;
1631 VecArgOffset += 16;
1632 } else {
1633 // Vectors are aligned.
1634 ArgOffset = ((ArgOffset+15)/16)*16;
1635 CurArgOffset = ArgOffset;
1636 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001637 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001638 needsLoad = true;
1639 }
1640 break;
1641 }
1642
1643 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001644 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001645 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001646 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001647 CurArgOffset + (ArgSize - ObjSize),
1648 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001649 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001650 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001651 }
1652
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001653 ArgValues.push_back(ArgVal);
1654 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001655
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001656 // Set the size that is at least reserved in caller of this function. Tail
1657 // call optimized function's reserved stack space needs to be aligned so that
1658 // taking the difference between two stack areas will result in an aligned
1659 // stack.
1660 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1661 // Add the Altivec parameters at the end, if needed.
1662 if (nAltivecParamsAtEnd) {
1663 MinReservedArea = ((MinReservedArea+15)/16)*16;
1664 MinReservedArea += 16*nAltivecParamsAtEnd;
1665 }
1666 MinReservedArea =
1667 std::max(MinReservedArea,
1668 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1669 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1670 getStackAlignment();
1671 unsigned AlignMask = TargetAlign-1;
1672 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1673 FI->setMinReservedArea(MinReservedArea);
1674
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001675 // If the function takes variable number of arguments, make a frame index for
1676 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001677 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001678
1679 int depth;
1680 if (isELF32_ABI) {
1681 VarArgsNumGPR = GPR_idx;
1682 VarArgsNumFPR = FPR_idx;
1683
1684 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1685 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001686 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1687 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1688 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001689
Duncan Sands83ec4b62008-06-06 12:08:01 +00001690 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001691 ArgOffset);
1692
1693 }
1694 else
1695 depth = ArgOffset;
1696
Duncan Sands83ec4b62008-06-06 12:08:01 +00001697 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001698 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001700
Nicolas Geoffray01119992007-04-03 13:59:52 +00001701 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1702 // stored to the VarArgsFrameIndex on the stack.
1703 if (isELF32_ABI) {
1704 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001705 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1706 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001707 MemOps.push_back(Store);
1708 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001709 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001710 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1711 }
1712 }
1713
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001714 // If this function is vararg, store any remaining integer argument regs
1715 // to their spots on the stack so that they may be loaded by deferencing the
1716 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001717 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001718 unsigned VReg;
1719 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001720 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001721 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001722 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001723
Chris Lattner84bc5422007-12-31 04:13:23 +00001724 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1726 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001727 MemOps.push_back(Store);
1728 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001730 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001731 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001732
1733 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1734 // on the stack.
1735 if (isELF32_ABI) {
1736 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001737 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1738 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001739 MemOps.push_back(Store);
1740 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001741 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001742 PtrVT);
1743 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1744 }
1745
1746 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1747 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001748 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001749
Chris Lattner84bc5422007-12-31 04:13:23 +00001750 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1752 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001753 MemOps.push_back(Store);
1754 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001756 PtrVT);
1757 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1758 }
1759 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001760 }
1761
Dale Johannesen8419dd62008-03-07 20:27:40 +00001762 if (!MemOps.empty())
1763 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1764
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001765 ArgValues.push_back(Root);
1766
1767 // Return the new list of results.
Duncan Sandsf9516202008-06-30 10:19:09 +00001768 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
1769 ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001770}
1771
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001772/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1773/// linkage area.
1774static unsigned
1775CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1776 bool isPPC64,
1777 bool isMachoABI,
1778 bool isVarArg,
1779 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue Call,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001781 unsigned &nAltivecParamsAtEnd) {
1782 // Count how many bytes are to be pushed on the stack, including the linkage
1783 // area, and parameter passing area. We start with 24/48 bytes, which is
1784 // prereserved space for [SP][CR][LR][3 x unused].
1785 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1786 unsigned NumOps = (Call.getNumOperands() - 5) / 2;
1787 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1788
1789 // Add up all the space actually used.
1790 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1791 // they all go in registers, but we must reserve stack space for them for
1792 // possible use by the caller. In varargs or 64-bit calls, parameters are
1793 // assigned stack space in order, with padding so Altivec parameters are
1794 // 16-byte aligned.
1795 nAltivecParamsAtEnd = 0;
1796 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001797 SDValue Arg = Call.getOperand(5+2*i);
1798 SDValue Flag = Call.getOperand(5+2*i+1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001799 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001800 // Varargs Altivec parameters are padded to a 16 byte boundary.
1801 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1802 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1803 if (!isVarArg && !isPPC64) {
1804 // Non-varargs Altivec parameters go after all the non-Altivec
1805 // parameters; handle those later so we know how much padding we need.
1806 nAltivecParamsAtEnd++;
1807 continue;
1808 }
1809 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1810 NumBytes = ((NumBytes+15)/16)*16;
1811 }
1812 NumBytes += CalculateStackSlotSize(Arg, Flag, isVarArg, PtrByteSize);
1813 }
1814
1815 // Allow for Altivec parameters at the end, if needed.
1816 if (nAltivecParamsAtEnd) {
1817 NumBytes = ((NumBytes+15)/16)*16;
1818 NumBytes += 16*nAltivecParamsAtEnd;
1819 }
1820
1821 // The prolog code of the callee may store up to 8 GPR argument registers to
1822 // the stack, allowing va_start to index over them in memory if its varargs.
1823 // Because we cannot tell if this is needed on the caller side, we have to
1824 // conservatively assume that it is needed. As such, make sure we have at
1825 // least enough stack space for the caller to store the 8 GPRs.
1826 NumBytes = std::max(NumBytes,
1827 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1828
1829 // Tail call needs the stack to be aligned.
1830 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1831 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1832 getStackAlignment();
1833 unsigned AlignMask = TargetAlign-1;
1834 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1835 }
1836
1837 return NumBytes;
1838}
1839
1840/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1841/// adjusted to accomodate the arguments for the tailcall.
1842static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1843 unsigned ParamSize) {
1844
1845 if (!IsTailCall) return 0;
1846
1847 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1848 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1849 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1850 // Remember only if the new adjustement is bigger.
1851 if (SPDiff < FI->getTailCallSPDelta())
1852 FI->setTailCallSPDelta(SPDiff);
1853
1854 return SPDiff;
1855}
1856
1857/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1858/// following the call is a return. A function is eligible if caller/callee
1859/// calling conventions match, currently only fastcc supports tail calls, and
1860/// the function CALL is immediatly followed by a RET.
1861bool
Dan Gohman475871a2008-07-27 21:46:04 +00001862PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1863 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001864 SelectionDAG& DAG) const {
1865 // Variable argument functions are not supported.
1866 if (!PerformTailCallOpt ||
1867 cast<ConstantSDNode>(Call.getOperand(2))->getValue() != 0) return false;
1868
1869 if (CheckTailCallReturnConstraints(Call, Ret)) {
1870 MachineFunction &MF = DAG.getMachineFunction();
1871 unsigned CallerCC = MF.getFunction()->getCallingConv();
1872 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1873 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1874 // Functions containing by val parameters are not supported.
1875 for (unsigned i = 0; i != ((Call.getNumOperands()-5)/2); i++) {
1876 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Call.getOperand(5+2*i+1))
1877 ->getArgFlags();
1878 if (Flags.isByVal()) return false;
1879 }
1880
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001882 // Non PIC/GOT tail calls are supported.
1883 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1884 return true;
1885
1886 // At the moment we can only do local tail calls (in same module, hidden
1887 // or protected) if we are generating PIC.
1888 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1889 return G->getGlobal()->hasHiddenVisibility()
1890 || G->getGlobal()->hasProtectedVisibility();
1891 }
1892 }
1893
1894 return false;
1895}
1896
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001897/// isCallCompatibleAddress - Return the immediate to use if the specified
1898/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001899static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001900 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1901 if (!C) return 0;
1902
1903 int Addr = C->getValue();
1904 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1905 (Addr << 6 >> 6) != Addr)
1906 return 0; // Top 6 bits have to be sext of immediate.
1907
Evan Cheng33118762007-10-22 19:46:19 +00001908 return DAG.getConstant((int)C->getValue() >> 2,
1909 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001910}
1911
Dan Gohman844731a2008-05-13 00:00:25 +00001912namespace {
1913
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001915 SDValue Arg;
1916 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001917 int FrameIdx;
1918
1919 TailCallArgumentInfo() : FrameIdx(0) {}
1920};
1921
Dan Gohman844731a2008-05-13 00:00:25 +00001922}
1923
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001924/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1925static void
1926StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001927 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001928 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dan Gohman475871a2008-07-27 21:46:04 +00001929 SmallVector<SDValue, 8> &MemOpChains) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001930 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue Arg = TailCallArgs[i].Arg;
1932 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001933 int FI = TailCallArgs[i].FrameIdx;
1934 // Store relative to framepointer.
1935 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001936 PseudoSourceValue::getFixedStack(FI),
1937 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001938 }
1939}
1940
1941/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1942/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00001943static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001944 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001945 SDValue Chain,
1946 SDValue OldRetAddr,
1947 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001948 int SPDiff,
1949 bool isPPC64,
1950 bool isMachoABI) {
1951 if (SPDiff) {
1952 // Calculate the new stack slot for the return address.
1953 int SlotSize = isPPC64 ? 8 : 4;
1954 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
1955 isMachoABI);
1956 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
1957 NewRetAddrLoc);
1958 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
1959 isMachoABI);
1960 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
1961
Duncan Sands83ec4b62008-06-06 12:08:01 +00001962 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001964 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001965 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001966 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001967 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001968 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001969 }
1970 return Chain;
1971}
1972
1973/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
1974/// the position of the argument.
1975static void
1976CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00001977 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001978 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
1979 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001980 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001981 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001982 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001984 TailCallArgumentInfo Info;
1985 Info.Arg = Arg;
1986 Info.FrameIdxOp = FIN;
1987 Info.FrameIdx = FI;
1988 TailCallArguments.push_back(Info);
1989}
1990
1991/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
1992/// stack slot. Returns the chain as result and the loaded frame pointers in
1993/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00001994SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001995 int SPDiff,
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Chain,
1997 SDValue &LROpOut,
1998 SDValue &FPOpOut) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001999 if (SPDiff) {
2000 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002001 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 LROpOut = getReturnAddrFrameIndex(DAG);
2003 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002004 Chain = SDValue(LROpOut.Val, 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002005 FPOpOut = getFramePointerFrameIndex(DAG);
2006 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002007 Chain = SDValue(FPOpOut.Val, 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002008 }
2009 return Chain;
2010}
2011
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002012/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2013/// by "Src" to address "Dst" of size "Size". Alignment information is
2014/// specified by the specific parameter attribute. The copy will be passed as
2015/// a byval function parameter.
2016/// Sometimes what we are copying is the end of a larger object, the part that
2017/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002018static SDValue
2019CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002020 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2021 unsigned Size) {
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dan Gohman707e0182008-04-12 04:36:06 +00002023 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2024 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002025}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002026
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2028/// tail calls.
2029static void
Dan Gohman475871a2008-07-27 21:46:04 +00002030LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2031 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002032 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002033 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002034 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002035 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002036 if (!isTailCall) {
2037 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002038 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002039 if (isPPC64)
2040 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2041 else
2042 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2043 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2044 DAG.getConstant(ArgOffset, PtrVT));
2045 }
2046 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2047 // Calculate and remember argument location.
2048 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2049 TailCallArguments);
2050}
2051
Dan Gohman475871a2008-07-27 21:46:04 +00002052SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002053 const PPCSubtarget &Subtarget,
2054 TargetMachine &TM) {
Dan Gohman475871a2008-07-27 21:46:04 +00002055 SDValue Chain = Op.getOperand(0);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002056 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002057 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2058 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0 &&
2059 CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman475871a2008-07-27 21:46:04 +00002060 SDValue Callee = Op.getOperand(4);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002061 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
2062
2063 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002064 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002065
Duncan Sands83ec4b62008-06-06 12:08:01 +00002066 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002067 bool isPPC64 = PtrVT == MVT::i64;
2068 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002069
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002070 MachineFunction &MF = DAG.getMachineFunction();
2071
Chris Lattnerabde4602006-05-16 22:56:08 +00002072 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2073 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002074 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002075
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002076 // Mark this function as potentially containing a function that contains a
2077 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2078 // and restoring the callers stack pointer in this functions epilog. This is
2079 // done because by tail calling the called function might overwrite the value
2080 // in this function's (MF) stack pointer stack slot 0(SP).
2081 if (PerformTailCallOpt && CC==CallingConv::Fast)
2082 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2083
2084 unsigned nAltivecParamsAtEnd = 0;
2085
Chris Lattnerabde4602006-05-16 22:56:08 +00002086 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002087 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002088 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002089 unsigned NumBytes =
2090 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
2091 Op, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002092
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002093 // Calculate by how many bytes the stack has to be adjusted in case of tail
2094 // call optimization.
2095 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002096
2097 // Adjust the stack pointer for the new arguments...
2098 // These operations are automatically eliminated by the prolog/epilog pass
2099 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002100 DAG.getConstant(NumBytes, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002102
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002103 // Load the return address and frame pointer so it can be move somewhere else
2104 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002105 SDValue LROp, FPOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002106 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2107
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002108 // Set up a copy of the stack pointer for use loading and storing any
2109 // arguments that may not fit in the registers available for argument
2110 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002112 if (isPPC64)
2113 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2114 else
2115 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002116
2117 // Figure out which arguments are going to go in registers, and which in
2118 // memory. Also, if this is a vararg function, floating point operations
2119 // must be stored to our stack, and loaded into integer regs as well, if
2120 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002121 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002122 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002123
Chris Lattnerc91a4752006-06-26 22:48:35 +00002124 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002125 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2126 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2127 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002128 static const unsigned GPR_64[] = { // 64-bit registers.
2129 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2130 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2131 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002132 static const unsigned *FPR = GetFPR(Subtarget);
2133
Chris Lattner9a2a4972006-05-17 06:01:33 +00002134 static const unsigned VR[] = {
2135 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2136 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2137 };
Owen Anderson718cb662007-09-07 04:06:50 +00002138 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002139 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002140 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002141
Chris Lattnerc91a4752006-06-26 22:48:35 +00002142 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2143
Dan Gohman475871a2008-07-27 21:46:04 +00002144 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002145 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2146
Dan Gohman475871a2008-07-27 21:46:04 +00002147 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002148 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002149 bool inMem = false;
Dan Gohman475871a2008-07-27 21:46:04 +00002150 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002151 ISD::ArgFlagsTy Flags =
2152 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002153 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002154 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002155
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002156 // PtrOff will be used to store the current argument to the stack if a
2157 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002159
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002160 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002161 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002162 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2163 StackPtr.getValueType());
2164 else
2165 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2166
Chris Lattnerc91a4752006-06-26 22:48:35 +00002167 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2168
2169 // On PPC64, promote integers to 64-bit values.
2170 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002171 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2172 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002173 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2174 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002175
2176 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002177 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002178 if (Flags.isByVal()) {
2179 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002180 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002181 if (Size==1 || Size==2) {
2182 // Very small objects are passed right-justified.
2183 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002184 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002185 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002186 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002187 NULL, 0, VT);
2188 MemOpChains.push_back(Load.getValue(1));
2189 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2190 if (isMachoABI)
2191 ArgOffset += PtrByteSize;
2192 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2194 SDValue AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2195 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002196 CallSeqStart.Val->getOperand(0),
2197 Flags, DAG, Size);
2198 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002199 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002200 CallSeqStart.Val->getOperand(1));
2201 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2202 Chain = CallSeqStart = NewCallSeqStart;
2203 ArgOffset += PtrByteSize;
2204 }
2205 continue;
2206 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002207 // Copy entire object into memory. There are cases where gcc-generated
2208 // code assumes it is there, even if it could be put entirely into
2209 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002211 CallSeqStart.Val->getOperand(0),
2212 Flags, DAG, Size);
2213 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002215 CallSeqStart.Val->getOperand(1));
2216 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2217 Chain = CallSeqStart = NewCallSeqStart;
2218 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002219 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002220 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
2221 SDValue AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002222 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002223 SDValue Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002224 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002225 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2226 if (isMachoABI)
2227 ArgOffset += PtrByteSize;
2228 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002229 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002230 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002231 }
2232 }
2233 continue;
2234 }
2235
Duncan Sands83ec4b62008-06-06 12:08:01 +00002236 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002237 default: assert(0 && "Unexpected ValueType for argument!");
2238 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002239 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002240 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002241 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002242 if (GPR_idx != NumGPRs) {
2243 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002244 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002245 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2246 isPPC64, isTailCall, false, MemOpChains,
2247 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002248 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002249 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002250 if (inMem || isMachoABI) {
2251 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002252 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002253 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2254
2255 ArgOffset += PtrByteSize;
2256 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002257 break;
2258 case MVT::f32:
2259 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002260 if (FPR_idx != NumFPRs) {
2261 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2262
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002263 if (isVarArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002264 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002265 MemOpChains.push_back(Store);
2266
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002267 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002268 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002270 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002271 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2272 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002273 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002274 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002276 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002278 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002279 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2280 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002281 }
2282 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002283 // If we have any FPRs remaining, we may also have GPRs remaining.
2284 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2285 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002286 if (isMachoABI) {
2287 if (GPR_idx != NumGPRs)
2288 ++GPR_idx;
2289 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2290 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2291 ++GPR_idx;
2292 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002293 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002294 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002295 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2296 isPPC64, isTailCall, false, MemOpChains,
2297 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002298 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002299 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002300 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002301 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002302 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002303 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002304 if (isPPC64)
2305 ArgOffset += 8;
2306 else
2307 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2308 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002309 break;
2310 case MVT::v4f32:
2311 case MVT::v4i32:
2312 case MVT::v8i16:
2313 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002314 if (isVarArg) {
2315 // These go aligned on the stack, or in the corresponding R registers
2316 // when within range. The Darwin PPC ABI doc claims they also go in
2317 // V registers; in fact gcc does this only for arguments that are
2318 // prototyped, not for those that match the ... We do it for all
2319 // arguments, seems to work.
2320 while (ArgOffset % 16 !=0) {
2321 ArgOffset += PtrByteSize;
2322 if (GPR_idx != NumGPRs)
2323 GPR_idx++;
2324 }
2325 // We could elide this store in the case where the object fits
2326 // entirely in R registers. Maybe later.
2327 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2328 DAG.getConstant(ArgOffset, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002329 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002330 MemOpChains.push_back(Store);
2331 if (VR_idx != NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002332 SDValue Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002333 MemOpChains.push_back(Load.getValue(1));
2334 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2335 }
2336 ArgOffset += 16;
2337 for (unsigned i=0; i<16; i+=PtrByteSize) {
2338 if (GPR_idx == NumGPRs)
2339 break;
Dan Gohman475871a2008-07-27 21:46:04 +00002340 SDValue Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002341 DAG.getConstant(i, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002342 SDValue Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002343 MemOpChains.push_back(Load.getValue(1));
2344 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2345 }
2346 break;
2347 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002348
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002349 // Non-varargs Altivec params generally go in registers, but have
2350 // stack space allocated at the end.
2351 if (VR_idx != NumVRs) {
2352 // Doesn't have GPR space allocated.
2353 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2354 } else if (nAltivecParamsAtEnd==0) {
2355 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002356 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2357 isPPC64, isTailCall, true, MemOpChains,
2358 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002359 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002360 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002361 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002362 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002363 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002364 // If all Altivec parameters fit in registers, as they usually do,
2365 // they get stack space following the non-Altivec parameters. We
2366 // don't track this here because nobody below needs it.
2367 // If there are more Altivec parameters than fit in registers emit
2368 // the stores here.
2369 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2370 unsigned j = 0;
2371 // Offset is aligned; skip 1st 12 params which go in V registers.
2372 ArgOffset = ((ArgOffset+15)/16)*16;
2373 ArgOffset += 12*16;
2374 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002375 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002376 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002377 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2378 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2379 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002381 // We are emitting Altivec params in order.
2382 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2383 isPPC64, isTailCall, true, MemOpChains,
2384 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002385 ArgOffset += 16;
2386 }
2387 }
2388 }
2389 }
2390
Chris Lattner9a2a4972006-05-17 06:01:33 +00002391 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002392 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2393 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002394
Chris Lattner9a2a4972006-05-17 06:01:33 +00002395 // Build a sequence of copy-to-reg nodes chained together with token chain
2396 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002397 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2399 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2400 InFlag);
2401 InFlag = Chain.getValue(1);
2402 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002403
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002404 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2405 if (isVarArg && isELF32_ABI) {
Dan Gohman475871a2008-07-27 21:46:04 +00002406 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002407 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002408 InFlag = Chain.getValue(1);
2409 }
2410
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002411 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2412 // might overwrite each other in case of tail call optimization.
2413 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002414 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002415 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002416 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002417 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2418 MemOpChains2);
2419 if (!MemOpChains2.empty())
2420 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2421 &MemOpChains2[0], MemOpChains2.size());
2422
2423 // Store the return address to the appropriate stack slot.
2424 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2425 isPPC64, isMachoABI);
2426 }
2427
2428 // Emit callseq_end just before tailcall node.
2429 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002430 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002431 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2432 CallSeqOps.push_back(Chain);
2433 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2434 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
2435 if (InFlag.Val)
2436 CallSeqOps.push_back(InFlag);
2437 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2438 CallSeqOps.size());
2439 InFlag = Chain.getValue(1);
2440 }
2441
Duncan Sands83ec4b62008-06-06 12:08:01 +00002442 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002443 NodeTys.push_back(MVT::Other); // Returns a chain
2444 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2445
Dan Gohman475871a2008-07-27 21:46:04 +00002446 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002447 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002448
2449 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2450 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2451 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002452 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2453 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2454 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002455 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2456 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2457 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002458 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002459 else {
2460 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2461 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002462 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Chris Lattner79e490a2006-08-11 17:18:05 +00002463 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002464 InFlag = Chain.getValue(1);
2465
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002466 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002467 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002468 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2469 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002470 InFlag = Chain.getValue(1);
2471 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002472
2473 NodeTys.clear();
2474 NodeTys.push_back(MVT::Other);
2475 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002476 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002477 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002478 Callee.Val = 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002479 // Add CTR register as callee so a bctr can be emitted later.
2480 if (isTailCall)
2481 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002482 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002483
Chris Lattner4a45abf2006-06-10 01:14:28 +00002484 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002485 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002486 Ops.push_back(Chain);
2487 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002488 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 // If this is a tail call add stack pointer delta.
2490 if (isTailCall)
2491 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2492
Chris Lattner4a45abf2006-06-10 01:14:28 +00002493 // Add argument registers to the end of the list so that they are known live
2494 // into the call.
2495 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2496 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2497 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002498
2499 // When performing tail call optimization the callee pops its arguments off
2500 // the stack. Account for this here so these bytes can be pushed back on in
2501 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2502 int BytesCalleePops =
2503 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2504
Chris Lattner4a45abf2006-06-10 01:14:28 +00002505 if (InFlag.Val)
2506 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002507
2508 // Emit tail call.
2509 if (isTailCall) {
2510 assert(InFlag.Val &&
2511 "Flag must be set. Depend on flag being set in LowerRET");
2512 Chain = DAG.getNode(PPCISD::TAILCALL,
2513 Op.Val->getVTList(), &Ops[0], Ops.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002514 return SDValue(Chain.Val, Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002515 }
2516
Chris Lattner79e490a2006-08-11 17:18:05 +00002517 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002518 InFlag = Chain.getValue(1);
2519
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002520 Chain = DAG.getCALLSEQ_END(Chain,
2521 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002522 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002523 InFlag);
2524 if (Op.Val->getValueType(0) != MVT::Other)
2525 InFlag = Chain.getValue(1);
2526
Dan Gohman475871a2008-07-27 21:46:04 +00002527 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002528 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002529 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2530 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman7925ed02008-03-19 21:39:28 +00002531 CCInfo.AnalyzeCallResult(Op.Val, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002532
Dan Gohman7925ed02008-03-19 21:39:28 +00002533 // Copy all of the result registers out of their specified physreg.
2534 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2535 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002536 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002537 assert(VA.isRegLoc() && "Can only return in registers!");
2538 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2539 ResultVals.push_back(Chain.getValue(0));
2540 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002541 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002542
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002543 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002544 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002545 return Chain;
2546
2547 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002548 ResultVals.push_back(Chain);
Dan Gohman475871a2008-07-27 21:46:04 +00002549 SDValue Res = DAG.getMergeValues(Op.Val->getVTList(), &ResultVals[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00002550 ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002551 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002552}
2553
Dan Gohman475871a2008-07-27 21:46:04 +00002554SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002555 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002556 SmallVector<CCValAssign, 16> RVLocs;
2557 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002558 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2559 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002560 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2561
2562 // If this is the first return lowered for this function, add the regs to the
2563 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002564 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002565 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002566 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002567 }
2568
Dan Gohman475871a2008-07-27 21:46:04 +00002569 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002570
2571 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2572 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002573 SDValue TailCall = Chain;
2574 SDValue TargetAddress = TailCall.getOperand(1);
2575 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002576
2577 assert(((TargetAddress.getOpcode() == ISD::Register &&
2578 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
2579 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
2580 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2581 isa<ConstantSDNode>(TargetAddress)) &&
2582 "Expecting an global address, external symbol, absolute value or register");
2583
2584 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2585 "Expecting a const value");
2586
Dan Gohman475871a2008-07-27 21:46:04 +00002587 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002588 Operands.push_back(Chain.getOperand(0));
2589 Operands.push_back(TargetAddress);
2590 Operands.push_back(StackAdjustment);
2591 // Copy registers used by the call. Last operand is a flag so it is not
2592 // copied.
2593 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2594 Operands.push_back(Chain.getOperand(i));
2595 }
2596 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2597 Operands.size());
2598 }
2599
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002601
2602 // Copy the result values into the output registers.
2603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2604 CCValAssign &VA = RVLocs[i];
2605 assert(VA.isRegLoc() && "Can only return in registers!");
2606 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2607 Flag = Chain.getValue(1);
2608 }
2609
2610 if (Flag.Val)
2611 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2612 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002613 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002614}
2615
Dan Gohman475871a2008-07-27 21:46:04 +00002616SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002617 const PPCSubtarget &Subtarget) {
2618 // When we pop the dynamic allocation we need to restore the SP link.
2619
2620 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002621 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002622
2623 // Construct the stack pointer operand.
2624 bool IsPPC64 = Subtarget.isPPC64();
2625 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002626 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002627
2628 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002629 SDValue Chain = Op.getOperand(0);
2630 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002631
2632 // Load the old link SP.
Dan Gohman475871a2008-07-27 21:46:04 +00002633 SDValue LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002634
2635 // Restore the stack pointer.
2636 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2637
2638 // Store the old link SP.
2639 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2640}
2641
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002642
2643
Dan Gohman475871a2008-07-27 21:46:04 +00002644SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002645PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002646 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002647 bool IsPPC64 = PPCSubTarget.isPPC64();
2648 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002649 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002650
2651 // Get current frame pointer save index. The users of this index will be
2652 // primarily DYNALLOC instructions.
2653 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2654 int RASI = FI->getReturnAddrSaveIndex();
2655
2656 // If the frame pointer save index hasn't been defined yet.
2657 if (!RASI) {
2658 // Find out what the fix offset of the frame pointer save area.
2659 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2660 // Allocate the frame index for frame pointer save area.
2661 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2662 // Save the result.
2663 FI->setReturnAddrSaveIndex(RASI);
2664 }
2665 return DAG.getFrameIndex(RASI, PtrVT);
2666}
2667
Dan Gohman475871a2008-07-27 21:46:04 +00002668SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002669PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2670 MachineFunction &MF = DAG.getMachineFunction();
2671 bool IsPPC64 = PPCSubTarget.isPPC64();
2672 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002673 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002674
2675 // Get current frame pointer save index. The users of this index will be
2676 // primarily DYNALLOC instructions.
2677 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2678 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002679
Jim Laskey2f616bf2006-11-16 22:43:37 +00002680 // If the frame pointer save index hasn't been defined yet.
2681 if (!FPSI) {
2682 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002683 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2684
Jim Laskey2f616bf2006-11-16 22:43:37 +00002685 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002686 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002687 // Save the result.
2688 FI->setFramePointerSaveIndex(FPSI);
2689 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002690 return DAG.getFrameIndex(FPSI, PtrVT);
2691}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002692
Dan Gohman475871a2008-07-27 21:46:04 +00002693SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002694 SelectionDAG &DAG,
2695 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002696 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002697 SDValue Chain = Op.getOperand(0);
2698 SDValue Size = Op.getOperand(1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002699
2700 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002701 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002702 // Negate the size.
Dan Gohman475871a2008-07-27 21:46:04 +00002703 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002704 DAG.getConstant(0, PtrVT), Size);
2705 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002706 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002707 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002708 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002709 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2710 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2711}
2712
Chris Lattner1a635d62006-04-14 06:01:58 +00002713/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2714/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002715SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002716 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002717 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2718 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002719 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002720
2721 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2722
2723 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002724 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002725
Duncan Sands83ec4b62008-06-06 12:08:01 +00002726 MVT ResVT = Op.getValueType();
2727 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002728 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2729 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002730
2731 // If the RHS of the comparison is a 0.0, we don't need to do the
2732 // subtraction at all.
2733 if (isFloatingPointZero(RHS))
2734 switch (CC) {
2735 default: break; // SETUO etc aren't handled by fsel.
2736 case ISD::SETULT:
2737 case ISD::SETLT:
2738 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002739 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002740 case ISD::SETGE:
2741 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2742 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2743 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2744 case ISD::SETUGT:
2745 case ISD::SETGT:
2746 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002747 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002748 case ISD::SETLE:
2749 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2750 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2751 return DAG.getNode(PPCISD::FSEL, ResVT,
2752 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2753 }
2754
Dan Gohman475871a2008-07-27 21:46:04 +00002755 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002756 switch (CC) {
2757 default: break; // SETUO etc aren't handled by fsel.
2758 case ISD::SETULT:
2759 case ISD::SETLT:
2760 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2761 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2762 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2763 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002764 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002765 case ISD::SETGE:
2766 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2767 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2768 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2769 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2770 case ISD::SETUGT:
2771 case ISD::SETGT:
2772 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2773 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2774 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2775 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002776 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002777 case ISD::SETLE:
2778 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2779 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2780 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2781 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2782 }
Dan Gohman475871a2008-07-27 21:46:04 +00002783 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002784}
2785
Chris Lattner1f873002007-11-28 18:44:47 +00002786// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00002787SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002788 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002789 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002790 if (Src.getValueType() == MVT::f32)
2791 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002792
Dan Gohman475871a2008-07-27 21:46:04 +00002793 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002794 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002795 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2796 case MVT::i32:
2797 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2798 break;
2799 case MVT::i64:
2800 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2801 break;
2802 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002803
Chris Lattner1a635d62006-04-14 06:01:58 +00002804 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002805 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002806
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002807 // Emit a store to the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002808 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002809
2810 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2811 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002812 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002813 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2814 DAG.getConstant(4, FIPtr.getValueType()));
2815 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002816}
2817
Dan Gohman475871a2008-07-27 21:46:04 +00002818SDValue PPCTargetLowering::LowerFP_ROUND_INREG(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002819 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002820 assert(Op.getValueType() == MVT::ppcf128);
2821 SDNode *Node = Op.Val;
2822 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002823 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dan Gohman475871a2008-07-27 21:46:04 +00002824 SDValue Lo = Node->getOperand(0).Val->getOperand(0);
2825 SDValue Hi = Node->getOperand(0).Val->getOperand(1);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002826
2827 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2828 // of the long double, and puts FPSCR back the way it was. We do not
2829 // actually model FPSCR.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002830 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002831 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002832
2833 NodeTys.push_back(MVT::f64); // Return register
2834 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2835 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2836 MFFSreg = Result.getValue(0);
2837 InFlag = Result.getValue(1);
2838
2839 NodeTys.clear();
2840 NodeTys.push_back(MVT::Flag); // Returns a flag
2841 Ops[0] = DAG.getConstant(31, MVT::i32);
2842 Ops[1] = InFlag;
2843 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2844 InFlag = Result.getValue(0);
2845
2846 NodeTys.clear();
2847 NodeTys.push_back(MVT::Flag); // Returns a flag
2848 Ops[0] = DAG.getConstant(30, MVT::i32);
2849 Ops[1] = InFlag;
2850 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2851 InFlag = Result.getValue(0);
2852
2853 NodeTys.clear();
2854 NodeTys.push_back(MVT::f64); // result of add
2855 NodeTys.push_back(MVT::Flag); // Returns a flag
2856 Ops[0] = Lo;
2857 Ops[1] = Hi;
2858 Ops[2] = InFlag;
2859 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2860 FPreg = Result.getValue(0);
2861 InFlag = Result.getValue(1);
2862
2863 NodeTys.clear();
2864 NodeTys.push_back(MVT::f64);
2865 Ops[0] = DAG.getConstant(1, MVT::i32);
2866 Ops[1] = MFFSreg;
2867 Ops[2] = FPreg;
2868 Ops[3] = InFlag;
2869 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2870 FPreg = Result.getValue(0);
2871
2872 // We know the low half is about to be thrown away, so just use something
2873 // convenient.
2874 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2875}
2876
Dan Gohman475871a2008-07-27 21:46:04 +00002877SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002878 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2879 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002880 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002881
Chris Lattner1a635d62006-04-14 06:01:58 +00002882 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dan Gohman475871a2008-07-27 21:46:04 +00002883 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2884 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002885 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002886 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002887 return FP;
2888 }
2889
2890 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2891 "Unhandled SINT_TO_FP type in custom expander!");
2892 // Since we only generate this in 64-bit mode, we can take advantage of
2893 // 64-bit registers. In particular, sign extend the input value into the
2894 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2895 // then lfd it and fcfid it.
2896 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2897 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002898 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002899 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002900
Dan Gohman475871a2008-07-27 21:46:04 +00002901 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002902 Op.getOperand(0));
2903
2904 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002905 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2906 MachineMemOperand::MOStore, 0, 8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002907 SDValue Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002908 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002909 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002910 // Load the value as a double.
Dan Gohman475871a2008-07-27 21:46:04 +00002911 SDValue Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002912
2913 // FCFID it and return it.
Dan Gohman475871a2008-07-27 21:46:04 +00002914 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002915 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002916 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002917 return FP;
2918}
2919
Dan Gohman475871a2008-07-27 21:46:04 +00002920SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002921 /*
2922 The rounding mode is in bits 30:31 of FPSR, and has the following
2923 settings:
2924 00 Round to nearest
2925 01 Round to 0
2926 10 Round to +inf
2927 11 Round to -inf
2928
2929 FLT_ROUNDS, on the other hand, expects the following:
2930 -1 Undefined
2931 0 Round to 0
2932 1 Round to nearest
2933 2 Round to +inf
2934 3 Round to -inf
2935
2936 To perform the conversion, we do:
2937 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2938 */
2939
2940 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002941 MVT VT = Op.getValueType();
2942 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2943 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002944 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002945
2946 // Save FP Control Word to register
2947 NodeTys.push_back(MVT::f64); // return register
2948 NodeTys.push_back(MVT::Flag); // unused in this context
Dan Gohman475871a2008-07-27 21:46:04 +00002949 SDValue Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002950
2951 // Save FP register to stack slot
2952 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002953 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2954 SDValue Store = DAG.getStore(DAG.getEntryNode(), Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002955 StackSlot, NULL, 0);
2956
2957 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002958 SDValue Four = DAG.getConstant(4, PtrVT);
2959 SDValue Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2960 SDValue CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002961
2962 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002963 SDValue CWD1 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002964 DAG.getNode(ISD::AND, MVT::i32,
2965 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002966 SDValue CWD2 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002967 DAG.getNode(ISD::SRL, MVT::i32,
2968 DAG.getNode(ISD::AND, MVT::i32,
2969 DAG.getNode(ISD::XOR, MVT::i32,
2970 CWD, DAG.getConstant(3, MVT::i32)),
2971 DAG.getConstant(3, MVT::i32)),
2972 DAG.getConstant(1, MVT::i8));
2973
Dan Gohman475871a2008-07-27 21:46:04 +00002974 SDValue RetVal =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002975 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2976
Duncan Sands83ec4b62008-06-06 12:08:01 +00002977 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002978 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2979}
2980
Dan Gohman475871a2008-07-27 21:46:04 +00002981SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002982 MVT VT = Op.getValueType();
2983 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00002984 assert(Op.getNumOperands() == 3 &&
2985 VT == Op.getOperand(1).getValueType() &&
2986 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002987
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002988 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002989 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue Lo = Op.getOperand(0);
2991 SDValue Hi = Op.getOperand(1);
2992 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002993 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002994
Dan Gohman475871a2008-07-27 21:46:04 +00002995 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00002996 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00002997 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
2998 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
2999 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3000 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003001 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003002 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3003 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3004 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3005 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003006 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003007}
3008
Dan Gohman475871a2008-07-27 21:46:04 +00003009SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003010 MVT VT = Op.getValueType();
3011 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003012 assert(Op.getNumOperands() == 3 &&
3013 VT == Op.getOperand(1).getValueType() &&
3014 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003015
Dan Gohman9ed06db2008-03-07 20:36:53 +00003016 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003017 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003018 SDValue Lo = Op.getOperand(0);
3019 SDValue Hi = Op.getOperand(1);
3020 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003021 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003022
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003024 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003025 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3026 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3027 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3028 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003029 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003030 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3031 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3032 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3033 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003034 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003035}
3036
Dan Gohman475871a2008-07-27 21:46:04 +00003037SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003038 MVT VT = Op.getValueType();
3039 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003040 assert(Op.getNumOperands() == 3 &&
3041 VT == Op.getOperand(1).getValueType() &&
3042 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003043
Dan Gohman9ed06db2008-03-07 20:36:53 +00003044 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003045 SDValue Lo = Op.getOperand(0);
3046 SDValue Hi = Op.getOperand(1);
3047 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003048 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003049
Dan Gohman475871a2008-07-27 21:46:04 +00003050 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003051 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003052 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3053 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3054 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3055 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003056 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003057 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3058 SDValue OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3059 SDValue OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003060 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003061 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003062 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003063}
3064
3065//===----------------------------------------------------------------------===//
3066// Vector related lowering.
3067//
3068
Chris Lattnerac225ca2006-04-12 19:07:14 +00003069// If this is a vector of constants or undefs, get the bits. A bit in
3070// UndefBits is set if the corresponding element of the vector is an
3071// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3072// zero. Return true if this is not an array of constants, false if it is.
3073//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003074static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3075 uint64_t UndefBits[2]) {
3076 // Start with zero'd results.
3077 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3078
Duncan Sands83ec4b62008-06-06 12:08:01 +00003079 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003080 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003081 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003082
3083 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003084 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003085
3086 uint64_t EltBits = 0;
3087 if (OpVal.getOpcode() == ISD::UNDEF) {
3088 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3089 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3090 continue;
3091 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
3092 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
3093 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3094 assert(CN->getValueType(0) == MVT::f32 &&
3095 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003096 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003097 } else {
3098 // Nonconstant element.
3099 return true;
3100 }
3101
3102 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3103 }
3104
3105 //printf("%llx %llx %llx %llx\n",
3106 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3107 return false;
3108}
Chris Lattneref819f82006-03-20 06:33:01 +00003109
Chris Lattnerb17f1672006-04-16 01:01:29 +00003110// If this is a splat (repetition) of a value across the whole vector, return
3111// the smallest size that splats it. For example, "0x01010101010101..." is a
3112// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3113// SplatSize = 1 byte.
3114static bool isConstantSplat(const uint64_t Bits128[2],
3115 const uint64_t Undef128[2],
3116 unsigned &SplatBits, unsigned &SplatUndef,
3117 unsigned &SplatSize) {
3118
3119 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3120 // the same as the lower 64-bits, ignoring undefs.
3121 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3122 return false; // Can't be a splat if two pieces don't match.
3123
3124 uint64_t Bits64 = Bits128[0] | Bits128[1];
3125 uint64_t Undef64 = Undef128[0] & Undef128[1];
3126
3127 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3128 // undefs.
3129 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3130 return false; // Can't be a splat if two pieces don't match.
3131
3132 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3133 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3134
3135 // If the top 16-bits are different than the lower 16-bits, ignoring
3136 // undefs, we have an i32 splat.
3137 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3138 SplatBits = Bits32;
3139 SplatUndef = Undef32;
3140 SplatSize = 4;
3141 return true;
3142 }
3143
3144 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3145 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3146
3147 // If the top 8-bits are different than the lower 8-bits, ignoring
3148 // undefs, we have an i16 splat.
3149 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3150 SplatBits = Bits16;
3151 SplatUndef = Undef16;
3152 SplatSize = 2;
3153 return true;
3154 }
3155
3156 // Otherwise, we have an 8-bit splat.
3157 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3158 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3159 SplatSize = 1;
3160 return true;
3161}
3162
Chris Lattner4a998b92006-04-17 06:00:21 +00003163/// BuildSplatI - Build a canonical splati of Val with an element size of
3164/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003165static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003166 SelectionDAG &DAG) {
3167 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003168
Duncan Sands83ec4b62008-06-06 12:08:01 +00003169 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003170 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3171 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003172
Duncan Sands83ec4b62008-06-06 12:08:01 +00003173 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003174
3175 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3176 if (Val == -1)
3177 SplatSize = 1;
3178
Duncan Sands83ec4b62008-06-06 12:08:01 +00003179 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003180
3181 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003182 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3183 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003184 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman475871a2008-07-27 21:46:04 +00003185 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003186 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003187 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003188}
3189
Chris Lattnere7c768e2006-04-18 03:24:30 +00003190/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003191/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003192static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003193 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003194 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003195 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3196 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003197 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3198}
3199
Chris Lattnere7c768e2006-04-18 03:24:30 +00003200/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3201/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003202static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3203 SDValue Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003204 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003205 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3206 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3207 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3208}
3209
3210
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003211/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3212/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003213static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003214 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003215 // Force LHS/RHS to be the right type.
3216 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3217 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003218
Dan Gohman475871a2008-07-27 21:46:04 +00003219 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003220 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003221 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00003222 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003223 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003224 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3225}
3226
Chris Lattnerf1b47082006-04-14 05:19:18 +00003227// If this is a case we can't handle, return null and let the default
3228// expansion code take care of it. If we CAN select this case, and if it
3229// selects to a single instruction, return Op. Otherwise, if we can codegen
3230// this case more efficiently than a constant pool load, lower it to the
3231// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003232SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003233 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003234 // If this is a vector of constants or undefs, get the bits. A bit in
3235 // UndefBits is set if the corresponding element of the vector is an
3236 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3237 // zero.
3238 uint64_t VectorBits[2];
3239 uint64_t UndefBits[2];
3240 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003241 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003242
Chris Lattnerb17f1672006-04-16 01:01:29 +00003243 // If this is a splat (repetition) of a value across the whole vector, return
3244 // the smallest size that splats it. For example, "0x01010101010101..." is a
3245 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3246 // SplatSize = 1 byte.
3247 unsigned SplatBits, SplatUndef, SplatSize;
3248 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3249 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3250
3251 // First, handle single instruction cases.
3252
3253 // All zeros?
3254 if (SplatBits == 0) {
3255 // Canonicalize all zero vectors to be v4i32.
3256 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003257 SDValue Z = DAG.getConstant(0, MVT::i32);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003258 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3259 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3260 }
3261 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003262 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003263
3264 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3265 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003266 if (SextVal >= -16 && SextVal <= 15)
3267 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003268
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003269
3270 // Two instruction sequences.
3271
Chris Lattner4a998b92006-04-17 06:00:21 +00003272 // If this value is in the range [-32,30] and is even, use:
3273 // tmp = VSPLTI[bhw], result = add tmp, tmp
3274 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003275 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattner85e7ac02008-07-10 16:33:38 +00003276 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3277 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003278 }
Chris Lattner6876e662006-04-17 06:58:41 +00003279
3280 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3281 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3282 // for fneg/fabs.
3283 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3284 // Make -1 and vspltisw -1:
Dan Gohman475871a2008-07-27 21:46:04 +00003285 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003286
3287 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003288 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003289 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003290
3291 // xor by OnesV to invert it.
3292 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3293 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3294 }
3295
3296 // Check to see if this is a wide variety of vsplti*, binop self cases.
3297 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003298 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003299 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003300 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003301 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003302
Owen Anderson718cb662007-09-07 04:06:50 +00003303 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003304 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3305 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3306 int i = SplatCsts[idx];
3307
3308 // Figure out what shift amount will be used by altivec if shifted by i in
3309 // this splat size.
3310 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3311
3312 // vsplti + shl self.
3313 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003314 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003315 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3316 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3317 Intrinsic::ppc_altivec_vslw
3318 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003319 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3320 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003321 }
3322
3323 // vsplti + srl self.
3324 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003325 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003326 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3327 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3328 Intrinsic::ppc_altivec_vsrw
3329 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003330 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3331 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003332 }
3333
3334 // vsplti + sra self.
3335 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003336 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003337 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3338 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3339 Intrinsic::ppc_altivec_vsraw
3340 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003341 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3342 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003343 }
3344
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003345 // vsplti + rol self.
3346 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3347 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003349 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3350 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3351 Intrinsic::ppc_altivec_vrlw
3352 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003353 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3354 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003355 }
3356
3357 // t = vsplti c, result = vsldoi t, t, 1
3358 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003359 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003360 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3361 }
3362 // t = vsplti c, result = vsldoi t, t, 2
3363 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003364 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003365 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3366 }
3367 // t = vsplti c, result = vsldoi t, t, 3
3368 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003369 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003370 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3371 }
Chris Lattner6876e662006-04-17 06:58:41 +00003372 }
3373
Chris Lattner6876e662006-04-17 06:58:41 +00003374 // Three instruction sequences.
3375
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003376 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3377 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman475871a2008-07-27 21:46:04 +00003378 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3379 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003380 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003381 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003382 }
3383 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3384 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003385 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3386 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003387 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003388 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003389 }
3390 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003391
Dan Gohman475871a2008-07-27 21:46:04 +00003392 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003393}
3394
Chris Lattner59138102006-04-17 05:28:54 +00003395/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3396/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003397static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3398 SDValue RHS, SelectionDAG &DAG) {
Chris Lattner59138102006-04-17 05:28:54 +00003399 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3400 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3401 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3402
3403 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003404 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003405 OP_VMRGHW,
3406 OP_VMRGLW,
3407 OP_VSPLTISW0,
3408 OP_VSPLTISW1,
3409 OP_VSPLTISW2,
3410 OP_VSPLTISW3,
3411 OP_VSLDOI4,
3412 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003413 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003414 };
3415
3416 if (OpNum == OP_COPY) {
3417 if (LHSID == (1*9+2)*9+3) return LHS;
3418 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3419 return RHS;
3420 }
3421
Dan Gohman475871a2008-07-27 21:46:04 +00003422 SDValue OpLHS, OpRHS;
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003423 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3424 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3425
Chris Lattner59138102006-04-17 05:28:54 +00003426 unsigned ShufIdxs[16];
3427 switch (OpNum) {
3428 default: assert(0 && "Unknown i32 permute!");
3429 case OP_VMRGHW:
3430 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3431 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3432 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3433 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3434 break;
3435 case OP_VMRGLW:
3436 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3437 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3438 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3439 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3440 break;
3441 case OP_VSPLTISW0:
3442 for (unsigned i = 0; i != 16; ++i)
3443 ShufIdxs[i] = (i&3)+0;
3444 break;
3445 case OP_VSPLTISW1:
3446 for (unsigned i = 0; i != 16; ++i)
3447 ShufIdxs[i] = (i&3)+4;
3448 break;
3449 case OP_VSPLTISW2:
3450 for (unsigned i = 0; i != 16; ++i)
3451 ShufIdxs[i] = (i&3)+8;
3452 break;
3453 case OP_VSPLTISW3:
3454 for (unsigned i = 0; i != 16; ++i)
3455 ShufIdxs[i] = (i&3)+12;
3456 break;
3457 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003458 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003459 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003460 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003461 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003462 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003463 }
Dan Gohman475871a2008-07-27 21:46:04 +00003464 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003465 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003466 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003467
3468 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003469 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003470}
3471
Chris Lattnerf1b47082006-04-14 05:19:18 +00003472/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3473/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3474/// return the code it can be lowered into. Worst case, it can always be
3475/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003476SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003477 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00003478 SDValue V1 = Op.getOperand(0);
3479 SDValue V2 = Op.getOperand(1);
3480 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003481
3482 // Cases that are handled by instructions that take permute immediates
3483 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3484 // selected by the instruction selector.
3485 if (V2.getOpcode() == ISD::UNDEF) {
3486 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3487 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3488 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3489 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3490 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3491 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3492 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3493 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3494 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3495 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3496 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3497 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3498 return Op;
3499 }
3500 }
3501
3502 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3503 // and produce a fixed permutation. If any of these match, do not lower to
3504 // VPERM.
3505 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3506 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3507 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3508 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3509 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3510 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3511 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3512 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3513 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3514 return Op;
3515
Chris Lattner59138102006-04-17 05:28:54 +00003516 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3517 // perfect shuffle table to emit an optimal matching sequence.
3518 unsigned PFIndexes[4];
3519 bool isFourElementShuffle = true;
3520 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3521 unsigned EltNo = 8; // Start out undef.
3522 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3523 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3524 continue; // Undef, ignore it.
3525
3526 unsigned ByteSource =
3527 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3528 if ((ByteSource & 3) != j) {
3529 isFourElementShuffle = false;
3530 break;
3531 }
3532
3533 if (EltNo == 8) {
3534 EltNo = ByteSource/4;
3535 } else if (EltNo != ByteSource/4) {
3536 isFourElementShuffle = false;
3537 break;
3538 }
3539 }
3540 PFIndexes[i] = EltNo;
3541 }
3542
3543 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3544 // perfect shuffle vector to determine if it is cost effective to do this as
3545 // discrete instructions, or whether we should use a vperm.
3546 if (isFourElementShuffle) {
3547 // Compute the index in the perfect shuffle table.
3548 unsigned PFTableIndex =
3549 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3550
3551 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3552 unsigned Cost = (PFEntry >> 30);
3553
3554 // Determining when to avoid vperm is tricky. Many things affect the cost
3555 // of vperm, particularly how many times the perm mask needs to be computed.
3556 // For example, if the perm mask can be hoisted out of a loop or is already
3557 // used (perhaps because there are multiple permutes with the same shuffle
3558 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3559 // the loop requires an extra register.
3560 //
3561 // As a compromise, we only emit discrete instructions if the shuffle can be
3562 // generated in 3 or fewer operations. When we have loop information
3563 // available, if this block is within a loop, we should avoid using vperm
3564 // for 3-operation perms and use a constant pool load instead.
3565 if (Cost < 3)
3566 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3567 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003568
3569 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3570 // vector that will get spilled to the constant pool.
3571 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3572
3573 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3574 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003575 MVT EltVT = V1.getValueType().getVectorElementType();
3576 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003577
Dan Gohman475871a2008-07-27 21:46:04 +00003578 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003579 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003580 unsigned SrcElt;
3581 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3582 SrcElt = 0;
3583 else
3584 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003585
3586 for (unsigned j = 0; j != BytesPerElement; ++j)
3587 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3588 MVT::i8));
3589 }
3590
Dan Gohman475871a2008-07-27 21:46:04 +00003591 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003592 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003593 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3594}
3595
Chris Lattner90564f22006-04-18 17:59:36 +00003596/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3597/// altivec comparison. If it is, return true and fill in Opc/isDot with
3598/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003599static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003600 bool &isDot) {
3601 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3602 CompareOpc = -1;
3603 isDot = false;
3604 switch (IntrinsicID) {
3605 default: return false;
3606 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003607 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3608 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3609 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3610 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3611 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3612 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3613 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3614 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3615 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3616 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3617 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3618 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3619 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3620
3621 // Normal Comparisons.
3622 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3623 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3624 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3625 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3626 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3627 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3628 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3629 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3630 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3631 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3632 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3633 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3634 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3635 }
Chris Lattner90564f22006-04-18 17:59:36 +00003636 return true;
3637}
3638
3639/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3640/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003641SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003642 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003643 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3644 // opcode number of the comparison.
3645 int CompareOpc;
3646 bool isDot;
3647 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003648 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003649
Chris Lattner90564f22006-04-18 17:59:36 +00003650 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003651 if (!isDot) {
Dan Gohman475871a2008-07-27 21:46:04 +00003652 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003653 Op.getOperand(1), Op.getOperand(2),
3654 DAG.getConstant(CompareOpc, MVT::i32));
3655 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3656 }
3657
3658 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003659 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003660 Op.getOperand(2), // LHS
3661 Op.getOperand(3), // RHS
3662 DAG.getConstant(CompareOpc, MVT::i32)
3663 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003664 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003665 VTs.push_back(Op.getOperand(2).getValueType());
3666 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00003667 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003668
3669 // Now that we have the comparison, emit a copy from the CR to a GPR.
3670 // This is flagged to the above dot comparison.
Dan Gohman475871a2008-07-27 21:46:04 +00003671 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003672 DAG.getRegister(PPC::CR6, MVT::i32),
3673 CompNode.getValue(1));
3674
3675 // Unpack the result based on how the target uses it.
3676 unsigned BitNo; // Bit # of CR6.
3677 bool InvertBit; // Invert result?
3678 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3679 default: // Can't happen, don't crash on invalid number though.
3680 case 0: // Return the value of the EQ bit of CR6.
3681 BitNo = 0; InvertBit = false;
3682 break;
3683 case 1: // Return the inverted value of the EQ bit of CR6.
3684 BitNo = 0; InvertBit = true;
3685 break;
3686 case 2: // Return the value of the LT bit of CR6.
3687 BitNo = 2; InvertBit = false;
3688 break;
3689 case 3: // Return the inverted value of the LT bit of CR6.
3690 BitNo = 2; InvertBit = true;
3691 break;
3692 }
3693
3694 // Shift the bit into the low position.
3695 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3696 DAG.getConstant(8-(3-BitNo), MVT::i32));
3697 // Isolate the bit.
3698 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3699 DAG.getConstant(1, MVT::i32));
3700
3701 // If we are supposed to, toggle the bit.
3702 if (InvertBit)
3703 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3704 DAG.getConstant(1, MVT::i32));
3705 return Flags;
3706}
3707
Dan Gohman475871a2008-07-27 21:46:04 +00003708SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003709 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003710 // Create a stack slot that is 16-byte aligned.
3711 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3712 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003713 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003714 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003715
3716 // Store the input value into Value#0 of the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003717 SDValue Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003718 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003719 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003720 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003721}
3722
Dan Gohman475871a2008-07-27 21:46:04 +00003723SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003724 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003725 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003726
Dan Gohman475871a2008-07-27 21:46:04 +00003727 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3728 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003729
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SDValue RHSSwap = // = vrlw RHS, 16
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003731 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3732
3733 // Shrinkify inputs to v8i16.
3734 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3735 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3736 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3737
3738 // Low parts multiplied together, generating 32-bit results (we ignore the
3739 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003740 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003741 LHS, RHS, DAG, MVT::v4i32);
3742
Dan Gohman475871a2008-07-27 21:46:04 +00003743 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003744 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3745 // Shift the high parts up 16 bits.
3746 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3747 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3748 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003749 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003750
Dan Gohman475871a2008-07-27 21:46:04 +00003751 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003752
Chris Lattnercea2aa72006-04-18 04:28:57 +00003753 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3754 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003755 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003756 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003757
3758 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003759 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Chris Lattner19a81522006-04-18 03:57:35 +00003760 LHS, RHS, DAG, MVT::v8i16);
3761 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3762
3763 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Chris Lattner19a81522006-04-18 03:57:35 +00003765 LHS, RHS, DAG, MVT::v8i16);
3766 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3767
3768 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003769 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003770 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003771 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3772 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003773 }
Chris Lattner19a81522006-04-18 03:57:35 +00003774 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003775 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003776 } else {
3777 assert(0 && "Unknown mul to lower!");
3778 abort();
3779 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003780}
3781
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003782/// LowerOperation - Provide custom lowering hooks for some operations.
3783///
Dan Gohman475871a2008-07-27 21:46:04 +00003784SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003785 switch (Op.getOpcode()) {
3786 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003787 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3788 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003789 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003790 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003791 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003792 case ISD::VASTART:
3793 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3794 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3795
3796 case ISD::VAARG:
3797 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3798 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3799
Chris Lattneref957102006-06-21 00:34:03 +00003800 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003801 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3802 VarArgsStackOffset, VarArgsNumGPR,
3803 VarArgsNumFPR, PPCSubTarget);
3804
Dan Gohman7925ed02008-03-19 21:39:28 +00003805 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3806 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003807 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003808 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003809 case ISD::DYNAMIC_STACKALLOC:
3810 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003811
Chris Lattner1a635d62006-04-14 06:01:58 +00003812 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3813 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3814 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003815 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003816 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003817
Chris Lattner1a635d62006-04-14 06:01:58 +00003818 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003819 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3820 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3821 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003822
Chris Lattner1a635d62006-04-14 06:01:58 +00003823 // Vector-related lowering.
3824 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3825 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3826 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3827 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003828 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003829
Chris Lattner3fc027d2007-12-08 06:59:59 +00003830 // Frame & Return address.
3831 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003832 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003833 }
Dan Gohman475871a2008-07-27 21:46:04 +00003834 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003835}
3836
Duncan Sands126d9072008-07-04 11:47:58 +00003837SDNode *PPCTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003838 switch (N->getOpcode()) {
3839 default: assert(0 && "Wasn't expecting to be able to lower this!");
Duncan Sandsa7360f02008-07-19 16:26:02 +00003840 case ISD::FP_TO_SINT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003841 SDValue Res = LowerFP_TO_SINT(SDValue(N, 0), DAG);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003842 // Use MERGE_VALUES to drop the chain result value and get a node with one
3843 // result. This requires turning off getMergeValues simplification, since
3844 // otherwise it will give us Res back.
3845 return DAG.getMergeValues(&Res, 1, false).Val;
3846 }
Chris Lattner1f873002007-11-28 18:44:47 +00003847 }
3848}
3849
3850
Chris Lattner1a635d62006-04-14 06:01:58 +00003851//===----------------------------------------------------------------------===//
3852// Other Lowering Code
3853//===----------------------------------------------------------------------===//
3854
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003855MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003856PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3857 bool is64bit, unsigned BinOpcode) {
3858 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3859
3860 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3861 MachineFunction *F = BB->getParent();
3862 MachineFunction::iterator It = BB;
3863 ++It;
3864
3865 unsigned dest = MI->getOperand(0).getReg();
3866 unsigned ptrA = MI->getOperand(1).getReg();
3867 unsigned ptrB = MI->getOperand(2).getReg();
3868 unsigned incr = MI->getOperand(3).getReg();
3869
3870 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3871 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3872 F->insert(It, loopMBB);
3873 F->insert(It, exitMBB);
3874 exitMBB->transferSuccessors(BB);
3875
3876 MachineRegisterInfo &RegInfo = F->getRegInfo();
3877 unsigned TmpReg = RegInfo.createVirtualRegister(
3878 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
3879 (const TargetRegisterClass *) &PPC::G8RCRegClass);
3880
3881 // thisMBB:
3882 // ...
3883 // fallthrough --> loopMBB
3884 BB->addSuccessor(loopMBB);
3885
3886 // loopMBB:
3887 // l[wd]arx dest, ptr
3888 // add r0, dest, incr
3889 // st[wd]cx. r0, ptr
3890 // bne- loopMBB
3891 // fallthrough --> exitMBB
3892 BB = loopMBB;
3893 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3894 .addReg(ptrA).addReg(ptrB);
3895 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
3896 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3897 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3898 BuildMI(BB, TII->get(PPC::BCC))
3899 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3900 BB->addSuccessor(loopMBB);
3901 BB->addSuccessor(exitMBB);
3902
3903 // exitMBB:
3904 // ...
3905 BB = exitMBB;
3906 return BB;
3907}
3908
3909MachineBasicBlock *
Dale Johannesen97efa362008-08-28 17:53:09 +00003910PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
3911 MachineBasicBlock *BB,
3912 bool is8bit, // operation
3913 unsigned BinOpcode) {
3914 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3915 // In 64 bit mode we have to use 64 bits for addresses, even though the
3916 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3917 // registers without caring whether they're 32 or 64, but here we're
3918 // doing actual arithmetic on the addresses.
3919 bool is64bit = PPCSubTarget.isPPC64();
3920
3921 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3922 MachineFunction *F = BB->getParent();
3923 MachineFunction::iterator It = BB;
3924 ++It;
3925
3926 unsigned dest = MI->getOperand(0).getReg();
3927 unsigned ptrA = MI->getOperand(1).getReg();
3928 unsigned ptrB = MI->getOperand(2).getReg();
3929 unsigned incr = MI->getOperand(3).getReg();
3930
3931 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3932 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3933 F->insert(It, loopMBB);
3934 F->insert(It, exitMBB);
3935 exitMBB->transferSuccessors(BB);
3936
3937 MachineRegisterInfo &RegInfo = F->getRegInfo();
3938 const TargetRegisterClass *RC =
3939 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
3940 (const TargetRegisterClass *) &PPC::G8RCRegClass;
3941 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
3942 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3943 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3944 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3945 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3946 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3947 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3948 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3949 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3950 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3951 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
3952 unsigned Ptr1Reg;
3953
3954 // thisMBB:
3955 // ...
3956 // fallthrough --> loopMBB
3957 BB->addSuccessor(loopMBB);
3958
3959 // The 4-byte load must be aligned, while a char or short may be
3960 // anywhere in the word. Hence all this nasty bookkeeping code.
3961 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3962 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
3963 // xor shift, shift1, 24 [16]
3964 // rlwinm ptr, ptr1, 0, 0, 29
3965 // slw incr2, incr, shift
3966 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3967 // slw mask, mask2, shift
3968 // loopMBB:
3969 // l[wd]arx dest, ptr
3970 // add tmp, dest, incr2
3971 // andc tmp2, dest, mask
3972 // and tmp3, tmp, mask
3973 // or tmp4, tmp3, tmp2
3974 // st[wd]cx. tmp4, ptr
3975 // bne- loopMBB
3976 // fallthrough --> exitMBB
3977
3978 if (ptrA!=PPC::R0) {
3979 Ptr1Reg = RegInfo.createVirtualRegister(RC);
3980 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
3981 .addReg(ptrA).addReg(ptrB);
3982 } else {
3983 Ptr1Reg = ptrB;
3984 }
3985 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
3986 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
3987 BuildMI(BB, TII->get(is64bit ? PPC::XOR8 : PPC::XOR), ShiftReg)
3988 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3989 if (is64bit)
3990 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
3991 .addReg(Ptr1Reg).addImm(0).addImm(61);
3992 else
3993 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
3994 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
3995 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
3996 .addReg(incr).addReg(ShiftReg);
3997 if (is8bit)
3998 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
3999 else {
4000 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4001 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4002 }
4003 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4004 .addReg(Mask2Reg).addReg(ShiftReg);
4005
4006 BB = loopMBB;
4007 BuildMI(BB, TII->get(PPC::LWARX), dest)
4008 .addReg(PPC::R0).addReg(PtrReg);
4009 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(Incr2Reg).addReg(dest);
4010 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
4011 .addReg(dest).addReg(MaskReg);
4012 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4013 .addReg(TmpReg).addReg(MaskReg);
4014 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4015 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4016 BuildMI(BB, TII->get(PPC::STWCX))
4017 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4018 BuildMI(BB, TII->get(PPC::BCC))
4019 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4020 BB->addSuccessor(loopMBB);
4021 BB->addSuccessor(exitMBB);
4022
4023 // exitMBB:
4024 // ...
4025 BB = exitMBB;
4026 return BB;
4027}
4028
4029MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004030PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4031 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004032 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004033
4034 // To "insert" these instructions we actually have to insert their
4035 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004036 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004037 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004038 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004039
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004040 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004041
4042 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4043 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4044 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4045 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4046 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4047
4048 // The incoming instruction knows the destination vreg to set, the
4049 // condition code register to branch on, the true/false values to
4050 // select between, and a branch opcode to use.
4051
4052 // thisMBB:
4053 // ...
4054 // TrueVal = ...
4055 // cmpTY ccX, r1, r2
4056 // bCC copy1MBB
4057 // fallthrough --> copy0MBB
4058 MachineBasicBlock *thisMBB = BB;
4059 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4060 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4061 unsigned SelectPred = MI->getOperand(4).getImm();
4062 BuildMI(BB, TII->get(PPC::BCC))
4063 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4064 F->insert(It, copy0MBB);
4065 F->insert(It, sinkMBB);
4066 // Update machine-CFG edges by transferring all successors of the current
4067 // block to the new block which will contain the Phi node for the select.
4068 sinkMBB->transferSuccessors(BB);
4069 // Next, add the true and fallthrough blocks as its successors.
4070 BB->addSuccessor(copy0MBB);
4071 BB->addSuccessor(sinkMBB);
4072
4073 // copy0MBB:
4074 // %FalseValue = ...
4075 // # fallthrough to sinkMBB
4076 BB = copy0MBB;
4077
4078 // Update machine-CFG edges
4079 BB->addSuccessor(sinkMBB);
4080
4081 // sinkMBB:
4082 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4083 // ...
4084 BB = sinkMBB;
4085 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4086 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4087 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4088 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004089 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4090 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4091 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4092 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004093 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4094 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4095 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4096 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004097
4098 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4099 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4100 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4101 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004102 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4103 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4105 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004106
4107 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4108 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4109 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4110 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004111 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4112 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4114 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004115
4116 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4117 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4118 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4119 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004120 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4121 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4122 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4123 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004124
4125 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
4126 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
4127 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
4128 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004129 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
4130 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
4131 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
4132 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004133
4134 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4135 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4136 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4137 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004138 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4139 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4140 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4141 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004142
Evan Cheng53301922008-07-12 02:23:19 +00004143 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4144 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4145 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4146
4147 unsigned dest = MI->getOperand(0).getReg();
4148 unsigned ptrA = MI->getOperand(1).getReg();
4149 unsigned ptrB = MI->getOperand(2).getReg();
4150 unsigned oldval = MI->getOperand(3).getReg();
4151 unsigned newval = MI->getOperand(4).getReg();
4152
Dale Johannesen65e39732008-08-25 18:53:26 +00004153 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4154 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4155 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004156 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004157 F->insert(It, loop1MBB);
4158 F->insert(It, loop2MBB);
4159 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004160 F->insert(It, exitMBB);
4161 exitMBB->transferSuccessors(BB);
4162
4163 // thisMBB:
4164 // ...
4165 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004166 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004167
Dale Johannesen65e39732008-08-25 18:53:26 +00004168 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004169 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004170 // cmp[wd] dest, oldval
4171 // bne- midMBB
4172 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004173 // st[wd]cx. newval, ptr
4174 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004175 // b exitBB
4176 // midMBB:
4177 // st[wd]cx. dest, ptr
4178 // exitBB:
4179 BB = loop1MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004180 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4181 .addReg(ptrA).addReg(ptrB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004182 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004183 .addReg(oldval).addReg(dest);
Dale Johannesen65e39732008-08-25 18:53:26 +00004184 BuildMI(BB, TII->get(PPC::BCC))
4185 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4186 BB->addSuccessor(loop2MBB);
4187 BB->addSuccessor(midMBB);
4188
4189 BB = loop2MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004190 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4191 .addReg(newval).addReg(ptrA).addReg(ptrB);
4192 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004193 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4194 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4195 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004196 BB->addSuccessor(exitMBB);
4197
Dale Johannesen65e39732008-08-25 18:53:26 +00004198 BB = midMBB;
4199 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4200 .addReg(dest).addReg(ptrA).addReg(ptrB);
4201 BB->addSuccessor(exitMBB);
4202
Evan Cheng53301922008-07-12 02:23:19 +00004203 // exitMBB:
4204 // ...
4205 BB = exitMBB;
4206 }
4207 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32 ||
4208 MI->getOpcode() == PPC::ATOMIC_SWAP_I64) {
4209 bool is64bit = MI->getOpcode() == PPC::ATOMIC_SWAP_I64;
4210
4211 unsigned dest = MI->getOperand(0).getReg();
4212 unsigned ptrA = MI->getOperand(1).getReg();
4213 unsigned ptrB = MI->getOperand(2).getReg();
4214 unsigned newval = MI->getOperand(3).getReg();
4215
4216 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4217 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4218 F->insert(It, loopMBB);
4219 F->insert(It, exitMBB);
4220 exitMBB->transferSuccessors(BB);
4221
4222 // thisMBB:
4223 // ...
4224 // fallthrough --> loopMBB
4225 BB->addSuccessor(loopMBB);
4226
4227 // loopMBB:
4228 // l[wd]arx dest, ptr
4229 // st[wd]cx. newval, ptr
4230 // bne- loopMBB
4231 // fallthrough --> exitMBB
4232 BB = loopMBB;
4233 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4234 .addReg(ptrA).addReg(ptrB);
4235 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4236 .addReg(newval).addReg(ptrA).addReg(ptrB);
4237 BuildMI(BB, TII->get(PPC::BCC))
4238 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4239 BB->addSuccessor(loopMBB);
4240 BB->addSuccessor(exitMBB);
4241
4242 // exitMBB:
4243 // ...
4244 BB = exitMBB;
4245 }
4246 else {
4247 assert(0 && "Unexpected instr type to insert");
4248 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004249
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004250 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004251 return BB;
4252}
4253
Chris Lattner1a635d62006-04-14 06:01:58 +00004254//===----------------------------------------------------------------------===//
4255// Target Optimization Hooks
4256//===----------------------------------------------------------------------===//
4257
Dan Gohman475871a2008-07-27 21:46:04 +00004258SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004259 DAGCombinerInfo &DCI) const {
4260 TargetMachine &TM = getTargetMachine();
4261 SelectionDAG &DAG = DCI.DAG;
4262 switch (N->getOpcode()) {
4263 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004264 case PPCISD::SHL:
4265 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4266 if (C->getValue() == 0) // 0 << V -> 0.
4267 return N->getOperand(0);
4268 }
4269 break;
4270 case PPCISD::SRL:
4271 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4272 if (C->getValue() == 0) // 0 >>u V -> 0.
4273 return N->getOperand(0);
4274 }
4275 break;
4276 case PPCISD::SRA:
4277 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4278 if (C->getValue() == 0 || // 0 >>s V -> 0.
4279 C->isAllOnesValue()) // -1 >>s V -> -1.
4280 return N->getOperand(0);
4281 }
4282 break;
4283
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004284 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004285 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004286 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4287 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4288 // We allow the src/dst to be either f32/f64, but the intermediate
4289 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004290 if (N->getOperand(0).getValueType() == MVT::i64 &&
4291 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004293 if (Val.getValueType() == MVT::f32) {
4294 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4295 DCI.AddToWorklist(Val.Val);
4296 }
4297
4298 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004299 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004300 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004301 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004302 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004303 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4304 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004305 DCI.AddToWorklist(Val.Val);
4306 }
4307 return Val;
4308 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4309 // If the intermediate type is i32, we can avoid the load/store here
4310 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004311 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004312 }
4313 }
4314 break;
Chris Lattner51269842006-03-01 05:50:56 +00004315 case ISD::STORE:
4316 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4317 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004318 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004319 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004320 N->getOperand(1).getValueType() == MVT::i32 &&
4321 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004322 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004323 if (Val.getValueType() == MVT::f32) {
4324 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4325 DCI.AddToWorklist(Val.Val);
4326 }
4327 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
4328 DCI.AddToWorklist(Val.Val);
4329
4330 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4331 N->getOperand(2), N->getOperand(3));
4332 DCI.AddToWorklist(Val.Val);
4333 return Val;
4334 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004335
4336 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4337 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
4338 N->getOperand(1).Val->hasOneUse() &&
4339 (N->getOperand(1).getValueType() == MVT::i32 ||
4340 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004341 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004342 // Do an any-extend to 32-bits if this is a half-word input.
4343 if (BSwapOp.getValueType() == MVT::i16)
4344 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4345
4346 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4347 N->getOperand(2), N->getOperand(3),
4348 DAG.getValueType(N->getOperand(1).getValueType()));
4349 }
4350 break;
4351 case ISD::BSWAP:
4352 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00004353 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004354 N->getOperand(0).hasOneUse() &&
4355 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004356 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004357 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004358 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004359 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004360 VTs.push_back(MVT::i32);
4361 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004362 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4363 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004364 LD->getChain(), // Chain
4365 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004366 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004367 DAG.getValueType(N->getValueType(0)) // VT
4368 };
Dan Gohman475871a2008-07-27 21:46:04 +00004369 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004370
4371 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004372 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004373 if (N->getValueType(0) == MVT::i16)
4374 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4375
4376 // First, combine the bswap away. This makes the value produced by the
4377 // load dead.
4378 DCI.CombineTo(N, ResVal);
4379
4380 // Next, combine the load away, we give it a bogus result value but a real
4381 // chain result. The result value is dead because the bswap is dead.
4382 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
4383
4384 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004385 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004386 }
4387
Chris Lattner51269842006-03-01 05:50:56 +00004388 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004389 case PPCISD::VCMP: {
4390 // If a VCMPo node already exists with exactly the same operands as this
4391 // node, use its result instead of this node (VCMPo computes both a CR6 and
4392 // a normal output).
4393 //
4394 if (!N->getOperand(0).hasOneUse() &&
4395 !N->getOperand(1).hasOneUse() &&
4396 !N->getOperand(2).hasOneUse()) {
4397
4398 // Scan all of the users of the LHS, looking for VCMPo's that match.
4399 SDNode *VCMPoNode = 0;
4400
4401 SDNode *LHSN = N->getOperand(0).Val;
4402 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4403 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004404 if (UI->getOpcode() == PPCISD::VCMPo &&
4405 UI->getOperand(1) == N->getOperand(1) &&
4406 UI->getOperand(2) == N->getOperand(2) &&
4407 UI->getOperand(0) == N->getOperand(0)) {
4408 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004409 break;
4410 }
4411
Chris Lattner00901202006-04-18 18:28:22 +00004412 // If there is no VCMPo node, or if the flag value has a single use, don't
4413 // transform this.
4414 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4415 break;
4416
4417 // Look at the (necessarily single) use of the flag value. If it has a
4418 // chain, this transformation is more complex. Note that multiple things
4419 // could use the value result, which we should ignore.
4420 SDNode *FlagUser = 0;
4421 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4422 FlagUser == 0; ++UI) {
4423 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004424 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004425 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004426 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004427 FlagUser = User;
4428 break;
4429 }
4430 }
4431 }
4432
4433 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4434 // give up for right now.
4435 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004436 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004437 }
4438 break;
4439 }
Chris Lattner90564f22006-04-18 17:59:36 +00004440 case ISD::BR_CC: {
4441 // If this is a branch on an altivec predicate comparison, lower this so
4442 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4443 // lowering is done pre-legalize, because the legalizer lowers the predicate
4444 // compare down to code that is difficult to reassemble.
4445 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004446 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004447 int CompareOpc;
4448 bool isDot;
4449
4450 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4451 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4452 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4453 assert(isDot && "Can't compare against a vector result!");
4454
4455 // If this is a comparison against something other than 0/1, then we know
4456 // that the condition is never/always true.
4457 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
4458 if (Val != 0 && Val != 1) {
4459 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4460 return N->getOperand(0);
4461 // Always !=, turn it into an unconditional branch.
4462 return DAG.getNode(ISD::BR, MVT::Other,
4463 N->getOperand(0), N->getOperand(4));
4464 }
4465
4466 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4467
4468 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004469 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004470 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004471 LHS.getOperand(2), // LHS of compare
4472 LHS.getOperand(3), // RHS of compare
4473 DAG.getConstant(CompareOpc, MVT::i32)
4474 };
Chris Lattner90564f22006-04-18 17:59:36 +00004475 VTs.push_back(LHS.getOperand(2).getValueType());
4476 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004477 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004478
4479 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004480 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00004481 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
4482 default: // Can't happen, don't crash on invalid number though.
4483 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004484 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004485 break;
4486 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004487 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004488 break;
4489 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004490 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004491 break;
4492 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004493 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004494 break;
4495 }
4496
4497 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004498 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004499 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004500 N->getOperand(4), CompNode.getValue(1));
4501 }
4502 break;
4503 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004504 }
4505
Dan Gohman475871a2008-07-27 21:46:04 +00004506 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004507}
4508
Chris Lattner1a635d62006-04-14 06:01:58 +00004509//===----------------------------------------------------------------------===//
4510// Inline Assembly Support
4511//===----------------------------------------------------------------------===//
4512
Dan Gohman475871a2008-07-27 21:46:04 +00004513void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004514 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004515 APInt &KnownZero,
4516 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004517 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004518 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004519 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004520 switch (Op.getOpcode()) {
4521 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004522 case PPCISD::LBRX: {
4523 // lhbrx is known to have the top bits cleared out.
4524 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4525 KnownZero = 0xFFFF0000;
4526 break;
4527 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004528 case ISD::INTRINSIC_WO_CHAIN: {
4529 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
4530 default: break;
4531 case Intrinsic::ppc_altivec_vcmpbfp_p:
4532 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4533 case Intrinsic::ppc_altivec_vcmpequb_p:
4534 case Intrinsic::ppc_altivec_vcmpequh_p:
4535 case Intrinsic::ppc_altivec_vcmpequw_p:
4536 case Intrinsic::ppc_altivec_vcmpgefp_p:
4537 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4538 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4539 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4540 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4541 case Intrinsic::ppc_altivec_vcmpgtub_p:
4542 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4543 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4544 KnownZero = ~1U; // All bits but the low one are known to be zero.
4545 break;
4546 }
4547 }
4548 }
4549}
4550
4551
Chris Lattner4234f572007-03-25 02:14:49 +00004552/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004553/// constraint it is for this target.
4554PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004555PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4556 if (Constraint.size() == 1) {
4557 switch (Constraint[0]) {
4558 default: break;
4559 case 'b':
4560 case 'r':
4561 case 'f':
4562 case 'v':
4563 case 'y':
4564 return C_RegisterClass;
4565 }
4566 }
4567 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004568}
4569
Chris Lattner331d1bc2006-11-02 01:44:04 +00004570std::pair<unsigned, const TargetRegisterClass*>
4571PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004572 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004573 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004574 // GCC RS6000 Constraint Letters
4575 switch (Constraint[0]) {
4576 case 'b': // R1-R31
4577 case 'r': // R0-R31
4578 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4579 return std::make_pair(0U, PPC::G8RCRegisterClass);
4580 return std::make_pair(0U, PPC::GPRCRegisterClass);
4581 case 'f':
4582 if (VT == MVT::f32)
4583 return std::make_pair(0U, PPC::F4RCRegisterClass);
4584 else if (VT == MVT::f64)
4585 return std::make_pair(0U, PPC::F8RCRegisterClass);
4586 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004587 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004588 return std::make_pair(0U, PPC::VRRCRegisterClass);
4589 case 'y': // crrc
4590 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004591 }
4592 }
4593
Chris Lattner331d1bc2006-11-02 01:44:04 +00004594 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004595}
Chris Lattner763317d2006-02-07 00:47:13 +00004596
Chris Lattner331d1bc2006-11-02 01:44:04 +00004597
Chris Lattner48884cd2007-08-25 00:47:38 +00004598/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4599/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00004600void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
4601 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004602 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004603 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004604 switch (Letter) {
4605 default: break;
4606 case 'I':
4607 case 'J':
4608 case 'K':
4609 case 'L':
4610 case 'M':
4611 case 'N':
4612 case 'O':
4613 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004614 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004615 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004616 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004617 switch (Letter) {
4618 default: assert(0 && "Unknown constraint letter!");
4619 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004620 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004621 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004622 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004623 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4624 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004625 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004626 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004627 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004628 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004629 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004630 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004631 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004632 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004633 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004634 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004635 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004636 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004637 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004638 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004639 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004640 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004641 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004642 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004643 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004644 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004645 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004646 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004647 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004648 }
4649 break;
4650 }
4651 }
4652
Chris Lattner48884cd2007-08-25 00:47:38 +00004653 if (Result.Val) {
4654 Ops.push_back(Result);
4655 return;
4656 }
4657
Chris Lattner763317d2006-02-07 00:47:13 +00004658 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00004659 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004660}
Evan Chengc4c62572006-03-13 23:20:37 +00004661
Chris Lattnerc9addb72007-03-30 23:15:24 +00004662// isLegalAddressingMode - Return true if the addressing mode represented
4663// by AM is legal for this target, for a load/store of the specified type.
4664bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4665 const Type *Ty) const {
4666 // FIXME: PPC does not allow r+i addressing modes for vectors!
4667
4668 // PPC allows a sign-extended 16-bit immediate field.
4669 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4670 return false;
4671
4672 // No global is ever allowed as a base.
4673 if (AM.BaseGV)
4674 return false;
4675
4676 // PPC only support r+r,
4677 switch (AM.Scale) {
4678 case 0: // "r+i" or just "i", depending on HasBaseReg.
4679 break;
4680 case 1:
4681 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4682 return false;
4683 // Otherwise we have r+r or r+i.
4684 break;
4685 case 2:
4686 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4687 return false;
4688 // Allow 2*r as r+r.
4689 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004690 default:
4691 // No other scales are supported.
4692 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004693 }
4694
4695 return true;
4696}
4697
Evan Chengc4c62572006-03-13 23:20:37 +00004698/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004699/// as the offset of the target addressing mode for load / store of the
4700/// given type.
4701bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004702 // PPC allows a sign-extended 16-bit immediate field.
4703 return (V > -(1 << 16) && V < (1 << 16)-1);
4704}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004705
4706bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004707 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004708}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004709
Dan Gohman475871a2008-07-27 21:46:04 +00004710SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Chris Lattner3fc027d2007-12-08 06:59:59 +00004711 // Depths > 0 not supported yet!
4712 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004713 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004714
4715 MachineFunction &MF = DAG.getMachineFunction();
4716 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004717
Chris Lattner3fc027d2007-12-08 06:59:59 +00004718 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004719 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004720
4721 // Make sure the function really does not optimize away the store of the RA
4722 // to the stack.
4723 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004724 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4725}
4726
Dan Gohman475871a2008-07-27 21:46:04 +00004727SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004728 // Depths > 0 not supported yet!
4729 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004730 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004731
Duncan Sands83ec4b62008-06-06 12:08:01 +00004732 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004733 bool isPPC64 = PtrVT == MVT::i64;
4734
4735 MachineFunction &MF = DAG.getMachineFunction();
4736 MachineFrameInfo *MFI = MF.getFrameInfo();
4737 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4738 && MFI->getStackSize();
4739
4740 if (isPPC64)
4741 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004742 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004743 else
4744 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4745 MVT::i32);
4746}