Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 1 | //===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This pass performs global common subexpression elimination on machine |
Evan Cheng | c5bbba1 | 2010-03-02 19:02:27 +0000 | [diff] [blame] | 11 | // instructions using a scoped hash table based value numbering scheme. It |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 12 | // must be run while the machine function is still in SSA form. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #define DEBUG_TYPE "machine-cse" |
| 17 | #include "llvm/CodeGen/Passes.h" |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/DenseMap.h" |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/ScopedHashTable.h" |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/SmallSet.h" |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/Statistic.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" |
| 23 | #include "llvm/CodeGen/MachineDominators.h" |
| 24 | #include "llvm/CodeGen/MachineInstr.h" |
| 25 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 26 | #include "llvm/Support/Debug.h" |
Cameron Zwarich | 53eeba5 | 2011-01-03 04:07:46 +0000 | [diff] [blame] | 27 | #include "llvm/Support/RecyclingAllocator.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetInstrInfo.h" |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 29 | using namespace llvm; |
| 30 | |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 31 | STATISTIC(NumCoalesces, "Number of copies coalesced"); |
| 32 | STATISTIC(NumCSEs, "Number of common subexpression eliminated"); |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 33 | STATISTIC(NumPhysCSEs, |
| 34 | "Number of physreg referencing common subexpr eliminated"); |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 35 | STATISTIC(NumCrossBBCSEs, |
| 36 | "Number of cross-MBB physreg referencing CS eliminated"); |
Evan Cheng | a63cde2 | 2010-12-15 22:16:21 +0000 | [diff] [blame] | 37 | STATISTIC(NumCommutes, "Number of copies coalesced after commuting"); |
Bob Wilson | 3844173 | 2010-06-03 18:28:31 +0000 | [diff] [blame] | 38 | |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 39 | namespace { |
| 40 | class MachineCSE : public MachineFunctionPass { |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 41 | const TargetInstrInfo *TII; |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 42 | const TargetRegisterInfo *TRI; |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 43 | AliasAnalysis *AA; |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 44 | MachineDominatorTree *DT; |
| 45 | MachineRegisterInfo *MRI; |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 46 | public: |
| 47 | static char ID; // Pass identification |
Owen Anderson | 081c34b | 2010-10-19 17:21:58 +0000 | [diff] [blame] | 48 | MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) { |
| 49 | initializeMachineCSEPass(*PassRegistry::getPassRegistry()); |
| 50 | } |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 51 | |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 52 | bool runOnMachineFunction(MachineFunction &MF) override; |
Andrew Trick | 1df91b0 | 2012-02-08 21:22:43 +0000 | [diff] [blame] | 53 | |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 54 | void getAnalysisUsage(AnalysisUsage &AU) const override { |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 55 | AU.setPreservesCFG(); |
| 56 | MachineFunctionPass::getAnalysisUsage(AU); |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 57 | AU.addRequired<AliasAnalysis>(); |
Evan Cheng | 6542416 | 2010-08-17 20:57:42 +0000 | [diff] [blame] | 58 | AU.addPreservedID(MachineLoopInfoID); |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 59 | AU.addRequired<MachineDominatorTree>(); |
| 60 | AU.addPreserved<MachineDominatorTree>(); |
| 61 | } |
| 62 | |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 63 | void releaseMemory() override { |
Evan Cheng | c2b768f | 2010-09-17 21:59:42 +0000 | [diff] [blame] | 64 | ScopeMap.clear(); |
| 65 | Exps.clear(); |
| 66 | } |
| 67 | |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 68 | private: |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 69 | const unsigned LookAheadLimit; |
Cameron Zwarich | 53eeba5 | 2011-01-03 04:07:46 +0000 | [diff] [blame] | 70 | typedef RecyclingAllocator<BumpPtrAllocator, |
| 71 | ScopedHashTableVal<MachineInstr*, unsigned> > AllocatorTy; |
| 72 | typedef ScopedHashTable<MachineInstr*, unsigned, |
| 73 | MachineInstrExpressionTrait, AllocatorTy> ScopedHTType; |
| 74 | typedef ScopedHTType::ScopeTy ScopeType; |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 75 | DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap; |
Cameron Zwarich | 53eeba5 | 2011-01-03 04:07:46 +0000 | [diff] [blame] | 76 | ScopedHTType VNT; |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 77 | SmallVector<MachineInstr*, 64> Exps; |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 78 | unsigned CurrVN; |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 79 | |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 80 | bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB); |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 81 | bool isPhysDefTriviallyDead(unsigned Reg, |
| 82 | MachineBasicBlock::const_iterator I, |
Nick Lewycky | 7a7a6db | 2012-07-05 06:19:21 +0000 | [diff] [blame] | 83 | MachineBasicBlock::const_iterator E) const; |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 84 | bool hasLivePhysRegDefUses(const MachineInstr *MI, |
| 85 | const MachineBasicBlock *MBB, |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 86 | SmallSet<unsigned,8> &PhysRefs, |
Craig Topper | a0ec3f9 | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 87 | SmallVectorImpl<unsigned> &PhysDefs, |
Ulrich Weigand | b64e211 | 2012-11-13 18:40:58 +0000 | [diff] [blame] | 88 | bool &PhysUseDef) const; |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 89 | bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI, |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 90 | SmallSet<unsigned,8> &PhysRefs, |
Craig Topper | a0ec3f9 | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 91 | SmallVectorImpl<unsigned> &PhysDefs, |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 92 | bool &NonLocal) const; |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 93 | bool isCSECandidate(MachineInstr *MI); |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 94 | bool isProfitableToCSE(unsigned CSReg, unsigned Reg, |
| 95 | MachineInstr *CSMI, MachineInstr *MI); |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 96 | void EnterScope(MachineBasicBlock *MBB); |
| 97 | void ExitScope(MachineBasicBlock *MBB); |
| 98 | bool ProcessBlock(MachineBasicBlock *MBB); |
| 99 | void ExitScopeIfDone(MachineDomTreeNode *Node, |
Bill Wendling | 96cb112 | 2012-07-19 00:04:14 +0000 | [diff] [blame] | 100 | DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren); |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 101 | bool PerformCSE(MachineDomTreeNode *Node); |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 102 | }; |
| 103 | } // end anonymous namespace |
| 104 | |
| 105 | char MachineCSE::ID = 0; |
Andrew Trick | 1dd8c85 | 2012-02-08 21:23:13 +0000 | [diff] [blame] | 106 | char &llvm::MachineCSEID = MachineCSE::ID; |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 107 | INITIALIZE_PASS_BEGIN(MachineCSE, "machine-cse", |
| 108 | "Machine Common Subexpression Elimination", false, false) |
| 109 | INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) |
| 110 | INITIALIZE_AG_DEPENDENCY(AliasAnalysis) |
| 111 | INITIALIZE_PASS_END(MachineCSE, "machine-cse", |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 112 | "Machine Common Subexpression Elimination", false, false) |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 113 | |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 114 | bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI, |
| 115 | MachineBasicBlock *MBB) { |
| 116 | bool Changed = false; |
| 117 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 118 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 119 | if (!MO.isReg() || !MO.isUse()) |
| 120 | continue; |
| 121 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 122 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 123 | continue; |
Evan Cheng | f437f73 | 2010-09-17 21:56:26 +0000 | [diff] [blame] | 124 | if (!MRI->hasOneNonDBGUse(Reg)) |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 125 | // Only coalesce single use copies. This ensure the copy will be |
| 126 | // deleted. |
| 127 | continue; |
| 128 | MachineInstr *DefMI = MRI->getVRegDef(Reg); |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 129 | if (!DefMI->isCopy()) |
| 130 | continue; |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 131 | unsigned SrcReg = DefMI->getOperand(1).getReg(); |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 132 | if (!TargetRegisterInfo::isVirtualRegister(SrcReg)) |
| 133 | continue; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 134 | if (DefMI->getOperand(0).getSubReg()) |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 135 | continue; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 136 | // FIXME: We should trivially coalesce subregister copies to expose CSE |
| 137 | // opportunities on instructions with truncated operands (see |
| 138 | // cse-add-with-overflow.ll). This can be done here as follows: |
| 139 | // if (SrcSubReg) |
| 140 | // RC = TRI->getMatchingSuperRegClass(MRI->getRegClass(SrcReg), RC, |
| 141 | // SrcSubReg); |
| 142 | // MO.substVirtReg(SrcReg, SrcSubReg, *TRI); |
| 143 | // |
| 144 | // The 2-addr pass has been updated to handle coalesced subregs. However, |
| 145 | // some machine-specific code still can't handle it. |
| 146 | // To handle it properly we also need a way find a constrained subregister |
| 147 | // class given a super-reg class and subreg index. |
| 148 | if (DefMI->getOperand(1).getSubReg()) |
| 149 | continue; |
| 150 | const TargetRegisterClass *RC = MRI->getRegClass(Reg); |
| 151 | if (!MRI->constrainRegClass(SrcReg, RC)) |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 152 | continue; |
| 153 | DEBUG(dbgs() << "Coalescing: " << *DefMI); |
Jakob Stoklund Olesen | bf4699c | 2010-10-06 23:54:39 +0000 | [diff] [blame] | 154 | DEBUG(dbgs() << "*** to: " << *MI); |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 155 | MO.setReg(SrcReg); |
| 156 | MRI->clearKillFlags(SrcReg); |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 157 | DefMI->eraseFromParent(); |
| 158 | ++NumCoalesces; |
| 159 | Changed = true; |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 160 | } |
| 161 | |
| 162 | return Changed; |
| 163 | } |
| 164 | |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 165 | bool |
| 166 | MachineCSE::isPhysDefTriviallyDead(unsigned Reg, |
| 167 | MachineBasicBlock::const_iterator I, |
| 168 | MachineBasicBlock::const_iterator E) const { |
Eric Christopher | e81d010 | 2010-05-21 23:40:03 +0000 | [diff] [blame] | 169 | unsigned LookAheadLeft = LookAheadLimit; |
Evan Cheng | 112e5e7 | 2010-03-23 20:33:48 +0000 | [diff] [blame] | 170 | while (LookAheadLeft) { |
Evan Cheng | 2250425 | 2010-03-24 01:50:28 +0000 | [diff] [blame] | 171 | // Skip over dbg_value's. |
| 172 | while (I != E && I->isDebugValue()) |
| 173 | ++I; |
| 174 | |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 175 | if (I == E) |
| 176 | // Reached end of block, register is obviously dead. |
| 177 | return true; |
| 178 | |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 179 | bool SeenDef = false; |
| 180 | for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) { |
| 181 | const MachineOperand &MO = I->getOperand(i); |
Jakob Stoklund Olesen | 2129a0f | 2012-02-28 02:08:50 +0000 | [diff] [blame] | 182 | if (MO.isRegMask() && MO.clobbersPhysReg(Reg)) |
| 183 | SeenDef = true; |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 184 | if (!MO.isReg() || !MO.getReg()) |
| 185 | continue; |
| 186 | if (!TRI->regsOverlap(MO.getReg(), Reg)) |
| 187 | continue; |
| 188 | if (MO.isUse()) |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 189 | // Found a use! |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 190 | return false; |
| 191 | SeenDef = true; |
| 192 | } |
| 193 | if (SeenDef) |
Andrew Trick | 1df91b0 | 2012-02-08 21:22:43 +0000 | [diff] [blame] | 194 | // See a def of Reg (or an alias) before encountering any use, it's |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 195 | // trivially dead. |
| 196 | return true; |
Evan Cheng | 112e5e7 | 2010-03-23 20:33:48 +0000 | [diff] [blame] | 197 | |
| 198 | --LookAheadLeft; |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 199 | ++I; |
| 200 | } |
| 201 | return false; |
| 202 | } |
| 203 | |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 204 | /// hasLivePhysRegDefUses - Return true if the specified instruction read/write |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 205 | /// physical registers (except for dead defs of physical registers). It also |
Evan Cheng | 2b4e727 | 2010-06-04 23:28:13 +0000 | [diff] [blame] | 206 | /// returns the physical register def by reference if it's the only one and the |
| 207 | /// instruction does not uses a physical register. |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 208 | bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI, |
| 209 | const MachineBasicBlock *MBB, |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 210 | SmallSet<unsigned,8> &PhysRefs, |
Craig Topper | a0ec3f9 | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 211 | SmallVectorImpl<unsigned> &PhysDefs, |
Ulrich Weigand | b64e211 | 2012-11-13 18:40:58 +0000 | [diff] [blame] | 212 | bool &PhysUseDef) const{ |
| 213 | // First, add all uses to PhysRefs. |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 214 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 215 | const MachineOperand &MO = MI->getOperand(i); |
Ulrich Weigand | b64e211 | 2012-11-13 18:40:58 +0000 | [diff] [blame] | 216 | if (!MO.isReg() || MO.isDef()) |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 217 | continue; |
| 218 | unsigned Reg = MO.getReg(); |
| 219 | if (!Reg) |
| 220 | continue; |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 221 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 222 | continue; |
Benjamin Kramer | 5fa2d45 | 2012-08-11 20:42:59 +0000 | [diff] [blame] | 223 | // Reading constant physregs is ok. |
| 224 | if (!MRI->isConstantPhysReg(Reg, *MBB->getParent())) |
| 225 | for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) |
Benjamin Kramer | cfc0ad6 | 2012-08-11 19:05:13 +0000 | [diff] [blame] | 226 | PhysRefs.insert(*AI); |
Ulrich Weigand | b64e211 | 2012-11-13 18:40:58 +0000 | [diff] [blame] | 227 | } |
| 228 | |
| 229 | // Next, collect all defs into PhysDefs. If any is already in PhysRefs |
| 230 | // (which currently contains only uses), set the PhysUseDef flag. |
| 231 | PhysUseDef = false; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 232 | MachineBasicBlock::const_iterator I = MI; I = std::next(I); |
Ulrich Weigand | b64e211 | 2012-11-13 18:40:58 +0000 | [diff] [blame] | 233 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 234 | const MachineOperand &MO = MI->getOperand(i); |
| 235 | if (!MO.isReg() || !MO.isDef()) |
| 236 | continue; |
| 237 | unsigned Reg = MO.getReg(); |
| 238 | if (!Reg) |
| 239 | continue; |
| 240 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 241 | continue; |
| 242 | // Check against PhysRefs even if the def is "dead". |
| 243 | if (PhysRefs.count(Reg)) |
| 244 | PhysUseDef = true; |
| 245 | // If the def is dead, it's ok. But the def may not marked "dead". That's |
| 246 | // common since this pass is run before livevariables. We can scan |
| 247 | // forward a few instructions and check if it is obviously dead. |
| 248 | if (!MO.isDead() && !isPhysDefTriviallyDead(Reg, I, MBB->end())) |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 249 | PhysDefs.push_back(Reg); |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 250 | } |
| 251 | |
Ulrich Weigand | b64e211 | 2012-11-13 18:40:58 +0000 | [diff] [blame] | 252 | // Finally, add all defs to PhysRefs as well. |
| 253 | for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) |
| 254 | for (MCRegAliasIterator AI(PhysDefs[i], TRI, true); AI.isValid(); ++AI) |
| 255 | PhysRefs.insert(*AI); |
| 256 | |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 257 | return !PhysRefs.empty(); |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 258 | } |
| 259 | |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 260 | bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI, |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 261 | SmallSet<unsigned,8> &PhysRefs, |
Craig Topper | a0ec3f9 | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 262 | SmallVectorImpl<unsigned> &PhysDefs, |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 263 | bool &NonLocal) const { |
Eli Friedman | 5e926ac | 2011-05-06 05:23:07 +0000 | [diff] [blame] | 264 | // For now conservatively returns false if the common subexpression is |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 265 | // not in the same basic block as the given instruction. The only exception |
| 266 | // is if the common subexpression is in the sole predecessor block. |
| 267 | const MachineBasicBlock *MBB = MI->getParent(); |
| 268 | const MachineBasicBlock *CSMBB = CSMI->getParent(); |
| 269 | |
| 270 | bool CrossMBB = false; |
| 271 | if (CSMBB != MBB) { |
Evan Cheng | f96703e | 2012-01-11 00:38:11 +0000 | [diff] [blame] | 272 | if (MBB->pred_size() != 1 || *MBB->pred_begin() != CSMBB) |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 273 | return false; |
Evan Cheng | f96703e | 2012-01-11 00:38:11 +0000 | [diff] [blame] | 274 | |
| 275 | for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) { |
Jakob Stoklund Olesen | fb9ebbf | 2012-10-15 21:57:41 +0000 | [diff] [blame] | 276 | if (MRI->isAllocatable(PhysDefs[i]) || MRI->isReserved(PhysDefs[i])) |
Lang Hames | c2e08db | 2012-02-17 00:27:16 +0000 | [diff] [blame] | 277 | // Avoid extending live range of physical registers if they are |
| 278 | //allocatable or reserved. |
Evan Cheng | f96703e | 2012-01-11 00:38:11 +0000 | [diff] [blame] | 279 | return false; |
| 280 | } |
| 281 | CrossMBB = true; |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 282 | } |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 283 | MachineBasicBlock::const_iterator I = CSMI; I = std::next(I); |
Eli Friedman | 5e926ac | 2011-05-06 05:23:07 +0000 | [diff] [blame] | 284 | MachineBasicBlock::const_iterator E = MI; |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 285 | MachineBasicBlock::const_iterator EE = CSMBB->end(); |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 286 | unsigned LookAheadLeft = LookAheadLimit; |
| 287 | while (LookAheadLeft) { |
Eli Friedman | 5e926ac | 2011-05-06 05:23:07 +0000 | [diff] [blame] | 288 | // Skip over dbg_value's. |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 289 | while (I != E && I != EE && I->isDebugValue()) |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 290 | ++I; |
Eli Friedman | 5e926ac | 2011-05-06 05:23:07 +0000 | [diff] [blame] | 291 | |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 292 | if (I == EE) { |
| 293 | assert(CrossMBB && "Reaching end-of-MBB without finding MI?"); |
Duncan Sands | 5b8a1db | 2012-02-05 14:20:11 +0000 | [diff] [blame] | 294 | (void)CrossMBB; |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 295 | CrossMBB = false; |
| 296 | NonLocal = true; |
| 297 | I = MBB->begin(); |
| 298 | EE = MBB->end(); |
| 299 | continue; |
| 300 | } |
| 301 | |
Eli Friedman | 5e926ac | 2011-05-06 05:23:07 +0000 | [diff] [blame] | 302 | if (I == E) |
| 303 | return true; |
| 304 | |
| 305 | for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) { |
| 306 | const MachineOperand &MO = I->getOperand(i); |
Jakob Stoklund Olesen | 2129a0f | 2012-02-28 02:08:50 +0000 | [diff] [blame] | 307 | // RegMasks go on instructions like calls that clobber lots of physregs. |
| 308 | // Don't attempt to CSE across such an instruction. |
| 309 | if (MO.isRegMask()) |
| 310 | return false; |
Eli Friedman | 5e926ac | 2011-05-06 05:23:07 +0000 | [diff] [blame] | 311 | if (!MO.isReg() || !MO.isDef()) |
| 312 | continue; |
| 313 | unsigned MOReg = MO.getReg(); |
| 314 | if (TargetRegisterInfo::isVirtualRegister(MOReg)) |
| 315 | continue; |
| 316 | if (PhysRefs.count(MOReg)) |
| 317 | return false; |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 318 | } |
Eli Friedman | 5e926ac | 2011-05-06 05:23:07 +0000 | [diff] [blame] | 319 | |
| 320 | --LookAheadLeft; |
| 321 | ++I; |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 322 | } |
| 323 | |
| 324 | return false; |
| 325 | } |
| 326 | |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 327 | bool MachineCSE::isCSECandidate(MachineInstr *MI) { |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 328 | if (MI->isPosition() || MI->isPHI() || MI->isImplicitDef() || MI->isKill() || |
| 329 | MI->isInlineAsm() || MI->isDebugValue()) |
Evan Cheng | 5196018 | 2010-03-08 23:49:12 +0000 | [diff] [blame] | 330 | return false; |
| 331 | |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 332 | // Ignore copies. |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 333 | if (MI->isCopyLike()) |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 334 | return false; |
| 335 | |
| 336 | // Ignore stuff that we obviously can't move. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 337 | if (MI->mayStore() || MI->isCall() || MI->isTerminator() || |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 338 | MI->hasUnmodeledSideEffects()) |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 339 | return false; |
| 340 | |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 341 | if (MI->mayLoad()) { |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 342 | // Okay, this instruction does a load. As a refinement, we allow the target |
| 343 | // to decide whether the loaded value is actually a constant. If so, we can |
| 344 | // actually use it as a load. |
| 345 | if (!MI->isInvariantLoad(AA)) |
| 346 | // FIXME: we should be able to hoist loads with no other side effects if |
| 347 | // there are no other instructions which can change memory in this loop. |
| 348 | // This is a trivial form of alias analysis. |
| 349 | return false; |
| 350 | } |
| 351 | return true; |
| 352 | } |
| 353 | |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 354 | /// isProfitableToCSE - Return true if it's profitable to eliminate MI with a |
| 355 | /// common expression that defines Reg. |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 356 | bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg, |
| 357 | MachineInstr *CSMI, MachineInstr *MI) { |
| 358 | // FIXME: Heuristics that works around the lack the live range splitting. |
| 359 | |
Manman Ren | ba86b13 | 2012-08-07 06:16:46 +0000 | [diff] [blame] | 360 | // If CSReg is used at all uses of Reg, CSE should not increase register |
| 361 | // pressure of CSReg. |
| 362 | bool MayIncreasePressure = true; |
| 363 | if (TargetRegisterInfo::isVirtualRegister(CSReg) && |
| 364 | TargetRegisterInfo::isVirtualRegister(Reg)) { |
| 365 | MayIncreasePressure = false; |
| 366 | SmallPtrSet<MachineInstr*, 8> CSUses; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 367 | for (MachineInstr &MI : MRI->use_nodbg_instructions(CSReg)) { |
| 368 | CSUses.insert(&MI); |
Manman Ren | ba86b13 | 2012-08-07 06:16:46 +0000 | [diff] [blame] | 369 | } |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 370 | for (MachineInstr &MI : MRI->use_nodbg_instructions(Reg)) { |
| 371 | if (!CSUses.count(&MI)) { |
Manman Ren | ba86b13 | 2012-08-07 06:16:46 +0000 | [diff] [blame] | 372 | MayIncreasePressure = true; |
| 373 | break; |
| 374 | } |
| 375 | } |
| 376 | } |
| 377 | if (!MayIncreasePressure) return true; |
| 378 | |
Chris Lattner | 622a11b | 2011-01-10 07:51:31 +0000 | [diff] [blame] | 379 | // Heuristics #1: Don't CSE "cheap" computation if the def is not local or in |
| 380 | // an immediate predecessor. We don't want to increase register pressure and |
| 381 | // end up causing other computation to be spilled. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 382 | if (MI->isAsCheapAsAMove()) { |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 383 | MachineBasicBlock *CSBB = CSMI->getParent(); |
| 384 | MachineBasicBlock *BB = MI->getParent(); |
Chris Lattner | 622a11b | 2011-01-10 07:51:31 +0000 | [diff] [blame] | 385 | if (CSBB != BB && !CSBB->isSuccessor(BB)) |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 386 | return false; |
| 387 | } |
| 388 | |
| 389 | // Heuristics #2: If the expression doesn't not use a vr and the only use |
| 390 | // of the redundant computation are copies, do not cse. |
| 391 | bool HasVRegUse = false; |
| 392 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 393 | const MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 394 | if (MO.isReg() && MO.isUse() && |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 395 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 396 | HasVRegUse = true; |
| 397 | break; |
| 398 | } |
| 399 | } |
| 400 | if (!HasVRegUse) { |
| 401 | bool HasNonCopyUse = false; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 402 | for (MachineInstr &MI : MRI->use_nodbg_instructions(Reg)) { |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 403 | // Ignore copies. |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 404 | if (!MI.isCopyLike()) { |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 405 | HasNonCopyUse = true; |
| 406 | break; |
| 407 | } |
| 408 | } |
| 409 | if (!HasNonCopyUse) |
| 410 | return false; |
| 411 | } |
| 412 | |
| 413 | // Heuristics #3: If the common subexpression is used by PHIs, do not reuse |
| 414 | // it unless the defined value is already used in the BB of the new use. |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 415 | bool HasPHI = false; |
| 416 | SmallPtrSet<MachineBasicBlock*, 4> CSBBs; |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 417 | for (MachineInstr &MI : MRI->use_nodbg_instructions(CSReg)) { |
| 418 | HasPHI |= MI.isPHI(); |
| 419 | CSBBs.insert(MI.getParent()); |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 420 | } |
| 421 | |
| 422 | if (!HasPHI) |
| 423 | return true; |
| 424 | return CSBBs.count(MI->getParent()); |
| 425 | } |
| 426 | |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 427 | void MachineCSE::EnterScope(MachineBasicBlock *MBB) { |
| 428 | DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n'); |
| 429 | ScopeType *Scope = new ScopeType(VNT); |
| 430 | ScopeMap[MBB] = Scope; |
| 431 | } |
| 432 | |
| 433 | void MachineCSE::ExitScope(MachineBasicBlock *MBB) { |
| 434 | DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n'); |
| 435 | DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB); |
| 436 | assert(SI != ScopeMap.end()); |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 437 | delete SI->second; |
Jakub Staszak | bb8ddc7 | 2012-11-26 22:14:19 +0000 | [diff] [blame] | 438 | ScopeMap.erase(SI); |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 439 | } |
| 440 | |
| 441 | bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) { |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 442 | bool Changed = false; |
| 443 | |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 444 | SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs; |
Manman Ren | 39ad568 | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 445 | SmallVector<unsigned, 2> ImplicitDefsToUpdate; |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 446 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) { |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 447 | MachineInstr *MI = &*I; |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 448 | ++I; |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 449 | |
| 450 | if (!isCSECandidate(MI)) |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 451 | continue; |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 452 | |
| 453 | bool FoundCSE = VNT.count(MI); |
| 454 | if (!FoundCSE) { |
| 455 | // Look for trivial copy coalescing opportunities. |
Evan Cheng | db8771a | 2010-04-02 02:21:24 +0000 | [diff] [blame] | 456 | if (PerformTrivialCoalescing(MI, MBB)) { |
Evan Cheng | cfea985 | 2011-04-11 18:47:20 +0000 | [diff] [blame] | 457 | Changed = true; |
| 458 | |
Evan Cheng | db8771a | 2010-04-02 02:21:24 +0000 | [diff] [blame] | 459 | // After coalescing MI itself may become a copy. |
Jakob Stoklund Olesen | 04c528a | 2010-07-16 04:45:42 +0000 | [diff] [blame] | 460 | if (MI->isCopyLike()) |
Evan Cheng | db8771a | 2010-04-02 02:21:24 +0000 | [diff] [blame] | 461 | continue; |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 462 | FoundCSE = VNT.count(MI); |
Evan Cheng | db8771a | 2010-04-02 02:21:24 +0000 | [diff] [blame] | 463 | } |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 464 | } |
Evan Cheng | a63cde2 | 2010-12-15 22:16:21 +0000 | [diff] [blame] | 465 | |
| 466 | // Commute commutable instructions. |
| 467 | bool Commuted = false; |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 468 | if (!FoundCSE && MI->isCommutable()) { |
Evan Cheng | a63cde2 | 2010-12-15 22:16:21 +0000 | [diff] [blame] | 469 | MachineInstr *NewMI = TII->commuteInstruction(MI); |
| 470 | if (NewMI) { |
| 471 | Commuted = true; |
| 472 | FoundCSE = VNT.count(NewMI); |
Evan Cheng | cfea985 | 2011-04-11 18:47:20 +0000 | [diff] [blame] | 473 | if (NewMI != MI) { |
Evan Cheng | a63cde2 | 2010-12-15 22:16:21 +0000 | [diff] [blame] | 474 | // New instruction. It doesn't need to be kept. |
| 475 | NewMI->eraseFromParent(); |
Evan Cheng | cfea985 | 2011-04-11 18:47:20 +0000 | [diff] [blame] | 476 | Changed = true; |
| 477 | } else if (!FoundCSE) |
Evan Cheng | a63cde2 | 2010-12-15 22:16:21 +0000 | [diff] [blame] | 478 | // MI was changed but it didn't help, commute it back! |
| 479 | (void)TII->commuteInstruction(MI); |
| 480 | } |
| 481 | } |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 482 | |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 483 | // If the instruction defines physical registers and the values *may* be |
Evan Cheng | 67bda72 | 2010-03-03 23:59:08 +0000 | [diff] [blame] | 484 | // used, then it's not safe to replace it with a common subexpression. |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 485 | // It's also not safe if the instruction uses physical registers. |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 486 | bool CrossMBBPhysDef = false; |
Nick Lewycky | 7a7a6db | 2012-07-05 06:19:21 +0000 | [diff] [blame] | 487 | SmallSet<unsigned, 8> PhysRefs; |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 488 | SmallVector<unsigned, 2> PhysDefs; |
Ulrich Weigand | b64e211 | 2012-11-13 18:40:58 +0000 | [diff] [blame] | 489 | bool PhysUseDef = false; |
| 490 | if (FoundCSE && hasLivePhysRegDefUses(MI, MBB, PhysRefs, |
| 491 | PhysDefs, PhysUseDef)) { |
Evan Cheng | 67bda72 | 2010-03-03 23:59:08 +0000 | [diff] [blame] | 492 | FoundCSE = false; |
| 493 | |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 494 | // ... Unless the CS is local or is in the sole predecessor block |
| 495 | // and it also defines the physical register which is not clobbered |
| 496 | // in between and the physical register uses were not clobbered. |
Ulrich Weigand | b64e211 | 2012-11-13 18:40:58 +0000 | [diff] [blame] | 497 | // This can never be the case if the instruction both uses and |
| 498 | // defines the same physical register, which was detected above. |
| 499 | if (!PhysUseDef) { |
| 500 | unsigned CSVN = VNT.lookup(MI); |
| 501 | MachineInstr *CSMI = Exps[CSVN]; |
| 502 | if (PhysRegDefsReach(CSMI, MI, PhysRefs, PhysDefs, CrossMBBPhysDef)) |
| 503 | FoundCSE = true; |
| 504 | } |
Evan Cheng | 835810b | 2010-05-21 21:22:19 +0000 | [diff] [blame] | 505 | } |
| 506 | |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 507 | if (!FoundCSE) { |
| 508 | VNT.insert(MI, CurrVN++); |
| 509 | Exps.push_back(MI); |
| 510 | continue; |
| 511 | } |
| 512 | |
| 513 | // Found a common subexpression, eliminate it. |
| 514 | unsigned CSVN = VNT.lookup(MI); |
| 515 | MachineInstr *CSMI = Exps[CSVN]; |
| 516 | DEBUG(dbgs() << "Examining: " << *MI); |
| 517 | DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI); |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 518 | |
| 519 | // Check if it's profitable to perform this CSE. |
| 520 | bool DoCSE = true; |
Manman Ren | 39ad568 | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 521 | unsigned NumDefs = MI->getDesc().getNumDefs() + |
| 522 | MI->getDesc().getNumImplicitDefs(); |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 523 | |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 524 | for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) { |
| 525 | MachineOperand &MO = MI->getOperand(i); |
| 526 | if (!MO.isReg() || !MO.isDef()) |
| 527 | continue; |
| 528 | unsigned OldReg = MO.getReg(); |
| 529 | unsigned NewReg = CSMI->getOperand(i).getReg(); |
Manman Ren | 39ad568 | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 530 | |
| 531 | // Go through implicit defs of CSMI and MI, if a def is not dead at MI, |
| 532 | // we should make sure it is not dead at CSMI. |
| 533 | if (MO.isImplicit() && !MO.isDead() && CSMI->getOperand(i).isDead()) |
| 534 | ImplicitDefsToUpdate.push_back(i); |
| 535 | if (OldReg == NewReg) { |
| 536 | --NumDefs; |
Evan Cheng | 6cc1aea | 2010-03-06 01:14:19 +0000 | [diff] [blame] | 537 | continue; |
Manman Ren | 39ad568 | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 538 | } |
Bill Wendling | f6fb7ed | 2011-10-12 23:03:40 +0000 | [diff] [blame] | 539 | |
Evan Cheng | 6cc1aea | 2010-03-06 01:14:19 +0000 | [diff] [blame] | 540 | assert(TargetRegisterInfo::isVirtualRegister(OldReg) && |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 541 | TargetRegisterInfo::isVirtualRegister(NewReg) && |
| 542 | "Do not CSE physical register defs!"); |
Bill Wendling | f6fb7ed | 2011-10-12 23:03:40 +0000 | [diff] [blame] | 543 | |
Evan Cheng | 2938a00 | 2010-03-10 02:12:03 +0000 | [diff] [blame] | 544 | if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) { |
Nick Lewycky | 7a7a6db | 2012-07-05 06:19:21 +0000 | [diff] [blame] | 545 | DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n"); |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 546 | DoCSE = false; |
| 547 | break; |
| 548 | } |
Bill Wendling | f6fb7ed | 2011-10-12 23:03:40 +0000 | [diff] [blame] | 549 | |
| 550 | // Don't perform CSE if the result of the old instruction cannot exist |
| 551 | // within the register class of the new instruction. |
| 552 | const TargetRegisterClass *OldRC = MRI->getRegClass(OldReg); |
| 553 | if (!MRI->constrainRegClass(NewReg, OldRC)) { |
Nick Lewycky | 7a7a6db | 2012-07-05 06:19:21 +0000 | [diff] [blame] | 554 | DEBUG(dbgs() << "*** Not the same register class, avoid CSE!\n"); |
Bill Wendling | f6fb7ed | 2011-10-12 23:03:40 +0000 | [diff] [blame] | 555 | DoCSE = false; |
| 556 | break; |
| 557 | } |
| 558 | |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 559 | CSEPairs.push_back(std::make_pair(OldReg, NewReg)); |
Evan Cheng | 16b48b8 | 2010-03-03 21:20:05 +0000 | [diff] [blame] | 560 | --NumDefs; |
| 561 | } |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 562 | |
| 563 | // Actually perform the elimination. |
| 564 | if (DoCSE) { |
Dan Gohman | 49b4589 | 2010-05-13 19:24:00 +0000 | [diff] [blame] | 565 | for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) { |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 566 | MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second); |
Dan Gohman | 49b4589 | 2010-05-13 19:24:00 +0000 | [diff] [blame] | 567 | MRI->clearKillFlags(CSEPairs[i].second); |
| 568 | } |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 569 | |
Manman Ren | 39ad568 | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 570 | // Go through implicit defs of CSMI and MI, if a def is not dead at MI, |
| 571 | // we should make sure it is not dead at CSMI. |
| 572 | for (unsigned i = 0, e = ImplicitDefsToUpdate.size(); i != e; ++i) |
| 573 | CSMI->getOperand(ImplicitDefsToUpdate[i]).setIsDead(false); |
| 574 | |
Evan Cheng | 97b5beb | 2012-01-10 02:02:58 +0000 | [diff] [blame] | 575 | if (CrossMBBPhysDef) { |
| 576 | // Add physical register defs now coming in from a predecessor to MBB |
| 577 | // livein list. |
| 578 | while (!PhysDefs.empty()) { |
| 579 | unsigned LiveIn = PhysDefs.pop_back_val(); |
| 580 | if (!MBB->isLiveIn(LiveIn)) |
| 581 | MBB->addLiveIn(LiveIn); |
| 582 | } |
| 583 | ++NumCrossBBCSEs; |
| 584 | } |
| 585 | |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 586 | MI->eraseFromParent(); |
| 587 | ++NumCSEs; |
Evan Cheng | 189c1ec | 2010-10-29 23:36:03 +0000 | [diff] [blame] | 588 | if (!PhysRefs.empty()) |
Evan Cheng | 2b4e727 | 2010-06-04 23:28:13 +0000 | [diff] [blame] | 589 | ++NumPhysCSEs; |
Evan Cheng | a63cde2 | 2010-12-15 22:16:21 +0000 | [diff] [blame] | 590 | if (Commuted) |
| 591 | ++NumCommutes; |
Evan Cheng | cfea985 | 2011-04-11 18:47:20 +0000 | [diff] [blame] | 592 | Changed = true; |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 593 | } else { |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 594 | VNT.insert(MI, CurrVN++); |
| 595 | Exps.push_back(MI); |
| 596 | } |
| 597 | CSEPairs.clear(); |
Manman Ren | 39ad568 | 2012-08-08 00:51:41 +0000 | [diff] [blame] | 598 | ImplicitDefsToUpdate.clear(); |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 599 | } |
| 600 | |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 601 | return Changed; |
| 602 | } |
| 603 | |
| 604 | /// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given |
| 605 | /// dominator tree node if its a leaf or all of its children are done. Walk |
| 606 | /// up the dominator tree to destroy ancestors which are now done. |
| 607 | void |
| 608 | MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node, |
Nick Lewycky | 7a7a6db | 2012-07-05 06:19:21 +0000 | [diff] [blame] | 609 | DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren) { |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 610 | if (OpenChildren[Node]) |
| 611 | return; |
| 612 | |
| 613 | // Pop scope. |
| 614 | ExitScope(Node->getBlock()); |
| 615 | |
| 616 | // Now traverse upwards to pop ancestors whose offsprings are all done. |
Nick Lewycky | 7a7a6db | 2012-07-05 06:19:21 +0000 | [diff] [blame] | 617 | while (MachineDomTreeNode *Parent = Node->getIDom()) { |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 618 | unsigned Left = --OpenChildren[Parent]; |
| 619 | if (Left != 0) |
| 620 | break; |
| 621 | ExitScope(Parent->getBlock()); |
| 622 | Node = Parent; |
| 623 | } |
| 624 | } |
| 625 | |
| 626 | bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) { |
| 627 | SmallVector<MachineDomTreeNode*, 32> Scopes; |
| 628 | SmallVector<MachineDomTreeNode*, 8> WorkList; |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 629 | DenseMap<MachineDomTreeNode*, unsigned> OpenChildren; |
| 630 | |
Evan Cheng | c2b768f | 2010-09-17 21:59:42 +0000 | [diff] [blame] | 631 | CurrVN = 0; |
| 632 | |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 633 | // Perform a DFS walk to determine the order of visit. |
| 634 | WorkList.push_back(Node); |
| 635 | do { |
| 636 | Node = WorkList.pop_back_val(); |
| 637 | Scopes.push_back(Node); |
| 638 | const std::vector<MachineDomTreeNode*> &Children = Node->getChildren(); |
| 639 | unsigned NumChildren = Children.size(); |
| 640 | OpenChildren[Node] = NumChildren; |
| 641 | for (unsigned i = 0; i != NumChildren; ++i) { |
| 642 | MachineDomTreeNode *Child = Children[i]; |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 643 | WorkList.push_back(Child); |
| 644 | } |
| 645 | } while (!WorkList.empty()); |
| 646 | |
| 647 | // Now perform CSE. |
| 648 | bool Changed = false; |
| 649 | for (unsigned i = 0, e = Scopes.size(); i != e; ++i) { |
| 650 | MachineDomTreeNode *Node = Scopes[i]; |
| 651 | MachineBasicBlock *MBB = Node->getBlock(); |
| 652 | EnterScope(MBB); |
| 653 | Changed |= ProcessBlock(MBB); |
| 654 | // If it's a leaf node, it's done. Traverse upwards to pop ancestors. |
Nick Lewycky | 7a7a6db | 2012-07-05 06:19:21 +0000 | [diff] [blame] | 655 | ExitScopeIfDone(Node, OpenChildren); |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 656 | } |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 657 | |
| 658 | return Changed; |
| 659 | } |
| 660 | |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 661 | bool MachineCSE::runOnMachineFunction(MachineFunction &MF) { |
Stephen Hines | 36b5688 | 2014-04-23 16:57:46 -0700 | [diff] [blame] | 662 | if (skipOptnoneFunction(*MF.getFunction())) |
| 663 | return false; |
| 664 | |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 665 | TII = MF.getTarget().getInstrInfo(); |
Evan Cheng | b3958e8 | 2010-03-04 01:33:55 +0000 | [diff] [blame] | 666 | TRI = MF.getTarget().getRegisterInfo(); |
Evan Cheng | 6ba9554 | 2010-03-03 02:48:20 +0000 | [diff] [blame] | 667 | MRI = &MF.getRegInfo(); |
Evan Cheng | a5f32cb | 2010-03-04 21:18:08 +0000 | [diff] [blame] | 668 | AA = &getAnalysis<AliasAnalysis>(); |
Evan Cheng | 31f94c7 | 2010-03-09 03:21:12 +0000 | [diff] [blame] | 669 | DT = &getAnalysis<MachineDominatorTree>(); |
Evan Cheng | 3115698 | 2010-04-21 00:21:07 +0000 | [diff] [blame] | 670 | return PerformCSE(DT->getRootNode()); |
Evan Cheng | c6fe333 | 2010-03-02 02:38:24 +0000 | [diff] [blame] | 671 | } |