blob: b3d7fbfcf99acde60b9560345c6ee3ee8dfd57f8 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000060 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Chris Lattner5bab7852008-01-25 17:24:52 +000082 cl::desc("Instruction schedulers available (before register"
83 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000084
Jim Laskey9ff542f2006-08-01 18:29:48 +000085 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000086 defaultListDAGScheduler("default", " Best scheduler for the target",
87 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000088} // namespace
89
Chris Lattnerbf996f12007-04-30 17:29:31 +000090namespace { struct AsmOperandInfo; }
91
Chris Lattner864635a2006-02-22 22:37:12 +000092namespace {
93 /// RegsForValue - This struct represents the physical registers that a
94 /// particular value is assigned and the type information about the value.
95 /// This is needed because values can be promoted into larger registers and
96 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000097 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000098 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000099 /// or register set (for expanded values) that the value should be assigned
100 /// to.
101 std::vector<unsigned> Regs;
102
103 /// RegVT - The value type of each register.
104 ///
105 MVT::ValueType RegVT;
106
107 /// ValueVT - The value type of the LLVM value, which may be promoted from
108 /// RegVT or made from merging the two expanded parts.
109 MVT::ValueType ValueVT;
110
111 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
112
113 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
114 : RegVT(regvt), ValueVT(valuevt) {
115 Regs.push_back(Reg);
116 }
117 RegsForValue(const std::vector<unsigned> &regs,
118 MVT::ValueType regvt, MVT::ValueType valuevt)
119 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
120 }
121
122 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
123 /// this value and returns the result as a ValueVT value. This uses
124 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000126 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000127 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000128
129 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
130 /// specified value into the registers specified by this object. This uses
131 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000132 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000133 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000134 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000135
136 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
137 /// operand list. This adds the code marker and includes the number of
138 /// values added into it.
139 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000140 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000141 };
142}
Evan Cheng4ef10862006-01-23 07:01:07 +0000143
Chris Lattner1c08c712005-01-07 07:47:53 +0000144namespace llvm {
145 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 /// createDefaultScheduler - This creates an instruction scheduler appropriate
147 /// for the target.
148 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
149 SelectionDAG *DAG,
150 MachineBasicBlock *BB) {
151 TargetLowering &TLI = IS->getTargetLowering();
152
153 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
154 return createTDListDAGScheduler(IS, DAG, BB);
155 } else {
156 assert(TLI.getSchedulingPreference() ==
157 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
158 return createBURRListDAGScheduler(IS, DAG, BB);
159 }
160 }
161
162
163 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000164 /// FunctionLoweringInfo - This contains information that is global to a
165 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000166 class FunctionLoweringInfo {
167 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000168 TargetLowering &TLI;
169 Function &Fn;
170 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000171 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000172
173 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
174
175 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
176 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
177
178 /// ValueMap - Since we emit code for the function a basic block at a time,
179 /// we must remember which virtual registers hold the values for
180 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000181 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000182
183 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
184 /// the entry block. This allows the allocas to be efficiently referenced
185 /// anywhere in the function.
186 std::map<const AllocaInst*, int> StaticAllocaMap;
187
Duncan Sandsf4070822007-06-15 19:04:19 +0000188#ifndef NDEBUG
189 SmallSet<Instruction*, 8> CatchInfoLost;
190 SmallSet<Instruction*, 8> CatchInfoFound;
191#endif
192
Chris Lattner1c08c712005-01-07 07:47:53 +0000193 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000194 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000195 }
Chris Lattner571e4342006-10-27 21:36:01 +0000196
197 /// isExportedInst - Return true if the specified value is an instruction
198 /// exported from its block.
199 bool isExportedInst(const Value *V) {
200 return ValueMap.count(V);
201 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000202
Chris Lattner3c384492006-03-16 19:51:18 +0000203 unsigned CreateRegForValue(const Value *V);
204
Chris Lattner1c08c712005-01-07 07:47:53 +0000205 unsigned InitializeRegForValue(const Value *V) {
206 unsigned &R = ValueMap[V];
207 assert(R == 0 && "Already initialized this value register!");
208 return R = CreateRegForValue(V);
209 }
210 };
211}
212
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000213/// isSelector - Return true if this instruction is a call to the
214/// eh.selector intrinsic.
215static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000216 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000217 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
218 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000219 return false;
220}
221
Chris Lattner1c08c712005-01-07 07:47:53 +0000222/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000223/// PHI nodes or outside of the basic block that defines it, or used by a
224/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000225static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
226 if (isa<PHINode>(I)) return true;
227 BasicBlock *BB = I->getParent();
228 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000229 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000230 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000231 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 return true;
233 return false;
234}
235
Chris Lattnerbf209482005-10-30 19:42:35 +0000236/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000237/// entry block, return true. This includes arguments used by switches, since
238/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000239static bool isOnlyUsedInEntryBlock(Argument *A) {
240 BasicBlock *Entry = A->getParent()->begin();
241 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000242 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000243 return false; // Use not in entry block.
244 return true;
245}
246
Chris Lattner1c08c712005-01-07 07:47:53 +0000247FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000248 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000250
Chris Lattnerbf209482005-10-30 19:42:35 +0000251 // Create a vreg for each argument register that is not dead and is used
252 // outside of the entry block for the function.
253 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
254 AI != E; ++AI)
255 if (!isOnlyUsedInEntryBlock(AI))
256 InitializeRegForValue(AI);
257
Chris Lattner1c08c712005-01-07 07:47:53 +0000258 // Initialize the mapping of values to registers. This is only set up for
259 // instruction values that are used outside of the block that defines
260 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000261 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000262 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
263 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000264 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000265 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000266 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000267 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000268 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000269 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000270
Reid Spencerb83eb642006-10-20 07:07:24 +0000271 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000272 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000273 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000274 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000275 }
276
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000277 for (; BB != EB; ++BB)
278 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000279 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
280 if (!isa<AllocaInst>(I) ||
281 !StaticAllocaMap.count(cast<AllocaInst>(I)))
282 InitializeRegForValue(I);
283
284 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
285 // also creates the initial PHI MachineInstrs, though none of the input
286 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000287 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000288 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
289 MBBMap[BB] = MBB;
290 MF.getBasicBlockList().push_back(MBB);
291
292 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
293 // appropriate.
294 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000295 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
296 if (PN->use_empty()) continue;
297
298 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000299 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000300 unsigned PHIReg = ValueMap[PN];
301 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000303 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000304 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000305 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000306 }
307}
308
Chris Lattner3c384492006-03-16 19:51:18 +0000309/// CreateRegForValue - Allocate the appropriate number of virtual registers of
310/// the correctly promoted or expanded types. Assign these registers
311/// consecutive vreg numbers and return the first assigned number.
312unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
313 MVT::ValueType VT = TLI.getValueType(V->getType());
314
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000315 unsigned NumRegisters = TLI.getNumRegisters(VT);
316 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000317
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000318 unsigned R = MakeReg(RegisterVT);
319 for (unsigned i = 1; i != NumRegisters; ++i)
320 MakeReg(RegisterVT);
321
Chris Lattner3c384492006-03-16 19:51:18 +0000322 return R;
323}
Chris Lattner1c08c712005-01-07 07:47:53 +0000324
325//===----------------------------------------------------------------------===//
326/// SelectionDAGLowering - This is the common target-independent lowering
327/// implementation that is parameterized by a TargetLowering object.
328/// Also, targets can overload any lowering method.
329///
330namespace llvm {
331class SelectionDAGLowering {
332 MachineBasicBlock *CurMBB;
333
Chris Lattner0da331f2007-02-04 01:31:47 +0000334 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Chris Lattnerd3948112005-01-17 22:19:26 +0000336 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
337 /// them up and then emit token factor nodes when possible. This allows us to
338 /// get simple disambiguation between loads without worrying about alias
339 /// analysis.
340 std::vector<SDOperand> PendingLoads;
341
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000342 /// Case - A struct to record the Value for a switch case, and the
343 /// case's target basic block.
344 struct Case {
345 Constant* Low;
346 Constant* High;
347 MachineBasicBlock* BB;
348
349 Case() : Low(0), High(0), BB(0) { }
350 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
351 Low(low), High(high), BB(bb) { }
352 uint64_t size() const {
353 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
354 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
355 return (rHigh - rLow + 1ULL);
356 }
357 };
358
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000359 struct CaseBits {
360 uint64_t Mask;
361 MachineBasicBlock* BB;
362 unsigned Bits;
363
364 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
365 Mask(mask), BB(bb), Bits(bits) { }
366 };
367
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000368 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000369 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000370 typedef CaseVector::iterator CaseItr;
371 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000372
373 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
374 /// of conditional branches.
375 struct CaseRec {
376 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
377 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
378
379 /// CaseBB - The MBB in which to emit the compare and branch
380 MachineBasicBlock *CaseBB;
381 /// LT, GE - If nonzero, we know the current case value must be less-than or
382 /// greater-than-or-equal-to these Constants.
383 Constant *LT;
384 Constant *GE;
385 /// Range - A pair of iterators representing the range of case values to be
386 /// processed at this point in the binary search tree.
387 CaseRange Range;
388 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000389
390 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000391
392 /// The comparison function for sorting the switch case values in the vector.
393 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000394 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000395 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000396 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
397 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
398 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
399 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000400 }
401 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000402
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000403 struct CaseBitsCmp {
404 bool operator () (const CaseBits& C1, const CaseBits& C2) {
405 return C1.Bits > C2.Bits;
406 }
407 };
408
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000409 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000410
Chris Lattner1c08c712005-01-07 07:47:53 +0000411public:
412 // TLI - This is information that describes the available target features we
413 // need for lowering. This indicates when operations are unavailable,
414 // implemented with a libcall, etc.
415 TargetLowering &TLI;
416 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000417 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000418 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000419
Nate Begemanf15485a2006-03-27 01:32:24 +0000420 /// SwitchCases - Vector of CaseBlock structures used to communicate
421 /// SwitchInst code generation information.
422 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000423 /// JTCases - Vector of JumpTable structures used to communicate
424 /// SwitchInst code generation information.
425 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000426 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000427
Chris Lattner1c08c712005-01-07 07:47:53 +0000428 /// FuncInfo - Information about the function as a whole.
429 ///
430 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000431
432 /// GCI - Garbage collection metadata for the function.
433 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000434
435 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000436 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000437 FunctionLoweringInfo &funcinfo,
438 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000439 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000440 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000441 }
442
Chris Lattnera651cf62005-01-17 19:43:36 +0000443 /// getRoot - Return the current virtual root of the Selection DAG.
444 ///
445 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000446 if (PendingLoads.empty())
447 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000448
Chris Lattnerd3948112005-01-17 22:19:26 +0000449 if (PendingLoads.size() == 1) {
450 SDOperand Root = PendingLoads[0];
451 DAG.setRoot(Root);
452 PendingLoads.clear();
453 return Root;
454 }
455
456 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000457 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
458 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000459 PendingLoads.clear();
460 DAG.setRoot(Root);
461 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000462 }
463
Chris Lattner571e4342006-10-27 21:36:01 +0000464 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
465
Chris Lattner1c08c712005-01-07 07:47:53 +0000466 void visit(Instruction &I) { visit(I.getOpcode(), I); }
467
468 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000469 // Note: this doesn't use InstVisitor, because it has to work with
470 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000471 switch (Opcode) {
472 default: assert(0 && "Unknown instruction type encountered!");
473 abort();
474 // Build the switch statement using the Instruction.def file.
475#define HANDLE_INST(NUM, OPCODE, CLASS) \
476 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
477#include "llvm/Instruction.def"
478 }
479 }
480
481 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
482
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000483 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000484 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000485 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000486
Chris Lattner199862b2006-03-16 19:57:50 +0000487 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000488
Chris Lattner0da331f2007-02-04 01:31:47 +0000489 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000490 SDOperand &N = NodeMap[V];
491 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000492 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000493 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000494
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000495 void GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
496 std::set<unsigned> &OutputRegs,
497 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000498
Chris Lattner571e4342006-10-27 21:36:01 +0000499 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
500 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
501 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000502 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000503 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000504 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000505 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 // Terminator instructions.
508 void visitRet(ReturnInst &I);
509 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000510 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000511 void visitUnreachable(UnreachableInst &I) { /* noop */ }
512
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000513 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000514 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000515 CaseRecVector& WorkList,
516 Value* SV,
517 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000518 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000519 CaseRecVector& WorkList,
520 Value* SV,
521 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000522 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000523 CaseRecVector& WorkList,
524 Value* SV,
525 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000526 bool handleBitTestsSwitchCase(CaseRec& CR,
527 CaseRecVector& WorkList,
528 Value* SV,
529 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000530 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000531 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
532 void visitBitTestCase(MachineBasicBlock* NextMBB,
533 unsigned Reg,
534 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000535 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000536 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
537 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000538
Chris Lattner1c08c712005-01-07 07:47:53 +0000539 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000540 void visitInvoke(InvokeInst &I);
541 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000542
Dan Gohman7f321562007-06-25 16:23:39 +0000543 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000544 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000545 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000546 if (I.getType()->isFPOrFPVector())
547 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000548 else
Dan Gohman7f321562007-06-25 16:23:39 +0000549 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000550 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000551 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000552 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000553 if (I.getType()->isFPOrFPVector())
554 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000555 else
Dan Gohman7f321562007-06-25 16:23:39 +0000556 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000557 }
Dan Gohman7f321562007-06-25 16:23:39 +0000558 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
559 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
560 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
561 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
562 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
563 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
564 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
565 void visitOr (User &I) { visitBinary(I, ISD::OR); }
566 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000567 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000568 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
569 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000570 void visitICmp(User &I);
571 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000572 // Visit the conversion instructions
573 void visitTrunc(User &I);
574 void visitZExt(User &I);
575 void visitSExt(User &I);
576 void visitFPTrunc(User &I);
577 void visitFPExt(User &I);
578 void visitFPToUI(User &I);
579 void visitFPToSI(User &I);
580 void visitUIToFP(User &I);
581 void visitSIToFP(User &I);
582 void visitPtrToInt(User &I);
583 void visitIntToPtr(User &I);
584 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000585
Chris Lattner2bbd8102006-03-29 00:11:43 +0000586 void visitExtractElement(User &I);
587 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000588 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000589
Chris Lattner1c08c712005-01-07 07:47:53 +0000590 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000591 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000592
593 void visitMalloc(MallocInst &I);
594 void visitFree(FreeInst &I);
595 void visitAlloca(AllocaInst &I);
596 void visitLoad(LoadInst &I);
597 void visitStore(StoreInst &I);
598 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
599 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000600 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000601 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000602 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000603
Chris Lattner1c08c712005-01-07 07:47:53 +0000604 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000605 void visitVAArg(VAArgInst &I);
606 void visitVAEnd(CallInst &I);
607 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000608
Chris Lattner7041ee32005-01-11 05:56:49 +0000609 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000610
611 void visitUserOp1(Instruction &I) {
612 assert(0 && "UserOp1 should not exist at instruction selection time!");
613 abort();
614 }
615 void visitUserOp2(Instruction &I) {
616 assert(0 && "UserOp2 should not exist at instruction selection time!");
617 abort();
618 }
619};
620} // end namespace llvm
621
Dan Gohman6183f782007-07-05 20:12:34 +0000622
Duncan Sandsb988bac2008-02-11 20:58:28 +0000623/// getCopyFromParts - Create a value that contains the specified legal parts
624/// combined into the value they represent. If the parts combine to a type
625/// larger then ValueVT then AssertOp can be used to specify whether the extra
626/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
627/// (ISD::AssertSext). Likewise TruncExact is used for floating point types to
628/// indicate that the extra bits can be discarded without losing precision.
Dan Gohman6183f782007-07-05 20:12:34 +0000629static SDOperand getCopyFromParts(SelectionDAG &DAG,
630 const SDOperand *Parts,
631 unsigned NumParts,
632 MVT::ValueType PartVT,
633 MVT::ValueType ValueVT,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000634 ISD::NodeType AssertOp = ISD::DELETED_NODE,
635 bool TruncExact = false) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000636 assert(NumParts > 0 && "No parts to assemble!");
637 TargetLowering &TLI = DAG.getTargetLoweringInfo();
638 SDOperand Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000639
Duncan Sands014e04a2008-02-12 20:46:31 +0000640 if (NumParts > 1) {
641 // Assemble the value from multiple parts.
642 if (!MVT::isVector(ValueVT)) {
643 unsigned PartBits = MVT::getSizeInBits(PartVT);
644 unsigned ValueBits = MVT::getSizeInBits(ValueVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000645
Duncan Sands014e04a2008-02-12 20:46:31 +0000646 // Assemble the power of 2 part.
647 unsigned RoundParts = NumParts & (NumParts - 1) ?
648 1 << Log2_32(NumParts) : NumParts;
649 unsigned RoundBits = PartBits * RoundParts;
650 MVT::ValueType RoundVT = RoundBits == ValueBits ?
651 ValueVT : MVT::getIntegerType(RoundBits);
652 SDOperand Lo, Hi;
653
654 if (RoundParts > 2) {
655 MVT::ValueType HalfVT = MVT::getIntegerType(RoundBits/2);
656 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
657 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
658 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000659 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000660 Lo = Parts[0];
661 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000662 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000663 if (TLI.isBigEndian())
664 std::swap(Lo, Hi);
665 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
666
667 if (RoundParts < NumParts) {
668 // Assemble the trailing non-power-of-2 part.
669 unsigned OddParts = NumParts - RoundParts;
670 MVT::ValueType OddVT = MVT::getIntegerType(OddParts * PartBits);
671 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
672
673 // Combine the round and odd parts.
674 Lo = Val;
675 if (TLI.isBigEndian())
676 std::swap(Lo, Hi);
677 MVT::ValueType TotalVT = MVT::getIntegerType(NumParts * PartBits);
678 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
679 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
680 DAG.getConstant(MVT::getSizeInBits(Lo.getValueType()),
681 TLI.getShiftAmountTy()));
682 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
683 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
684 }
685 } else {
686 // Handle a multi-element vector.
687 MVT::ValueType IntermediateVT, RegisterVT;
688 unsigned NumIntermediates;
689 unsigned NumRegs =
690 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
691 RegisterVT);
692
693 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
694 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
695 assert(RegisterVT == Parts[0].getValueType() &&
696 "Part type doesn't match part!");
697
698 // Assemble the parts into intermediate operands.
699 SmallVector<SDOperand, 8> Ops(NumIntermediates);
700 if (NumIntermediates == NumParts) {
701 // If the register was not expanded, truncate or copy the value,
702 // as appropriate.
703 for (unsigned i = 0; i != NumParts; ++i)
704 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
705 PartVT, IntermediateVT);
706 } else if (NumParts > 0) {
707 // If the intermediate type was expanded, build the intermediate operands
708 // from the parts.
709 assert(NumParts % NumIntermediates == 0 &&
710 "Must expand into a divisible number of parts!");
711 unsigned Factor = NumParts / NumIntermediates;
712 for (unsigned i = 0; i != NumIntermediates; ++i)
713 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
714 PartVT, IntermediateVT);
715 }
716
717 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
718 // operands.
719 Val = DAG.getNode(MVT::isVector(IntermediateVT) ?
720 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
721 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000722 }
Dan Gohman6183f782007-07-05 20:12:34 +0000723 }
724
Duncan Sands014e04a2008-02-12 20:46:31 +0000725 // There is now one part, held in Val. Correct it to match ValueVT.
726 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000727
Duncan Sands014e04a2008-02-12 20:46:31 +0000728 if (PartVT == ValueVT)
729 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000730
Duncan Sands014e04a2008-02-12 20:46:31 +0000731 if (MVT::isVector(PartVT)) {
732 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
733 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000734 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000735
736 if (MVT::isVector(ValueVT)) {
737 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
738 MVT::getVectorNumElements(ValueVT) == 1 &&
739 "Only trivial scalar-to-vector conversions should get here!");
740 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
741 }
742
743 if (MVT::isInteger(PartVT) &&
744 MVT::isInteger(ValueVT)) {
745 if (MVT::getSizeInBits(ValueVT) < MVT::getSizeInBits(PartVT)) {
746 // For a truncate, see if we have any information to
747 // indicate whether the truncated bits will always be
748 // zero or sign-extension.
749 if (AssertOp != ISD::DELETED_NODE)
750 Val = DAG.getNode(AssertOp, PartVT, Val,
751 DAG.getValueType(ValueVT));
752 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
753 } else {
754 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
755 }
756 }
757
758 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT))
759 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
760 DAG.getIntPtrConstant(TruncExact));
761
762 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
763 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
764
765 assert(0 && "Unknown mismatch!");
Dan Gohman6183f782007-07-05 20:12:34 +0000766}
767
Duncan Sandsb988bac2008-02-11 20:58:28 +0000768/// getCopyToParts - Create a series of nodes that contain the specified value
769/// split into legal parts. If the parts contain more bits than Val, then, for
770/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000771static void getCopyToParts(SelectionDAG &DAG,
772 SDOperand Val,
773 SDOperand *Parts,
774 unsigned NumParts,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000775 MVT::ValueType PartVT,
776 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000777 TargetLowering &TLI = DAG.getTargetLoweringInfo();
778 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000779 MVT::ValueType ValueVT = Val.getValueType();
Duncan Sands014e04a2008-02-12 20:46:31 +0000780 unsigned PartBits = MVT::getSizeInBits(PartVT);
781 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000782
Duncan Sands014e04a2008-02-12 20:46:31 +0000783 if (!NumParts)
784 return;
785
786 if (!MVT::isVector(ValueVT)) {
787 if (PartVT == ValueVT) {
788 assert(NumParts == 1 && "No-op copy with multiple parts!");
789 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000790 return;
791 }
792
Duncan Sands014e04a2008-02-12 20:46:31 +0000793 if (NumParts * PartBits > MVT::getSizeInBits(ValueVT)) {
794 // If the parts cover more bits than the value has, promote the value.
795 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
796 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +0000797 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000798 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
799 ValueVT = MVT::getIntegerType(NumParts * PartBits);
800 Val = DAG.getNode(ExtendKind, ValueVT, Val);
801 } else {
802 assert(0 && "Unknown mismatch!");
803 }
804 } else if (PartBits == MVT::getSizeInBits(ValueVT)) {
805 // Different types of the same size.
806 assert(NumParts == 1 && PartVT != ValueVT);
807 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
808 } else if (NumParts * PartBits < MVT::getSizeInBits(ValueVT)) {
809 // If the parts cover less bits than value has, truncate the value.
810 if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
811 ValueVT = MVT::getIntegerType(NumParts * PartBits);
812 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000813 } else {
814 assert(0 && "Unknown mismatch!");
815 }
816 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000817
818 // The value may have changed - recompute ValueVT.
819 ValueVT = Val.getValueType();
820 assert(NumParts * PartBits == MVT::getSizeInBits(ValueVT) &&
821 "Failed to tile the value with PartVT!");
822
823 if (NumParts == 1) {
824 assert(PartVT == ValueVT && "Type conversion failed!");
825 Parts[0] = Val;
826 return;
827 }
828
829 // Expand the value into multiple parts.
830 if (NumParts & (NumParts - 1)) {
831 // The number of parts is not a power of 2. Split off and copy the tail.
832 assert(MVT::isInteger(PartVT) && MVT::isInteger(ValueVT) &&
833 "Do not know what to expand to!");
834 unsigned RoundParts = 1 << Log2_32(NumParts);
835 unsigned RoundBits = RoundParts * PartBits;
836 unsigned OddParts = NumParts - RoundParts;
837 SDOperand OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
838 DAG.getConstant(RoundBits,
839 TLI.getShiftAmountTy()));
840 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
841 if (TLI.isBigEndian())
842 // The odd parts were reversed by getCopyToParts - unreverse them.
843 std::reverse(Parts + RoundParts, Parts + NumParts);
844 NumParts = RoundParts;
845 ValueVT = MVT::getIntegerType(NumParts * PartBits);
846 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
847 }
848
849 // The number of parts is a power of 2. Repeatedly bisect the value using
850 // EXTRACT_ELEMENT.
851 Parts[0] = Val;
852 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
853 for (unsigned i = 0; i < NumParts; i += StepSize) {
854 unsigned ThisBits = StepSize * PartBits / 2;
855 MVT::ValueType ThisVT =
856 ThisBits == PartBits ? PartVT : MVT::getIntegerType (ThisBits);
857
858 Parts[i+StepSize/2] =
859 DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Parts[i],
860 DAG.getConstant(1, PtrVT));
861 Parts[i] =
862 DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Parts[i],
863 DAG.getConstant(0, PtrVT));
864 }
865 }
866
867 if (TLI.isBigEndian())
868 std::reverse(Parts, Parts + NumParts);
869
870 return;
871 }
872
873 // Vector ValueVT.
874 if (NumParts == 1) {
875 if (PartVT != ValueVT) {
876 if (MVT::isVector(PartVT)) {
877 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
878 } else {
879 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
880 MVT::getVectorNumElements(ValueVT) == 1 &&
881 "Only trivial vector-to-scalar conversions should get here!");
882 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
883 DAG.getConstant(0, PtrVT));
884 }
885 }
886
Dan Gohman6183f782007-07-05 20:12:34 +0000887 Parts[0] = Val;
888 return;
889 }
890
891 // Handle a multi-element vector.
892 MVT::ValueType IntermediateVT, RegisterVT;
893 unsigned NumIntermediates;
894 unsigned NumRegs =
895 DAG.getTargetLoweringInfo()
896 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
897 RegisterVT);
898 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
899
900 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
901 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
902
903 // Split the vector into intermediate operands.
904 SmallVector<SDOperand, 8> Ops(NumIntermediates);
905 for (unsigned i = 0; i != NumIntermediates; ++i)
906 if (MVT::isVector(IntermediateVT))
907 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
908 IntermediateVT, Val,
909 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000910 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000911 else
912 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
913 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000914 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000915
916 // Split the intermediate operands into legal parts.
917 if (NumParts == NumIntermediates) {
918 // If the register was not expanded, promote or copy the value,
919 // as appropriate.
920 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000921 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000922 } else if (NumParts > 0) {
923 // If the intermediate type was expanded, split each the value into
924 // legal parts.
925 assert(NumParts % NumIntermediates == 0 &&
926 "Must expand into a divisible number of parts!");
927 unsigned Factor = NumParts / NumIntermediates;
928 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000929 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000930 }
931}
932
933
Chris Lattner199862b2006-03-16 19:57:50 +0000934SDOperand SelectionDAGLowering::getValue(const Value *V) {
935 SDOperand &N = NodeMap[V];
936 if (N.Val) return N;
937
938 const Type *VTy = V->getType();
939 MVT::ValueType VT = TLI.getValueType(VTy);
940 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
941 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
942 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000943 SDOperand N1 = NodeMap[V];
944 assert(N1.Val && "visit didn't populate the ValueMap!");
945 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000946 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
947 return N = DAG.getGlobalAddress(GV, VT);
948 } else if (isa<ConstantPointerNull>(C)) {
949 return N = DAG.getConstant(0, TLI.getPointerTy());
950 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000951 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +0000952 return N = DAG.getNode(ISD::UNDEF, VT);
953
Dan Gohman7f321562007-06-25 16:23:39 +0000954 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +0000955 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +0000956 unsigned NumElements = PTy->getNumElements();
957 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
958
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000959 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000960 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
961
962 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +0000963 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
964 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000965 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000966 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +0000967 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +0000968 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +0000969 unsigned NumElements = PTy->getNumElements();
970 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000971
972 // Now that we know the number and type of the elements, push a
973 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +0000974 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000975 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000976 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000977 for (unsigned i = 0; i != NumElements; ++i)
978 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000979 } else {
Dan Gohman07a96762007-07-16 14:29:03 +0000980 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +0000981 SDOperand Op;
982 if (MVT::isFloatingPoint(PVT))
983 Op = DAG.getConstantFP(0, PVT);
984 else
985 Op = DAG.getConstant(0, PVT);
986 Ops.assign(NumElements, Op);
987 }
988
Dan Gohman7f321562007-06-25 16:23:39 +0000989 // Create a BUILD_VECTOR node.
990 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
991 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +0000992 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000993 } else {
994 // Canonicalize all constant ints to be unsigned.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +0000995 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +0000996 }
997 }
998
999 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1000 std::map<const AllocaInst*, int>::iterator SI =
1001 FuncInfo.StaticAllocaMap.find(AI);
1002 if (SI != FuncInfo.StaticAllocaMap.end())
1003 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1004 }
1005
Chris Lattner251db182007-02-25 18:40:32 +00001006 unsigned InReg = FuncInfo.ValueMap[V];
1007 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001008
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001009 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
1010 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +00001011
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001012 std::vector<unsigned> Regs(NumRegs);
1013 for (unsigned i = 0; i != NumRegs; ++i)
1014 Regs[i] = InReg + i;
1015
1016 RegsForValue RFV(Regs, RegisterVT, VT);
1017 SDOperand Chain = DAG.getEntryNode();
1018
1019 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001020}
1021
1022
Chris Lattner1c08c712005-01-07 07:47:53 +00001023void SelectionDAGLowering::visitRet(ReturnInst &I) {
1024 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +00001025 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001026 return;
1027 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001028 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +00001029 NewValues.push_back(getRoot());
1030 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
1031 SDOperand RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001032 MVT::ValueType VT = RetOp.getValueType();
1033
Evan Cheng8e7d0562006-05-26 23:09:09 +00001034 // FIXME: C calling convention requires the return type to be promoted to
1035 // at least 32-bit. But this is not necessary for non-C calling conventions.
Duncan Sandsb988bac2008-02-11 20:58:28 +00001036 if (MVT::isInteger(VT)) {
1037 MVT::ValueType MinVT = TLI.getRegisterType(MVT::i32);
1038 if (MVT::getSizeInBits(VT) < MVT::getSizeInBits(MinVT))
1039 VT = MinVT;
1040 }
1041
1042 unsigned NumParts = TLI.getNumRegisters(VT);
1043 MVT::ValueType PartVT = TLI.getRegisterType(VT);
1044 SmallVector<SDOperand, 4> Parts(NumParts);
1045 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1046
1047 const Function *F = I.getParent()->getParent();
1048 if (F->paramHasAttr(0, ParamAttr::SExt))
1049 ExtendKind = ISD::SIGN_EXTEND;
1050 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1051 ExtendKind = ISD::ZERO_EXTEND;
1052
1053 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT, ExtendKind);
1054
1055 for (unsigned i = 0; i < NumParts; ++i) {
1056 NewValues.push_back(Parts[i]);
Dan Gohman6183f782007-07-05 20:12:34 +00001057 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Nate Begemanee625572006-01-27 21:09:22 +00001058 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001059 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001060 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1061 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001062}
1063
Chris Lattner571e4342006-10-27 21:36:01 +00001064/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1065/// the current basic block, add it to ValueMap now so that we'll get a
1066/// CopyTo/FromReg.
1067void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1068 // No need to export constants.
1069 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1070
1071 // Already exported?
1072 if (FuncInfo.isExportedInst(V)) return;
1073
1074 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1075 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
1076}
1077
Chris Lattner8c494ab2006-10-27 23:50:33 +00001078bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1079 const BasicBlock *FromBB) {
1080 // The operands of the setcc have to be in this block. We don't know
1081 // how to export them from some other block.
1082 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1083 // Can export from current BB.
1084 if (VI->getParent() == FromBB)
1085 return true;
1086
1087 // Is already exported, noop.
1088 return FuncInfo.isExportedInst(V);
1089 }
1090
1091 // If this is an argument, we can export it if the BB is the entry block or
1092 // if it is already exported.
1093 if (isa<Argument>(V)) {
1094 if (FromBB == &FromBB->getParent()->getEntryBlock())
1095 return true;
1096
1097 // Otherwise, can only export this if it is already exported.
1098 return FuncInfo.isExportedInst(V);
1099 }
1100
1101 // Otherwise, constants can always be exported.
1102 return true;
1103}
1104
Chris Lattner6a586c82006-10-29 21:01:20 +00001105static bool InBlock(const Value *V, const BasicBlock *BB) {
1106 if (const Instruction *I = dyn_cast<Instruction>(V))
1107 return I->getParent() == BB;
1108 return true;
1109}
1110
Chris Lattner571e4342006-10-27 21:36:01 +00001111/// FindMergedConditions - If Cond is an expression like
1112void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1113 MachineBasicBlock *TBB,
1114 MachineBasicBlock *FBB,
1115 MachineBasicBlock *CurBB,
1116 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001117 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001118 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001119
Reid Spencere4d87aa2006-12-23 06:05:41 +00001120 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1121 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001122 BOp->getParent() != CurBB->getBasicBlock() ||
1123 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1124 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001125 const BasicBlock *BB = CurBB->getBasicBlock();
1126
Reid Spencere4d87aa2006-12-23 06:05:41 +00001127 // If the leaf of the tree is a comparison, merge the condition into
1128 // the caseblock.
1129 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1130 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001131 // how to export them from some other block. If this is the first block
1132 // of the sequence, no exporting is needed.
1133 (CurBB == CurMBB ||
1134 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1135 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001136 BOp = cast<Instruction>(Cond);
1137 ISD::CondCode Condition;
1138 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1139 switch (IC->getPredicate()) {
1140 default: assert(0 && "Unknown icmp predicate opcode!");
1141 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1142 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1143 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1144 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1145 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1146 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1147 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1148 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1149 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1150 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1151 }
1152 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1153 ISD::CondCode FPC, FOC;
1154 switch (FC->getPredicate()) {
1155 default: assert(0 && "Unknown fcmp predicate opcode!");
1156 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1157 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1158 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1159 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1160 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1161 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1162 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1163 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1164 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1165 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1166 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1167 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1168 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1169 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1170 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1171 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1172 }
1173 if (FiniteOnlyFPMath())
1174 Condition = FOC;
1175 else
1176 Condition = FPC;
1177 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001178 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001179 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001180 }
1181
Chris Lattner571e4342006-10-27 21:36:01 +00001182 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001183 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001184 SwitchCases.push_back(CB);
1185 return;
1186 }
1187
1188 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001189 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001190 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001191 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001192 return;
1193 }
1194
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001195
1196 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001197 MachineFunction::iterator BBI = CurBB;
1198 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1199 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1200
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001201 if (Opc == Instruction::Or) {
1202 // Codegen X | Y as:
1203 // jmp_if_X TBB
1204 // jmp TmpBB
1205 // TmpBB:
1206 // jmp_if_Y TBB
1207 // jmp FBB
1208 //
Chris Lattner571e4342006-10-27 21:36:01 +00001209
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001210 // Emit the LHS condition.
1211 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1212
1213 // Emit the RHS condition into TmpBB.
1214 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1215 } else {
1216 assert(Opc == Instruction::And && "Unknown merge op!");
1217 // Codegen X & Y as:
1218 // jmp_if_X TmpBB
1219 // jmp FBB
1220 // TmpBB:
1221 // jmp_if_Y TBB
1222 // jmp FBB
1223 //
1224 // This requires creation of TmpBB after CurBB.
1225
1226 // Emit the LHS condition.
1227 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1228
1229 // Emit the RHS condition into TmpBB.
1230 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1231 }
Chris Lattner571e4342006-10-27 21:36:01 +00001232}
1233
Chris Lattnerdf19f272006-10-31 22:37:42 +00001234/// If the set of cases should be emitted as a series of branches, return true.
1235/// If we should emit this as a bunch of and/or'd together conditions, return
1236/// false.
1237static bool
1238ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1239 if (Cases.size() != 2) return true;
1240
Chris Lattner0ccb5002006-10-31 23:06:00 +00001241 // If this is two comparisons of the same values or'd or and'd together, they
1242 // will get folded into a single comparison, so don't emit two blocks.
1243 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1244 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1245 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1246 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1247 return false;
1248 }
1249
Chris Lattnerdf19f272006-10-31 22:37:42 +00001250 return true;
1251}
1252
Chris Lattner1c08c712005-01-07 07:47:53 +00001253void SelectionDAGLowering::visitBr(BranchInst &I) {
1254 // Update machine-CFG edges.
1255 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001256
1257 // Figure out which block is immediately after the current one.
1258 MachineBasicBlock *NextBlock = 0;
1259 MachineFunction::iterator BBI = CurMBB;
1260 if (++BBI != CurMBB->getParent()->end())
1261 NextBlock = BBI;
1262
1263 if (I.isUnconditional()) {
1264 // If this is not a fall-through branch, emit the branch.
1265 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +00001266 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001267 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001268
Chris Lattner57ab6592006-10-24 17:57:59 +00001269 // Update machine-CFG edges.
1270 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001271 return;
1272 }
1273
1274 // If this condition is one of the special cases we handle, do special stuff
1275 // now.
1276 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001277 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001278
1279 // If this is a series of conditions that are or'd or and'd together, emit
1280 // this as a sequence of branches instead of setcc's with and/or operations.
1281 // For example, instead of something like:
1282 // cmp A, B
1283 // C = seteq
1284 // cmp D, E
1285 // F = setle
1286 // or C, F
1287 // jnz foo
1288 // Emit:
1289 // cmp A, B
1290 // je foo
1291 // cmp D, E
1292 // jle foo
1293 //
1294 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1295 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001296 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001297 BOp->getOpcode() == Instruction::Or)) {
1298 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001299 // If the compares in later blocks need to use values not currently
1300 // exported from this block, export them now. This block should always
1301 // be the first entry.
1302 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1303
Chris Lattnerdf19f272006-10-31 22:37:42 +00001304 // Allow some cases to be rejected.
1305 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001306 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1307 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1308 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1309 }
1310
1311 // Emit the branch for this block.
1312 visitSwitchCase(SwitchCases[0]);
1313 SwitchCases.erase(SwitchCases.begin());
1314 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001315 }
1316
Chris Lattner0ccb5002006-10-31 23:06:00 +00001317 // Okay, we decided not to do this, remove any inserted MBB's and clear
1318 // SwitchCases.
1319 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1320 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1321
Chris Lattnerdf19f272006-10-31 22:37:42 +00001322 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001323 }
1324 }
Chris Lattner24525952006-10-24 18:07:37 +00001325
1326 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001327 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001328 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001329 // Use visitSwitchCase to actually insert the fast branch sequence for this
1330 // cond branch.
1331 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001332}
1333
Nate Begemanf15485a2006-03-27 01:32:24 +00001334/// visitSwitchCase - Emits the necessary code to represent a single node in
1335/// the binary search tree resulting from lowering a switch instruction.
1336void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001337 SDOperand Cond;
1338 SDOperand CondLHS = getValue(CB.CmpLHS);
1339
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001340 // Build the setcc now.
1341 if (CB.CmpMHS == NULL) {
1342 // Fold "(X == true)" to X and "(X == false)" to !X to
1343 // handle common cases produced by branch lowering.
1344 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1345 Cond = CondLHS;
1346 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1347 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1348 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1349 } else
1350 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1351 } else {
1352 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001353
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001354 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1355 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1356
1357 SDOperand CmpOp = getValue(CB.CmpMHS);
1358 MVT::ValueType VT = CmpOp.getValueType();
1359
1360 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1361 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1362 } else {
1363 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1364 Cond = DAG.getSetCC(MVT::i1, SUB,
1365 DAG.getConstant(High-Low, VT), ISD::SETULE);
1366 }
1367
1368 }
1369
Nate Begemanf15485a2006-03-27 01:32:24 +00001370 // Set NextBlock to be the MBB immediately after the current one, if any.
1371 // This is used to avoid emitting unnecessary branches to the next block.
1372 MachineBasicBlock *NextBlock = 0;
1373 MachineFunction::iterator BBI = CurMBB;
1374 if (++BBI != CurMBB->getParent()->end())
1375 NextBlock = BBI;
1376
1377 // If the lhs block is the next block, invert the condition so that we can
1378 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001379 if (CB.TrueBB == NextBlock) {
1380 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001381 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1382 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1383 }
1384 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001385 DAG.getBasicBlock(CB.TrueBB));
1386 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001387 DAG.setRoot(BrCond);
1388 else
1389 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001390 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001391 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001392 CurMBB->addSuccessor(CB.TrueBB);
1393 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001394}
1395
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001396/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001397void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001398 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001399 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001400 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001401 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1402 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1403 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1404 Table, Index));
1405 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001406}
1407
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001408/// visitJumpTableHeader - This function emits necessary code to produce index
1409/// in the JumpTable from switch case.
1410void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1411 SelectionDAGISel::JumpTableHeader &JTH) {
1412 // Subtract the lowest switch case value from the value being switched on
1413 // and conditional branch to default mbb if the result is greater than the
1414 // difference between smallest and largest cases.
1415 SDOperand SwitchOp = getValue(JTH.SValue);
1416 MVT::ValueType VT = SwitchOp.getValueType();
1417 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1418 DAG.getConstant(JTH.First, VT));
1419
1420 // The SDNode we just created, which holds the value being switched on
1421 // minus the the smallest case value, needs to be copied to a virtual
1422 // register so it can be used as an index into the jump table in a
1423 // subsequent basic block. This value may be smaller or larger than the
1424 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001425 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001426 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1427 else
1428 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1429
1430 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1431 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1432 JT.Reg = JumpTableReg;
1433
1434 // Emit the range check for the jump table, and branch to the default
1435 // block for the switch statement if the value being switched on exceeds
1436 // the largest case in the switch.
1437 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1438 DAG.getConstant(JTH.Last-JTH.First,VT),
1439 ISD::SETUGT);
1440
1441 // Set NextBlock to be the MBB immediately after the current one, if any.
1442 // This is used to avoid emitting unnecessary branches to the next block.
1443 MachineBasicBlock *NextBlock = 0;
1444 MachineFunction::iterator BBI = CurMBB;
1445 if (++BBI != CurMBB->getParent()->end())
1446 NextBlock = BBI;
1447
1448 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1449 DAG.getBasicBlock(JT.Default));
1450
1451 if (JT.MBB == NextBlock)
1452 DAG.setRoot(BrCond);
1453 else
1454 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001455 DAG.getBasicBlock(JT.MBB)));
1456
1457 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001458}
1459
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001460/// visitBitTestHeader - This function emits necessary code to produce value
1461/// suitable for "bit tests"
1462void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1463 // Subtract the minimum value
1464 SDOperand SwitchOp = getValue(B.SValue);
1465 MVT::ValueType VT = SwitchOp.getValueType();
1466 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1467 DAG.getConstant(B.First, VT));
1468
1469 // Check range
1470 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1471 DAG.getConstant(B.Range, VT),
1472 ISD::SETUGT);
1473
1474 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001475 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001476 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1477 else
1478 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1479
1480 // Make desired shift
1481 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1482 DAG.getConstant(1, TLI.getPointerTy()),
1483 ShiftOp);
1484
1485 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1486 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1487 B.Reg = SwitchReg;
1488
1489 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1490 DAG.getBasicBlock(B.Default));
1491
1492 // Set NextBlock to be the MBB immediately after the current one, if any.
1493 // This is used to avoid emitting unnecessary branches to the next block.
1494 MachineBasicBlock *NextBlock = 0;
1495 MachineFunction::iterator BBI = CurMBB;
1496 if (++BBI != CurMBB->getParent()->end())
1497 NextBlock = BBI;
1498
1499 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1500 if (MBB == NextBlock)
1501 DAG.setRoot(BrRange);
1502 else
1503 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1504 DAG.getBasicBlock(MBB)));
1505
1506 CurMBB->addSuccessor(B.Default);
1507 CurMBB->addSuccessor(MBB);
1508
1509 return;
1510}
1511
1512/// visitBitTestCase - this function produces one "bit test"
1513void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1514 unsigned Reg,
1515 SelectionDAGISel::BitTestCase &B) {
1516 // Emit bit tests and jumps
1517 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1518
1519 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1520 SwitchVal,
1521 DAG.getConstant(B.Mask,
1522 TLI.getPointerTy()));
1523 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1524 DAG.getConstant(0, TLI.getPointerTy()),
1525 ISD::SETNE);
1526 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1527 AndCmp, DAG.getBasicBlock(B.TargetBB));
1528
1529 // Set NextBlock to be the MBB immediately after the current one, if any.
1530 // This is used to avoid emitting unnecessary branches to the next block.
1531 MachineBasicBlock *NextBlock = 0;
1532 MachineFunction::iterator BBI = CurMBB;
1533 if (++BBI != CurMBB->getParent()->end())
1534 NextBlock = BBI;
1535
1536 if (NextMBB == NextBlock)
1537 DAG.setRoot(BrAnd);
1538 else
1539 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1540 DAG.getBasicBlock(NextMBB)));
1541
1542 CurMBB->addSuccessor(B.TargetBB);
1543 CurMBB->addSuccessor(NextMBB);
1544
1545 return;
1546}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001547
Jim Laskeyb180aa12007-02-21 22:53:45 +00001548void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1549 // Retrieve successors.
1550 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001551 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001552
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001553 if (isa<InlineAsm>(I.getCalledValue()))
1554 visitInlineAsm(&I);
1555 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001556 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001557
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001558 // If the value of the invoke is used outside of its defining block, make it
1559 // available as a virtual register.
1560 if (!I.use_empty()) {
1561 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1562 if (VMI != FuncInfo.ValueMap.end())
1563 DAG.setRoot(CopyValueToVirtualRegister(&I, VMI->second));
Jim Laskey183f47f2007-02-25 21:43:59 +00001564 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001565
1566 // Drop into normal successor.
1567 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1568 DAG.getBasicBlock(Return)));
1569
1570 // Update successor info
1571 CurMBB->addSuccessor(Return);
1572 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001573}
1574
1575void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1576}
1577
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001578/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001579/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001580bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001581 CaseRecVector& WorkList,
1582 Value* SV,
1583 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001584 Case& BackCase = *(CR.Range.second-1);
1585
1586 // Size is the number of Cases represented by this range.
1587 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001588 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001589 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001590
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001591 // Get the MachineFunction which holds the current MBB. This is used when
1592 // inserting any additional MBBs necessary to represent the switch.
1593 MachineFunction *CurMF = CurMBB->getParent();
1594
1595 // Figure out which block is immediately after the current one.
1596 MachineBasicBlock *NextBlock = 0;
1597 MachineFunction::iterator BBI = CR.CaseBB;
1598
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001599 if (++BBI != CurMBB->getParent()->end())
1600 NextBlock = BBI;
1601
1602 // TODO: If any two of the cases has the same destination, and if one value
1603 // is the same as the other, but has one bit unset that the other has set,
1604 // use bit manipulation to do two compares at once. For example:
1605 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1606
1607 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001608 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001609 // The last case block won't fall through into 'NextBlock' if we emit the
1610 // branches in this order. See if rearranging a case value would help.
1611 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001612 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001613 std::swap(*I, BackCase);
1614 break;
1615 }
1616 }
1617 }
1618
1619 // Create a CaseBlock record representing a conditional branch to
1620 // the Case's target mbb if the value being switched on SV is equal
1621 // to C.
1622 MachineBasicBlock *CurBlock = CR.CaseBB;
1623 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1624 MachineBasicBlock *FallThrough;
1625 if (I != E-1) {
1626 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1627 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1628 } else {
1629 // If the last case doesn't match, go to the default block.
1630 FallThrough = Default;
1631 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001632
1633 Value *RHS, *LHS, *MHS;
1634 ISD::CondCode CC;
1635 if (I->High == I->Low) {
1636 // This is just small small case range :) containing exactly 1 case
1637 CC = ISD::SETEQ;
1638 LHS = SV; RHS = I->High; MHS = NULL;
1639 } else {
1640 CC = ISD::SETLE;
1641 LHS = I->Low; MHS = SV; RHS = I->High;
1642 }
1643 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1644 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001645
1646 // If emitting the first comparison, just call visitSwitchCase to emit the
1647 // code into the current block. Otherwise, push the CaseBlock onto the
1648 // vector to be later processed by SDISel, and insert the node's MBB
1649 // before the next MBB.
1650 if (CurBlock == CurMBB)
1651 visitSwitchCase(CB);
1652 else
1653 SwitchCases.push_back(CB);
1654
1655 CurBlock = FallThrough;
1656 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001657
1658 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001659}
1660
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001661static inline bool areJTsAllowed(const TargetLowering &TLI) {
1662 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1663 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1664}
1665
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001666/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001667bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001668 CaseRecVector& WorkList,
1669 Value* SV,
1670 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001671 Case& FrontCase = *CR.Range.first;
1672 Case& BackCase = *(CR.Range.second-1);
1673
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001674 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1675 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1676
1677 uint64_t TSize = 0;
1678 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1679 I!=E; ++I)
1680 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001681
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001682 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001683 return false;
1684
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001685 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1686 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001687 return false;
1688
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001689 DOUT << "Lowering jump table\n"
1690 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001691 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001692
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001693 // Get the MachineFunction which holds the current MBB. This is used when
1694 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001695 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001696
1697 // Figure out which block is immediately after the current one.
1698 MachineBasicBlock *NextBlock = 0;
1699 MachineFunction::iterator BBI = CR.CaseBB;
1700
1701 if (++BBI != CurMBB->getParent()->end())
1702 NextBlock = BBI;
1703
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001704 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1705
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001706 // Create a new basic block to hold the code for loading the address
1707 // of the jump table, and jumping to it. Update successor information;
1708 // we will either branch to the default case for the switch, or the jump
1709 // table.
1710 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1711 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1712 CR.CaseBB->addSuccessor(Default);
1713 CR.CaseBB->addSuccessor(JumpTableBB);
1714
1715 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001716 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001717 // a case statement, push the case's BB onto the vector, otherwise, push
1718 // the default BB.
1719 std::vector<MachineBasicBlock*> DestBBs;
1720 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001721 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1722 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1723 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1724
1725 if ((Low <= TEI) && (TEI <= High)) {
1726 DestBBs.push_back(I->BB);
1727 if (TEI==High)
1728 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001729 } else {
1730 DestBBs.push_back(Default);
1731 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001732 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001733
1734 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001735 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001736 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1737 E = DestBBs.end(); I != E; ++I) {
1738 if (!SuccsHandled[(*I)->getNumber()]) {
1739 SuccsHandled[(*I)->getNumber()] = true;
1740 JumpTableBB->addSuccessor(*I);
1741 }
1742 }
1743
1744 // Create a jump table index for this jump table, or return an existing
1745 // one.
1746 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1747
1748 // Set the jump table information so that we can codegen it as a second
1749 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001750 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001751 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1752 (CR.CaseBB == CurMBB));
1753 if (CR.CaseBB == CurMBB)
1754 visitJumpTableHeader(JT, JTH);
1755
1756 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001757
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001758 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001759}
1760
1761/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1762/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001763bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001764 CaseRecVector& WorkList,
1765 Value* SV,
1766 MachineBasicBlock* Default) {
1767 // Get the MachineFunction which holds the current MBB. This is used when
1768 // inserting any additional MBBs necessary to represent the switch.
1769 MachineFunction *CurMF = CurMBB->getParent();
1770
1771 // Figure out which block is immediately after the current one.
1772 MachineBasicBlock *NextBlock = 0;
1773 MachineFunction::iterator BBI = CR.CaseBB;
1774
1775 if (++BBI != CurMBB->getParent()->end())
1776 NextBlock = BBI;
1777
1778 Case& FrontCase = *CR.Range.first;
1779 Case& BackCase = *(CR.Range.second-1);
1780 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1781
1782 // Size is the number of Cases represented by this range.
1783 unsigned Size = CR.Range.second - CR.Range.first;
1784
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001785 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1786 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001787 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001788 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001789
1790 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1791 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001792 uint64_t TSize = 0;
1793 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1794 I!=E; ++I)
1795 TSize += I->size();
1796
1797 uint64_t LSize = FrontCase.size();
1798 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001799 DOUT << "Selecting best pivot: \n"
1800 << "First: " << First << ", Last: " << Last <<"\n"
1801 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001802 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001803 J!=E; ++I, ++J) {
1804 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1805 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001806 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001807 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1808 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001809 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001810 // Should always split in some non-trivial place
1811 DOUT <<"=>Step\n"
1812 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1813 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1814 << "Metric: " << Metric << "\n";
1815 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001816 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001817 FMetric = Metric;
1818 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001819 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001820
1821 LSize += J->size();
1822 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001823 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001824 if (areJTsAllowed(TLI)) {
1825 // If our case is dense we *really* should handle it earlier!
1826 assert((FMetric > 0) && "Should handle dense range earlier!");
1827 } else {
1828 Pivot = CR.Range.first + Size/2;
1829 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001830
1831 CaseRange LHSR(CR.Range.first, Pivot);
1832 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001833 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001834 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1835
1836 // We know that we branch to the LHS if the Value being switched on is
1837 // less than the Pivot value, C. We use this to optimize our binary
1838 // tree a bit, by recognizing that if SV is greater than or equal to the
1839 // LHS's Case Value, and that Case Value is exactly one less than the
1840 // Pivot's Value, then we can branch directly to the LHS's Target,
1841 // rather than creating a leaf node for it.
1842 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001843 LHSR.first->High == CR.GE &&
1844 cast<ConstantInt>(C)->getSExtValue() ==
1845 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1846 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001847 } else {
1848 TrueBB = new MachineBasicBlock(LLVMBB);
1849 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1850 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1851 }
1852
1853 // Similar to the optimization above, if the Value being switched on is
1854 // known to be less than the Constant CR.LT, and the current Case Value
1855 // is CR.LT - 1, then we can branch directly to the target block for
1856 // the current Case Value, rather than emitting a RHS leaf node for it.
1857 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001858 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1859 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1860 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001861 } else {
1862 FalseBB = new MachineBasicBlock(LLVMBB);
1863 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1864 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1865 }
1866
1867 // Create a CaseBlock record representing a conditional branch to
1868 // the LHS node if the value being switched on SV is less than C.
1869 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001870 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1871 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001872
1873 if (CR.CaseBB == CurMBB)
1874 visitSwitchCase(CB);
1875 else
1876 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001877
1878 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001879}
1880
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001881/// handleBitTestsSwitchCase - if current case range has few destination and
1882/// range span less, than machine word bitwidth, encode case range into series
1883/// of masks and emit bit tests with these masks.
1884bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1885 CaseRecVector& WorkList,
1886 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001887 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001888 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001889
1890 Case& FrontCase = *CR.Range.first;
1891 Case& BackCase = *(CR.Range.second-1);
1892
1893 // Get the MachineFunction which holds the current MBB. This is used when
1894 // inserting any additional MBBs necessary to represent the switch.
1895 MachineFunction *CurMF = CurMBB->getParent();
1896
1897 unsigned numCmps = 0;
1898 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1899 I!=E; ++I) {
1900 // Single case counts one, case range - two.
1901 if (I->Low == I->High)
1902 numCmps +=1;
1903 else
1904 numCmps +=2;
1905 }
1906
1907 // Count unique destinations
1908 SmallSet<MachineBasicBlock*, 4> Dests;
1909 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1910 Dests.insert(I->BB);
1911 if (Dests.size() > 3)
1912 // Don't bother the code below, if there are too much unique destinations
1913 return false;
1914 }
1915 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1916 << "Total number of comparisons: " << numCmps << "\n";
1917
1918 // Compute span of values.
1919 Constant* minValue = FrontCase.Low;
1920 Constant* maxValue = BackCase.High;
1921 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1922 cast<ConstantInt>(minValue)->getSExtValue();
1923 DOUT << "Compare range: " << range << "\n"
1924 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1925 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1926
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001927 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001928 (!(Dests.size() == 1 && numCmps >= 3) &&
1929 !(Dests.size() == 2 && numCmps >= 5) &&
1930 !(Dests.size() >= 3 && numCmps >= 6)))
1931 return false;
1932
1933 DOUT << "Emitting bit tests\n";
1934 int64_t lowBound = 0;
1935
1936 // Optimize the case where all the case values fit in a
1937 // word without having to subtract minValue. In this case,
1938 // we can optimize away the subtraction.
1939 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001940 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001941 range = cast<ConstantInt>(maxValue)->getSExtValue();
1942 } else {
1943 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1944 }
1945
1946 CaseBitsVector CasesBits;
1947 unsigned i, count = 0;
1948
1949 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1950 MachineBasicBlock* Dest = I->BB;
1951 for (i = 0; i < count; ++i)
1952 if (Dest == CasesBits[i].BB)
1953 break;
1954
1955 if (i == count) {
1956 assert((count < 3) && "Too much destinations to test!");
1957 CasesBits.push_back(CaseBits(0, Dest, 0));
1958 count++;
1959 }
1960
1961 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1962 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1963
1964 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001965 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001966 CasesBits[i].Bits++;
1967 }
1968
1969 }
1970 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1971
1972 SelectionDAGISel::BitTestInfo BTC;
1973
1974 // Figure out which block is immediately after the current one.
1975 MachineFunction::iterator BBI = CR.CaseBB;
1976 ++BBI;
1977
1978 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1979
1980 DOUT << "Cases:\n";
1981 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1982 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1983 << ", BB: " << CasesBits[i].BB << "\n";
1984
1985 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1986 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1987 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1988 CaseBB,
1989 CasesBits[i].BB));
1990 }
1991
1992 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00001993 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001994 CR.CaseBB, Default, BTC);
1995
1996 if (CR.CaseBB == CurMBB)
1997 visitBitTestHeader(BTB);
1998
1999 BitTestCases.push_back(BTB);
2000
2001 return true;
2002}
2003
2004
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002005// Clusterify - Transform simple list of Cases into list of CaseRange's
2006unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2007 const SwitchInst& SI) {
2008 unsigned numCmps = 0;
2009
2010 // Start with "simple" cases
2011 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2012 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2013 Cases.push_back(Case(SI.getSuccessorValue(i),
2014 SI.getSuccessorValue(i),
2015 SMBB));
2016 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002017 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002018
2019 // Merge case into clusters
2020 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002021 // Must recompute end() each iteration because it may be
2022 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002023 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002024 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2025 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2026 MachineBasicBlock* nextBB = J->BB;
2027 MachineBasicBlock* currentBB = I->BB;
2028
2029 // If the two neighboring cases go to the same destination, merge them
2030 // into a single case.
2031 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2032 I->High = J->High;
2033 J = Cases.erase(J);
2034 } else {
2035 I = J++;
2036 }
2037 }
2038
2039 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2040 if (I->Low != I->High)
2041 // A range counts double, since it requires two compares.
2042 ++numCmps;
2043 }
2044
2045 return numCmps;
2046}
2047
2048void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002049 // Figure out which block is immediately after the current one.
2050 MachineBasicBlock *NextBlock = 0;
2051 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002052
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002053 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002054
Nate Begemanf15485a2006-03-27 01:32:24 +00002055 // If there is only the default destination, branch to it if it is not the
2056 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002057 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002058 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002059
Nate Begemanf15485a2006-03-27 01:32:24 +00002060 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002061 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00002062 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002063 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002064
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002065 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002066 return;
2067 }
2068
2069 // If there are any non-default case statements, create a vector of Cases
2070 // representing each one, and sort the vector so that we can efficiently
2071 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002072 CaseVector Cases;
2073 unsigned numCmps = Clusterify(Cases, SI);
2074 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2075 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002076
Nate Begemanf15485a2006-03-27 01:32:24 +00002077 // Get the Value to be switched on and default basic blocks, which will be
2078 // inserted into CaseBlock records, representing basic blocks in the binary
2079 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002080 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002081
Nate Begemanf15485a2006-03-27 01:32:24 +00002082 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002083 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002084 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2085
2086 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002087 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002088 CaseRec CR = WorkList.back();
2089 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002090
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002091 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2092 continue;
2093
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002094 // If the range has few cases (two or less) emit a series of specific
2095 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002096 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2097 continue;
2098
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002099 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002100 // target supports indirect branches, then emit a jump table rather than
2101 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002102 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2103 continue;
2104
2105 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2106 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2107 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002108 }
2109}
2110
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002111
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002112void SelectionDAGLowering::visitSub(User &I) {
2113 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002114 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002115 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002116 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2117 const VectorType *DestTy = cast<VectorType>(I.getType());
2118 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002119 if (ElTy->isFloatingPoint()) {
2120 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002121 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002122 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2123 if (CV == CNZ) {
2124 SDOperand Op2 = getValue(I.getOperand(1));
2125 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2126 return;
2127 }
Dan Gohman7f321562007-06-25 16:23:39 +00002128 }
2129 }
2130 }
2131 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002132 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002133 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002134 SDOperand Op2 = getValue(I.getOperand(1));
2135 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2136 return;
2137 }
Dan Gohman7f321562007-06-25 16:23:39 +00002138 }
2139
2140 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002141}
2142
Dan Gohman7f321562007-06-25 16:23:39 +00002143void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002144 SDOperand Op1 = getValue(I.getOperand(0));
2145 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002146
2147 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002148}
2149
Nate Begemane21ea612005-11-18 07:42:56 +00002150void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2151 SDOperand Op1 = getValue(I.getOperand(0));
2152 SDOperand Op2 = getValue(I.getOperand(1));
2153
Dan Gohman7f321562007-06-25 16:23:39 +00002154 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2155 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002156 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2157 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2158 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002159
Chris Lattner1c08c712005-01-07 07:47:53 +00002160 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2161}
2162
Reid Spencer45fb3f32006-11-20 01:22:35 +00002163void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002164 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2165 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2166 predicate = IC->getPredicate();
2167 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2168 predicate = ICmpInst::Predicate(IC->getPredicate());
2169 SDOperand Op1 = getValue(I.getOperand(0));
2170 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002171 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002172 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002173 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2174 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2175 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2176 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2177 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2178 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2179 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2180 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2181 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2182 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2183 default:
2184 assert(!"Invalid ICmp predicate value");
2185 Opcode = ISD::SETEQ;
2186 break;
2187 }
2188 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2189}
2190
2191void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002192 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2193 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2194 predicate = FC->getPredicate();
2195 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2196 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002197 SDOperand Op1 = getValue(I.getOperand(0));
2198 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002199 ISD::CondCode Condition, FOC, FPC;
2200 switch (predicate) {
2201 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2202 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2203 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2204 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2205 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2206 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2207 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2208 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2209 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2210 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2211 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2212 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2213 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2214 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2215 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2216 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2217 default:
2218 assert(!"Invalid FCmp predicate value");
2219 FOC = FPC = ISD::SETFALSE;
2220 break;
2221 }
2222 if (FiniteOnlyFPMath())
2223 Condition = FOC;
2224 else
2225 Condition = FPC;
2226 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002227}
2228
2229void SelectionDAGLowering::visitSelect(User &I) {
2230 SDOperand Cond = getValue(I.getOperand(0));
2231 SDOperand TrueVal = getValue(I.getOperand(1));
2232 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002233 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2234 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002235}
2236
Reid Spencer3da59db2006-11-27 01:05:10 +00002237
2238void SelectionDAGLowering::visitTrunc(User &I) {
2239 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2240 SDOperand N = getValue(I.getOperand(0));
2241 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2242 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2243}
2244
2245void SelectionDAGLowering::visitZExt(User &I) {
2246 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2247 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2248 SDOperand N = getValue(I.getOperand(0));
2249 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2250 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2251}
2252
2253void SelectionDAGLowering::visitSExt(User &I) {
2254 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2255 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2256 SDOperand N = getValue(I.getOperand(0));
2257 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2258 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2259}
2260
2261void SelectionDAGLowering::visitFPTrunc(User &I) {
2262 // FPTrunc is never a no-op cast, no need to check
2263 SDOperand N = getValue(I.getOperand(0));
2264 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002265 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002266}
2267
2268void SelectionDAGLowering::visitFPExt(User &I){
2269 // FPTrunc is never a no-op cast, no need to check
2270 SDOperand N = getValue(I.getOperand(0));
2271 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2272 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2273}
2274
2275void SelectionDAGLowering::visitFPToUI(User &I) {
2276 // FPToUI is never a no-op cast, no need to check
2277 SDOperand N = getValue(I.getOperand(0));
2278 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2279 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2280}
2281
2282void SelectionDAGLowering::visitFPToSI(User &I) {
2283 // FPToSI is never a no-op cast, no need to check
2284 SDOperand N = getValue(I.getOperand(0));
2285 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2286 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2287}
2288
2289void SelectionDAGLowering::visitUIToFP(User &I) {
2290 // UIToFP is never a no-op cast, no need to check
2291 SDOperand N = getValue(I.getOperand(0));
2292 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2293 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2294}
2295
2296void SelectionDAGLowering::visitSIToFP(User &I){
2297 // UIToFP is never a no-op cast, no need to check
2298 SDOperand N = getValue(I.getOperand(0));
2299 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2300 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2301}
2302
2303void SelectionDAGLowering::visitPtrToInt(User &I) {
2304 // What to do depends on the size of the integer and the size of the pointer.
2305 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002306 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002307 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002308 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002309 SDOperand Result;
2310 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2311 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2312 else
2313 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2314 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2315 setValue(&I, Result);
2316}
Chris Lattner1c08c712005-01-07 07:47:53 +00002317
Reid Spencer3da59db2006-11-27 01:05:10 +00002318void SelectionDAGLowering::visitIntToPtr(User &I) {
2319 // What to do depends on the size of the integer and the size of the pointer.
2320 // We can either truncate, zero extend, or no-op, accordingly.
2321 SDOperand N = getValue(I.getOperand(0));
2322 MVT::ValueType SrcVT = N.getValueType();
2323 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2324 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2325 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2326 else
2327 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2328 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2329}
2330
2331void SelectionDAGLowering::visitBitCast(User &I) {
2332 SDOperand N = getValue(I.getOperand(0));
2333 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002334
2335 // BitCast assures us that source and destination are the same size so this
2336 // is either a BIT_CONVERT or a no-op.
2337 if (DestVT != N.getValueType())
2338 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2339 else
2340 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002341}
2342
Chris Lattner2bbd8102006-03-29 00:11:43 +00002343void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002344 SDOperand InVec = getValue(I.getOperand(0));
2345 SDOperand InVal = getValue(I.getOperand(1));
2346 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2347 getValue(I.getOperand(2)));
2348
Dan Gohman7f321562007-06-25 16:23:39 +00002349 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2350 TLI.getValueType(I.getType()),
2351 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002352}
2353
Chris Lattner2bbd8102006-03-29 00:11:43 +00002354void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002355 SDOperand InVec = getValue(I.getOperand(0));
2356 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2357 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002358 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002359 TLI.getValueType(I.getType()), InVec, InIdx));
2360}
Chris Lattnerc7029802006-03-18 01:44:44 +00002361
Chris Lattner3e104b12006-04-08 04:15:24 +00002362void SelectionDAGLowering::visitShuffleVector(User &I) {
2363 SDOperand V1 = getValue(I.getOperand(0));
2364 SDOperand V2 = getValue(I.getOperand(1));
2365 SDOperand Mask = getValue(I.getOperand(2));
2366
Dan Gohman7f321562007-06-25 16:23:39 +00002367 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2368 TLI.getValueType(I.getType()),
2369 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002370}
2371
2372
Chris Lattner1c08c712005-01-07 07:47:53 +00002373void SelectionDAGLowering::visitGetElementPtr(User &I) {
2374 SDOperand N = getValue(I.getOperand(0));
2375 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002376
2377 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2378 OI != E; ++OI) {
2379 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002380 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002381 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002382 if (Field) {
2383 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002384 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002385 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002386 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002387 }
2388 Ty = StTy->getElementType(Field);
2389 } else {
2390 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002391
Chris Lattner7c0104b2005-11-09 04:45:33 +00002392 // If this is a constant subscript, handle it quickly.
2393 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002394 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002395 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002396 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002397 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2398 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002399 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002400 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002401
2402 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002403 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002404 SDOperand IdxN = getValue(Idx);
2405
2406 // If the index is smaller or larger than intptr_t, truncate or extend
2407 // it.
2408 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002409 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002410 } else if (IdxN.getValueType() > N.getValueType())
2411 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2412
2413 // If this is a multiply by a power of two, turn it into a shl
2414 // immediately. This is a very common case.
2415 if (isPowerOf2_64(ElementSize)) {
2416 unsigned Amt = Log2_64(ElementSize);
2417 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002418 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002419 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2420 continue;
2421 }
2422
Chris Lattner0bd48932008-01-17 07:00:52 +00002423 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002424 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2425 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002426 }
2427 }
2428 setValue(&I, N);
2429}
2430
2431void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2432 // If this is a fixed sized alloca in the entry block of the function,
2433 // allocate it statically on the stack.
2434 if (FuncInfo.StaticAllocaMap.count(&I))
2435 return; // getValue will auto-populate this.
2436
2437 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002438 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002439 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002440 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002441 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002442
2443 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002444 MVT::ValueType IntPtr = TLI.getPointerTy();
2445 if (IntPtr < AllocSize.getValueType())
2446 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2447 else if (IntPtr > AllocSize.getValueType())
2448 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002449
Chris Lattner68cd65e2005-01-22 23:04:37 +00002450 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002451 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002452
Evan Cheng45157792007-08-16 23:46:29 +00002453 // Handle alignment. If the requested alignment is less than or equal to
2454 // the stack alignment, ignore it. If the size is greater than or equal to
2455 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002456 unsigned StackAlign =
2457 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002458 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002459 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002460
2461 // Round the size of the allocation up to the stack alignment size
2462 // by add SA-1 to the size.
2463 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002464 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002465 // Mask out the low bits for alignment purposes.
2466 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002467 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002468
Chris Lattner0bd48932008-01-17 07:00:52 +00002469 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002470 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2471 MVT::Other);
2472 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002473 setValue(&I, DSA);
2474 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002475
2476 // Inform the Frame Information that we have just allocated a variable-sized
2477 // object.
2478 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2479}
2480
Chris Lattner1c08c712005-01-07 07:47:53 +00002481void SelectionDAGLowering::visitLoad(LoadInst &I) {
2482 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002483
Chris Lattnerd3948112005-01-17 22:19:26 +00002484 SDOperand Root;
2485 if (I.isVolatile())
2486 Root = getRoot();
2487 else {
2488 // Do not serialize non-volatile loads against each other.
2489 Root = DAG.getRoot();
2490 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002491
Evan Cheng466685d2006-10-09 20:57:25 +00002492 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002493 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002494}
2495
2496SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002497 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002498 bool isVolatile,
2499 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002500 SDOperand L =
2501 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2502 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002503
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002504 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002505 DAG.setRoot(L.getValue(1));
2506 else
2507 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002508
2509 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002510}
2511
2512
2513void SelectionDAGLowering::visitStore(StoreInst &I) {
2514 Value *SrcV = I.getOperand(0);
2515 SDOperand Src = getValue(SrcV);
2516 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002517 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002518 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002519}
2520
Chris Lattner0eade312006-03-24 02:22:33 +00002521/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2522/// node.
2523void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2524 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002525 bool HasChain = !I.doesNotAccessMemory();
2526 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2527
Chris Lattner0eade312006-03-24 02:22:33 +00002528 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002529 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002530 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2531 if (OnlyLoad) {
2532 // We don't need to serialize loads against other loads.
2533 Ops.push_back(DAG.getRoot());
2534 } else {
2535 Ops.push_back(getRoot());
2536 }
2537 }
Chris Lattner0eade312006-03-24 02:22:33 +00002538
2539 // Add the intrinsic ID as an integer operand.
2540 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2541
2542 // Add all operands of the call to the operand list.
2543 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2544 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002545 assert(TLI.isTypeLegal(Op.getValueType()) &&
2546 "Intrinsic uses a non-legal type?");
2547 Ops.push_back(Op);
2548 }
2549
2550 std::vector<MVT::ValueType> VTs;
2551 if (I.getType() != Type::VoidTy) {
2552 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002553 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002554 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002555 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2556
2557 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2558 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2559 }
2560
2561 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2562 VTs.push_back(VT);
2563 }
2564 if (HasChain)
2565 VTs.push_back(MVT::Other);
2566
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002567 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2568
Chris Lattner0eade312006-03-24 02:22:33 +00002569 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002570 SDOperand Result;
2571 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002572 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2573 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002574 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002575 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2576 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002577 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002578 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2579 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002580
Chris Lattnere58a7802006-04-02 03:41:14 +00002581 if (HasChain) {
2582 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2583 if (OnlyLoad)
2584 PendingLoads.push_back(Chain);
2585 else
2586 DAG.setRoot(Chain);
2587 }
Chris Lattner0eade312006-03-24 02:22:33 +00002588 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002589 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002590 MVT::ValueType VT = TLI.getValueType(PTy);
2591 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002592 }
2593 setValue(&I, Result);
2594 }
2595}
2596
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002597/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002598static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002599 V = IntrinsicInst::StripPointerCasts(V);
2600 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002601 assert (GV || isa<ConstantPointerNull>(V) &&
2602 "TypeInfo must be a global variable or NULL");
2603 return GV;
2604}
2605
Duncan Sandsf4070822007-06-15 19:04:19 +00002606/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002607/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002608static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2609 MachineBasicBlock *MBB) {
2610 // Inform the MachineModuleInfo of the personality for this landing pad.
2611 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2612 assert(CE->getOpcode() == Instruction::BitCast &&
2613 isa<Function>(CE->getOperand(0)) &&
2614 "Personality should be a function");
2615 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2616
2617 // Gather all the type infos for this landing pad and pass them along to
2618 // MachineModuleInfo.
2619 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002620 unsigned N = I.getNumOperands();
2621
2622 for (unsigned i = N - 1; i > 2; --i) {
2623 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2624 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002625 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002626 assert (FirstCatch <= N && "Invalid filter length");
2627
2628 if (FirstCatch < N) {
2629 TyInfo.reserve(N - FirstCatch);
2630 for (unsigned j = FirstCatch; j < N; ++j)
2631 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2632 MMI->addCatchTypeInfo(MBB, TyInfo);
2633 TyInfo.clear();
2634 }
2635
Duncan Sands6590b042007-08-27 15:47:50 +00002636 if (!FilterLength) {
2637 // Cleanup.
2638 MMI->addCleanup(MBB);
2639 } else {
2640 // Filter.
2641 TyInfo.reserve(FilterLength - 1);
2642 for (unsigned j = i + 1; j < FirstCatch; ++j)
2643 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2644 MMI->addFilterTypeInfo(MBB, TyInfo);
2645 TyInfo.clear();
2646 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002647
2648 N = i;
2649 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002650 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002651
2652 if (N > 3) {
2653 TyInfo.reserve(N - 3);
2654 for (unsigned j = 3; j < N; ++j)
2655 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002656 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002657 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002658}
2659
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002660/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2661/// we want to emit this as a call to a named external function, return the name
2662/// otherwise lower it and return null.
2663const char *
2664SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2665 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002666 default:
2667 // By default, turn this into a target intrinsic node.
2668 visitTargetIntrinsic(I, Intrinsic);
2669 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002670 case Intrinsic::vastart: visitVAStart(I); return 0;
2671 case Intrinsic::vaend: visitVAEnd(I); return 0;
2672 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002673 case Intrinsic::returnaddress:
2674 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2675 getValue(I.getOperand(1))));
2676 return 0;
2677 case Intrinsic::frameaddress:
2678 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2679 getValue(I.getOperand(1))));
2680 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002681 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002682 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002683 break;
2684 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002685 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002686 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002687 case Intrinsic::memcpy_i32:
2688 case Intrinsic::memcpy_i64:
2689 visitMemIntrinsic(I, ISD::MEMCPY);
2690 return 0;
2691 case Intrinsic::memset_i32:
2692 case Intrinsic::memset_i64:
2693 visitMemIntrinsic(I, ISD::MEMSET);
2694 return 0;
2695 case Intrinsic::memmove_i32:
2696 case Intrinsic::memmove_i64:
2697 visitMemIntrinsic(I, ISD::MEMMOVE);
2698 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002699
Chris Lattner86cb6432005-12-13 17:40:33 +00002700 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002701 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002702 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002703 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002704 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002705
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002706 Ops[0] = getRoot();
2707 Ops[1] = getValue(SPI.getLineValue());
2708 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002709
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002710 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002711 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002712 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2713
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002714 Ops[3] = DAG.getString(CompileUnit->getFileName());
2715 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002716
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002717 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002718 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002719
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002720 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002721 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002722 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002723 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002724 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002725 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2726 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002727 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00002728 DAG.getConstant(LabelID, MVT::i32),
2729 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002730 }
2731
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002732 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002733 }
2734 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002735 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002736 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002737 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2738 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Evan Chengbb81d972008-01-31 09:59:15 +00002739 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2740 DAG.getConstant(LabelID, MVT::i32),
2741 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002742 }
2743
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002744 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002745 }
2746 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002747 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002748 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002749 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002750 Value *SP = FSI.getSubprogram();
2751 if (SP && MMI->Verify(SP)) {
2752 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
2753 // what (most?) gdb expects.
2754 DebugInfoDesc *DD = MMI->getDescFor(SP);
2755 assert(DD && "Not a debug information descriptor");
2756 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
2757 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
2758 unsigned SrcFile = MMI->RecordSource(CompileUnit->getDirectory(),
2759 CompileUnit->getFileName());
2760 // Record the source line but does create a label. It will be emitted
2761 // at asm emission time.
2762 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00002763 }
2764
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002765 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002766 }
2767 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002768 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002769 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00002770 Value *Variable = DI.getVariable();
2771 if (MMI && Variable && MMI->Verify(Variable))
2772 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
2773 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002774 return 0;
2775 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002776
Jim Laskeyb180aa12007-02-21 22:53:45 +00002777 case Intrinsic::eh_exception: {
Evan Chenge47c3332007-06-27 18:45:32 +00002778 if (ExceptionHandling) {
Duncan Sands90291952007-07-06 09:18:59 +00002779 if (!CurMBB->isLandingPad()) {
2780 // FIXME: Mark exception register as live in. Hack for PR1508.
2781 unsigned Reg = TLI.getExceptionAddressRegister();
2782 if (Reg) CurMBB->addLiveIn(Reg);
2783 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002784 // Insert the EXCEPTIONADDR instruction.
2785 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2786 SDOperand Ops[1];
2787 Ops[0] = DAG.getRoot();
2788 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2789 setValue(&I, Op);
2790 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002791 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002792 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002793 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002794 return 0;
2795 }
2796
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002797 case Intrinsic::eh_selector_i32:
2798 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002799 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002800 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2801 MVT::i32 : MVT::i64);
2802
Duncan Sandsf4070822007-06-15 19:04:19 +00002803 if (ExceptionHandling && MMI) {
2804 if (CurMBB->isLandingPad())
2805 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002806 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002807#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002808 FuncInfo.CatchInfoLost.insert(&I);
2809#endif
Duncan Sands90291952007-07-06 09:18:59 +00002810 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2811 unsigned Reg = TLI.getExceptionSelectorRegister();
2812 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002813 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002814
2815 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002816 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002817 SDOperand Ops[2];
2818 Ops[0] = getValue(I.getOperand(1));
2819 Ops[1] = getRoot();
2820 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2821 setValue(&I, Op);
2822 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002823 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002824 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002825 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002826
2827 return 0;
2828 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002829
2830 case Intrinsic::eh_typeid_for_i32:
2831 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002832 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002833 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2834 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002835
Jim Laskey735b6f82007-02-22 15:38:06 +00002836 if (MMI) {
2837 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002838 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002839
Jim Laskey735b6f82007-02-22 15:38:06 +00002840 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002841 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002842 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002843 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002844 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002845 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002846
2847 return 0;
2848 }
2849
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002850 case Intrinsic::eh_return: {
2851 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2852
2853 if (MMI && ExceptionHandling) {
2854 MMI->setCallsEHReturn(true);
2855 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2856 MVT::Other,
2857 getRoot(),
2858 getValue(I.getOperand(1)),
2859 getValue(I.getOperand(2))));
2860 } else {
2861 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2862 }
2863
2864 return 0;
2865 }
2866
2867 case Intrinsic::eh_unwind_init: {
2868 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2869 MMI->setCallsUnwindInit(true);
2870 }
2871
2872 return 0;
2873 }
2874
2875 case Intrinsic::eh_dwarf_cfa: {
2876 if (ExceptionHandling) {
2877 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002878 SDOperand CfaArg;
2879 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2880 CfaArg = DAG.getNode(ISD::TRUNCATE,
2881 TLI.getPointerTy(), getValue(I.getOperand(1)));
2882 else
2883 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2884 TLI.getPointerTy(), getValue(I.getOperand(1)));
2885
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002886 SDOperand Offset = DAG.getNode(ISD::ADD,
2887 TLI.getPointerTy(),
2888 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002889 TLI.getPointerTy()),
2890 CfaArg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002891 setValue(&I, DAG.getNode(ISD::ADD,
2892 TLI.getPointerTy(),
2893 DAG.getNode(ISD::FRAMEADDR,
2894 TLI.getPointerTy(),
2895 DAG.getConstant(0,
2896 TLI.getPointerTy())),
2897 Offset));
2898 } else {
2899 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2900 }
2901
2902 return 0;
2903 }
2904
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002905 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002906 setValue(&I, DAG.getNode(ISD::FSQRT,
2907 getValue(I.getOperand(1)).getValueType(),
2908 getValue(I.getOperand(1))));
2909 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002910 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002911 setValue(&I, DAG.getNode(ISD::FPOWI,
2912 getValue(I.getOperand(1)).getValueType(),
2913 getValue(I.getOperand(1)),
2914 getValue(I.getOperand(2))));
2915 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002916 case Intrinsic::sin:
2917 setValue(&I, DAG.getNode(ISD::FSIN,
2918 getValue(I.getOperand(1)).getValueType(),
2919 getValue(I.getOperand(1))));
2920 return 0;
2921 case Intrinsic::cos:
2922 setValue(&I, DAG.getNode(ISD::FCOS,
2923 getValue(I.getOperand(1)).getValueType(),
2924 getValue(I.getOperand(1))));
2925 return 0;
2926 case Intrinsic::pow:
2927 setValue(&I, DAG.getNode(ISD::FPOW,
2928 getValue(I.getOperand(1)).getValueType(),
2929 getValue(I.getOperand(1)),
2930 getValue(I.getOperand(2))));
2931 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002932 case Intrinsic::pcmarker: {
2933 SDOperand Tmp = getValue(I.getOperand(1));
2934 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2935 return 0;
2936 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002937 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002938 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002939 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2940 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2941 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002942 setValue(&I, Tmp);
2943 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002944 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002945 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002946 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002947 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002948 assert(0 && "part_select intrinsic not implemented");
2949 abort();
2950 }
2951 case Intrinsic::part_set: {
2952 // Currently not implemented: just abort
2953 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002954 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002955 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002956 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00002957 setValue(&I, DAG.getNode(ISD::BSWAP,
2958 getValue(I.getOperand(1)).getValueType(),
2959 getValue(I.getOperand(1))));
2960 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002961 case Intrinsic::cttz: {
2962 SDOperand Arg = getValue(I.getOperand(1));
2963 MVT::ValueType Ty = Arg.getValueType();
2964 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002965 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002966 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002967 }
2968 case Intrinsic::ctlz: {
2969 SDOperand Arg = getValue(I.getOperand(1));
2970 MVT::ValueType Ty = Arg.getValueType();
2971 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002972 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002973 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002974 }
2975 case Intrinsic::ctpop: {
2976 SDOperand Arg = getValue(I.getOperand(1));
2977 MVT::ValueType Ty = Arg.getValueType();
2978 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002979 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002980 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002981 }
Chris Lattner140d53c2006-01-13 02:50:02 +00002982 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002983 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002984 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2985 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002986 setValue(&I, Tmp);
2987 DAG.setRoot(Tmp.getValue(1));
2988 return 0;
2989 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00002990 case Intrinsic::stackrestore: {
2991 SDOperand Tmp = getValue(I.getOperand(1));
2992 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00002993 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00002994 }
Chris Lattnerac22c832005-12-12 22:51:16 +00002995 case Intrinsic::prefetch:
2996 // FIXME: Currently discarding prefetches.
2997 return 0;
Tanya Lattner24e5aad2007-06-15 22:26:58 +00002998
2999 case Intrinsic::var_annotation:
3000 // Discard annotate attributes
3001 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003002
Duncan Sands36397f52007-07-27 12:58:54 +00003003 case Intrinsic::init_trampoline: {
3004 const Function *F =
3005 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
3006
3007 SDOperand Ops[6];
3008 Ops[0] = getRoot();
3009 Ops[1] = getValue(I.getOperand(1));
3010 Ops[2] = getValue(I.getOperand(2));
3011 Ops[3] = getValue(I.getOperand(3));
3012 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3013 Ops[5] = DAG.getSrcValue(F);
3014
Duncan Sandsf7331b32007-09-11 14:10:23 +00003015 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
3016 DAG.getNodeValueTypes(TLI.getPointerTy(),
3017 MVT::Other), 2,
3018 Ops, 6);
3019
3020 setValue(&I, Tmp);
3021 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003022 return 0;
3023 }
Gordon Henriksence224772008-01-07 01:30:38 +00003024
3025 case Intrinsic::gcroot:
3026 if (GCI) {
3027 Value *Alloca = I.getOperand(1);
3028 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3029
3030 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3031 GCI->addStackRoot(FI->getIndex(), TypeMap);
3032 }
3033 return 0;
3034
3035 case Intrinsic::gcread:
3036 case Intrinsic::gcwrite:
3037 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3038 return 0;
3039
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003040 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003041 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003042 return 0;
3043 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003044
3045 case Intrinsic::trap: {
3046 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3047 return 0;
3048 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003049 }
3050}
3051
3052
Duncan Sands6f74b482007-12-19 09:48:52 +00003053void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003054 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003055 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003056 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003057 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003058 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3059 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003060
Jim Laskey735b6f82007-02-22 15:38:06 +00003061 TargetLowering::ArgListTy Args;
3062 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003063 Args.reserve(CS.arg_size());
3064 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3065 i != e; ++i) {
3066 SDOperand ArgNode = getValue(*i);
3067 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003068
Duncan Sands6f74b482007-12-19 09:48:52 +00003069 unsigned attrInd = i - CS.arg_begin() + 1;
3070 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3071 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3072 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3073 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3074 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3075 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Jim Laskey735b6f82007-02-22 15:38:06 +00003076 Args.push_back(Entry);
3077 }
3078
Duncan Sands481dc722007-12-19 07:36:31 +00003079 bool MarkTryRange = LandingPad ||
3080 // C++ requires special handling of 'nounwind' calls.
Duncan Sands6f74b482007-12-19 09:48:52 +00003081 (CS.doesNotThrow());
Duncan Sands481dc722007-12-19 07:36:31 +00003082
3083 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003084 // Insert a label before the invoke call to mark the try range. This can be
3085 // used to detect deletion of the invoke via the MachineModuleInfo.
3086 BeginLabel = MMI->NextLabelID();
3087 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003088 DAG.getConstant(BeginLabel, MVT::i32),
3089 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003090 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003091
Jim Laskey735b6f82007-02-22 15:38:06 +00003092 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003093 TLI.LowerCallTo(getRoot(), CS.getType(),
3094 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003095 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003096 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003097 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003098 if (CS.getType() != Type::VoidTy)
3099 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003100 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003101
Duncan Sands481dc722007-12-19 07:36:31 +00003102 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003103 // Insert a label at the end of the invoke call to mark the try range. This
3104 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3105 EndLabel = MMI->NextLabelID();
3106 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003107 DAG.getConstant(EndLabel, MVT::i32),
3108 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003109
Duncan Sands6f74b482007-12-19 09:48:52 +00003110 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003111 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3112 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003113}
3114
3115
Chris Lattner1c08c712005-01-07 07:47:53 +00003116void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003117 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003118 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003119 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003120 if (unsigned IID = F->getIntrinsicID()) {
3121 RenameFn = visitIntrinsicCall(I, IID);
3122 if (!RenameFn)
3123 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003124 }
3125 }
3126
3127 // Check for well-known libc/libm calls. If the function is internal, it
3128 // can't be a library call.
3129 unsigned NameLen = F->getNameLen();
3130 if (!F->hasInternalLinkage() && NameLen) {
3131 const char *NameStr = F->getNameStart();
3132 if (NameStr[0] == 'c' &&
3133 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3134 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3135 if (I.getNumOperands() == 3 && // Basic sanity checks.
3136 I.getOperand(1)->getType()->isFloatingPoint() &&
3137 I.getType() == I.getOperand(1)->getType() &&
3138 I.getType() == I.getOperand(2)->getType()) {
3139 SDOperand LHS = getValue(I.getOperand(1));
3140 SDOperand RHS = getValue(I.getOperand(2));
3141 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3142 LHS, RHS));
3143 return;
3144 }
3145 } else if (NameStr[0] == 'f' &&
3146 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003147 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3148 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003149 if (I.getNumOperands() == 2 && // Basic sanity checks.
3150 I.getOperand(1)->getType()->isFloatingPoint() &&
3151 I.getType() == I.getOperand(1)->getType()) {
3152 SDOperand Tmp = getValue(I.getOperand(1));
3153 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3154 return;
3155 }
3156 } else if (NameStr[0] == 's' &&
3157 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003158 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3159 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003160 if (I.getNumOperands() == 2 && // Basic sanity checks.
3161 I.getOperand(1)->getType()->isFloatingPoint() &&
3162 I.getType() == I.getOperand(1)->getType()) {
3163 SDOperand Tmp = getValue(I.getOperand(1));
3164 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3165 return;
3166 }
3167 } else if (NameStr[0] == 'c' &&
3168 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003169 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3170 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003171 if (I.getNumOperands() == 2 && // Basic sanity checks.
3172 I.getOperand(1)->getType()->isFloatingPoint() &&
3173 I.getType() == I.getOperand(1)->getType()) {
3174 SDOperand Tmp = getValue(I.getOperand(1));
3175 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3176 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003177 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003178 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003179 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003180 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003181 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003182 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003183 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003184
Chris Lattner64e14b12005-01-08 22:48:57 +00003185 SDOperand Callee;
3186 if (!RenameFn)
3187 Callee = getValue(I.getOperand(0));
3188 else
3189 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003190
Duncan Sands6f74b482007-12-19 09:48:52 +00003191 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003192}
3193
Jim Laskey735b6f82007-02-22 15:38:06 +00003194
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003195/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3196/// this value and returns the result as a ValueVT value. This uses
3197/// Chain/Flag as the input and updates them for the output Chain/Flag.
3198/// If the Flag pointer is NULL, no flag is used.
3199SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3200 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003201 // Copy the legal parts from the registers.
3202 unsigned NumParts = Regs.size();
3203 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003204 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003205 SDOperand Part = Flag ?
3206 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3207 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3208 Chain = Part.getValue(1);
3209 if (Flag)
3210 *Flag = Part.getValue(2);
3211 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003212 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003213
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003214 // Assemble the legal parts into the final value.
Dan Gohman532dc2e2007-07-09 20:59:04 +00003215 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003216}
3217
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003218/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3219/// specified value into the registers specified by this object. This uses
3220/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003221/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003222void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003223 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003224 // Get the list of the values's legal parts.
3225 unsigned NumParts = Regs.size();
3226 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003227 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003228
3229 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003230 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003231 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003232 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3233 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003234 Chain = Part.getValue(0);
3235 if (Flag)
3236 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003237 }
3238}
Chris Lattner864635a2006-02-22 22:37:12 +00003239
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003240/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3241/// operand list. This adds the code marker and includes the number of
3242/// values added into it.
3243void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003244 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003245 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3246 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003247 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3248 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3249}
Chris Lattner864635a2006-02-22 22:37:12 +00003250
3251/// isAllocatableRegister - If the specified register is safe to allocate,
3252/// i.e. it isn't a stack pointer or some other special register, return the
3253/// register class for the register. Otherwise, return null.
3254static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003255isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003256 const TargetLowering &TLI,
3257 const TargetRegisterInfo *TRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003258 MVT::ValueType FoundVT = MVT::Other;
3259 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003260 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3261 E = TRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003262 MVT::ValueType ThisVT = MVT::Other;
3263
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003264 const TargetRegisterClass *RC = *RCI;
3265 // If none of the the value types for this register class are valid, we
3266 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003267 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3268 I != E; ++I) {
3269 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003270 // If we have already found this register in a different register class,
3271 // choose the one with the largest VT specified. For example, on
3272 // PowerPC, we favor f64 register classes over f32.
3273 if (FoundVT == MVT::Other ||
3274 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3275 ThisVT = *I;
3276 break;
3277 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003278 }
3279 }
3280
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003281 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003282
Chris Lattner864635a2006-02-22 22:37:12 +00003283 // NOTE: This isn't ideal. In particular, this might allocate the
3284 // frame pointer in functions that need it (due to them not being taken
3285 // out of allocation, because a variable sized allocation hasn't been seen
3286 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003287 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3288 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003289 if (*I == Reg) {
3290 // We found a matching register class. Keep looking at others in case
3291 // we find one with larger registers that this physreg is also in.
3292 FoundRC = RC;
3293 FoundVT = ThisVT;
3294 break;
3295 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003296 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003297 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003298}
3299
Chris Lattner4e4b5762006-02-01 18:59:47 +00003300
Chris Lattner0c583402007-04-28 20:49:53 +00003301namespace {
3302/// AsmOperandInfo - This contains information for each constraint that we are
3303/// lowering.
3304struct AsmOperandInfo : public InlineAsm::ConstraintInfo {
3305 /// ConstraintCode - This contains the actual string for the code, like "m".
3306 std::string ConstraintCode;
Chris Lattner2a600be2007-04-28 21:01:43 +00003307
3308 /// ConstraintType - Information about the constraint code, e.g. Register,
3309 /// RegisterClass, Memory, Other, Unknown.
3310 TargetLowering::ConstraintType ConstraintType;
Chris Lattner0c583402007-04-28 20:49:53 +00003311
3312 /// CallOperand/CallOperandval - If this is the result output operand or a
3313 /// clobber, this is null, otherwise it is the incoming operand to the
3314 /// CallInst. This gets modified as the asm is processed.
3315 SDOperand CallOperand;
3316 Value *CallOperandVal;
3317
3318 /// ConstraintVT - The ValueType for the operand value.
3319 MVT::ValueType ConstraintVT;
3320
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003321 /// AssignedRegs - If this is a register or register class operand, this
3322 /// contains the set of register corresponding to the operand.
3323 RegsForValue AssignedRegs;
3324
Chris Lattner0c583402007-04-28 20:49:53 +00003325 AsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Chris Lattner2a600be2007-04-28 21:01:43 +00003326 : InlineAsm::ConstraintInfo(info),
3327 ConstraintType(TargetLowering::C_Unknown),
Chris Lattner0c583402007-04-28 20:49:53 +00003328 CallOperand(0,0), CallOperandVal(0), ConstraintVT(MVT::Other) {
3329 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003330
3331 void ComputeConstraintToUse(const TargetLowering &TLI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003332
3333 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3334 /// busy in OutputRegs/InputRegs.
3335 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3336 std::set<unsigned> &OutputRegs,
3337 std::set<unsigned> &InputRegs) const {
3338 if (isOutReg)
3339 OutputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3340 if (isInReg)
3341 InputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3342 }
Chris Lattner0c583402007-04-28 20:49:53 +00003343};
3344} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003345
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003346/// getConstraintGenerality - Return an integer indicating how general CT is.
3347static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3348 switch (CT) {
3349 default: assert(0 && "Unknown constraint type!");
3350 case TargetLowering::C_Other:
3351 case TargetLowering::C_Unknown:
3352 return 0;
3353 case TargetLowering::C_Register:
3354 return 1;
3355 case TargetLowering::C_RegisterClass:
3356 return 2;
3357 case TargetLowering::C_Memory:
3358 return 3;
3359 }
3360}
3361
3362void AsmOperandInfo::ComputeConstraintToUse(const TargetLowering &TLI) {
3363 assert(!Codes.empty() && "Must have at least one constraint");
3364
3365 std::string *Current = &Codes[0];
3366 TargetLowering::ConstraintType CurType = TLI.getConstraintType(*Current);
3367 if (Codes.size() == 1) { // Single-letter constraints ('r') are very common.
3368 ConstraintCode = *Current;
3369 ConstraintType = CurType;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003370 } else {
3371 unsigned CurGenerality = getConstraintGenerality(CurType);
3372
3373 // If we have multiple constraints, try to pick the most general one ahead
3374 // of time. This isn't a wonderful solution, but handles common cases.
3375 for (unsigned j = 1, e = Codes.size(); j != e; ++j) {
3376 TargetLowering::ConstraintType ThisType = TLI.getConstraintType(Codes[j]);
3377 unsigned ThisGenerality = getConstraintGenerality(ThisType);
3378 if (ThisGenerality > CurGenerality) {
3379 // This constraint letter is more general than the previous one,
3380 // use it.
3381 CurType = ThisType;
3382 Current = &Codes[j];
3383 CurGenerality = ThisGenerality;
3384 }
3385 }
3386
3387 ConstraintCode = *Current;
3388 ConstraintType = CurType;
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003389 }
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003390
3391 if (ConstraintCode == "X") {
3392 if (isa<BasicBlock>(CallOperandVal) || isa<ConstantInt>(CallOperandVal))
3393 return;
3394 // This matches anything. Labels and constants we handle elsewhere
3395 // ('X' is the only thing that matches labels). Otherwise, try to
3396 // resolve it to something we know about by looking at the actual
3397 // operand type.
3398 std::string s = "";
3399 TLI.lowerXConstraint(ConstraintVT, s);
3400 if (s!="") {
3401 ConstraintCode = s;
3402 ConstraintType = TLI.getConstraintType(ConstraintCode);
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003403 }
3404 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003405}
3406
3407
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003408void SelectionDAGLowering::
3409GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003410 std::set<unsigned> &OutputRegs,
3411 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003412 // Compute whether this value requires an input register, an output register,
3413 // or both.
3414 bool isOutReg = false;
3415 bool isInReg = false;
3416 switch (OpInfo.Type) {
3417 case InlineAsm::isOutput:
3418 isOutReg = true;
3419
3420 // If this is an early-clobber output, or if there is an input
3421 // constraint that matches this, we need to reserve the input register
3422 // so no other inputs allocate to it.
3423 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3424 break;
3425 case InlineAsm::isInput:
3426 isInReg = true;
3427 isOutReg = false;
3428 break;
3429 case InlineAsm::isClobber:
3430 isOutReg = true;
3431 isInReg = true;
3432 break;
3433 }
3434
3435
3436 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003437 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003438
3439 // If this is a constraint for a single physreg, or a constraint for a
3440 // register class, find it.
3441 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3442 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3443 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003444
3445 unsigned NumRegs = 1;
3446 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003447 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003448 MVT::ValueType RegVT;
3449 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3450
Chris Lattnerbf996f12007-04-30 17:29:31 +00003451
3452 // If this is a constraint for a specific physical register, like {r17},
3453 // assign it now.
3454 if (PhysReg.first) {
3455 if (OpInfo.ConstraintVT == MVT::Other)
3456 ValueVT = *PhysReg.second->vt_begin();
3457
3458 // Get the actual register value type. This is important, because the user
3459 // may have asked for (e.g.) the AX register in i32 type. We need to
3460 // remember that AX is actually i16 to get the right extension.
3461 RegVT = *PhysReg.second->vt_begin();
3462
3463 // This is a explicit reference to a physical register.
3464 Regs.push_back(PhysReg.first);
3465
3466 // If this is an expanded reference, add the rest of the regs to Regs.
3467 if (NumRegs != 1) {
3468 TargetRegisterClass::iterator I = PhysReg.second->begin();
3469 TargetRegisterClass::iterator E = PhysReg.second->end();
3470 for (; *I != PhysReg.first; ++I)
3471 assert(I != E && "Didn't find reg!");
3472
3473 // Already added the first reg.
3474 --NumRegs; ++I;
3475 for (; NumRegs; --NumRegs, ++I) {
3476 assert(I != E && "Ran out of registers to allocate!");
3477 Regs.push_back(*I);
3478 }
3479 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003480 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3481 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3482 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003483 }
3484
3485 // Otherwise, if this was a reference to an LLVM register class, create vregs
3486 // for this reference.
3487 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003488 const TargetRegisterClass *RC = PhysReg.second;
3489 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003490 // If this is an early clobber or tied register, our regalloc doesn't know
3491 // how to maintain the constraint. If it isn't, go ahead and create vreg
3492 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003493 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3494 // If there is some other early clobber and this is an input register,
3495 // then we are forced to pre-allocate the input reg so it doesn't
3496 // conflict with the earlyclobber.
3497 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003498 RegVT = *PhysReg.second->vt_begin();
3499
3500 if (OpInfo.ConstraintVT == MVT::Other)
3501 ValueVT = RegVT;
3502
3503 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003504 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003505 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003506 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003507
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003508 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3509 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3510 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003511 }
3512
3513 // Otherwise, we can't allocate it. Let the code below figure out how to
3514 // maintain these constraints.
3515 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3516
3517 } else {
3518 // This is a reference to a register class that doesn't directly correspond
3519 // to an LLVM register class. Allocate NumRegs consecutive, available,
3520 // registers from the class.
3521 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3522 OpInfo.ConstraintVT);
3523 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003524
Dan Gohman6f0d0242008-02-10 18:45:23 +00003525 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003526 unsigned NumAllocated = 0;
3527 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3528 unsigned Reg = RegClassRegs[i];
3529 // See if this register is available.
3530 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3531 (isInReg && InputRegs.count(Reg))) { // Already used.
3532 // Make sure we find consecutive registers.
3533 NumAllocated = 0;
3534 continue;
3535 }
3536
3537 // Check to see if this register is allocatable (i.e. don't give out the
3538 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003539 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00003540 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003541 if (!RC) { // Couldn't allocate this register.
3542 // Reset NumAllocated to make sure we return consecutive registers.
3543 NumAllocated = 0;
3544 continue;
3545 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003546 }
3547
3548 // Okay, this register is good, we can use it.
3549 ++NumAllocated;
3550
3551 // If we allocated enough consecutive registers, succeed.
3552 if (NumAllocated == NumRegs) {
3553 unsigned RegStart = (i-NumAllocated)+1;
3554 unsigned RegEnd = i+1;
3555 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003556 for (unsigned i = RegStart; i != RegEnd; ++i)
3557 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003558
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003559 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3560 OpInfo.ConstraintVT);
3561 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3562 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003563 }
3564 }
3565
3566 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003567 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003568}
3569
3570
Chris Lattnerce7518c2006-01-26 22:24:51 +00003571/// visitInlineAsm - Handle a call to an InlineAsm object.
3572///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003573void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3574 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003575
Chris Lattner0c583402007-04-28 20:49:53 +00003576 /// ConstraintOperands - Information about all of the constraints.
3577 std::vector<AsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003578
3579 SDOperand Chain = getRoot();
3580 SDOperand Flag;
3581
Chris Lattner4e4b5762006-02-01 18:59:47 +00003582 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003583
Chris Lattner0c583402007-04-28 20:49:53 +00003584 // Do a prepass over the constraints, canonicalizing them, and building up the
3585 // ConstraintOperands list.
3586 std::vector<InlineAsm::ConstraintInfo>
3587 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003588
3589 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3590 // constraint. If so, we can't let the register allocator allocate any input
3591 // registers, because it will not know to avoid the earlyclobbered output reg.
3592 bool SawEarlyClobber = false;
3593
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003594 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003595 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
3596 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
3597 AsmOperandInfo &OpInfo = ConstraintOperands.back();
3598
Chris Lattner0c583402007-04-28 20:49:53 +00003599 MVT::ValueType OpVT = MVT::Other;
3600
3601 // Compute the value type for each operand.
3602 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003603 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003604 if (!OpInfo.isIndirect) {
3605 // The return value of the call is this value. As such, there is no
3606 // corresponding argument.
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003607 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3608 OpVT = TLI.getValueType(CS.getType());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003609 } else {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003610 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003611 }
3612 break;
3613 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003614 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003615 break;
3616 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003617 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003618 break;
3619 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003620
Chris Lattner0c583402007-04-28 20:49:53 +00003621 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003622 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003623 if (OpInfo.CallOperandVal) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003624 if (isa<BasicBlock>(OpInfo.CallOperandVal))
3625 OpInfo.CallOperand =
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003626 DAG.getBasicBlock(FuncInfo.MBBMap[cast<BasicBlock>(
3627 OpInfo.CallOperandVal)]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003628 else {
3629 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3630 const Type *OpTy = OpInfo.CallOperandVal->getType();
3631 // If this is an indirect operand, the operand is a pointer to the
3632 // accessed type.
3633 if (OpInfo.isIndirect)
3634 OpTy = cast<PointerType>(OpTy)->getElementType();
3635
3636 // If OpTy is not a first-class value, it may be a struct/union that we
3637 // can tile with integers.
3638 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3639 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3640 switch (BitSize) {
3641 default: break;
3642 case 1:
3643 case 8:
3644 case 16:
3645 case 32:
3646 case 64:
3647 OpTy = IntegerType::get(BitSize);
3648 break;
3649 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003650 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003651
3652 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003653 }
3654 }
3655
3656 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003657
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003658 // Compute the constraint code and ConstraintType to use.
3659 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003660
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003661 // Keep track of whether we see an earlyclobber.
3662 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003663
3664 // If this is a memory input, and if the operand is not indirect, do what we
3665 // need to to provide an address for the memory input.
3666 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3667 !OpInfo.isIndirect) {
3668 assert(OpInfo.Type == InlineAsm::isInput &&
3669 "Can only indirectify direct input operands!");
3670
3671 // Memory operands really want the address of the value. If we don't have
3672 // an indirect input, put it in the constpool if we can, otherwise spill
3673 // it to a stack slot.
3674
3675 // If the operand is a float, integer, or vector constant, spill to a
3676 // constant pool entry to get its address.
3677 Value *OpVal = OpInfo.CallOperandVal;
3678 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3679 isa<ConstantVector>(OpVal)) {
3680 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3681 TLI.getPointerTy());
3682 } else {
3683 // Otherwise, create a stack slot and emit a store to it before the
3684 // asm.
3685 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003686 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003687 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3688 MachineFunction &MF = DAG.getMachineFunction();
3689 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3690 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3691 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3692 OpInfo.CallOperand = StackSlot;
3693 }
3694
3695 // There is no longer a Value* corresponding to this operand.
3696 OpInfo.CallOperandVal = 0;
3697 // It is now an indirect operand.
3698 OpInfo.isIndirect = true;
3699 }
3700
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003701 // If this constraint is for a specific register, allocate it before
3702 // anything else.
3703 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3704 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003705 }
Chris Lattner0c583402007-04-28 20:49:53 +00003706 ConstraintInfos.clear();
3707
3708
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003709 // Second pass - Loop over all of the operands, assigning virtual or physregs
3710 // to registerclass operands.
3711 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3712 AsmOperandInfo &OpInfo = ConstraintOperands[i];
3713
3714 // C_Register operands have already been allocated, Other/Memory don't need
3715 // to be.
3716 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3717 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3718 }
3719
Chris Lattner0c583402007-04-28 20:49:53 +00003720 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3721 std::vector<SDOperand> AsmNodeOperands;
3722 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3723 AsmNodeOperands.push_back(
3724 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3725
Chris Lattner2cc2f662006-02-01 01:28:23 +00003726
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003727 // Loop over all of the inputs, copying the operand values into the
3728 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003729 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003730
Chris Lattner0c583402007-04-28 20:49:53 +00003731 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3732 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3733
3734 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3735 AsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003736
Chris Lattner0c583402007-04-28 20:49:53 +00003737 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003738 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003739 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3740 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003741 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003742 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003743
Chris Lattner22873462006-02-27 23:45:39 +00003744 // Add information to the INLINEASM node to know about this output.
3745 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003746 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3747 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003748 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003749 break;
3750 }
3751
Chris Lattner2a600be2007-04-28 21:01:43 +00003752 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003753
Chris Lattner864635a2006-02-22 22:37:12 +00003754 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003755 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003756 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003757 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003758 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003759 exit(1);
3760 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003761
Chris Lattner0c583402007-04-28 20:49:53 +00003762 if (!OpInfo.isIndirect) {
3763 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003764 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003765 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003766 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003767 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003768 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003769 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003770 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003771 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003772
3773 // Add information to the INLINEASM node to know that this register is
3774 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003775 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3776 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003777 break;
3778 }
3779 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003780 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003781
Chris Lattner0c583402007-04-28 20:49:53 +00003782 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003783 // If this is required to match an output register we have already set,
3784 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003785 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003786
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003787 // Scan until we find the definition we already emitted of this operand.
3788 // When we find it, create a RegsForValue operand.
3789 unsigned CurOp = 2; // The first operand.
3790 for (; OperandNo; --OperandNo) {
3791 // Advance to the next operand.
3792 unsigned NumOps =
3793 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003794 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3795 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003796 "Skipped past definitions?");
3797 CurOp += (NumOps>>3)+1;
3798 }
3799
3800 unsigned NumOps =
3801 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003802 if ((NumOps & 7) == 2 /*REGDEF*/) {
3803 // Add NumOps>>3 registers to MatchedRegs.
3804 RegsForValue MatchedRegs;
3805 MatchedRegs.ValueVT = InOperandVal.getValueType();
3806 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3807 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3808 unsigned Reg =
3809 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3810 MatchedRegs.Regs.push_back(Reg);
3811 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003812
Chris Lattner527fae12007-02-01 01:21:12 +00003813 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003814 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003815 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3816 break;
3817 } else {
3818 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
3819 assert(0 && "matching constraints for memory operands unimp");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003820 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003821 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003822
Chris Lattner2a600be2007-04-28 21:01:43 +00003823 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003824 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003825 "Don't know how to handle indirect other inputs yet!");
3826
Chris Lattner48884cd2007-08-25 00:47:38 +00003827 std::vector<SDOperand> Ops;
3828 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3829 Ops, DAG);
3830 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003831 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003832 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003833 exit(1);
3834 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003835
3836 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003837 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003838 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3839 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003840 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003841 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003842 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003843 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003844 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3845 "Memory operands expect pointer values");
3846
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003847 // Add information to the INLINEASM node to know about this input.
3848 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003849 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3850 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003851 AsmNodeOperands.push_back(InOperandVal);
3852 break;
3853 }
3854
Chris Lattner2a600be2007-04-28 21:01:43 +00003855 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3856 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3857 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003858 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003859 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003860
3861 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003862 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3863 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003864
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003865 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003866
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003867 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3868 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003869 break;
3870 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003871 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003872 // Add the clobbered value to the operand list, so that the register
3873 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003874 if (!OpInfo.AssignedRegs.Regs.empty())
3875 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3876 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003877 break;
3878 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003879 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003880 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003881
3882 // Finish up input operands.
3883 AsmNodeOperands[0] = Chain;
3884 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3885
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003886 Chain = DAG.getNode(ISD::INLINEASM,
3887 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003888 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003889 Flag = Chain.getValue(1);
3890
Chris Lattner6656dd12006-01-31 02:03:41 +00003891 // If this asm returns a register value, copy the result from that register
3892 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003893 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003894 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003895
3896 // If the result of the inline asm is a vector, it may have the wrong
3897 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003898 // bit_convert.
3899 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003900 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003901 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003902
Dan Gohman7f321562007-06-25 16:23:39 +00003903 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003904 }
3905
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003906 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003907 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003908
Chris Lattner6656dd12006-01-31 02:03:41 +00003909 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3910
3911 // Process indirect outputs, first output all of the flagged copies out of
3912 // physregs.
3913 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003914 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003915 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003916 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003917 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003918 }
3919
3920 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003921 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003922 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003923 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003924 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003925 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003926 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003927 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3928 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003929 DAG.setRoot(Chain);
3930}
3931
3932
Chris Lattner1c08c712005-01-07 07:47:53 +00003933void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3934 SDOperand Src = getValue(I.getOperand(0));
3935
3936 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00003937
3938 if (IntPtr < Src.getValueType())
3939 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3940 else if (IntPtr > Src.getValueType())
3941 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00003942
3943 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00003944 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00003945 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00003946 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00003947
Reid Spencer47857812006-12-31 05:55:36 +00003948 TargetLowering::ArgListTy Args;
3949 TargetLowering::ArgListEntry Entry;
3950 Entry.Node = Src;
3951 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003952 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003953
3954 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003955 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
3956 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003957 setValue(&I, Result.first); // Pointers always fit in registers
3958 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003959}
3960
3961void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00003962 TargetLowering::ArgListTy Args;
3963 TargetLowering::ArgListEntry Entry;
3964 Entry.Node = getValue(I.getOperand(0));
3965 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003966 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00003967 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00003968 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003969 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
3970 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003971 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3972 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003973}
3974
Evan Chengff9b3732008-01-30 18:18:23 +00003975// EmitInstrWithCustomInserter - This method should be implemented by targets
3976// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00003977// instructions are special in various ways, which require special support to
3978// insert. The specified MachineInstr is created but not inserted into any
3979// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00003980MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00003981 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00003982 cerr << "If a target marks an instruction with "
3983 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00003984 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00003985 abort();
3986 return 0;
3987}
3988
Chris Lattner39ae3622005-01-09 00:00:49 +00003989void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003990 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
3991 getValue(I.getOperand(1)),
3992 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00003993}
3994
3995void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003996 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
3997 getValue(I.getOperand(0)),
3998 DAG.getSrcValue(I.getOperand(0)));
3999 setValue(&I, V);
4000 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004001}
4002
4003void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004004 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4005 getValue(I.getOperand(1)),
4006 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004007}
4008
4009void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004010 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4011 getValue(I.getOperand(1)),
4012 getValue(I.getOperand(2)),
4013 DAG.getSrcValue(I.getOperand(1)),
4014 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004015}
4016
Chris Lattnerfdfded52006-04-12 16:20:43 +00004017/// TargetLowering::LowerArguments - This is the default LowerArguments
4018/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004019/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4020/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004021std::vector<SDOperand>
4022TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
4023 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
4024 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004025 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004026 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4027 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4028
4029 // Add one result value for each formal argument.
4030 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004031 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004032 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4033 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004034 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004035 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004036 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004037 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004038
Chris Lattnerddf53e42007-02-26 02:56:58 +00004039 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
4040 // that is zero extended!
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004041 if (F.paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004042 Flags &= ~(ISD::ParamFlags::SExt);
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004043 if (F.paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004044 Flags |= ISD::ParamFlags::SExt;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004045 if (F.paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004046 Flags |= ISD::ParamFlags::InReg;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004047 if (F.paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004048 Flags |= ISD::ParamFlags::StructReturn;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004049 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Rafael Espindola1aa7efb2007-07-06 10:57:03 +00004050 Flags |= ISD::ParamFlags::ByVal;
Rafael Espindola594d37e2007-08-10 14:44:42 +00004051 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00004052 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004053 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004054 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4055 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4056 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola594d37e2007-08-10 14:44:42 +00004057 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004058 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands36397f52007-07-27 12:58:54 +00004059 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004060 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004061
4062 MVT::ValueType RegisterVT = getRegisterType(VT);
4063 unsigned NumRegs = getNumRegisters(VT);
4064 for (unsigned i = 0; i != NumRegs; ++i) {
4065 RetVals.push_back(RegisterVT);
4066 // if it isn't first piece, alignment must be 1
4067 if (i > 0)
4068 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
4069 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004070 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004071 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004072 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004073
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004074 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004075
4076 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004077 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004078 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004079 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004080
4081 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4082 // allows exposing the loads that may be part of the argument access to the
4083 // first DAGCombiner pass.
4084 SDOperand TmpRes = LowerOperation(SDOperand(Result, 0), DAG);
4085
4086 // The number of results should match up, except that the lowered one may have
4087 // an extra flag result.
4088 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4089 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4090 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4091 && "Lowering produced unexpected number of results!");
4092 Result = TmpRes.Val;
4093
Dan Gohman27a70be2007-07-02 16:18:06 +00004094 unsigned NumArgRegs = Result->getNumValues() - 1;
4095 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004096
4097 // Set up the return result vector.
4098 Ops.clear();
4099 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004100 unsigned Idx = 1;
4101 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4102 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004103 MVT::ValueType VT = getValueType(I->getType());
Duncan Sandsb988bac2008-02-11 20:58:28 +00004104 MVT::ValueType PartVT = getRegisterType(VT);
4105
4106 unsigned NumParts = getNumRegisters(VT);
4107 SmallVector<SDOperand, 4> Parts(NumParts);
4108 for (unsigned j = 0; j != NumParts; ++j)
4109 Parts[j] = SDOperand(Result, i++);
4110
4111 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4112 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4113 AssertOp = ISD::AssertSext;
4114 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4115 AssertOp = ISD::AssertZext;
4116
4117 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
4118 AssertOp, true));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004119 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004120 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004121 return Ops;
4122}
4123
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004124
4125/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4126/// implementation, which just inserts an ISD::CALL node, which is later custom
4127/// lowered by the target to something concrete. FIXME: When all targets are
4128/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4129std::pair<SDOperand, SDOperand>
Duncan Sands00fee652008-02-14 17:28:50 +00004130TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4131 bool RetSExt, bool RetZExt, bool isVarArg,
4132 unsigned CallingConv, bool isTailCall,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004133 SDOperand Callee,
4134 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004135 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004136 Ops.push_back(Chain); // Op#0 - Chain
4137 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4138 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4139 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4140 Ops.push_back(Callee);
4141
4142 // Handle all of the outgoing arguments.
4143 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004144 MVT::ValueType VT = getValueType(Args[i].Ty);
4145 SDOperand Op = Args[i].Node;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004146 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004147 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004148 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004149
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004150 if (Args[i].isSExt)
4151 Flags |= ISD::ParamFlags::SExt;
4152 if (Args[i].isZExt)
4153 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004154 if (Args[i].isInReg)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004155 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004156 if (Args[i].isSRet)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004157 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola21485be2007-08-20 15:18:24 +00004158 if (Args[i].isByVal) {
4159 Flags |= ISD::ParamFlags::ByVal;
4160 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004161 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004162 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004163 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4164 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4165 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola21485be2007-08-20 15:18:24 +00004166 }
Duncan Sands36397f52007-07-27 12:58:54 +00004167 if (Args[i].isNest)
4168 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004169 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Dan Gohman27a70be2007-07-02 16:18:06 +00004170
Duncan Sandsb988bac2008-02-11 20:58:28 +00004171 MVT::ValueType PartVT = getRegisterType(VT);
4172 unsigned NumParts = getNumRegisters(VT);
4173 SmallVector<SDOperand, 4> Parts(NumParts);
4174 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
4175
4176 if (Args[i].isSExt)
4177 ExtendKind = ISD::SIGN_EXTEND;
4178 else if (Args[i].isZExt)
4179 ExtendKind = ISD::ZERO_EXTEND;
4180
4181 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
4182
4183 for (unsigned i = 0; i != NumParts; ++i) {
4184 // if it isn't first piece, alignment must be 1
4185 unsigned MyFlags = Flags;
4186 if (i != 0)
4187 MyFlags = (MyFlags & (~ISD::ParamFlags::OrigAlignment)) |
4188 (1 << ISD::ParamFlags::OrigAlignmentOffs);
4189
4190 Ops.push_back(Parts[i]);
4191 Ops.push_back(DAG.getConstant(MyFlags, MVT::i32));
Dan Gohman27a70be2007-07-02 16:18:06 +00004192 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004193 }
4194
4195 // Figure out the result value types.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004196 MVT::ValueType VT = getValueType(RetTy);
4197 MVT::ValueType RegisterVT = getRegisterType(VT);
4198 unsigned NumRegs = getNumRegisters(VT);
4199 SmallVector<MVT::ValueType, 4> RetTys(NumRegs);
4200 for (unsigned i = 0; i != NumRegs; ++i)
4201 RetTys[i] = RegisterVT;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004202
4203 RetTys.push_back(MVT::Other); // Always has a chain.
4204
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004205 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004206 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004207 DAG.getVTList(&RetTys[0], NumRegs + 1),
Chris Lattnerbe384162006-08-16 22:57:46 +00004208 &Ops[0], Ops.size());
Chris Lattnerb15e4952007-08-02 18:08:16 +00004209 Chain = Res.getValue(NumRegs);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004210
4211 // Gather up the call result into a single value.
4212 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004213 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4214
4215 if (RetSExt)
4216 AssertOp = ISD::AssertSext;
4217 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004218 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004219
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004220 SmallVector<SDOperand, 4> Results(NumRegs);
4221 for (unsigned i = 0; i != NumRegs; ++i)
4222 Results[i] = Res.getValue(i);
Duncan Sands00fee652008-02-14 17:28:50 +00004223 Res = getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4224 AssertOp, true);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004225 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004226
4227 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004228}
4229
Chris Lattner50381b62005-05-14 05:50:48 +00004230SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004231 assert(0 && "LowerOperation not implemented for this target!");
4232 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004233 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004234}
4235
Nate Begeman0aed7842006-01-28 03:14:31 +00004236SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4237 SelectionDAG &DAG) {
4238 assert(0 && "CustomPromoteOperation not implemented for this target!");
4239 abort();
4240 return SDOperand();
4241}
4242
Evan Cheng74d0aa92006-02-15 21:59:04 +00004243/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004244/// operand.
4245static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004246 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004247 MVT::ValueType CurVT = VT;
4248 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4249 uint64_t Val = C->getValue() & 255;
4250 unsigned Shift = 8;
4251 while (CurVT != MVT::i8) {
4252 Val = (Val << Shift) | Val;
4253 Shift <<= 1;
4254 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004255 }
4256 return DAG.getConstant(Val, VT);
4257 } else {
4258 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4259 unsigned Shift = 8;
4260 while (CurVT != MVT::i8) {
4261 Value =
4262 DAG.getNode(ISD::OR, VT,
4263 DAG.getNode(ISD::SHL, VT, Value,
4264 DAG.getConstant(Shift, MVT::i8)), Value);
4265 Shift <<= 1;
4266 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004267 }
4268
4269 return Value;
4270 }
4271}
4272
Evan Cheng74d0aa92006-02-15 21:59:04 +00004273/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4274/// used when a memcpy is turned into a memset when the source is a constant
4275/// string ptr.
4276static SDOperand getMemsetStringVal(MVT::ValueType VT,
4277 SelectionDAG &DAG, TargetLowering &TLI,
4278 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004279 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004280 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004281 if (TLI.isLittleEndian())
4282 Offset = Offset + MSB - 1;
4283 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004284 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004285 Offset += TLI.isLittleEndian() ? -1 : 1;
4286 }
4287 return DAG.getConstant(Val, VT);
4288}
4289
Evan Cheng1db92f92006-02-14 08:22:34 +00004290/// getMemBasePlusOffset - Returns base and offset node for the
4291static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4292 SelectionDAG &DAG, TargetLowering &TLI) {
4293 MVT::ValueType VT = Base.getValueType();
4294 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4295}
4296
Evan Chengc4f8eee2006-02-14 20:12:38 +00004297/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004298/// to replace the memset / memcpy is below the threshold. It also returns the
4299/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004300static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4301 unsigned Limit, uint64_t Size,
4302 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004303 MVT::ValueType VT;
4304
4305 if (TLI.allowsUnalignedMemoryAccesses()) {
4306 VT = MVT::i64;
4307 } else {
4308 switch (Align & 7) {
4309 case 0:
4310 VT = MVT::i64;
4311 break;
4312 case 4:
4313 VT = MVT::i32;
4314 break;
4315 case 2:
4316 VT = MVT::i16;
4317 break;
4318 default:
4319 VT = MVT::i8;
4320 break;
4321 }
4322 }
4323
Evan Cheng80e89d72006-02-14 09:11:59 +00004324 MVT::ValueType LVT = MVT::i64;
4325 while (!TLI.isTypeLegal(LVT))
4326 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4327 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004328
Evan Cheng80e89d72006-02-14 09:11:59 +00004329 if (VT > LVT)
4330 VT = LVT;
4331
Evan Chengdea72452006-02-14 23:05:54 +00004332 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004333 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004334 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004335 while (VTSize > Size) {
4336 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004337 VTSize >>= 1;
4338 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004339 assert(MVT::isInteger(VT));
4340
4341 if (++NumMemOps > Limit)
4342 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004343 MemOps.push_back(VT);
4344 Size -= VTSize;
4345 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004346
4347 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004348}
4349
Chris Lattner7041ee32005-01-11 05:56:49 +00004350void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004351 SDOperand Op1 = getValue(I.getOperand(1));
4352 SDOperand Op2 = getValue(I.getOperand(2));
4353 SDOperand Op3 = getValue(I.getOperand(3));
4354 SDOperand Op4 = getValue(I.getOperand(4));
4355 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4356 if (Align == 0) Align = 1;
4357
Dan Gohman5f43f922007-08-27 16:26:13 +00004358 // If the source and destination are known to not be aliases, we can
4359 // lower memmove as memcpy.
4360 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004361 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004362 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4363 Size = C->getValue();
4364 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4365 AliasAnalysis::NoAlias)
4366 Op = ISD::MEMCPY;
4367 }
4368
Evan Cheng1db92f92006-02-14 08:22:34 +00004369 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4370 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004371
4372 // Expand memset / memcpy to a series of load / store ops
4373 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004374 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004375 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004376 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004377 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004378 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4379 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004380 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004381 unsigned Offset = 0;
4382 for (unsigned i = 0; i < NumMemOps; i++) {
4383 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004384 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004385 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004386 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004387 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004388 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004389 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004390 Offset += VTSize;
4391 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004392 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004393 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004394 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004395 case ISD::MEMCPY: {
4396 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4397 Size->getValue(), Align, TLI)) {
4398 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004399 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004400 GlobalAddressSDNode *G = NULL;
4401 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004402 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004403
4404 if (Op2.getOpcode() == ISD::GlobalAddress)
4405 G = cast<GlobalAddressSDNode>(Op2);
4406 else if (Op2.getOpcode() == ISD::ADD &&
4407 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4408 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4409 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004410 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004411 }
4412 if (G) {
4413 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004414 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004415 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004416 if (!Str.empty()) {
4417 CopyFromStr = true;
4418 SrcOff += SrcDelta;
4419 }
4420 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004421 }
4422
Evan Chengc080d6f2006-02-15 01:54:51 +00004423 for (unsigned i = 0; i < NumMemOps; i++) {
4424 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004425 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004426 SDOperand Value, Chain, Store;
4427
Evan Chengcffbb512006-02-16 23:11:42 +00004428 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004429 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4430 Chain = getRoot();
4431 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004432 DAG.getStore(Chain, Value,
4433 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004434 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004435 } else {
4436 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004437 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4438 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004439 Chain = Value.getValue(1);
4440 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004441 DAG.getStore(Chain, Value,
4442 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004443 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004444 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004445 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004446 SrcOff += VTSize;
4447 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004448 }
4449 }
4450 break;
4451 }
4452 }
4453
4454 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004455 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4456 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004457 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004458 }
4459 }
4460
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004461 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4462 SDOperand Node;
4463 switch(Op) {
4464 default:
4465 assert(0 && "Unknown Op");
4466 case ISD::MEMCPY:
4467 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4468 break;
4469 case ISD::MEMMOVE:
4470 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4471 break;
4472 case ISD::MEMSET:
4473 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4474 break;
4475 }
4476 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004477}
4478
Chris Lattner7041ee32005-01-11 05:56:49 +00004479//===----------------------------------------------------------------------===//
4480// SelectionDAGISel code
4481//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004482
4483unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004484 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004485}
4486
Chris Lattner495a0b52005-08-17 06:37:43 +00004487void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004488 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004489 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004490 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004491}
Chris Lattner1c08c712005-01-07 07:47:53 +00004492
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004493
Chris Lattnerbad7f482006-10-28 19:22:10 +00004494
Chris Lattner1c08c712005-01-07 07:47:53 +00004495bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004496 // Get alias analysis for load/store combining.
4497 AA = &getAnalysis<AliasAnalysis>();
4498
Chris Lattner1c08c712005-01-07 07:47:53 +00004499 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004500 if (MF.getFunction()->hasCollector())
4501 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4502 else
4503 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004504 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004505 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004506
4507 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4508
Duncan Sandsea632432007-06-13 16:53:21 +00004509 if (ExceptionHandling)
4510 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4511 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4512 // Mark landing pad.
4513 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004514
4515 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004516 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004517
Evan Chengad2070c2007-02-10 02:43:39 +00004518 // Add function live-ins to entry block live-in set.
4519 BasicBlock *EntryBB = &Fn.getEntryBlock();
4520 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004521 if (!RegInfo->livein_empty())
4522 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4523 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004524 BB->addLiveIn(I->first);
4525
Duncan Sandsf4070822007-06-15 19:04:19 +00004526#ifndef NDEBUG
4527 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4528 "Not all catch info was assigned to a landing pad!");
4529#endif
4530
Chris Lattner1c08c712005-01-07 07:47:53 +00004531 return true;
4532}
4533
Chris Lattner571e4342006-10-27 21:36:01 +00004534SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4535 unsigned Reg) {
4536 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004537 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004538 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004539 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004540
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004541 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004542 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4543 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4544 SmallVector<SDOperand, 8> Regs(NumRegs);
4545 SmallVector<SDOperand, 8> Chains(NumRegs);
4546
4547 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004548 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004549 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004550 Chains[i] = DAG.getCopyToReg(getRoot(), Reg + i, Regs[i]);
4551 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattner1c08c712005-01-07 07:47:53 +00004552}
4553
Chris Lattner068a81e2005-01-17 17:15:02 +00004554void SelectionDAGISel::
Evan Cheng15699fc2007-02-10 01:08:18 +00004555LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner068a81e2005-01-17 17:15:02 +00004556 std::vector<SDOperand> &UnorderedChains) {
4557 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004558 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004559 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004560 SDOperand OldRoot = SDL.DAG.getRoot();
4561 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004562
Chris Lattnerbf209482005-10-30 19:42:35 +00004563 unsigned a = 0;
4564 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4565 AI != E; ++AI, ++a)
4566 if (!AI->use_empty()) {
4567 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004568
Chris Lattnerbf209482005-10-30 19:42:35 +00004569 // If this argument is live outside of the entry block, insert a copy from
4570 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004571 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4572 if (VMI != FuncInfo.ValueMap.end()) {
4573 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004574 UnorderedChains.push_back(Copy);
4575 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004576 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004577
Chris Lattnerbf209482005-10-30 19:42:35 +00004578 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004579 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004580 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004581}
4582
Duncan Sandsf4070822007-06-15 19:04:19 +00004583static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4584 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004585 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004586 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004587 // Apply the catch info to DestBB.
4588 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4589#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004590 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4591 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004592#endif
4593 }
4594}
4595
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004596/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004597/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004598static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4599 TargetLowering& TLI) {
4600 SDNode * Ret = NULL;
4601 SDOperand Terminator = DAG.getRoot();
4602
4603 // Find RET node.
4604 if (Terminator.getOpcode() == ISD::RET) {
4605 Ret = Terminator.Val;
4606 }
4607
4608 // Fix tail call attribute of CALL nodes.
4609 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4610 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4611 if (BI->getOpcode() == ISD::CALL) {
4612 SDOperand OpRet(Ret, 0);
4613 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4614 bool isMarkedTailCall =
4615 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4616 // If CALL node has tail call attribute set to true and the call is not
4617 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004618 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004619 // must correctly identify tail call optimizable calls.
4620 if (isMarkedTailCall &&
4621 (Ret==NULL ||
4622 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4623 SmallVector<SDOperand, 32> Ops;
4624 unsigned idx=0;
4625 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4626 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4627 if (idx!=3)
4628 Ops.push_back(*I);
4629 else
4630 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4631 }
4632 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4633 }
4634 }
4635 }
4636}
4637
Chris Lattner1c08c712005-01-07 07:47:53 +00004638void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4639 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004640 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004641 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004642
4643 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004644
Chris Lattnerbf209482005-10-30 19:42:35 +00004645 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004646 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattnerbf209482005-10-30 19:42:35 +00004647 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004648
4649 BB = FuncInfo.MBBMap[LLVMBB];
4650 SDL.setCurrentBasicBlock(BB);
4651
Duncan Sandsf4070822007-06-15 19:04:19 +00004652 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004653
Duncan Sandsf4070822007-06-15 19:04:19 +00004654 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4655 // Add a label to mark the beginning of the landing pad. Deletion of the
4656 // landing pad can thus be detected via the MachineModuleInfo.
4657 unsigned LabelID = MMI->addLandingPad(BB);
4658 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
Evan Chengbb81d972008-01-31 09:59:15 +00004659 DAG.getConstant(LabelID, MVT::i32),
4660 DAG.getConstant(1, MVT::i32)));
Duncan Sandsf4070822007-06-15 19:04:19 +00004661
Evan Chenge47c3332007-06-27 18:45:32 +00004662 // Mark exception register as live in.
4663 unsigned Reg = TLI.getExceptionAddressRegister();
4664 if (Reg) BB->addLiveIn(Reg);
4665
4666 // Mark exception selector register as live in.
4667 Reg = TLI.getExceptionSelectorRegister();
4668 if (Reg) BB->addLiveIn(Reg);
4669
Duncan Sandsf4070822007-06-15 19:04:19 +00004670 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4671 // function and list of typeids logically belong to the invoke (or, if you
4672 // like, the basic block containing the invoke), and need to be associated
4673 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004674 // information is provided by an intrinsic (eh.selector) that can be moved
4675 // to unexpected places by the optimizers: if the unwind edge is critical,
4676 // then breaking it can result in the intrinsics being in the successor of
4677 // the landing pad, not the landing pad itself. This results in exceptions
4678 // not being caught because no typeids are associated with the invoke.
4679 // This may not be the only way things can go wrong, but it is the only way
4680 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004681 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4682
4683 if (Br && Br->isUnconditional()) { // Critical edge?
4684 BasicBlock::iterator I, E;
4685 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004686 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004687 break;
4688
4689 if (I == E)
4690 // No catch info found - try to extract some from the successor.
4691 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004692 }
4693 }
4694
Chris Lattner1c08c712005-01-07 07:47:53 +00004695 // Lower all of the non-terminator instructions.
4696 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4697 I != E; ++I)
4698 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004699
Chris Lattner1c08c712005-01-07 07:47:53 +00004700 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004701 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004702 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004703 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004704 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004705 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004706 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004707 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004708 }
4709
4710 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4711 // ensure constants are generated when needed. Remember the virtual registers
4712 // that need to be added to the Machine PHI nodes as input. We cannot just
4713 // directly add them, because expansion might result in multiple MBB's for one
4714 // BB. As such, the start of the BB might correspond to a different MBB than
4715 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004716 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004717 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004718
4719 // Emit constants only once even if used by multiple PHI nodes.
4720 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004721
Chris Lattner8c494ab2006-10-27 23:50:33 +00004722 // Vector bool would be better, but vector<bool> is really slow.
4723 std::vector<unsigned char> SuccsHandled;
4724 if (TI->getNumSuccessors())
4725 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4726
Dan Gohman532dc2e2007-07-09 20:59:04 +00004727 // Check successor nodes' PHI nodes that expect a constant to be available
4728 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004729 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4730 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004731 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004732 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004733
Chris Lattner8c494ab2006-10-27 23:50:33 +00004734 // If this terminator has multiple identical successors (common for
4735 // switches), only handle each succ once.
4736 unsigned SuccMBBNo = SuccMBB->getNumber();
4737 if (SuccsHandled[SuccMBBNo]) continue;
4738 SuccsHandled[SuccMBBNo] = true;
4739
4740 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004741 PHINode *PN;
4742
4743 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4744 // nodes and Machine PHI nodes, but the incoming operands have not been
4745 // emitted yet.
4746 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004747 (PN = dyn_cast<PHINode>(I)); ++I) {
4748 // Ignore dead phi's.
4749 if (PN->use_empty()) continue;
4750
4751 unsigned Reg;
4752 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004753
Chris Lattner8c494ab2006-10-27 23:50:33 +00004754 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4755 unsigned &RegOut = ConstantsOut[C];
4756 if (RegOut == 0) {
4757 RegOut = FuncInfo.CreateRegForValue(C);
4758 UnorderedChains.push_back(
4759 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004760 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004761 Reg = RegOut;
4762 } else {
4763 Reg = FuncInfo.ValueMap[PHIOp];
4764 if (Reg == 0) {
4765 assert(isa<AllocaInst>(PHIOp) &&
4766 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4767 "Didn't codegen value into a register!??");
4768 Reg = FuncInfo.CreateRegForValue(PHIOp);
4769 UnorderedChains.push_back(
4770 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004771 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004772 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004773
4774 // Remember that this register needs to added to the machine PHI node as
4775 // the input for this MBB.
4776 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004777 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004778 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004779 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4780 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004781 }
4782 ConstantsOut.clear();
4783
Chris Lattnerddb870b2005-01-13 17:59:43 +00004784 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004785 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004786 SDOperand Root = SDL.getRoot();
4787 if (Root.getOpcode() != ISD::EntryToken) {
4788 unsigned i = 0, e = UnorderedChains.size();
4789 for (; i != e; ++i) {
4790 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4791 if (UnorderedChains[i].Val->getOperand(0) == Root)
4792 break; // Don't add the root if we already indirectly depend on it.
4793 }
4794
4795 if (i == e)
4796 UnorderedChains.push_back(Root);
4797 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004798 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4799 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004800 }
4801
Chris Lattner1c08c712005-01-07 07:47:53 +00004802 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004803 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004804
Nate Begemanf15485a2006-03-27 01:32:24 +00004805 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004806 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004807 SwitchCases.clear();
4808 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004809 JTCases.clear();
4810 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004811 BitTestCases.clear();
4812 BitTestCases = SDL.BitTestCases;
4813
Chris Lattnera651cf62005-01-17 19:43:36 +00004814 // Make sure the root of the DAG is up-to-date.
4815 DAG.setRoot(SDL.getRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004816
4817 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4818 // with correct tailcall attribute so that the target can rely on the tailcall
4819 // attribute indicating whether the call is really eligible for tail call
4820 // optimization.
4821 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004822}
4823
Nate Begemanf15485a2006-03-27 01:32:24 +00004824void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004825 DOUT << "Lowered selection DAG:\n";
4826 DEBUG(DAG.dump());
4827
Chris Lattneraf21d552005-10-10 16:47:10 +00004828 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004829 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004830
Dan Gohman417e11b2007-10-08 15:12:17 +00004831 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004832 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004833
Chris Lattner1c08c712005-01-07 07:47:53 +00004834 // Second step, hack on the DAG until it only uses operations and types that
4835 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004836#if 0 // Enable this some day.
4837 DAG.LegalizeTypes();
4838 // Someday even later, enable a dag combine pass here.
4839#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004840 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004841
Bill Wendling832171c2006-12-07 20:04:42 +00004842 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004843 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004844
Chris Lattneraf21d552005-10-10 16:47:10 +00004845 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004846 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004847
Dan Gohman417e11b2007-10-08 15:12:17 +00004848 DOUT << "Optimized legalized selection DAG:\n";
4849 DEBUG(DAG.dump());
4850
Evan Chenga9c20912006-01-21 02:32:06 +00004851 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004852
Chris Lattnera33ef482005-03-30 01:10:47 +00004853 // Third, instruction select all of the operations to machine code, adding the
4854 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004855 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004856
Bill Wendling832171c2006-12-07 20:04:42 +00004857 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004858 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004859}
Chris Lattner1c08c712005-01-07 07:47:53 +00004860
Nate Begemanf15485a2006-03-27 01:32:24 +00004861void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4862 FunctionLoweringInfo &FuncInfo) {
4863 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4864 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004865 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004866 CurDAG = &DAG;
4867
4868 // First step, lower LLVM code to some DAG. This DAG may use operations and
4869 // types that are not supported by the target.
4870 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4871
4872 // Second step, emit the lowered DAG as machine code.
4873 CodeGenAndEmitDAG(DAG);
4874 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004875
4876 DOUT << "Total amount of phi nodes to update: "
4877 << PHINodesToUpdate.size() << "\n";
4878 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4879 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4880 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004881
Chris Lattnera33ef482005-03-30 01:10:47 +00004882 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004883 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004884 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004885 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4886 MachineInstr *PHI = PHINodesToUpdate[i].first;
4887 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4888 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004889 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4890 false));
4891 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004892 }
4893 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004894 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004895
4896 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4897 // Lower header first, if it wasn't already lowered
4898 if (!BitTestCases[i].Emitted) {
4899 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4900 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004901 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004902 // Set the current basic block to the mbb we wish to insert the code into
4903 BB = BitTestCases[i].Parent;
4904 HSDL.setCurrentBasicBlock(BB);
4905 // Emit the code
4906 HSDL.visitBitTestHeader(BitTestCases[i]);
4907 HSDAG.setRoot(HSDL.getRoot());
4908 CodeGenAndEmitDAG(HSDAG);
4909 }
4910
4911 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4912 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4913 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004914 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004915 // Set the current basic block to the mbb we wish to insert the code into
4916 BB = BitTestCases[i].Cases[j].ThisBB;
4917 BSDL.setCurrentBasicBlock(BB);
4918 // Emit the code
4919 if (j+1 != ej)
4920 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4921 BitTestCases[i].Reg,
4922 BitTestCases[i].Cases[j]);
4923 else
4924 BSDL.visitBitTestCase(BitTestCases[i].Default,
4925 BitTestCases[i].Reg,
4926 BitTestCases[i].Cases[j]);
4927
4928
4929 BSDAG.setRoot(BSDL.getRoot());
4930 CodeGenAndEmitDAG(BSDAG);
4931 }
4932
4933 // Update PHI Nodes
4934 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4935 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4936 MachineBasicBlock *PHIBB = PHI->getParent();
4937 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4938 "This is not a machine PHI node that we are updating!");
4939 // This is "default" BB. We have two jumps to it. From "header" BB and
4940 // from last "case" BB.
4941 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004942 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4943 false));
4944 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
4945 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4946 false));
4947 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
4948 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004949 }
4950 // One of "cases" BB.
4951 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4952 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4953 if (cBB->succ_end() !=
4954 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004955 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4956 false));
4957 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004958 }
4959 }
4960 }
4961 }
4962
Nate Begeman9453eea2006-04-23 06:26:20 +00004963 // If the JumpTable record is filled in, then we need to emit a jump table.
4964 // Updating the PHI nodes is tricky in this case, since we need to determine
4965 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004966 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4967 // Lower header first, if it wasn't already lowered
4968 if (!JTCases[i].first.Emitted) {
4969 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4970 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004971 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004972 // Set the current basic block to the mbb we wish to insert the code into
4973 BB = JTCases[i].first.HeaderBB;
4974 HSDL.setCurrentBasicBlock(BB);
4975 // Emit the code
4976 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4977 HSDAG.setRoot(HSDL.getRoot());
4978 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004979 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004980
4981 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4982 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004983 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00004984 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004985 BB = JTCases[i].second.MBB;
4986 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00004987 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004988 JSDL.visitJumpTable(JTCases[i].second);
4989 JSDAG.setRoot(JSDL.getRoot());
4990 CodeGenAndEmitDAG(JSDAG);
4991
Nate Begeman37efe672006-04-22 18:53:45 +00004992 // Update PHI Nodes
4993 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4994 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4995 MachineBasicBlock *PHIBB = PHI->getParent();
4996 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4997 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004998 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004999 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005000 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5001 false));
5002 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005003 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005004 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005005 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005006 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5007 false));
5008 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005009 }
5010 }
Nate Begeman37efe672006-04-22 18:53:45 +00005011 }
5012
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005013 // If the switch block involved a branch to one of the actual successors, we
5014 // need to update PHI nodes in that block.
5015 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5016 MachineInstr *PHI = PHINodesToUpdate[i].first;
5017 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5018 "This is not a machine PHI node that we are updating!");
5019 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005020 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5021 false));
5022 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005023 }
5024 }
5025
Nate Begemanf15485a2006-03-27 01:32:24 +00005026 // If we generated any switch lowering information, build and codegen any
5027 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005028 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00005029 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00005030 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005031 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005032
Nate Begemanf15485a2006-03-27 01:32:24 +00005033 // Set the current basic block to the mbb we wish to insert the code into
5034 BB = SwitchCases[i].ThisBB;
5035 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005036
Nate Begemanf15485a2006-03-27 01:32:24 +00005037 // Emit the code
5038 SDL.visitSwitchCase(SwitchCases[i]);
5039 SDAG.setRoot(SDL.getRoot());
5040 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005041
5042 // Handle any PHI nodes in successors of this chunk, as if we were coming
5043 // from the original BB before switch expansion. Note that PHI nodes can
5044 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5045 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005046 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005047 for (MachineBasicBlock::iterator Phi = BB->begin();
5048 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5049 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5050 for (unsigned pn = 0; ; ++pn) {
5051 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5052 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005053 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5054 second, false));
5055 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005056 break;
5057 }
5058 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005059 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005060
5061 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005062 if (BB == SwitchCases[i].FalseBB)
5063 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005064
5065 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005066 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005067 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005068 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005069 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005070 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005071}
Evan Chenga9c20912006-01-21 02:32:06 +00005072
Jim Laskey13ec7022006-08-01 14:21:23 +00005073
Evan Chenga9c20912006-01-21 02:32:06 +00005074//===----------------------------------------------------------------------===//
5075/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
5076/// target node in the graph.
5077void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
5078 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00005079
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005080 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005081
5082 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005083 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005084 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005085 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005086
Jim Laskey9ff542f2006-08-01 18:29:48 +00005087 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00005088 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005089
5090 if (ViewSUnitDAGs) SL->viewGraph();
5091
Evan Chengcccf1232006-02-04 06:49:00 +00005092 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00005093}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005094
Chris Lattner03fc53c2006-03-06 00:22:00 +00005095
Jim Laskey9ff542f2006-08-01 18:29:48 +00005096HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5097 return new HazardRecognizer();
5098}
5099
Chris Lattner75548062006-10-11 03:58:02 +00005100//===----------------------------------------------------------------------===//
5101// Helper functions used by the generated instruction selector.
5102//===----------------------------------------------------------------------===//
5103// Calls to these methods are generated by tblgen.
5104
5105/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5106/// the dag combiner simplified the 255, we still want to match. RHS is the
5107/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5108/// specified in the .td file (e.g. 255).
5109bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005110 int64_t DesiredMaskS) const {
Chris Lattner75548062006-10-11 03:58:02 +00005111 uint64_t ActualMask = RHS->getValue();
5112 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
5113
5114 // If the actual mask exactly matches, success!
5115 if (ActualMask == DesiredMask)
5116 return true;
5117
5118 // If the actual AND mask is allowing unallowed bits, this doesn't match.
5119 if (ActualMask & ~DesiredMask)
5120 return false;
5121
5122 // Otherwise, the DAG Combiner may have proven that the value coming in is
5123 // either already zero or is not demanded. Check for known zero input bits.
5124 uint64_t NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005125 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005126 return true;
5127
5128 // TODO: check to see if missing bits are just not demanded.
5129
5130 // Otherwise, this pattern doesn't match.
5131 return false;
5132}
5133
5134/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5135/// the dag combiner simplified the 255, we still want to match. RHS is the
5136/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5137/// specified in the .td file (e.g. 255).
5138bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005139 int64_t DesiredMaskS) const {
Chris Lattner75548062006-10-11 03:58:02 +00005140 uint64_t ActualMask = RHS->getValue();
5141 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
5142
5143 // If the actual mask exactly matches, success!
5144 if (ActualMask == DesiredMask)
5145 return true;
5146
5147 // If the actual AND mask is allowing unallowed bits, this doesn't match.
5148 if (ActualMask & ~DesiredMask)
5149 return false;
5150
5151 // Otherwise, the DAG Combiner may have proven that the value coming in is
5152 // either already zero or is not demanded. Check for known zero input bits.
5153 uint64_t NeededMask = DesiredMask & ~ActualMask;
5154
5155 uint64_t KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005156 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005157
5158 // If all the missing bits in the or are already known to be set, match!
5159 if ((NeededMask & KnownOne) == NeededMask)
5160 return true;
5161
5162 // TODO: check to see if missing bits are just not demanded.
5163
5164 // Otherwise, this pattern doesn't match.
5165 return false;
5166}
5167
Jim Laskey9ff542f2006-08-01 18:29:48 +00005168
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005169/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5170/// by tblgen. Others should not call it.
5171void SelectionDAGISel::
5172SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5173 std::vector<SDOperand> InOps;
5174 std::swap(InOps, Ops);
5175
5176 Ops.push_back(InOps[0]); // input chain.
5177 Ops.push_back(InOps[1]); // input asm string.
5178
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005179 unsigned i = 2, e = InOps.size();
5180 if (InOps[e-1].getValueType() == MVT::Flag)
5181 --e; // Don't process a flag operand if it is here.
5182
5183 while (i != e) {
5184 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5185 if ((Flags & 7) != 4 /*MEM*/) {
5186 // Just skip over this operand, copying the operands verbatim.
5187 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5188 i += (Flags >> 3) + 1;
5189 } else {
5190 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5191 // Otherwise, this is a memory operand. Ask the target to select it.
5192 std::vector<SDOperand> SelOps;
5193 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005194 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005195 exit(1);
5196 }
5197
5198 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005199 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005200 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005201 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005202 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5203 i += 2;
5204 }
5205 }
5206
5207 // Add the flag input back if present.
5208 if (e != InOps.size())
5209 Ops.push_back(InOps.back());
5210}
Devang Patel794fd752007-05-01 21:15:47 +00005211
Devang Patel19974732007-05-03 01:11:54 +00005212char SelectionDAGISel::ID = 0;