Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "ARM.h" |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 11 | #include "ARMAddressingModes.h" |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 12 | #include "ARMSubtarget.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 13 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 14 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 15 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCStreamer.h" |
| 18 | #include "llvm/MC/MCExpr.h" |
| 19 | #include "llvm/MC/MCInst.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 20 | #include "llvm/Target/TargetRegistry.h" |
| 21 | #include "llvm/Target/TargetAsmParser.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 22 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 23 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 24 | #include "llvm/ADT/SmallVector.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 25 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/Twine.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 27 | using namespace llvm; |
| 28 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 29 | // The shift types for register controlled shifts in arm memory addressing |
| 30 | enum ShiftType { |
| 31 | Lsl, |
| 32 | Lsr, |
| 33 | Asr, |
| 34 | Ror, |
| 35 | Rrx |
| 36 | }; |
| 37 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 38 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 39 | |
| 40 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 41 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 42 | class ARMAsmParser : public TargetAsmParser { |
| 43 | MCAsmParser &Parser; |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 44 | TargetMachine &TM; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 46 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 47 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 48 | |
| 49 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 50 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 51 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 52 | int TryParseRegister(); |
| 53 | ARMOperand *TryParseRegisterWithWriteBack(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 54 | ARMOperand *ParseRegisterList(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 55 | ARMOperand *ParseMemory(); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 56 | ARMOperand *ParseOperand(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 57 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 58 | bool ParseMemoryOffsetReg(bool &Negative, |
| 59 | bool &OffsetRegShifted, |
| 60 | enum ShiftType &ShiftType, |
| 61 | const MCExpr *&ShiftAmount, |
| 62 | const MCExpr *&Offset, |
| 63 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 64 | int &OffsetRegNum, |
| 65 | SMLoc &E); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 66 | bool ParseShift(enum ShiftType &St, const MCExpr *&ShiftAmount, SMLoc &E); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 67 | bool ParseDirectiveWord(unsigned Size, SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 68 | bool ParseDirectiveThumb(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 69 | bool ParseDirectiveThumbFunc(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 70 | bool ParseDirectiveCode(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 71 | bool ParseDirectiveSyntax(SMLoc L); |
| 72 | |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 73 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 74 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 75 | MCStreamer &Out); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 76 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 77 | /// @name Auto-generated Match Functions |
| 78 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 79 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 80 | #define GET_ASSEMBLER_HEADER |
| 81 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 82 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 83 | /// } |
| 84 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 85 | public: |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 86 | ARMAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &_TM) |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 87 | : TargetAsmParser(T), Parser(_Parser), TM(_TM) { |
| 88 | // Initialize the set of available features. |
| 89 | setAvailableFeatures(ComputeAvailableFeatures( |
| 90 | &TM.getSubtarget<ARMSubtarget>())); |
| 91 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 92 | |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 93 | virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 94 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 95 | virtual bool ParseDirective(AsmToken DirectiveID); |
| 96 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 97 | } // end anonymous namespace |
| 98 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 99 | namespace { |
| 100 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 101 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 102 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 103 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 104 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 105 | CondCode, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 106 | Immediate, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 107 | Memory, |
| 108 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 109 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 110 | DPRRegisterList, |
| 111 | SPRRegisterList, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 112 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 113 | } Kind; |
| 114 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 115 | SMLoc StartLoc, EndLoc; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 116 | |
| 117 | union { |
| 118 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 119 | ARMCC::CondCodes Val; |
| 120 | } CC; |
| 121 | |
| 122 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 123 | const char *Data; |
| 124 | unsigned Length; |
| 125 | } Tok; |
| 126 | |
| 127 | struct { |
| 128 | unsigned RegNum; |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 129 | bool Writeback; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 130 | } Reg; |
| 131 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 132 | struct { |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 133 | SmallVector<unsigned, 32> *Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 134 | } RegList; |
| 135 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 136 | struct { |
| 137 | const MCExpr *Val; |
| 138 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 139 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 140 | // This is for all forms of ARM address expressions |
| 141 | struct { |
| 142 | unsigned BaseRegNum; |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 143 | unsigned OffsetRegNum; // used when OffsetIsReg is true |
| 144 | const MCExpr *Offset; // used when OffsetIsReg is false |
| 145 | const MCExpr *ShiftAmount; // used when OffsetRegShifted is true |
| 146 | enum ShiftType ShiftType; // used when OffsetRegShifted is true |
| 147 | unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true |
| 148 | unsigned Preindexed : 1; |
| 149 | unsigned Postindexed : 1; |
| 150 | unsigned OffsetIsReg : 1; |
| 151 | unsigned Negative : 1; // only used when OffsetIsReg is true |
| 152 | unsigned Writeback : 1; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 153 | } Mem; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 154 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 155 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 156 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 157 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 158 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 159 | Kind = o.Kind; |
| 160 | StartLoc = o.StartLoc; |
| 161 | EndLoc = o.EndLoc; |
| 162 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 163 | case CondCode: |
| 164 | CC = o.CC; |
| 165 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 166 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 167 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 168 | break; |
| 169 | case Register: |
| 170 | Reg = o.Reg; |
| 171 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 172 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 173 | case DPRRegisterList: |
| 174 | case SPRRegisterList: |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 175 | RegList = o.RegList; |
| 176 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 177 | case Immediate: |
| 178 | Imm = o.Imm; |
| 179 | break; |
| 180 | case Memory: |
| 181 | Mem = o.Mem; |
| 182 | break; |
| 183 | } |
| 184 | } |
Bill Wendling | c323675 | 2010-11-09 22:51:42 +0000 | [diff] [blame] | 185 | ~ARMOperand() { |
| 186 | if (isRegList()) |
| 187 | delete RegList.Registers; |
| 188 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 189 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 190 | /// getStartLoc - Get the location of the first token of this operand. |
| 191 | SMLoc getStartLoc() const { return StartLoc; } |
| 192 | /// getEndLoc - Get the location of the last token of this operand. |
| 193 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 194 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 195 | ARMCC::CondCodes getCondCode() const { |
| 196 | assert(Kind == CondCode && "Invalid access!"); |
| 197 | return CC.Val; |
| 198 | } |
| 199 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 200 | StringRef getToken() const { |
| 201 | assert(Kind == Token && "Invalid access!"); |
| 202 | return StringRef(Tok.Data, Tok.Length); |
| 203 | } |
| 204 | |
| 205 | unsigned getReg() const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 206 | assert(Kind == Register && "Invalid access!"); |
| 207 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 208 | } |
| 209 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 210 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 211 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 212 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 213 | return *RegList.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 214 | } |
| 215 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 216 | const MCExpr *getImm() const { |
| 217 | assert(Kind == Immediate && "Invalid access!"); |
| 218 | return Imm.Val; |
| 219 | } |
| 220 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 221 | bool isCondCode() const { return Kind == CondCode; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 222 | bool isImm() const { return Kind == Immediate; } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 223 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 224 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 225 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 226 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 227 | bool isToken() const { return Kind == Token; } |
| 228 | bool isMemory() const { return Kind == Memory; } |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 229 | bool isMemMode5() const { |
| 230 | if (!isMemory() || Mem.OffsetIsReg || Mem.OffsetRegShifted || |
| 231 | Mem.Writeback || Mem.Negative) |
| 232 | return false; |
| 233 | // If there is an offset expression, make sure it's valid. |
| 234 | if (!Mem.Offset) |
| 235 | return true; |
| 236 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Mem.Offset); |
| 237 | if (!CE) |
| 238 | return false; |
| 239 | // The offset must be a multiple of 4 in the range 0-1020. |
| 240 | int64_t Value = CE->getValue(); |
| 241 | return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020); |
| 242 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 243 | |
| 244 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 245 | // Add as immediates when possible. Null MCExpr = 0. |
| 246 | if (Expr == 0) |
| 247 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 248 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 249 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 250 | else |
| 251 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 252 | } |
| 253 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 254 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 255 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 256 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 257 | // FIXME: What belongs here? |
| 258 | Inst.addOperand(MCOperand::CreateReg(0)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 259 | } |
| 260 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 261 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 262 | assert(N == 1 && "Invalid number of operands!"); |
| 263 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 264 | } |
| 265 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 266 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 267 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 268 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 269 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 270 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 271 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 272 | } |
| 273 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 274 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 275 | addRegListOperands(Inst, N); |
| 276 | } |
| 277 | |
| 278 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 279 | addRegListOperands(Inst, N); |
| 280 | } |
| 281 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 282 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 283 | assert(N == 1 && "Invalid number of operands!"); |
| 284 | addExpr(Inst, getImm()); |
| 285 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 286 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 287 | void addMemMode5Operands(MCInst &Inst, unsigned N) const { |
| 288 | assert(N == 2 && isMemMode5() && "Invalid number of operands!"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 289 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 290 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 291 | assert(!Mem.OffsetIsReg && "Invalid mode 5 operand"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 292 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 293 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 294 | // the difference? |
| 295 | if (Mem.Offset) { |
| 296 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Mem.Offset); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 297 | assert(CE && "Non-constant mode 5 offset operand!"); |
| 298 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 299 | // The MCInst offset operand doesn't include the low two bits (like |
| 300 | // the instruction encoding). |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 301 | int64_t Offset = CE->getValue() / 4; |
| 302 | if (Offset >= 0) |
| 303 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, |
| 304 | Offset))); |
| 305 | else |
| 306 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, |
| 307 | -Offset))); |
| 308 | } else { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 309 | Inst.addOperand(MCOperand::CreateImm(0)); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 310 | } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 311 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 312 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 313 | virtual void dump(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 314 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 315 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 316 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 317 | Op->CC.Val = CC; |
| 318 | Op->StartLoc = S; |
| 319 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 320 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 321 | } |
| 322 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 323 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 324 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 325 | Op->Tok.Data = Str.data(); |
| 326 | Op->Tok.Length = Str.size(); |
| 327 | Op->StartLoc = S; |
| 328 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 329 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 332 | static ARMOperand *CreateReg(unsigned RegNum, bool Writeback, SMLoc S, |
| 333 | SMLoc E) { |
| 334 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 335 | Op->Reg.RegNum = RegNum; |
| 336 | Op->Reg.Writeback = Writeback; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 337 | Op->StartLoc = S; |
| 338 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 339 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 340 | } |
| 341 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 342 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 343 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 344 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 345 | KindTy Kind = RegisterList; |
| 346 | |
| 347 | if (ARM::DPRRegClass.contains(Regs.front().first)) |
| 348 | Kind = DPRRegisterList; |
| 349 | else if (ARM::SPRRegClass.contains(Regs.front().first)) |
| 350 | Kind = SPRRegisterList; |
| 351 | |
| 352 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 353 | Op->RegList.Registers = new SmallVector<unsigned, 32>(); |
| 354 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 355 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
| 356 | Op->RegList.Registers->push_back(I->first); |
| 357 | std::sort(Op->RegList.Registers->begin(), Op->RegList.Registers->end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 358 | Op->StartLoc = StartLoc; |
| 359 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 360 | return Op; |
| 361 | } |
| 362 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 363 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 364 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 365 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 366 | Op->StartLoc = S; |
| 367 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 368 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 369 | } |
| 370 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 371 | static ARMOperand *CreateMem(unsigned BaseRegNum, bool OffsetIsReg, |
| 372 | const MCExpr *Offset, unsigned OffsetRegNum, |
| 373 | bool OffsetRegShifted, enum ShiftType ShiftType, |
| 374 | const MCExpr *ShiftAmount, bool Preindexed, |
| 375 | bool Postindexed, bool Negative, bool Writeback, |
| 376 | SMLoc S, SMLoc E) { |
| 377 | ARMOperand *Op = new ARMOperand(Memory); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 378 | Op->Mem.BaseRegNum = BaseRegNum; |
| 379 | Op->Mem.OffsetIsReg = OffsetIsReg; |
| 380 | Op->Mem.Offset = Offset; |
| 381 | Op->Mem.OffsetRegNum = OffsetRegNum; |
| 382 | Op->Mem.OffsetRegShifted = OffsetRegShifted; |
| 383 | Op->Mem.ShiftType = ShiftType; |
| 384 | Op->Mem.ShiftAmount = ShiftAmount; |
| 385 | Op->Mem.Preindexed = Preindexed; |
| 386 | Op->Mem.Postindexed = Postindexed; |
| 387 | Op->Mem.Negative = Negative; |
| 388 | Op->Mem.Writeback = Writeback; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 389 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 390 | Op->StartLoc = S; |
| 391 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 392 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 393 | } |
| 394 | }; |
| 395 | |
| 396 | } // end anonymous namespace. |
| 397 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 398 | void ARMOperand::dump(raw_ostream &OS) const { |
| 399 | switch (Kind) { |
| 400 | case CondCode: |
| 401 | OS << ARMCondCodeToString(getCondCode()); |
| 402 | break; |
| 403 | case Immediate: |
| 404 | getImm()->print(OS); |
| 405 | break; |
| 406 | case Memory: |
Bill Wendling | 8ea9740 | 2010-11-10 01:07:54 +0000 | [diff] [blame] | 407 | OS << "<memory" << (!Mem.Writeback ? ">" : "!>"); |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 408 | break; |
| 409 | case Register: |
Bill Wendling | 8ea9740 | 2010-11-10 01:07:54 +0000 | [diff] [blame] | 410 | OS << "<register " << getReg() << (!Reg.Writeback ? ">" : "!>"); |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 411 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 412 | case RegisterList: |
| 413 | case DPRRegisterList: |
| 414 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 415 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 416 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 417 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 418 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 419 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 420 | OS << *I; |
| 421 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 422 | } |
| 423 | |
| 424 | OS << ">"; |
| 425 | break; |
| 426 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 427 | case Token: |
| 428 | OS << "'" << getToken() << "'"; |
| 429 | break; |
| 430 | } |
| 431 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 432 | |
| 433 | /// @name Auto-generated Match Functions |
| 434 | /// { |
| 435 | |
| 436 | static unsigned MatchRegisterName(StringRef Name); |
| 437 | |
| 438 | /// } |
| 439 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 440 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 441 | /// and if it is a register name the token is eaten and the register number is |
| 442 | /// returned. Otherwise return -1. |
| 443 | /// |
| 444 | int ARMAsmParser::TryParseRegister() { |
| 445 | const AsmToken &Tok = Parser.getTok(); |
| 446 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 447 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 448 | // FIXME: Validate register for the current architecture; we have to do |
| 449 | // validation later, so maybe there is no need for this here. |
Bill Wendling | d68fd9c | 2010-11-06 10:45:34 +0000 | [diff] [blame] | 450 | unsigned RegNum = MatchRegisterName(Tok.getString()); |
| 451 | if (RegNum == 0) |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 452 | return -1; |
| 453 | Parser.Lex(); // Eat identifier token. |
| 454 | return RegNum; |
| 455 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 456 | |
| 457 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 458 | /// Try to parse a register name. The token must be an Identifier when called, |
| 459 | /// and if it is a register name the token is eaten and the register number is |
| 460 | /// returned. Otherwise return -1. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 461 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 462 | /// TODO this is likely to change to allow different register types and or to |
| 463 | /// parse for a specific register type. |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 464 | ARMOperand *ARMAsmParser::TryParseRegisterWithWriteBack() { |
| 465 | SMLoc S = Parser.getTok().getLoc(); |
| 466 | int RegNo = TryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 467 | if (RegNo == -1) |
| 468 | return 0; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 469 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 470 | SMLoc E = Parser.getTok().getLoc(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 471 | |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 472 | bool Writeback = false; |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 473 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 474 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
| 475 | E = ExclaimTok.getLoc(); |
| 476 | Writeback = true; |
| 477 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 478 | } |
| 479 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 480 | return ARMOperand::CreateReg(RegNo, Writeback, S, E); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 481 | } |
| 482 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 483 | /// Parse a register list, return it if successful else return null. The first |
| 484 | /// token must be a '{' when called. |
| 485 | ARMOperand *ARMAsmParser::ParseRegisterList() { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 486 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 487 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 488 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 489 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 490 | // Read the rest of the registers in the list. |
| 491 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 492 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 493 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 494 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 495 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 496 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 497 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 498 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 499 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 500 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 501 | Error(RegLoc, "register expected"); |
| 502 | return 0; |
| 503 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 504 | |
Bill Wendling | 1d6a265 | 2010-11-06 10:40:24 +0000 | [diff] [blame] | 505 | int RegNum = TryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 506 | if (RegNum == -1) { |
| 507 | Error(RegLoc, "register expected"); |
| 508 | return 0; |
| 509 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 510 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 511 | if (IsRange) { |
| 512 | int Reg = PrevRegNum; |
| 513 | do { |
| 514 | ++Reg; |
| 515 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 516 | } while (Reg != RegNum); |
| 517 | } else { |
| 518 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 519 | } |
| 520 | |
| 521 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 522 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 523 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 524 | |
| 525 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 526 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 527 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 528 | Error(RCurlyTok.getLoc(), "'}' expected"); |
| 529 | return 0; |
| 530 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 531 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 532 | SMLoc E = RCurlyTok.getLoc(); |
| 533 | Parser.Lex(); // Eat right curly brace token. |
| 534 | |
| 535 | // Verify the register list. |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 536 | SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 537 | RI = Registers.begin(), RE = Registers.end(); |
| 538 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 539 | DenseMap<unsigned, bool> RegMap; |
| 540 | RegMap[RI->first] = true; |
| 541 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 542 | unsigned HighRegNum = RI->first; |
| 543 | bool EmittedWarning = false; |
| 544 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 545 | for (++RI; RI != RE; ++RI) { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 546 | const std::pair<unsigned, SMLoc> &RegInfo = *RI; |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 547 | unsigned Reg = RegInfo.first; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 548 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 549 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 550 | Error(RegInfo.second, "register duplicated in register list"); |
| 551 | return 0; |
| 552 | } |
| 553 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 554 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 555 | Warning(RegInfo.second, |
| 556 | "register not in ascending order in register list"); |
| 557 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 558 | RegMap[Reg] = true; |
| 559 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 560 | } |
| 561 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 562 | return ARMOperand::CreateRegList(Registers, S, E); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 563 | } |
| 564 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 565 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 566 | /// or an error. The first token must be a '[' when called. |
| 567 | /// TODO Only preindexing and postindexing addressing are started, unindexed |
| 568 | /// with option, etc are still to do. |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 569 | ARMOperand *ARMAsmParser::ParseMemory() { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 570 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 571 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 572 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 573 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 574 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 575 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 576 | const AsmToken &BaseRegTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 577 | if (BaseRegTok.isNot(AsmToken::Identifier)) { |
| 578 | Error(BaseRegTok.getLoc(), "register expected"); |
| 579 | return 0; |
| 580 | } |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 581 | int BaseRegNum = TryParseRegister(); |
| 582 | if (BaseRegNum == -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 583 | Error(BaseRegTok.getLoc(), "register expected"); |
| 584 | return 0; |
| 585 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 586 | |
| 587 | bool Preindexed = false; |
| 588 | bool Postindexed = false; |
| 589 | bool OffsetIsReg = false; |
| 590 | bool Negative = false; |
| 591 | bool Writeback = false; |
| 592 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 593 | // First look for preindexed address forms, that is after the "[Rn" we now |
| 594 | // have to see if the next token is a comma. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 595 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 596 | if (Tok.is(AsmToken::Comma)) { |
| 597 | Preindexed = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 598 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 599 | int OffsetRegNum; |
| 600 | bool OffsetRegShifted; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 601 | enum ShiftType ShiftType; |
| 602 | const MCExpr *ShiftAmount; |
| 603 | const MCExpr *Offset; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 604 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount, |
| 605 | Offset, OffsetIsReg, OffsetRegNum, E)) |
| 606 | return 0; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 607 | const AsmToken &RBracTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 608 | if (RBracTok.isNot(AsmToken::RBrac)) { |
| 609 | Error(RBracTok.getLoc(), "']' expected"); |
| 610 | return 0; |
| 611 | } |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 612 | E = RBracTok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 613 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 614 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 615 | const AsmToken &ExclaimTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 616 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 617 | E = ExclaimTok.getLoc(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 618 | Writeback = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 619 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 620 | } |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 621 | return ARMOperand::CreateMem(BaseRegNum, OffsetIsReg, Offset, OffsetRegNum, |
| 622 | OffsetRegShifted, ShiftType, ShiftAmount, |
| 623 | Preindexed, Postindexed, Negative, Writeback, |
| 624 | S, E); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 625 | } |
| 626 | // The "[Rn" we have so far was not followed by a comma. |
| 627 | else if (Tok.is(AsmToken::RBrac)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 628 | // If there's anything other than the right brace, this is a post indexing |
| 629 | // addressing form. |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 630 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 631 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 632 | |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 633 | int OffsetRegNum = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 634 | bool OffsetRegShifted = false; |
| 635 | enum ShiftType ShiftType; |
| 636 | const MCExpr *ShiftAmount; |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 637 | const MCExpr *Offset = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 638 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 639 | const AsmToken &NextTok = Parser.getTok(); |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 640 | if (NextTok.isNot(AsmToken::EndOfStatement)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 641 | Postindexed = true; |
| 642 | Writeback = true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 643 | if (NextTok.isNot(AsmToken::Comma)) { |
| 644 | Error(NextTok.getLoc(), "',' expected"); |
| 645 | return 0; |
| 646 | } |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 647 | Parser.Lex(); // Eat comma token. |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 648 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 649 | ShiftAmount, Offset, OffsetIsReg, OffsetRegNum, |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 650 | E)) |
| 651 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 652 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 653 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 654 | return ARMOperand::CreateMem(BaseRegNum, OffsetIsReg, Offset, OffsetRegNum, |
| 655 | OffsetRegShifted, ShiftType, ShiftAmount, |
| 656 | Preindexed, Postindexed, Negative, Writeback, |
| 657 | S, E); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 658 | } |
| 659 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 660 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 661 | } |
| 662 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 663 | /// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn]," |
| 664 | /// we will parse the following (were +/- means that a plus or minus is |
| 665 | /// optional): |
| 666 | /// +/-Rm |
| 667 | /// +/-Rm, shift |
| 668 | /// #offset |
| 669 | /// we return false on success or an error otherwise. |
| 670 | bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 671 | bool &OffsetRegShifted, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 672 | enum ShiftType &ShiftType, |
| 673 | const MCExpr *&ShiftAmount, |
| 674 | const MCExpr *&Offset, |
| 675 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 676 | int &OffsetRegNum, |
| 677 | SMLoc &E) { |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 678 | Negative = false; |
| 679 | OffsetRegShifted = false; |
| 680 | OffsetIsReg = false; |
| 681 | OffsetRegNum = -1; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 682 | const AsmToken &NextTok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 683 | E = NextTok.getLoc(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 684 | if (NextTok.is(AsmToken::Plus)) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 685 | Parser.Lex(); // Eat plus token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 686 | else if (NextTok.is(AsmToken::Minus)) { |
| 687 | Negative = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 688 | Parser.Lex(); // Eat minus token |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 689 | } |
| 690 | // See if there is a register following the "[Rn," or "[Rn]," we have so far. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 691 | const AsmToken &OffsetRegTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 692 | if (OffsetRegTok.is(AsmToken::Identifier)) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 693 | SMLoc CurLoc = OffsetRegTok.getLoc(); |
| 694 | OffsetRegNum = TryParseRegister(); |
| 695 | if (OffsetRegNum != -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 696 | OffsetIsReg = true; |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 697 | E = CurLoc; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 698 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 699 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 700 | |
Bill Wendling | 12f40e9 | 2010-11-06 10:51:53 +0000 | [diff] [blame] | 701 | // If we parsed a register as the offset then there can be a shift after that. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 702 | if (OffsetRegNum != -1) { |
| 703 | // Look for a comma then a shift |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 704 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 705 | if (Tok.is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 706 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 707 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 708 | const AsmToken &Tok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 709 | if (ParseShift(ShiftType, ShiftAmount, E)) |
Duncan Sands | 3472766 | 2010-07-12 08:16:59 +0000 | [diff] [blame] | 710 | return Error(Tok.getLoc(), "shift expected"); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 711 | OffsetRegShifted = true; |
| 712 | } |
| 713 | } |
| 714 | else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm" |
| 715 | // Look for #offset following the "[Rn," or "[Rn]," |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 716 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 717 | if (HashTok.isNot(AsmToken::Hash)) |
| 718 | return Error(HashTok.getLoc(), "'#' expected"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 719 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 720 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 721 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 722 | if (getParser().ParseExpression(Offset)) |
| 723 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 724 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 725 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 726 | return false; |
| 727 | } |
| 728 | |
| 729 | /// ParseShift as one of these two: |
| 730 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 731 | /// rrx |
| 732 | /// and returns true if it parses a shift otherwise it returns false. |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 733 | bool ARMAsmParser::ParseShift(ShiftType &St, const MCExpr *&ShiftAmount, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 734 | SMLoc &E) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 735 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 736 | if (Tok.isNot(AsmToken::Identifier)) |
| 737 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 738 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 739 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 740 | St = Lsl; |
| 741 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
| 742 | St = Lsr; |
| 743 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 744 | St = Asr; |
| 745 | else if (ShiftName == "ror" || ShiftName == "ROR") |
| 746 | St = Ror; |
| 747 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
| 748 | St = Rrx; |
| 749 | else |
| 750 | return true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 751 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 752 | |
| 753 | // Rrx stands alone. |
| 754 | if (St == Rrx) |
| 755 | return false; |
| 756 | |
| 757 | // Otherwise, there must be a '#' and a shift amount. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 758 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 759 | if (HashTok.isNot(AsmToken::Hash)) |
| 760 | return Error(HashTok.getLoc(), "'#' expected"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 761 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 762 | |
| 763 | if (getParser().ParseExpression(ShiftAmount)) |
| 764 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 765 | |
| 766 | return false; |
| 767 | } |
| 768 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 769 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 770 | /// of the mnemonic. |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 771 | ARMOperand *ARMAsmParser::ParseOperand() { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 772 | SMLoc S, E; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 773 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 774 | default: |
| 775 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
| 776 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 777 | case AsmToken::Identifier: |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 778 | if (ARMOperand *Op = TryParseRegisterWithWriteBack()) |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 779 | return Op; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 780 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 781 | // This was not a register so parse other operands that start with an |
| 782 | // identifier (like labels) as expressions and create them as immediates. |
| 783 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 784 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 785 | if (getParser().ParseExpression(IdVal)) |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 786 | return 0; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 787 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 788 | return ARMOperand::CreateImm(IdVal, S, E); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 789 | case AsmToken::LBrac: |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 790 | return ParseMemory(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 791 | case AsmToken::LCurly: |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 792 | return ParseRegisterList(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 793 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 794 | // #42 -> immediate. |
| 795 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 796 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 797 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 798 | const MCExpr *ImmVal; |
| 799 | if (getParser().ParseExpression(ImmVal)) |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 800 | return 0; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 801 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 802 | return ARMOperand::CreateImm(ImmVal, S, E); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 803 | } |
| 804 | } |
| 805 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 806 | /// Parse an arm instruction mnemonic followed by its operands. |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 807 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 808 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 809 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 810 | size_t Start = 0, Next = Name.find('.'); |
| 811 | StringRef Head = Name.slice(Start, Next); |
| 812 | |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 813 | // Determine the predicate, if any. |
| 814 | // |
| 815 | // FIXME: We need a way to check whether a prefix supports predication, |
| 816 | // otherwise we will end up with an ambiguity for instructions that happen to |
| 817 | // end with a predicate name. |
Jim Grosbach | 3df518e | 2010-10-29 21:56:51 +0000 | [diff] [blame] | 818 | // FIXME: Likewise, some arithmetic instructions have an 's' prefix which |
| 819 | // indicates to update the condition codes. Those instructions have an |
| 820 | // additional immediate operand which encodes the prefix as reg0 or CPSR. |
| 821 | // Just checking for a suffix of 's' definitely creates ambiguities; e.g, |
| 822 | // the SMMLS instruction. |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 823 | unsigned CC = StringSwitch<unsigned>(Head.substr(Head.size()-2)) |
| 824 | .Case("eq", ARMCC::EQ) |
| 825 | .Case("ne", ARMCC::NE) |
| 826 | .Case("hs", ARMCC::HS) |
| 827 | .Case("lo", ARMCC::LO) |
| 828 | .Case("mi", ARMCC::MI) |
| 829 | .Case("pl", ARMCC::PL) |
| 830 | .Case("vs", ARMCC::VS) |
| 831 | .Case("vc", ARMCC::VC) |
| 832 | .Case("hi", ARMCC::HI) |
| 833 | .Case("ls", ARMCC::LS) |
| 834 | .Case("ge", ARMCC::GE) |
| 835 | .Case("lt", ARMCC::LT) |
| 836 | .Case("gt", ARMCC::GT) |
| 837 | .Case("le", ARMCC::LE) |
| 838 | .Case("al", ARMCC::AL) |
| 839 | .Default(~0U); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 840 | |
Chris Lattner | dba34d8 | 2010-10-30 04:35:59 +0000 | [diff] [blame] | 841 | if (CC == ~0U || |
| 842 | (CC == ARMCC::LS && (Head == "vmls" || Head == "vnmls"))) { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 843 | CC = ARMCC::AL; |
Chris Lattner | dba34d8 | 2010-10-30 04:35:59 +0000 | [diff] [blame] | 844 | } else { |
| 845 | Head = Head.slice(0, Head.size() - 2); |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 846 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 847 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 848 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Jim Grosbach | 469ebbe | 2010-11-01 18:11:14 +0000 | [diff] [blame] | 849 | // FIXME: Should only add this operand for predicated instructions |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 850 | Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), NameLoc)); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 851 | |
| 852 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 853 | while (Next != StringRef::npos) { |
| 854 | Start = Next; |
| 855 | Next = Name.find('.', Start + 1); |
| 856 | Head = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 857 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 858 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 859 | } |
| 860 | |
| 861 | // Read the remaining operands. |
| 862 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 863 | // Read the first operand. |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 864 | if (ARMOperand *Op = ParseOperand()) |
| 865 | Operands.push_back(Op); |
| 866 | else { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 867 | Parser.EatToEndOfStatement(); |
| 868 | return true; |
| 869 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 870 | |
| 871 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 872 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 873 | |
| 874 | // Parse and remember the operand. |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 875 | if (ARMOperand *Op = ParseOperand()) |
| 876 | Operands.push_back(Op); |
| 877 | else { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 878 | Parser.EatToEndOfStatement(); |
| 879 | return true; |
| 880 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 881 | } |
| 882 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 883 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 884 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 885 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 886 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 887 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 888 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 889 | Parser.Lex(); // Consume the EndOfStatement |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 890 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 891 | } |
| 892 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 893 | bool ARMAsmParser:: |
| 894 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 895 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 896 | MCStreamer &Out) { |
| 897 | MCInst Inst; |
| 898 | unsigned ErrorInfo; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 899 | switch (MatchInstructionImpl(Operands, Inst, ErrorInfo)) { |
| 900 | case Match_Success: |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 901 | Out.EmitInstruction(Inst); |
| 902 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 903 | case Match_MissingFeature: |
| 904 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 905 | return true; |
| 906 | case Match_InvalidOperand: { |
| 907 | SMLoc ErrorLoc = IDLoc; |
| 908 | if (ErrorInfo != ~0U) { |
| 909 | if (ErrorInfo >= Operands.size()) |
| 910 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 911 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 912 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 913 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 914 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 915 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 916 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 917 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 918 | case Match_MnemonicFail: |
| 919 | return Error(IDLoc, "unrecognized instruction mnemonic"); |
| 920 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 921 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 922 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 923 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 924 | } |
| 925 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 926 | /// ParseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 927 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 928 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 929 | if (IDVal == ".word") |
| 930 | return ParseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 931 | else if (IDVal == ".thumb") |
| 932 | return ParseDirectiveThumb(DirectiveID.getLoc()); |
| 933 | else if (IDVal == ".thumb_func") |
| 934 | return ParseDirectiveThumbFunc(DirectiveID.getLoc()); |
| 935 | else if (IDVal == ".code") |
| 936 | return ParseDirectiveCode(DirectiveID.getLoc()); |
| 937 | else if (IDVal == ".syntax") |
| 938 | return ParseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 939 | return true; |
| 940 | } |
| 941 | |
| 942 | /// ParseDirectiveWord |
| 943 | /// ::= .word [ expression (, expression)* ] |
| 944 | bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) { |
| 945 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 946 | for (;;) { |
| 947 | const MCExpr *Value; |
| 948 | if (getParser().ParseExpression(Value)) |
| 949 | return true; |
| 950 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 951 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 952 | |
| 953 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 954 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 955 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 956 | // FIXME: Improve diagnostic. |
| 957 | if (getLexer().isNot(AsmToken::Comma)) |
| 958 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 959 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 960 | } |
| 961 | } |
| 962 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 963 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 964 | return false; |
| 965 | } |
| 966 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 967 | /// ParseDirectiveThumb |
| 968 | /// ::= .thumb |
| 969 | bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) { |
| 970 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 971 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 972 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 973 | |
| 974 | // TODO: set thumb mode |
| 975 | // TODO: tell the MC streamer the mode |
| 976 | // getParser().getStreamer().Emit???(); |
| 977 | return false; |
| 978 | } |
| 979 | |
| 980 | /// ParseDirectiveThumbFunc |
| 981 | /// ::= .thumbfunc symbol_name |
| 982 | bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 983 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 984 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
Jim Grosbach | 83c4018 | 2010-11-05 22:11:33 +0000 | [diff] [blame] | 985 | return Error(L, "unexpected token in .thumb_func directive"); |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 986 | StringRef Name = Tok.getString(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 987 | Parser.Lex(); // Consume the identifier token. |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 988 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 989 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 990 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 991 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 992 | // Mark symbol as a thumb symbol. |
| 993 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 994 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 995 | return false; |
| 996 | } |
| 997 | |
| 998 | /// ParseDirectiveSyntax |
| 999 | /// ::= .syntax unified | divided |
| 1000 | bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1001 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1002 | if (Tok.isNot(AsmToken::Identifier)) |
| 1003 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 1004 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1005 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1006 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1007 | else if (Mode == "divided" || Mode == "DIVIDED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1008 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1009 | else |
| 1010 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 1011 | |
| 1012 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1013 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1014 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1015 | |
| 1016 | // TODO tell the MC streamer the mode |
| 1017 | // getParser().getStreamer().Emit???(); |
| 1018 | return false; |
| 1019 | } |
| 1020 | |
| 1021 | /// ParseDirectiveCode |
| 1022 | /// ::= .code 16 | 32 |
| 1023 | bool ARMAsmParser::ParseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1024 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1025 | if (Tok.isNot(AsmToken::Integer)) |
| 1026 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1027 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1028 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1029 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1030 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1031 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1032 | else |
| 1033 | return Error(L, "invalid operand to .code directive"); |
| 1034 | |
| 1035 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1036 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1037 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1038 | |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 1039 | if (Val == 16) |
| 1040 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
| 1041 | else |
| 1042 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
| 1043 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1044 | return false; |
| 1045 | } |
| 1046 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 1047 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 1048 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1049 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1050 | extern "C" void LLVMInitializeARMAsmParser() { |
| 1051 | RegisterAsmParser<ARMAsmParser> X(TheARMTarget); |
| 1052 | RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 1053 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1054 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1055 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 1056 | #define GET_REGISTER_MATCHER |
| 1057 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1058 | #include "ARMGenAsmMatcher.inc" |