blob: 35461ef7db48e3eefb701764fa9799d2431d4a5d [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
27//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner1b989192007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
35#include "llvm/ADT/DepthFirstIterator.h"
36#include "llvm/ADT/SmallPtrSet.h"
37#include "llvm/ADT/STLExtras.h"
38#include "llvm/Config/alloca.h"
39#include <algorithm>
40using namespace llvm;
41
42char LiveVariables::ID = 0;
43static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
44
45void LiveVariables::VarInfo::dump() const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046 cerr << " Alive in blocks: ";
47 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
48 if (AliveBlocks[i]) cerr << i << ", ";
Owen Anderson721b2cc2007-11-08 01:20:48 +000049 cerr << " Used in blocks: ";
50 for (unsigned i = 0, e = UsedBlocks.size(); i != e; ++i)
51 if (UsedBlocks[i]) cerr << i << ", ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 cerr << "\n Killed by:";
53 if (Kills.empty())
54 cerr << " No instructions.\n";
55 else {
56 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
57 cerr << "\n #" << i << ": " << *Kills[i];
58 cerr << "\n";
59 }
60}
61
Bill Wendlingb88bca92008-02-20 06:10:21 +000062/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman1e57df32008-02-10 18:45:23 +000064 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065 "getVarInfo: not a virtual register!");
Dan Gohman1e57df32008-02-10 18:45:23 +000066 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 if (RegIdx >= VirtRegInfo.size()) {
68 if (RegIdx >= 2*VirtRegInfo.size())
69 VirtRegInfo.resize(RegIdx*2);
70 else
71 VirtRegInfo.resize(2*VirtRegInfo.size());
72 }
73 VarInfo &VI = VirtRegInfo[RegIdx];
74 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Owen Anderson721b2cc2007-11-08 01:20:48 +000075 VI.UsedBlocks.resize(MF->getNumBlockIDs());
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076 return VI;
77}
78
Owen Anderson77d80492008-01-15 22:58:11 +000079void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
80 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 MachineBasicBlock *MBB,
82 std::vector<MachineBasicBlock*> &WorkList) {
83 unsigned BBNum = MBB->getNumber();
Owen Anderson92a609a2008-01-15 22:02:46 +000084
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendlingb88bca92008-02-20 06:10:21 +000086 // remove it.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
88 if (VRInfo.Kills[i]->getParent() == MBB) {
89 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
90 break;
91 }
Owen Anderson92a609a2008-01-15 22:02:46 +000092
Owen Anderson77d80492008-01-15 22:58:11 +000093 if (MBB == DefBlock) return; // Terminate recursion
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
95 if (VRInfo.AliveBlocks[BBNum])
96 return; // We already know the block is live
97
98 // Mark the variable known alive in this bb
99 VRInfo.AliveBlocks[BBNum] = true;
100
101 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
102 E = MBB->pred_rend(); PI != E; ++PI)
103 WorkList.push_back(*PI);
104}
105
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000106void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson77d80492008-01-15 22:58:11 +0000107 MachineBasicBlock *DefBlock,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 MachineBasicBlock *MBB) {
109 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson77d80492008-01-15 22:58:11 +0000110 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000111
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 while (!WorkList.empty()) {
113 MachineBasicBlock *Pred = WorkList.back();
114 WorkList.pop_back();
Owen Anderson77d80492008-01-15 22:58:11 +0000115 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 }
117}
118
Owen Anderson92a609a2008-01-15 22:02:46 +0000119void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 MachineInstr *MI) {
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000121 const MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Owen Anderson92a609a2008-01-15 22:02:46 +0000122 assert(MRI.getVRegDef(reg) && "Register use before def!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123
Owen Anderson721b2cc2007-11-08 01:20:48 +0000124 unsigned BBNum = MBB->getNumber();
125
Owen Anderson92a609a2008-01-15 22:02:46 +0000126 VarInfo& VRInfo = getVarInfo(reg);
Owen Anderson721b2cc2007-11-08 01:20:48 +0000127 VRInfo.UsedBlocks[BBNum] = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 VRInfo.NumUses++;
129
Bill Wendlingb88bca92008-02-20 06:10:21 +0000130 // Check to see if this basic block is already a kill block.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000132 // Yes, this register is killed in this basic block already. Increase the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133 // live range by updating the kill instruction.
134 VRInfo.Kills.back() = MI;
135 return;
136 }
137
138#ifndef NDEBUG
139 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
140 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
141#endif
142
Owen Anderson92a609a2008-01-15 22:02:46 +0000143 assert(MBB != MRI.getVRegDef(reg)->getParent() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 "Should have kill for defblock!");
145
Bill Wendlingb88bca92008-02-20 06:10:21 +0000146 // Add a new kill entry for this basic block. If this virtual register is
147 // already marked as alive in this basic block, that means it is alive in at
148 // least one of the successor blocks, it's not a kill.
Owen Anderson721b2cc2007-11-08 01:20:48 +0000149 if (!VRInfo.AliveBlocks[BBNum])
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 VRInfo.Kills.push_back(MI);
151
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000152 // Update all dominating blocks to mark them as "known live".
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
154 E = MBB->pred_end(); PI != E; ++PI)
Owen Anderson77d80492008-01-15 22:58:11 +0000155 MarkVirtRegAliveInBlock(VRInfo, MRI.getVRegDef(reg)->getParent(), *PI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156}
157
Bill Wendling85b03762008-02-20 09:15:16 +0000158/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
159/// implicit defs to a machine instruction if there was an earlier def of its
160/// super-register.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 // Turn previous partial def's into read/mod/write.
163 for (unsigned i = 0, e = PhysRegPartDef[Reg].size(); i != e; ++i) {
164 MachineInstr *Def = PhysRegPartDef[Reg][i];
Bill Wendling85b03762008-02-20 09:15:16 +0000165
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 // First one is just a def. This means the use is reading some undef bits.
167 if (i != 0)
Bill Wendling85b03762008-02-20 09:15:16 +0000168 Def->addOperand(MachineOperand::CreateReg(Reg,
169 false /*IsDef*/,
170 true /*IsImp*/,
171 true /*IsKill*/));
172
173 Def->addOperand(MachineOperand::CreateReg(Reg,
174 true /*IsDef*/,
175 true /*IsImp*/));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176 }
Bill Wendlingb88bca92008-02-20 06:10:21 +0000177
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 PhysRegPartDef[Reg].clear();
179
180 // There was an earlier def of a super-register. Add implicit def to that MI.
Bill Wendling85b03762008-02-20 09:15:16 +0000181 //
182 // A: EAX = ...
183 // B: ... = AX
184 //
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 // Add implicit def to A.
Evan Chenge993ca22007-09-11 22:34:47 +0000186 if (PhysRegInfo[Reg] && PhysRegInfo[Reg] != PhysRegPartUse[Reg] &&
187 !PhysRegUsed[Reg]) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 MachineInstr *Def = PhysRegInfo[Reg];
Bill Wendling85b03762008-02-20 09:15:16 +0000189
Evan Chengc7daf1f2008-03-05 00:59:57 +0000190 if (!Def->modifiesRegister(Reg))
Bill Wendling85b03762008-02-20 09:15:16 +0000191 Def->addOperand(MachineOperand::CreateReg(Reg,
192 true /*IsDef*/,
193 true /*IsImp*/));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 }
195
Evan Chenge993ca22007-09-11 22:34:47 +0000196 // There is a now a proper use, forget about the last partial use.
197 PhysRegPartUse[Reg] = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198 PhysRegInfo[Reg] = MI;
199 PhysRegUsed[Reg] = true;
200
Bill Wendling85b03762008-02-20 09:15:16 +0000201 // Now reset the use information for the sub-registers.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000202 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 unsigned SubReg = *SubRegs; ++SubRegs) {
Bill Wendlingf01bd9e2008-02-21 19:35:27 +0000204 PhysRegPartUse[SubReg] = NULL;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 PhysRegInfo[SubReg] = MI;
206 PhysRegUsed[SubReg] = true;
207 }
208
Evan Chengc7daf1f2008-03-05 00:59:57 +0000209 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Evan Chenge4ec6192007-08-01 20:18:21 +0000210 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Bill Wendling85b03762008-02-20 09:15:16 +0000211 // Remember the partial use of this super-register if it was previously
212 // defined.
Evan Chenge4ec6192007-08-01 20:18:21 +0000213 bool HasPrevDef = PhysRegInfo[SuperReg] != NULL;
Bill Wendling85b03762008-02-20 09:15:16 +0000214
215 if (!HasPrevDef)
Bill Wendling384458d2008-02-20 20:56:45 +0000216 // No need to go up more levels. A def of a register also sets its sub-
217 // registers. So if PhysRegInfo[SuperReg] is NULL, it means SuperReg's
218 // super-registers are not previously defined.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000219 for (const unsigned *SSRegs = TRI->getSuperRegisters(SuperReg);
Bill Wendling85b03762008-02-20 09:15:16 +0000220 unsigned SSReg = *SSRegs; ++SSRegs)
Evan Chenge4ec6192007-08-01 20:18:21 +0000221 if (PhysRegInfo[SSReg] != NULL) {
222 HasPrevDef = true;
223 break;
224 }
Bill Wendling85b03762008-02-20 09:15:16 +0000225
Evan Chenge4ec6192007-08-01 20:18:21 +0000226 if (HasPrevDef) {
227 PhysRegInfo[SuperReg] = MI;
228 PhysRegPartUse[SuperReg] = MI;
229 }
230 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231}
232
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000233/// addRegisterKills - For all of a register's sub-registers that are killed in
Bill Wendling65150ff2008-02-20 19:09:14 +0000234/// at this machine instruction, mark them as "killed". (If the machine operand
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000235/// isn't found, add it first.)
236void LiveVariables::addRegisterKills(unsigned Reg, MachineInstr *MI,
237 SmallSet<unsigned, 4> &SubKills) {
238 if (SubKills.count(Reg) == 0) {
Evan Chengc7daf1f2008-03-05 00:59:57 +0000239 MI->addRegisterKilled(Reg, TRI, true);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000240 return;
241 }
242
Evan Chengc7daf1f2008-03-05 00:59:57 +0000243 for (const unsigned *SubRegs = TRI->getImmediateSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000244 unsigned SubReg = *SubRegs; ++SubRegs)
245 addRegisterKills(SubReg, MI, SubKills);
246}
247
248/// HandlePhysRegKill - The recursive version of HandlePhysRegKill. Returns true
249/// if:
250///
251/// - The register has no sub-registers and the machine instruction is the
252/// last def/use of the register, or
253/// - The register has sub-registers and none of them are killed elsewhere.
254///
Bill Wendlingbd88ee02008-02-20 19:35:34 +0000255/// SubKills is filled with the set of sub-registers that are killed elsewhere.
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000256bool LiveVariables::HandlePhysRegKill(unsigned Reg, const MachineInstr *RefMI,
257 SmallSet<unsigned, 4> &SubKills) {
Evan Chengc7daf1f2008-03-05 00:59:57 +0000258 const unsigned *SubRegs = TRI->getImmediateSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000259
260 for (; unsigned SubReg = *SubRegs; ++SubRegs) {
261 const MachineInstr *LastRef = PhysRegInfo[SubReg];
262
Evan Cheng18ee3322007-09-12 23:02:04 +0000263 if (LastRef != RefMI ||
264 !HandlePhysRegKill(SubReg, RefMI, SubKills))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 SubKills.insert(SubReg);
266 }
267
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000268 if (*SubRegs == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 // No sub-registers, just check if reg is killed by RefMI.
Evan Cheng97a51302008-03-19 00:52:20 +0000270 if (PhysRegInfo[Reg] == RefMI && PhysRegInfo[Reg]->readsRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 return true;
Evan Cheng97a51302008-03-19 00:52:20 +0000272 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000273 } else if (SubKills.empty()) {
274 // None of the sub-registers are killed elsewhere.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 return true;
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000276 }
277
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 return false;
279}
280
Bill Wendlingbd88ee02008-02-20 19:35:34 +0000281/// HandlePhysRegKill - Returns true if the whole register is killed in the
282/// machine instruction. If only some of its sub-registers are killed in this
283/// machine instruction, then mark those as killed and return false.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *RefMI) {
285 SmallSet<unsigned, 4> SubKills;
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000286
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 if (HandlePhysRegKill(Reg, RefMI, SubKills)) {
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000288 // This machine instruction kills this register.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000289 RefMI->addRegisterKilled(Reg, TRI, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000292
293 // Some sub-registers are killed by another machine instruction.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000294 for (const unsigned *SubRegs = TRI->getImmediateSubRegisters(Reg);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000295 unsigned SubReg = *SubRegs; ++SubRegs)
296 addRegisterKills(SubReg, RefMI, SubKills);
297
298 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299}
300
Evan Cheng97a51302008-03-19 00:52:20 +0000301/// hasRegisterUseBelow - Return true if the specified register is used after
302/// the current instruction and before it's next definition.
303bool LiveVariables::hasRegisterUseBelow(unsigned Reg,
304 MachineBasicBlock::iterator I,
305 MachineBasicBlock *MBB) {
306 if (I == MBB->end())
307 return false;
308 ++I;
309 // FIXME: This is slow. We probably need a smarter solution. Possibilities:
310 // 1. Scan all instructions once and build def / use information of physical
311 // registers. We also need a fast way to compare relative ordering of
312 // instructions.
313 // 2. Cache information so this function only has to scan instructions that
314 // read / def physical instructions.
315 for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I) {
316 MachineInstr *MI = I;
317 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
318 const MachineOperand &MO = MI->getOperand(i);
319 if (!MO.isRegister() || MO.getReg() != Reg)
320 continue;
321 if (MO.isDef())
322 return false;
323 return true;
324 }
325 }
326 return false;
327}
328
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
330 // Does this kill a previous version of this register?
331 if (MachineInstr *LastRef = PhysRegInfo[Reg]) {
332 if (PhysRegUsed[Reg]) {
333 if (!HandlePhysRegKill(Reg, LastRef)) {
334 if (PhysRegPartUse[Reg])
Evan Chengc7daf1f2008-03-05 00:59:57 +0000335 PhysRegPartUse[Reg]->addRegisterKilled(Reg, TRI, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000337 } else if (PhysRegPartUse[Reg]) {
Evan Chenge4ec6192007-08-01 20:18:21 +0000338 // Add implicit use / kill to last partial use.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000339 PhysRegPartUse[Reg]->addRegisterKilled(Reg, TRI, true);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000340 } else if (LastRef != MI) {
Evan Cheng9cf8f9c2007-11-05 03:11:55 +0000341 // Defined, but not used. However, watch out for cases where a super-reg
342 // is also defined on the same MI.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000343 LastRef->addRegisterDead(Reg, TRI);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000344 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 }
346
Evan Chengc7daf1f2008-03-05 00:59:57 +0000347 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 unsigned SubReg = *SubRegs; ++SubRegs) {
349 if (MachineInstr *LastRef = PhysRegInfo[SubReg]) {
350 if (PhysRegUsed[SubReg]) {
351 if (!HandlePhysRegKill(SubReg, LastRef)) {
352 if (PhysRegPartUse[SubReg])
Evan Chengc7daf1f2008-03-05 00:59:57 +0000353 PhysRegPartUse[SubReg]->addRegisterKilled(SubReg, TRI, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 }
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000355 } else if (PhysRegPartUse[SubReg]) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 // Add implicit use / kill to last use of a sub-register.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000357 PhysRegPartUse[SubReg]->addRegisterKilled(SubReg, TRI, true);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000358 } else if (LastRef != MI) {
Evan Chenge993ca22007-09-11 22:34:47 +0000359 // This must be a def of the subreg on the same MI.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000360 LastRef->addRegisterDead(SubReg, TRI);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000361 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 }
363 }
364
365 if (MI) {
Evan Chengc7daf1f2008-03-05 00:59:57 +0000366 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Chenge993ca22007-09-11 22:34:47 +0000368 if (PhysRegInfo[SuperReg] && PhysRegInfo[SuperReg] != MI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 // The larger register is previously defined. Now a smaller part is
Evan Cheng97a51302008-03-19 00:52:20 +0000370 // being re-defined. Treat it as read/mod/write if there are uses
371 // below.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 // EAX =
373 // AX = EAX<imp-use,kill>, EAX<imp-def>
Evan Cheng97a51302008-03-19 00:52:20 +0000374 // ...
375 /// = EAX
376 if (MI && hasRegisterUseBelow(SuperReg, MI, MI->getParent())) {
377 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
Chris Lattner63ab1f22007-12-30 00:41:17 +0000378 true/*IsImp*/,true/*IsKill*/));
Evan Cheng97a51302008-03-19 00:52:20 +0000379 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
380 true/*IsImp*/));
381 PhysRegInfo[SuperReg] = MI;
382 } else {
383 PhysRegInfo[SuperReg]->addRegisterKilled(SuperReg, TRI, true);
384 PhysRegInfo[SuperReg] = NULL;
385 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 PhysRegUsed[SuperReg] = false;
387 PhysRegPartUse[SuperReg] = NULL;
388 } else {
389 // Remember this partial def.
390 PhysRegPartDef[SuperReg].push_back(MI);
391 }
392 }
393
394 PhysRegInfo[Reg] = MI;
395 PhysRegUsed[Reg] = false;
Evan Chenge4ec6192007-08-01 20:18:21 +0000396 PhysRegPartDef[Reg].clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 PhysRegPartUse[Reg] = NULL;
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000398
Evan Chengc7daf1f2008-03-05 00:59:57 +0000399 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 unsigned SubReg = *SubRegs; ++SubRegs) {
401 PhysRegInfo[SubReg] = MI;
402 PhysRegUsed[SubReg] = false;
Evan Chenge4ec6192007-08-01 20:18:21 +0000403 PhysRegPartDef[SubReg].clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 PhysRegPartUse[SubReg] = NULL;
405 }
406 }
407}
408
409bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
410 MF = &mf;
Evan Chengc7daf1f2008-03-05 00:59:57 +0000411 TRI = MF->getTarget().getRegisterInfo();
Owen Anderson77d80492008-01-15 22:58:11 +0000412 MachineRegisterInfo& MRI = mf.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413
Evan Chengc7daf1f2008-03-05 00:59:57 +0000414 ReservedRegisters = TRI->getReservedRegs(mf);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415
Evan Chengc7daf1f2008-03-05 00:59:57 +0000416 unsigned NumRegs = TRI->getNumRegs();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 PhysRegInfo = new MachineInstr*[NumRegs];
418 PhysRegUsed = new bool[NumRegs];
419 PhysRegPartUse = new MachineInstr*[NumRegs];
420 PhysRegPartDef = new SmallVector<MachineInstr*,4>[NumRegs];
421 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
422 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
423 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
424 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
425
Bill Wendling85b03762008-02-20 09:15:16 +0000426 /// Get some space for a respectable number of registers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 VirtRegInfo.resize(64);
428
429 analyzePHINodes(mf);
430
431 // Calculate live variable information in depth first order on the CFG of the
432 // function. This guarantees that we will see the definition of a virtual
433 // register before its uses due to dominance properties of SSA (except for PHI
434 // nodes, which are treated as a special case).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435 MachineBasicBlock *Entry = MF->begin();
436 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling85b03762008-02-20 09:15:16 +0000437
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
439 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
440 DFI != E; ++DFI) {
441 MachineBasicBlock *MBB = *DFI;
442
443 // Mark live-in registers as live-in.
444 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
445 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000446 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447 "Cannot have a live-in virtual register!");
448 HandlePhysRegDef(*II, 0);
449 }
450
451 // Loop over all of the instructions, processing them.
452 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
453 I != E; ++I) {
454 MachineInstr *MI = I;
455
456 // Process all of the operands of the instruction...
457 unsigned NumOperandsToProcess = MI->getNumOperands();
458
459 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
460 // of the uses. They will be handled in other basic blocks.
461 if (MI->getOpcode() == TargetInstrInfo::PHI)
462 NumOperandsToProcess = 1;
463
Bill Wendling85b03762008-02-20 09:15:16 +0000464 // Process all uses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000466 const MachineOperand &MO = MI->getOperand(i);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000467
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000469 unsigned MOReg = MO.getReg();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000470
Bill Wendlingb88bca92008-02-20 06:10:21 +0000471 if (TargetRegisterInfo::isVirtualRegister(MOReg))
472 HandleVirtRegUse(MOReg, MBB, MI);
473 else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
474 !ReservedRegisters[MOReg])
475 HandlePhysRegUse(MOReg, MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 }
477 }
478
Bill Wendling85b03762008-02-20 09:15:16 +0000479 // Process all defs.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000481 const MachineOperand &MO = MI->getOperand(i);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000482
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Bill Wendlingb88bca92008-02-20 06:10:21 +0000484 unsigned MOReg = MO.getReg();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000485
Bill Wendlingb88bca92008-02-20 06:10:21 +0000486 if (TargetRegisterInfo::isVirtualRegister(MOReg)) {
487 VarInfo &VRInfo = getVarInfo(MOReg);
488
Evan Cheng86f26d22008-02-05 20:04:18 +0000489 if (VRInfo.AliveBlocks.none())
490 // If vr is not alive in any block, then defaults to dead.
491 VRInfo.Kills.push_back(MI);
Bill Wendlingb88bca92008-02-20 06:10:21 +0000492 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
493 !ReservedRegisters[MOReg]) {
494 HandlePhysRegDef(MOReg, MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 }
496 }
497 }
498 }
499
500 // Handle any virtual assignments from PHI nodes which might be at the
501 // bottom of this basic block. We check all of our successor blocks to see
502 // if they have PHI nodes, and if so, we simulate an assignment at the end
503 // of the current block.
504 if (!PHIVarInfo[MBB->getNumber()].empty()) {
505 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
506
507 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000508 E = VarInfoVec.end(); I != E; ++I)
509 // Mark it alive only in the block we are representing.
Owen Anderson77d80492008-01-15 22:58:11 +0000510 MarkVirtRegAliveInBlock(getVarInfo(*I), MRI.getVRegDef(*I)->getParent(),
511 MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 }
513
Bill Wendling85b03762008-02-20 09:15:16 +0000514 // Finally, if the last instruction in the block is a return, make sure to
515 // mark it as using all of the live-out values in the function.
Chris Lattner5b930372008-01-07 07:27:27 +0000516 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 MachineInstr *Ret = &MBB->back();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000518
Chris Lattner1b989192007-12-31 04:13:23 +0000519 for (MachineRegisterInfo::liveout_iterator
520 I = MF->getRegInfo().liveout_begin(),
521 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000522 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 "Cannot have a live-in virtual register!");
524 HandlePhysRegUse(*I, Ret);
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000525
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 // Add live-out registers as implicit uses.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000527 if (!Ret->readsRegister(*I))
Chris Lattner63ab1f22007-12-30 00:41:17 +0000528 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 }
530 }
531
532 // Loop over PhysRegInfo, killing any registers that are available at the
Bill Wendling85b03762008-02-20 09:15:16 +0000533 // end of the basic block. This also resets the PhysRegInfo map.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 for (unsigned i = 0; i != NumRegs; ++i)
535 if (PhysRegInfo[i])
536 HandlePhysRegDef(i, 0);
537
538 // Clear some states between BB's. These are purely local information.
539 for (unsigned i = 0; i != NumRegs; ++i)
540 PhysRegPartDef[i].clear();
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000541
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
543 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
544 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
545 }
546
547 // Convert and transfer the dead / killed information we have gathered into
548 // VirtRegInfo onto MI's.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000550 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
551 if (VirtRegInfo[i].Kills[j] ==
552 MRI.getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
553 VirtRegInfo[i]
554 .Kills[j]->addRegisterDead(i +
555 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000556 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 else
Bill Wendling0fa65bd2008-02-20 07:36:31 +0000558 VirtRegInfo[i]
559 .Kills[j]->addRegisterKilled(i +
560 TargetRegisterInfo::FirstVirtualRegister,
Evan Chengc7daf1f2008-03-05 00:59:57 +0000561 TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562
563 // Check to make sure there are no unreachable blocks in the MC CFG for the
564 // function. If so, it is due to a bug in the instruction selector or some
565 // other part of the code generator if this happens.
566#ifndef NDEBUG
567 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
568 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
569#endif
570
571 delete[] PhysRegInfo;
572 delete[] PhysRegUsed;
573 delete[] PhysRegPartUse;
574 delete[] PhysRegPartDef;
575 delete[] PHIVarInfo;
576
577 return false;
578}
579
Bill Wendling85b03762008-02-20 09:15:16 +0000580/// instructionChanged - When the address of an instruction changes, this method
581/// should be called so that live variables can update its internal data
582/// structures. This removes the records for OldMI, transfering them to the
583/// records for NewMI.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584void LiveVariables::instructionChanged(MachineInstr *OldMI,
585 MachineInstr *NewMI) {
586 // If the instruction defines any virtual registers, update the VarInfo,
587 // kill and dead information for the instruction.
588 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
589 MachineOperand &MO = OldMI->getOperand(i);
590 if (MO.isRegister() && MO.getReg() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000591 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 unsigned Reg = MO.getReg();
593 VarInfo &VI = getVarInfo(Reg);
594 if (MO.isDef()) {
595 if (MO.isDead()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000596 MO.setIsDead(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 addVirtualRegisterDead(Reg, NewMI);
598 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 }
Dan Gohman2c6a6422007-07-20 23:17:34 +0000600 if (MO.isKill()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000601 MO.setIsKill(false);
Dan Gohman2c6a6422007-07-20 23:17:34 +0000602 addVirtualRegisterKilled(Reg, NewMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603 }
Dan Gohman2c6a6422007-07-20 23:17:34 +0000604 // If this is a kill of the value, update the VI kills list.
605 if (VI.removeKill(OldMI))
606 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 }
608 }
609}
610
611/// removeVirtualRegistersKilled - Remove all killed info for the specified
612/// instruction.
613void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
614 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
615 MachineOperand &MO = MI->getOperand(i);
Dan Gohman38a9a9f2007-09-14 20:33:02 +0000616 if (MO.isRegister() && MO.isKill()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000617 MO.setIsKill(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 unsigned Reg = MO.getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000619 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 bool removed = getVarInfo(Reg).removeKill(MI);
621 assert(removed && "kill not in register's VarInfo?");
622 }
623 }
624 }
625}
626
627/// removeVirtualRegistersDead - Remove all of the dead registers for the
628/// specified instruction from the live variable information.
629void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
630 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
631 MachineOperand &MO = MI->getOperand(i);
Dan Gohman38a9a9f2007-09-14 20:33:02 +0000632 if (MO.isRegister() && MO.isDead()) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000633 MO.setIsDead(false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 unsigned Reg = MO.getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000635 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636 bool removed = getVarInfo(Reg).removeKill(MI);
637 assert(removed && "kill not in register's VarInfo?");
638 }
639 }
640 }
641}
642
643/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling85b03762008-02-20 09:15:16 +0000644/// particular, we want to map the variable information of a virtual register
645/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646///
647void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
648 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
649 I != E; ++I)
650 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
651 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
652 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendlingb88bca92008-02-20 06:10:21 +0000653 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
654 .push_back(BBI->getOperand(i).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655}