blob: eb85dafbc615c6facd49f8f57c12de3880cf0421 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000132 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000134 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000135 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 switch (Mode) {
137 default: llvm_unreachable("Unhandled submode!");
138 case ARM_AM::ia: return ARM::LDMIA;
139 case ARM_AM::da: return ARM::LDMDA;
140 case ARM_AM::db: return ARM::LDMDB;
141 case ARM_AM::ib: return ARM::LDMIB;
142 }
143 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000144 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::STMIA;
149 case ARM_AM::da: return ARM::STMDA;
150 case ARM_AM::db: return ARM::STMDB;
151 case ARM_AM::ib: return ARM::STMIB;
152 }
153 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000154 case ARM::t2LDRi8:
155 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000156 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 switch (Mode) {
158 default: llvm_unreachable("Unhandled submode!");
159 case ARM_AM::ia: return ARM::t2LDMIA;
160 case ARM_AM::db: return ARM::t2LDMDB;
161 }
162 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000163 case ARM::t2STRi8:
164 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000165 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2STMIA;
169 case ARM_AM::db: return ARM::t2STMDB;
170 }
171 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
177 case ARM_AM::db: return ARM::VLDMSDB;
178 }
179 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000180 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000181 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182 switch (Mode) {
183 default: llvm_unreachable("Unhandled submode!");
184 case ARM_AM::ia: return ARM::VSTMSIA;
185 case ARM_AM::db: return ARM::VSTMSDB;
186 }
187 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
193 case ARM_AM::db: return ARM::VLDMDDB;
194 }
195 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000196 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000197 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000198 switch (Mode) {
199 default: llvm_unreachable("Unhandled submode!");
200 case ARM_AM::ia: return ARM::VSTMDIA;
201 case ARM_AM::db: return ARM::VSTMDDB;
202 }
203 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 return 0;
207}
208
Bill Wendling2567eec2010-11-17 05:31:09 +0000209namespace llvm {
210 namespace ARM_AM {
211
212AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000213 switch (Opcode) {
214 default: llvm_unreachable("Unhandled opcode!");
215 case ARM::LDMIA:
216 case ARM::STMIA:
217 case ARM::t2LDMIA:
218 case ARM::t2STMIA:
219 case ARM::VLDMSIA:
220 case ARM::VSTMSIA:
221 case ARM::VLDMDIA:
222 case ARM::VSTMDIA:
223 return ARM_AM::ia;
224
225 case ARM::LDMDA:
226 case ARM::STMDA:
227 return ARM_AM::da;
228
229 case ARM::LDMDB:
230 case ARM::STMDB:
231 case ARM::t2LDMDB:
232 case ARM::t2STMDB:
233 case ARM::VLDMSDB:
234 case ARM::VSTMSDB:
235 case ARM::VLDMDDB:
236 case ARM::VSTMDDB:
237 return ARM_AM::db;
238
239 case ARM::LDMIB:
240 case ARM::STMIB:
241 return ARM_AM::ib;
242 }
243
244 return ARM_AM::bad_am_submode;
245}
246
Bill Wendling2567eec2010-11-17 05:31:09 +0000247 } // end namespace ARM_AM
248} // end namespace llvm
249
Evan Cheng27934da2009-08-04 01:43:45 +0000250static bool isT2i32Load(unsigned Opc) {
251 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
252}
253
Evan Cheng45032f22009-07-09 23:11:34 +0000254static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000255 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000256}
257
258static bool isT2i32Store(unsigned Opc) {
259 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000260}
261
262static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000263 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000264}
265
Evan Cheng92549222009-06-05 19:08:58 +0000266/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000267/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000268/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000269bool
Evan Cheng92549222009-06-05 19:08:58 +0000270ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000271 MachineBasicBlock::iterator MBBI,
272 int Offset, unsigned Base, bool BaseKill,
273 int Opcode, ARMCC::CondCodes Pred,
274 unsigned PredReg, unsigned Scratch, DebugLoc dl,
275 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000276 // Only a single register to load / store. Don't bother.
277 unsigned NumRegs = Regs.size();
278 if (NumRegs <= 1)
279 return false;
280
281 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000282 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000283 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000284 bool haveIBAndDA = isNotVFP && !isThumb2;
285 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000286 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000287 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000288 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000289 else if (Offset == -4 * (int)NumRegs && isNotVFP)
290 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000291 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000292 else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000293 // If starting offset isn't zero, insert a MI to materialize a new base.
294 // But only do so if it is cost effective, i.e. merging more than two
295 // loads / stores.
296 if (NumRegs <= 2)
297 return false;
298
299 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000300 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000301 // If it is a load, then just use one of the destination register to
302 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000303 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000304 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000305 // Use the scratch register to use as a new base.
306 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000307 if (NewBase == 0)
308 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000309 }
Evan Cheng86198642009-08-07 00:34:42 +0000310 int BaseOpc = !isThumb2
311 ? ARM::ADDri
312 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000313 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000314 BaseOpc = !isThumb2
315 ? ARM::SUBri
316 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000317 Offset = - Offset;
318 }
Evan Cheng45032f22009-07-09 23:11:34 +0000319 int ImmedOffset = isThumb2
320 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
321 if (ImmedOffset == -1)
322 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000323 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000324
Dale Johannesenb6728402009-02-13 02:25:56 +0000325 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000326 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000327 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000328 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000329 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000330 }
331
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000332 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
333 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000334 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000335 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
336 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000337 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000338 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000339 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
340 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342 return true;
343}
344
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000345// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
346// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000347void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
348 MemOpQueue &memOps,
349 unsigned memOpsBegin, unsigned memOpsEnd,
350 unsigned insertAfter, int Offset,
351 unsigned Base, bool BaseKill,
352 int Opcode,
353 ARMCC::CondCodes Pred, unsigned PredReg,
354 unsigned Scratch,
355 DebugLoc dl,
356 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000357 // First calculate which of the registers should be killed by the merged
358 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000359 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000360
361 SmallSet<unsigned, 4> UnavailRegs;
362 SmallSet<unsigned, 4> KilledRegs;
363 DenseMap<unsigned, unsigned> Killer;
364 for (unsigned i = 0; i < memOpsBegin; ++i) {
365 if (memOps[i].Position < insertPos && memOps[i].isKill) {
366 unsigned Reg = memOps[i].Reg;
367 if (memOps[i].Merged)
368 UnavailRegs.insert(Reg);
369 else {
370 KilledRegs.insert(Reg);
371 Killer[Reg] = i;
372 }
373 }
374 }
375 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
376 if (memOps[i].Position < insertPos && memOps[i].isKill) {
377 unsigned Reg = memOps[i].Reg;
378 KilledRegs.insert(Reg);
379 Killer[Reg] = i;
380 }
381 }
382
383 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000384 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000385 unsigned Reg = memOps[i].Reg;
386 if (UnavailRegs.count(Reg))
387 // Register is killed before and it's not easy / possible to update the
388 // kill marker on already merged instructions. Abort.
389 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000390
391 // If we are inserting the merged operation after an unmerged operation that
392 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000393 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000394 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000395 }
396
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000397 // Try to do the merge.
398 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000399 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000400 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000401 Pred, PredReg, Scratch, dl, Regs))
402 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000403
404 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000405 Merges.push_back(prior(Loc));
406 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000407 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000408 if (Regs[i-memOpsBegin].second) {
409 unsigned Reg = Regs[i-memOpsBegin].first;
410 if (KilledRegs.count(Reg)) {
411 unsigned j = Killer[Reg];
412 memOps[j].MBBI->getOperand(0).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000413 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000414 }
415 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000416 MBB.erase(memOps[i].MBBI);
417 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000418 }
419}
420
Evan Chenga90f3402007-03-06 21:59:20 +0000421/// MergeLDR_STR - Merge a number of load / store instructions into one or more
422/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000423void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000424ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000425 unsigned Base, int Opcode, unsigned Size,
426 ARMCC::CondCodes Pred, unsigned PredReg,
427 unsigned Scratch, MemOpQueue &MemOps,
428 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000429 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000430 int Offset = MemOps[SIndex].Offset;
431 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000432 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000433 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000434 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000435 const MachineOperand &PMO = Loc->getOperand(0);
436 unsigned PReg = PMO.getReg();
437 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000438 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000439 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000440
Evan Chenga8e29892007-01-19 07:51:42 +0000441 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
442 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000443 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
444 unsigned Reg = MO.getReg();
445 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000446 : getARMRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000447 // Register numbers must be in ascending order. For VFP, the registers
448 // must also be consecutive and there is a limit of 16 double-word
449 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000450 if (Reg != ARM::SP &&
451 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000452 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000453 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000454 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000455 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000456 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000457 } else {
458 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000459 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
460 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000461 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
462 MemOps, Merges);
463 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000464 }
465
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000466 if (MemOps[i].Position > MemOps[insertAfter].Position)
467 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000468 }
469
Evan Chengfaa51072007-04-26 19:00:32 +0000470 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000471 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
472 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000473 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000474}
475
476static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000477 unsigned Bytes, unsigned Limit,
478 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000479 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000480 if (!MI)
481 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000482 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000483 MI->getOpcode() != ARM::t2SUBrSPi &&
484 MI->getOpcode() != ARM::t2SUBrSPi12 &&
485 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000486 MI->getOpcode() != ARM::SUBri)
487 return false;
488
489 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000490 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000491 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000492
Evan Cheng86198642009-08-07 00:34:42 +0000493 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000494 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000495 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000496 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000497 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000498 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000499}
500
501static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000502 unsigned Bytes, unsigned Limit,
503 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000504 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000505 if (!MI)
506 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000507 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000508 MI->getOpcode() != ARM::t2ADDrSPi &&
509 MI->getOpcode() != ARM::t2ADDrSPi12 &&
510 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000511 MI->getOpcode() != ARM::ADDri)
512 return false;
513
Bob Wilson3d38e832010-08-27 21:44:35 +0000514 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000515 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000516 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000517
Evan Cheng86198642009-08-07 00:34:42 +0000518 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000519 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000520 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000521 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000522 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000523 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000524}
525
526static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
527 switch (MI->getOpcode()) {
528 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000529 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000530 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000531 case ARM::t2LDRi8:
532 case ARM::t2LDRi12:
533 case ARM::t2STRi8:
534 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000535 case ARM::VLDRS:
536 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000537 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000538 case ARM::VLDRD:
539 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000540 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000541 case ARM::LDMIA:
542 case ARM::LDMDA:
543 case ARM::LDMDB:
544 case ARM::LDMIB:
545 case ARM::STMIA:
546 case ARM::STMDA:
547 case ARM::STMDB:
548 case ARM::STMIB:
549 case ARM::t2LDMIA:
550 case ARM::t2LDMDB:
551 case ARM::t2STMIA:
552 case ARM::t2STMDB:
553 case ARM::VLDMSIA:
554 case ARM::VLDMSDB:
555 case ARM::VSTMSIA:
556 case ARM::VSTMSDB:
Bob Wilson979927a2010-09-10 18:25:35 +0000557 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000558 case ARM::VLDMDIA:
559 case ARM::VLDMDDB:
560 case ARM::VSTMDIA:
561 case ARM::VSTMDDB:
Bob Wilson979927a2010-09-10 18:25:35 +0000562 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000563 }
564}
565
Bill Wendling73fe34a2010-11-16 01:16:36 +0000566static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
567 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000568 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000569 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000570 case ARM::LDMIA:
571 case ARM::LDMDA:
572 case ARM::LDMDB:
573 case ARM::LDMIB:
574 switch (Mode) {
575 default: llvm_unreachable("Unhandled submode!");
576 case ARM_AM::ia: return ARM::LDMIA_UPD;
577 case ARM_AM::ib: return ARM::LDMIB_UPD;
578 case ARM_AM::da: return ARM::LDMDA_UPD;
579 case ARM_AM::db: return ARM::LDMDB_UPD;
580 }
581 break;
582 case ARM::STMIA:
583 case ARM::STMDA:
584 case ARM::STMDB:
585 case ARM::STMIB:
586 switch (Mode) {
587 default: llvm_unreachable("Unhandled submode!");
588 case ARM_AM::ia: return ARM::STMIA_UPD;
589 case ARM_AM::ib: return ARM::STMIB_UPD;
590 case ARM_AM::da: return ARM::STMDA_UPD;
591 case ARM_AM::db: return ARM::STMDB_UPD;
592 }
593 break;
594 case ARM::t2LDMIA:
595 case ARM::t2LDMDB:
596 switch (Mode) {
597 default: llvm_unreachable("Unhandled submode!");
598 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
599 case ARM_AM::db: return ARM::t2LDMDB_UPD;
600 }
601 break;
602 case ARM::t2STMIA:
603 case ARM::t2STMDB:
604 switch (Mode) {
605 default: llvm_unreachable("Unhandled submode!");
606 case ARM_AM::ia: return ARM::t2STMIA_UPD;
607 case ARM_AM::db: return ARM::t2STMDB_UPD;
608 }
609 break;
610 case ARM::VLDMSIA:
611 case ARM::VLDMSDB:
612 switch (Mode) {
613 default: llvm_unreachable("Unhandled submode!");
614 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
615 case ARM_AM::db: return ARM::VLDMSDB_UPD;
616 }
617 break;
618 case ARM::VLDMDIA:
619 case ARM::VLDMDDB:
620 switch (Mode) {
621 default: llvm_unreachable("Unhandled submode!");
622 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
623 case ARM_AM::db: return ARM::VLDMDDB_UPD;
624 }
625 break;
626 case ARM::VSTMSIA:
627 case ARM::VSTMSDB:
628 switch (Mode) {
629 default: llvm_unreachable("Unhandled submode!");
630 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
631 case ARM_AM::db: return ARM::VSTMSDB_UPD;
632 }
633 break;
634 case ARM::VSTMDIA:
635 case ARM::VSTMDDB:
636 switch (Mode) {
637 default: llvm_unreachable("Unhandled submode!");
638 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
639 case ARM_AM::db: return ARM::VSTMDDB_UPD;
640 }
641 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000642 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000643
Bob Wilson815baeb2010-03-13 01:08:20 +0000644 return 0;
645}
646
Evan Cheng45032f22009-07-09 23:11:34 +0000647/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000648/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000649///
650/// stmia rn, <ra, rb, rc>
651/// rn := rn + 4 * 3;
652/// =>
653/// stmia rn!, <ra, rb, rc>
654///
655/// rn := rn - 4 * 3;
656/// ldmia rn, <ra, rb, rc>
657/// =>
658/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000659bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
660 MachineBasicBlock::iterator MBBI,
661 bool &Advance,
662 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000663 MachineInstr *MI = MBBI;
664 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000665 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000666 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000667 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000668 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000669 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000670 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000671
Bob Wilsond4bfd542010-08-27 23:18:17 +0000672 // Can't use an updating ld/st if the base register is also a dest
673 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000674 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000675 if (MI->getOperand(i).getReg() == Base)
676 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000677
678 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000679 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000680
Bob Wilson815baeb2010-03-13 01:08:20 +0000681 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000682 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
683 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000684 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000685 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
686 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000687 if (Mode == ARM_AM::ia &&
688 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
689 Mode = ARM_AM::db;
690 DoMerge = true;
691 } else if (Mode == ARM_AM::ib &&
692 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
693 Mode = ARM_AM::da;
694 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000695 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000696 if (DoMerge)
697 MBB.erase(PrevMBBI);
698 }
Evan Chenga8e29892007-01-19 07:51:42 +0000699
Bob Wilson815baeb2010-03-13 01:08:20 +0000700 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000701 MachineBasicBlock::iterator EndMBBI = MBB.end();
702 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000703 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000704 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
705 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000706 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
707 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
708 DoMerge = true;
709 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
710 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
711 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000712 }
713 if (DoMerge) {
714 if (NextMBBI == I) {
715 Advance = true;
716 ++I;
717 }
718 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000719 }
720 }
721
Bob Wilson815baeb2010-03-13 01:08:20 +0000722 if (!DoMerge)
723 return false;
724
Bill Wendling73fe34a2010-11-16 01:16:36 +0000725 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000726 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
727 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000728 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000729 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000730
Bob Wilson815baeb2010-03-13 01:08:20 +0000731 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000732 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000733 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000734
Bob Wilson815baeb2010-03-13 01:08:20 +0000735 // Transfer memoperands.
736 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
737
738 MBB.erase(MBBI);
739 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000740}
741
Bill Wendling73fe34a2010-11-16 01:16:36 +0000742static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
743 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000744 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000745 case ARM::LDRi12:
746 return ARM::LDR_PRE;
747 case ARM::STRi12:
748 return ARM::STR_PRE;
749 case ARM::VLDRS:
750 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
751 case ARM::VLDRD:
752 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
753 case ARM::VSTRS:
754 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
755 case ARM::VSTRD:
756 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000757 case ARM::t2LDRi8:
758 case ARM::t2LDRi12:
759 return ARM::t2LDR_PRE;
760 case ARM::t2STRi8:
761 case ARM::t2STRi12:
762 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000763 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000764 }
765 return 0;
766}
767
Bill Wendling73fe34a2010-11-16 01:16:36 +0000768static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
769 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000770 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000771 case ARM::LDRi12:
772 return ARM::LDR_POST;
773 case ARM::STRi12:
774 return ARM::STR_POST;
775 case ARM::VLDRS:
776 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
777 case ARM::VLDRD:
778 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
779 case ARM::VSTRS:
780 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
781 case ARM::VSTRD:
782 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000783 case ARM::t2LDRi8:
784 case ARM::t2LDRi12:
785 return ARM::t2LDR_POST;
786 case ARM::t2STRi8:
787 case ARM::t2STRi12:
788 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000789 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000790 }
791 return 0;
792}
793
Evan Cheng45032f22009-07-09 23:11:34 +0000794/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000795/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000796bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
797 MachineBasicBlock::iterator MBBI,
798 const TargetInstrInfo *TII,
799 bool &Advance,
800 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000801 MachineInstr *MI = MBBI;
802 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000803 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000804 unsigned Bytes = getLSMultipleTransferSize(MI);
805 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000806 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000807 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
808 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000809 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
810 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000811 if (MI->getOperand(2).getImm() != 0)
812 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000813 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000814 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000815
Jim Grosbache5165492009-11-09 00:11:35 +0000816 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000817 // Can't do the merge if the destination register is the same as the would-be
818 // writeback register.
819 if (isLd && MI->getOperand(0).getReg() == Base)
820 return false;
821
Evan Cheng0e1d3792007-07-05 07:18:20 +0000822 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000823 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000824 bool DoMerge = false;
825 ARM_AM::AddrOpc AddSub = ARM_AM::add;
826 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000827 // AM2 - 12 bits, thumb2 - 8 bits.
828 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000829
830 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000831 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
832 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000833 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000834 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
835 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000836 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000837 DoMerge = true;
838 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000839 } else if (!isAM5 &&
840 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000841 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000842 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000843 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000844 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000845 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000846 }
Evan Chenga8e29892007-01-19 07:51:42 +0000847 }
848
Bob Wilsone4193b22010-03-12 22:50:09 +0000849 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000850 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000851 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000852 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000853 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
854 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000855 if (!isAM5 &&
856 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000857 DoMerge = true;
858 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000859 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000860 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000861 }
Evan Chenge71bff72007-09-19 21:48:07 +0000862 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000863 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000864 if (NextMBBI == I) {
865 Advance = true;
866 ++I;
867 }
Evan Chenga8e29892007-01-19 07:51:42 +0000868 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000869 }
Evan Chenga8e29892007-01-19 07:51:42 +0000870 }
871
872 if (!DoMerge)
873 return false;
874
Evan Cheng9e7a3122009-08-04 21:12:13 +0000875 unsigned Offset = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000876 if (isAM2)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000877 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000878 else if (!isAM5)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000879 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000880
881 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000882 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000883 // (There are no base-updating versions of VLDR/VSTR instructions, but the
884 // updating load/store-multiple instructions can be used with only one
885 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000886 MachineOperand &MO = MI->getOperand(0);
887 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000888 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000889 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000890 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000891 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
892 getKillRegState(MO.isKill())));
893 } else if (isLd) {
894 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000895 // LDR_PRE, LDR_POST,
896 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
897 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000898 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000899 else
Evan Cheng27934da2009-08-04 01:43:45 +0000900 // t2LDR_PRE, t2LDR_POST
901 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
902 .addReg(Base, RegState::Define)
903 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
904 } else {
905 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000906 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000907 // STR_PRE, STR_POST
908 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
909 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
910 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
911 else
912 // t2STR_PRE, t2STR_POST
913 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
914 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
915 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000916 }
917 MBB.erase(MBBI);
918
919 return true;
920}
921
Evan Chengcc1c4272007-03-06 18:02:41 +0000922/// isMemoryOp - Returns true if instruction is a memory operations (that this
923/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000924static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000925 // When no memory operands are present, conservatively assume unaligned,
926 // volatile, unfoldable.
927 if (!MI->hasOneMemOperand())
928 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000929
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000930 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000931
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000932 // Don't touch volatile memory accesses - we may be changing their order.
933 if (MMO->isVolatile())
934 return false;
935
936 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
937 // not.
938 if (MMO->getAlignment() < 4)
939 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000940
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000941 // str <undef> could probably be eliminated entirely, but for now we just want
942 // to avoid making a mess of it.
943 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
944 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
945 MI->getOperand(0).isUndef())
946 return false;
947
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000948 // Likewise don't mess with references to undefined addresses.
949 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
950 MI->getOperand(1).isUndef())
951 return false;
952
Evan Chengcc1c4272007-03-06 18:02:41 +0000953 int Opcode = MI->getOpcode();
954 switch (Opcode) {
955 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000956 case ARM::VLDRS:
957 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000958 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000959 case ARM::VLDRD:
960 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000961 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000962 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000963 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000964 case ARM::t2LDRi8:
965 case ARM::t2LDRi12:
966 case ARM::t2STRi8:
967 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000968 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000969 }
970 return false;
971}
972
Evan Cheng11788fd2007-03-08 02:55:08 +0000973/// AdvanceRS - Advance register scavenger to just before the earliest memory
974/// op that is being merged.
975void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
976 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
977 unsigned Position = MemOps[0].Position;
978 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
979 if (MemOps[i].Position < Position) {
980 Position = MemOps[i].Position;
981 Loc = MemOps[i].MBBI;
982 }
983 }
984
985 if (Loc != MBB.begin())
986 RS->forward(prior(Loc));
987}
988
Evan Chenge7d6df72009-06-13 09:12:55 +0000989static int getMemoryOpOffset(const MachineInstr *MI) {
990 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +0000991 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000992 unsigned NumOperands = MI->getDesc().getNumOperands();
993 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000994
995 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
996 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +0000997 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000998 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +0000999 return OffField;
1000
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001001 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1002 : ARM_AM::getAM5Offset(OffField) * 4;
1003 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001004 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1005 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001006 } else {
1007 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1008 Offset = -Offset;
1009 }
1010 return Offset;
1011}
1012
Evan Cheng358dec52009-06-15 08:28:29 +00001013static void InsertLDR_STR(MachineBasicBlock &MBB,
1014 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001015 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001016 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001017 unsigned Reg, bool RegDeadKill, bool RegUndef,
1018 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001019 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001020 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001021 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001022 if (isDef) {
1023 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1024 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001025 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001026 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001027 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1028 } else {
1029 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1030 TII->get(NewOpc))
1031 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1032 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001033 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1034 }
Evan Cheng358dec52009-06-15 08:28:29 +00001035}
1036
1037bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1038 MachineBasicBlock::iterator &MBBI) {
1039 MachineInstr *MI = &*MBBI;
1040 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001041 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1042 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001043 unsigned EvenReg = MI->getOperand(0).getReg();
1044 unsigned OddReg = MI->getOperand(1).getReg();
1045 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1046 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1047 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1048 return false;
1049
Evan Chengd95ea2d2010-06-21 21:21:14 +00001050 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001051 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1052 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001053 bool EvenDeadKill = isLd ?
1054 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001055 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001056 bool OddDeadKill = isLd ?
1057 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001058 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001059 const MachineOperand &BaseOp = MI->getOperand(2);
1060 unsigned BaseReg = BaseOp.getReg();
1061 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001062 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001063 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1064 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001065 int OffImm = getMemoryOpOffset(MI);
1066 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001067 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001068
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001069 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001070 // Ascending register numbers and no offset. It's safe to change it to a
1071 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001072 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001073 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1074 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001075 if (isLd) {
1076 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1077 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001078 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001079 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001080 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001081 ++NumLDRD2LDM;
1082 } else {
1083 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1084 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001085 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001086 .addReg(EvenReg,
1087 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1088 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001089 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001090 ++NumSTRD2STM;
1091 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001092 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001093 } else {
1094 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001095 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001096 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001097 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001098 DebugLoc dl = MBBI->getDebugLoc();
1099 // If this is a load and base register is killed, it may have been
1100 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001101 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001102 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001103 (TRI->regsOverlap(EvenReg, BaseReg))) {
1104 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001105 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1106 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001107 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001108 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001109 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001110 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1111 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001112 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001113 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001114 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001115 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001116 // If the two source operands are the same, the kill marker is
1117 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001118 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1119 EvenDeadKill = false;
1120 OddDeadKill = true;
1121 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001122 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001123 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001124 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001125 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001126 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001127 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001128 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001129 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001130 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001131 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001132 if (isLd)
1133 ++NumLDRD2LDR;
1134 else
1135 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001136 }
1137
Evan Cheng358dec52009-06-15 08:28:29 +00001138 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001139 MBBI = NewBBI;
1140 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001141 }
1142 return false;
1143}
1144
Evan Chenga8e29892007-01-19 07:51:42 +00001145/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1146/// ops of the same base and incrementing offset into LDM / STM ops.
1147bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1148 unsigned NumMerges = 0;
1149 unsigned NumMemOps = 0;
1150 MemOpQueue MemOps;
1151 unsigned CurrBase = 0;
1152 int CurrOpc = -1;
1153 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001154 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001155 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001156 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001157 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001158
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001159 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001160 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1161 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001162 if (FixInvalidRegPairOp(MBB, MBBI))
1163 continue;
1164
Evan Chenga8e29892007-01-19 07:51:42 +00001165 bool Advance = false;
1166 bool TryMerge = false;
1167 bool Clobber = false;
1168
Evan Chengcc1c4272007-03-06 18:02:41 +00001169 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001170 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001171 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001172 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001173 const MachineOperand &MO = MBBI->getOperand(0);
1174 unsigned Reg = MO.getReg();
1175 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001176 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001177 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001178 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001179 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001180 // Watch out for:
1181 // r4 := ldr [r5]
1182 // r5 := ldr [r5, #4]
1183 // r6 := ldr [r5, #8]
1184 //
1185 // The second ldr has effectively broken the chain even though it
1186 // looks like the later ldr(s) use the same base register. Try to
1187 // merge the ldr's so far, including this one. But don't try to
1188 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001189 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001190 if (CurrBase == 0 && !Clobber) {
1191 // Start of a new chain.
1192 CurrBase = Base;
1193 CurrOpc = Opcode;
1194 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001195 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001196 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001197 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001198 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001199 Advance = true;
1200 } else {
1201 if (Clobber) {
1202 TryMerge = true;
1203 Advance = true;
1204 }
1205
Evan Cheng44bec522007-05-15 01:29:07 +00001206 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001207 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001208 // Continue adding to the queue.
1209 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001210 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1211 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001212 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001213 Advance = true;
1214 } else {
1215 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1216 I != E; ++I) {
1217 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001218 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1219 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001220 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001221 Advance = true;
1222 break;
1223 } else if (Offset == I->Offset) {
1224 // Collision! This can't be merged!
1225 break;
1226 }
1227 }
1228 }
1229 }
1230 }
1231 }
1232
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001233 if (MBBI->isDebugValue()) {
1234 ++MBBI;
1235 if (MBBI == E)
1236 // Reach the end of the block, try merging the memory instructions.
1237 TryMerge = true;
1238 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001239 ++Position;
1240 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001241 if (MBBI == E)
1242 // Reach the end of the block, try merging the memory instructions.
1243 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001244 } else
1245 TryMerge = true;
1246
1247 if (TryMerge) {
1248 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001249 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001250 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001251 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001252 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001253 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001254 // Process the load / store instructions.
1255 RS->forward(prior(MBBI));
1256
1257 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001258 Merges.clear();
1259 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1260 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001261
Evan Chenga8e29892007-01-19 07:51:42 +00001262 // Try folding preceeding/trailing base inc/dec into the generated
1263 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001264 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001265 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001266 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001267 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001268
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001269 // Try folding preceeding/trailing base inc/dec into those load/store
1270 // that were not merged to form LDM/STM ops.
1271 for (unsigned i = 0; i != NumMemOps; ++i)
1272 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001273 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001274 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001275
Jim Grosbach764ab522009-08-11 15:33:49 +00001276 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001277 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001278 } else if (NumMemOps == 1) {
1279 // Try folding preceeding/trailing base inc/dec into the single
1280 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001281 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001282 ++NumMerges;
1283 RS->forward(prior(MBBI));
1284 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001285 }
Evan Chenga8e29892007-01-19 07:51:42 +00001286
1287 CurrBase = 0;
1288 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001289 CurrSize = 0;
1290 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001291 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001292 if (NumMemOps) {
1293 MemOps.clear();
1294 NumMemOps = 0;
1295 }
1296
1297 // If iterator hasn't been advanced and this is not a memory op, skip it.
1298 // It can't start a new chain anyway.
1299 if (!Advance && !isMemOp && MBBI != E) {
1300 ++Position;
1301 ++MBBI;
1302 }
1303 }
1304 }
1305 return NumMerges > 0;
1306}
1307
Evan Chenge7d6df72009-06-13 09:12:55 +00001308namespace {
1309 struct OffsetCompare {
1310 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1311 int LOffset = getMemoryOpOffset(LHS);
1312 int ROffset = getMemoryOpOffset(RHS);
1313 assert(LHS == RHS || LOffset != ROffset);
1314 return LOffset > ROffset;
1315 }
1316 };
1317}
1318
Bob Wilsonc88d0722010-03-20 22:20:40 +00001319/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1320/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1321/// directly restore the value of LR into pc.
1322/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001323/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001324/// or
1325/// ldmfd sp!, {..., lr}
1326/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001327/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001328/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001329bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1330 if (MBB.empty()) return false;
1331
1332 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001333 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001334 (MBBI->getOpcode() == ARM::BX_RET ||
1335 MBBI->getOpcode() == ARM::tBX_RET ||
1336 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001337 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001338 unsigned Opcode = PrevMI->getOpcode();
1339 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1340 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1341 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001342 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001343 if (MO.getReg() != ARM::LR)
1344 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001345 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1346 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1347 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001348 PrevMI->setDesc(TII->get(NewOpc));
1349 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001350 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001351 MBB.erase(MBBI);
1352 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001353 }
1354 }
1355 return false;
1356}
1357
1358bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001359 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001360 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001361 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001362 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001363 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001364 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001365
Evan Chenga8e29892007-01-19 07:51:42 +00001366 bool Modified = false;
1367 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1368 ++MFI) {
1369 MachineBasicBlock &MBB = *MFI;
1370 Modified |= LoadStoreMultipleOpti(MBB);
1371 Modified |= MergeReturnIntoLDM(MBB);
1372 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001373
1374 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001375 return Modified;
1376}
Evan Chenge7d6df72009-06-13 09:12:55 +00001377
1378
1379/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1380/// load / stores from consecutive locations close to make it more
1381/// likely they will be combined later.
1382
1383namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001384 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001385 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001386 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001387
Evan Cheng358dec52009-06-15 08:28:29 +00001388 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001389 const TargetInstrInfo *TII;
1390 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001391 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001392 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001393 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001394
1395 virtual bool runOnMachineFunction(MachineFunction &Fn);
1396
1397 virtual const char *getPassName() const {
1398 return "ARM pre- register allocation load / store optimization pass";
1399 }
1400
1401 private:
Evan Chengd780f352009-06-15 20:54:56 +00001402 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1403 unsigned &NewOpc, unsigned &EvenReg,
1404 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001405 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001406 unsigned &PredReg, ARMCC::CondCodes &Pred,
1407 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001408 bool RescheduleOps(MachineBasicBlock *MBB,
1409 SmallVector<MachineInstr*, 4> &Ops,
1410 unsigned Base, bool isLd,
1411 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1412 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1413 };
1414 char ARMPreAllocLoadStoreOpt::ID = 0;
1415}
1416
1417bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001418 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001419 TII = Fn.getTarget().getInstrInfo();
1420 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001421 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001422 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001423 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001424
1425 bool Modified = false;
1426 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1427 ++MFI)
1428 Modified |= RescheduleLoadStoreInstrs(MFI);
1429
1430 return Modified;
1431}
1432
Evan Chengae69a2a2009-06-19 23:17:27 +00001433static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1434 MachineBasicBlock::iterator I,
1435 MachineBasicBlock::iterator E,
1436 SmallPtrSet<MachineInstr*, 4> &MemOps,
1437 SmallSet<unsigned, 4> &MemRegs,
1438 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001439 // Are there stores / loads / calls between them?
1440 // FIXME: This is overly conservative. We should make use of alias information
1441 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001442 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001443 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001444 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001445 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001446 const TargetInstrDesc &TID = I->getDesc();
1447 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1448 return false;
1449 if (isLd && TID.mayStore())
1450 return false;
1451 if (!isLd) {
1452 if (TID.mayLoad())
1453 return false;
1454 // It's not safe to move the first 'str' down.
1455 // str r1, [r0]
1456 // strh r5, [r0]
1457 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001458 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001459 return false;
1460 }
1461 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1462 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001463 if (!MO.isReg())
1464 continue;
1465 unsigned Reg = MO.getReg();
1466 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001467 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001468 if (Reg != Base && !MemRegs.count(Reg))
1469 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001470 }
1471 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001472
1473 // Estimate register pressure increase due to the transformation.
1474 if (MemRegs.size() <= 4)
1475 // Ok if we are moving small number of instructions.
1476 return true;
1477 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001478}
1479
Evan Chengd780f352009-06-15 20:54:56 +00001480bool
1481ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1482 DebugLoc &dl,
1483 unsigned &NewOpc, unsigned &EvenReg,
1484 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001485 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001486 ARMCC::CondCodes &Pred,
1487 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001488 // Make sure we're allowed to generate LDRD/STRD.
1489 if (!STI->hasV5TEOps())
1490 return false;
1491
Jim Grosbache5165492009-11-09 00:11:35 +00001492 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001493 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001494 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001495 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001496 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001497 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001498 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001499 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1500 NewOpc = ARM::t2LDRDi8;
1501 Scale = 4;
1502 isT2 = true;
1503 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1504 NewOpc = ARM::t2STRDi8;
1505 Scale = 4;
1506 isT2 = true;
1507 } else
1508 return false;
1509
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001510 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001511 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001512 !(*Op0->memoperands_begin())->getValue() ||
1513 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001514 return false;
1515
Dan Gohmanc76909a2009-09-25 20:36:54 +00001516 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001517 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001518 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001519 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001520 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001521 if (Align < ReqAlign)
1522 return false;
1523
1524 // Then make sure the immediate offset fits.
1525 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001526 if (isT2) {
1527 if (OffImm < 0) {
1528 if (OffImm < -255)
1529 // Can't fall back to t2LDRi8 / t2STRi8.
1530 return false;
1531 } else {
1532 int Limit = (1 << 8) * Scale;
1533 if (OffImm >= Limit || (OffImm & (Scale-1)))
1534 return false;
1535 }
Evan Chengeef490f2009-09-25 21:44:53 +00001536 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001537 } else {
1538 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1539 if (OffImm < 0) {
1540 AddSub = ARM_AM::sub;
1541 OffImm = - OffImm;
1542 }
1543 int Limit = (1 << 8) * Scale;
1544 if (OffImm >= Limit || (OffImm & (Scale-1)))
1545 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001546 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001547 }
Evan Chengd780f352009-06-15 20:54:56 +00001548 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001549 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001550 if (EvenReg == OddReg)
1551 return false;
1552 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001553 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001554 dl = Op0->getDebugLoc();
1555 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001556}
1557
Evan Chengfbc8c672010-11-15 03:30:30 +00001558static MachineMemOperand *CopyMMO(const MachineMemOperand *MMO,
1559 unsigned NewSize, MachineFunction *MF) {
1560 return MF->getMachineMemOperand(MachinePointerInfo(MMO->getValue(),
1561 MMO->getOffset()),
1562 MMO->getFlags(), NewSize,
1563 MMO->getAlignment(), MMO->getTBAAInfo());
1564}
1565
Evan Chenge7d6df72009-06-13 09:12:55 +00001566bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1567 SmallVector<MachineInstr*, 4> &Ops,
1568 unsigned Base, bool isLd,
1569 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1570 bool RetVal = false;
1571
1572 // Sort by offset (in reverse order).
1573 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1574
1575 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001576 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001577 // 1. Any def of base.
1578 // 2. Any gaps.
1579 while (Ops.size() > 1) {
1580 unsigned FirstLoc = ~0U;
1581 unsigned LastLoc = 0;
1582 MachineInstr *FirstOp = 0;
1583 MachineInstr *LastOp = 0;
1584 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001585 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001586 unsigned LastBytes = 0;
1587 unsigned NumMove = 0;
1588 for (int i = Ops.size() - 1; i >= 0; --i) {
1589 MachineInstr *Op = Ops[i];
1590 unsigned Loc = MI2LocMap[Op];
1591 if (Loc <= FirstLoc) {
1592 FirstLoc = Loc;
1593 FirstOp = Op;
1594 }
1595 if (Loc >= LastLoc) {
1596 LastLoc = Loc;
1597 LastOp = Op;
1598 }
1599
Evan Chengf9f1da12009-06-18 02:04:01 +00001600 unsigned Opcode = Op->getOpcode();
1601 if (LastOpcode && Opcode != LastOpcode)
1602 break;
1603
Evan Chenge7d6df72009-06-13 09:12:55 +00001604 int Offset = getMemoryOpOffset(Op);
1605 unsigned Bytes = getLSMultipleTransferSize(Op);
1606 if (LastBytes) {
1607 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1608 break;
1609 }
1610 LastOffset = Offset;
1611 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001612 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001613 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001614 break;
1615 }
1616
1617 if (NumMove <= 1)
1618 Ops.pop_back();
1619 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001620 SmallPtrSet<MachineInstr*, 4> MemOps;
1621 SmallSet<unsigned, 4> MemRegs;
1622 for (int i = NumMove-1; i >= 0; --i) {
1623 MemOps.insert(Ops[i]);
1624 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1625 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001626
1627 // Be conservative, if the instructions are too far apart, don't
1628 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001629 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001630 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001631 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1632 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001633 if (!DoMove) {
1634 for (unsigned i = 0; i != NumMove; ++i)
1635 Ops.pop_back();
1636 } else {
1637 // This is the new location for the loads / stores.
1638 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001639 while (InsertPos != MBB->end()
1640 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001641 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001642
1643 // If we are moving a pair of loads / stores, see if it makes sense
1644 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001645 MachineInstr *Op0 = Ops.back();
1646 MachineInstr *Op1 = Ops[Ops.size()-2];
1647 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001648 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001649 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001650 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001651 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001652 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001653 DebugLoc dl;
1654 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001655 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001656 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001657 Ops.pop_back();
1658 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001659
Evan Chengd780f352009-06-15 20:54:56 +00001660 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001661 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001662 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1663 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001664 .addReg(EvenReg, RegState::Define)
1665 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001666 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001667 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001668 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001669 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001670 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001671 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001672 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengfbc8c672010-11-15 03:30:30 +00001673
1674 // Copy memoperands bug change size to 8.
1675 for (MachineInstr::mmo_iterator mmo = Op0->memoperands_begin();
1676 mmo != Op0->memoperands_end(); ++mmo)
1677 MIB.addMemOperand(CopyMMO(*mmo, 8, MF));
Evan Chengf9f1da12009-06-18 02:04:01 +00001678 ++NumLDRDFormed;
1679 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001680 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1681 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001682 .addReg(EvenReg)
1683 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001684 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001685 // FIXME: We're converting from LDRi12 to an insn that still
1686 // uses addrmode2, so we need an explicit offset reg. It should
1687 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001688 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001689 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001690 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengfbc8c672010-11-15 03:30:30 +00001691 // Copy memoperands bug change size to 8.
1692 for (MachineInstr::mmo_iterator mmo = Op0->memoperands_begin();
1693 mmo != Op0->memoperands_end(); ++mmo)
1694 MIB.addMemOperand(CopyMMO(*mmo, 8, MF));
Evan Chengf9f1da12009-06-18 02:04:01 +00001695 ++NumSTRDFormed;
1696 }
1697 MBB->erase(Op0);
1698 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001699
1700 // Add register allocation hints to form register pairs.
1701 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1702 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001703 } else {
1704 for (unsigned i = 0; i != NumMove; ++i) {
1705 MachineInstr *Op = Ops.back();
1706 Ops.pop_back();
1707 MBB->splice(InsertPos, MBB, Op);
1708 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001709 }
1710
1711 NumLdStMoved += NumMove;
1712 RetVal = true;
1713 }
1714 }
1715 }
1716
1717 return RetVal;
1718}
1719
1720bool
1721ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1722 bool RetVal = false;
1723
1724 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1725 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1726 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1727 SmallVector<unsigned, 4> LdBases;
1728 SmallVector<unsigned, 4> StBases;
1729
1730 unsigned Loc = 0;
1731 MachineBasicBlock::iterator MBBI = MBB->begin();
1732 MachineBasicBlock::iterator E = MBB->end();
1733 while (MBBI != E) {
1734 for (; MBBI != E; ++MBBI) {
1735 MachineInstr *MI = MBBI;
1736 const TargetInstrDesc &TID = MI->getDesc();
1737 if (TID.isCall() || TID.isTerminator()) {
1738 // Stop at barriers.
1739 ++MBBI;
1740 break;
1741 }
1742
Jim Grosbach958e4e12010-06-04 01:23:30 +00001743 if (!MI->isDebugValue())
1744 MI2LocMap[MI] = ++Loc;
1745
Evan Chenge7d6df72009-06-13 09:12:55 +00001746 if (!isMemoryOp(MI))
1747 continue;
1748 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001749 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001750 continue;
1751
Evan Chengeef490f2009-09-25 21:44:53 +00001752 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001753 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001754 unsigned Base = MI->getOperand(1).getReg();
1755 int Offset = getMemoryOpOffset(MI);
1756
1757 bool StopHere = false;
1758 if (isLd) {
1759 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1760 Base2LdsMap.find(Base);
1761 if (BI != Base2LdsMap.end()) {
1762 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1763 if (Offset == getMemoryOpOffset(BI->second[i])) {
1764 StopHere = true;
1765 break;
1766 }
1767 }
1768 if (!StopHere)
1769 BI->second.push_back(MI);
1770 } else {
1771 SmallVector<MachineInstr*, 4> MIs;
1772 MIs.push_back(MI);
1773 Base2LdsMap[Base] = MIs;
1774 LdBases.push_back(Base);
1775 }
1776 } else {
1777 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1778 Base2StsMap.find(Base);
1779 if (BI != Base2StsMap.end()) {
1780 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1781 if (Offset == getMemoryOpOffset(BI->second[i])) {
1782 StopHere = true;
1783 break;
1784 }
1785 }
1786 if (!StopHere)
1787 BI->second.push_back(MI);
1788 } else {
1789 SmallVector<MachineInstr*, 4> MIs;
1790 MIs.push_back(MI);
1791 Base2StsMap[Base] = MIs;
1792 StBases.push_back(Base);
1793 }
1794 }
1795
1796 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001797 // Found a duplicate (a base+offset combination that's seen earlier).
1798 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001799 --Loc;
1800 break;
1801 }
1802 }
1803
1804 // Re-schedule loads.
1805 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1806 unsigned Base = LdBases[i];
1807 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1808 if (Lds.size() > 1)
1809 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1810 }
1811
1812 // Re-schedule stores.
1813 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1814 unsigned Base = StBases[i];
1815 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1816 if (Sts.size() > 1)
1817 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1818 }
1819
1820 if (MBBI != E) {
1821 Base2LdsMap.clear();
1822 Base2StsMap.clear();
1823 LdBases.clear();
1824 StBases.clear();
1825 }
1826 }
1827
1828 return RetVal;
1829}
1830
1831
1832/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1833/// optimization pass.
1834FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1835 if (PreAlloc)
1836 return new ARMPreAllocLoadStoreOpt();
1837 return new ARMLoadStoreOpt();
1838}