Dan Gohman | 3b172f1 | 2010-04-22 20:06:42 +0000 | [diff] [blame] | 1 | //===-- FastISel.cpp - Implementation of the FastISel class ---------------===// |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the implementation of the FastISel class. |
| 11 | // |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 12 | // "Fast" instruction selection is designed to emit very poor code quickly. |
| 13 | // Also, it is not designed to be able to do much lowering, so most illegal |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 14 | // types (e.g. i64 on 32-bit targets) and operations are not supported. It is |
| 15 | // also not intended to be able to do much optimization, except in a few cases |
| 16 | // where doing optimizations reduces overall compile time. For example, folding |
| 17 | // constants into immediate fields is often done, because it's cheap and it |
| 18 | // reduces the number of instructions later phases have to examine. |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 19 | // |
| 20 | // "Fast" instruction selection is able to fail gracefully and transfer |
| 21 | // control to the SelectionDAG selector for operations that it doesn't |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 22 | // support. In many cases, this allows us to avoid duplicating a lot of |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 23 | // the complicated lowering logic that SelectionDAG currently has. |
| 24 | // |
| 25 | // The intended use for "fast" instruction selection is "-O0" mode |
| 26 | // compilation, where the quality of the generated code is irrelevant when |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 27 | // weighed against the speed at which the code can be generated. Also, |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 28 | // at -O0, the LLVM optimizers are not running, and this makes the |
| 29 | // compile time of codegen a much higher portion of the overall compile |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 30 | // time. Despite its limitations, "fast" instruction selection is able to |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 31 | // handle enough code on its own to provide noticeable overall speedups |
| 32 | // in -O0 compiles. |
| 33 | // |
| 34 | // Basic operations are supported in a target-independent way, by reading |
| 35 | // the same instruction descriptions that the SelectionDAG selector reads, |
| 36 | // and identifying simple arithmetic operations that can be directly selected |
Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 37 | // from simple operators. More complicated operations currently require |
Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 38 | // target-specific code. |
| 39 | // |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 40 | //===----------------------------------------------------------------------===// |
| 41 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 42 | #include "llvm/Function.h" |
| 43 | #include "llvm/GlobalVariable.h" |
Dan Gohman | 6f2766d | 2008-08-19 22:31:46 +0000 | [diff] [blame] | 44 | #include "llvm/Instructions.h" |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 45 | #include "llvm/IntrinsicInst.h" |
Jay Foad | 562b84b | 2011-04-11 09:35:34 +0000 | [diff] [blame] | 46 | #include "llvm/Operator.h" |
Eli Friedman | 2586b8f | 2011-05-16 20:27:46 +0000 | [diff] [blame^] | 47 | #include "llvm/CodeGen/Analysis.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 48 | #include "llvm/CodeGen/FastISel.h" |
Dan Gohman | 4c3fd9f | 2010-07-07 16:01:37 +0000 | [diff] [blame] | 49 | #include "llvm/CodeGen/FunctionLoweringInfo.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 50 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 51 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 52 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 53 | #include "llvm/Analysis/DebugInfo.h" |
Dan Gohman | 7fbcc98 | 2010-07-01 03:49:38 +0000 | [diff] [blame] | 54 | #include "llvm/Analysis/Loads.h" |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 55 | #include "llvm/Target/TargetData.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 56 | #include "llvm/Target/TargetInstrInfo.h" |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 57 | #include "llvm/Target/TargetLowering.h" |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 58 | #include "llvm/Target/TargetMachine.h" |
Dan Gohman | ba5be5c | 2010-04-20 15:00:41 +0000 | [diff] [blame] | 59 | #include "llvm/Support/ErrorHandling.h" |
Devang Patel | afeaae7 | 2010-12-06 22:39:26 +0000 | [diff] [blame] | 60 | #include "llvm/Support/Debug.h" |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 61 | using namespace llvm; |
| 62 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 63 | /// startNewBlock - Set the current block to which generated machine |
| 64 | /// instructions will be appended, and clear the local CSE map. |
| 65 | /// |
| 66 | void FastISel::startNewBlock() { |
| 67 | LocalValueMap.clear(); |
| 68 | |
| 69 | // Start out as null, meaining no local-value instructions have |
| 70 | // been emitted. |
| 71 | LastLocalValue = 0; |
| 72 | |
| 73 | // Advance the last local value past any EH_LABEL instructions. |
| 74 | MachineBasicBlock::iterator |
| 75 | I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end(); |
| 76 | while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) { |
| 77 | LastLocalValue = I; |
| 78 | ++I; |
| 79 | } |
| 80 | } |
| 81 | |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 82 | bool FastISel::hasTrivialKill(const Value *V) const { |
Dan Gohman | 7f0d695 | 2010-05-14 22:53:18 +0000 | [diff] [blame] | 83 | // Don't consider constants or arguments to have trivial kills. |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 84 | const Instruction *I = dyn_cast<Instruction>(V); |
Dan Gohman | 7f0d695 | 2010-05-14 22:53:18 +0000 | [diff] [blame] | 85 | if (!I) |
| 86 | return false; |
| 87 | |
| 88 | // No-op casts are trivially coalesced by fast-isel. |
| 89 | if (const CastInst *Cast = dyn_cast<CastInst>(I)) |
| 90 | if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) && |
| 91 | !hasTrivialKill(Cast->getOperand(0))) |
| 92 | return false; |
| 93 | |
| 94 | // Only instructions with a single use in the same basic block are considered |
| 95 | // to have trivial kills. |
| 96 | return I->hasOneUse() && |
| 97 | !(I->getOpcode() == Instruction::BitCast || |
| 98 | I->getOpcode() == Instruction::PtrToInt || |
| 99 | I->getOpcode() == Instruction::IntToPtr) && |
Gabor Greif | 96f1d8e | 2010-07-22 13:36:47 +0000 | [diff] [blame] | 100 | cast<Instruction>(*I->use_begin())->getParent() == I->getParent(); |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 101 | } |
| 102 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 103 | unsigned FastISel::getRegForValue(const Value *V) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 104 | EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true); |
Dan Gohman | 4fd5528 | 2009-04-07 20:40:11 +0000 | [diff] [blame] | 105 | // Don't handle non-simple values in FastISel. |
| 106 | if (!RealVT.isSimple()) |
| 107 | return 0; |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 108 | |
| 109 | // Ignore illegal types. We must do this before looking up the value |
| 110 | // in ValueMap because Arguments are given virtual registers regardless |
| 111 | // of whether FastISel can handle them. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 112 | MVT VT = RealVT.getSimpleVT(); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 113 | if (!TLI.isTypeLegal(VT)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 114 | // Promote MVT::i1 to a legal type though, because it's common and easy. |
| 115 | if (VT == MVT::i1) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 116 | VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT(); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 117 | else |
| 118 | return 0; |
| 119 | } |
| 120 | |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 121 | // Look up the value to see if we already have a register for it. We |
| 122 | // cache values defined by Instructions across blocks, and other values |
| 123 | // only locally. This is because Instructions already have the SSA |
Dan Gohman | 5c9cf19 | 2010-01-12 04:30:26 +0000 | [diff] [blame] | 124 | // def-dominates-use requirement enforced. |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 125 | DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V); |
Chris Lattner | fff65b3 | 2011-04-17 01:16:47 +0000 | [diff] [blame] | 126 | if (I != FuncInfo.ValueMap.end()) |
| 127 | return I->second; |
| 128 | |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 129 | unsigned Reg = LocalValueMap[V]; |
| 130 | if (Reg != 0) |
| 131 | return Reg; |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 132 | |
Dan Gohman | 97c94b8 | 2010-05-06 00:02:14 +0000 | [diff] [blame] | 133 | // In bottom-up mode, just create the virtual register which will be used |
| 134 | // to hold the value. It will be materialized later. |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 135 | if (isa<Instruction>(V) && |
| 136 | (!isa<AllocaInst>(V) || |
| 137 | !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V)))) |
| 138 | return FuncInfo.InitializeRegForValue(V); |
Dan Gohman | 97c94b8 | 2010-05-06 00:02:14 +0000 | [diff] [blame] | 139 | |
Dan Gohman | a10b849 | 2010-07-14 01:07:44 +0000 | [diff] [blame] | 140 | SavePoint SaveInsertPt = enterLocalValueArea(); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 141 | |
| 142 | // Materialize the value in a register. Emit any instructions in the |
| 143 | // local value area. |
| 144 | Reg = materializeRegForValue(V, VT); |
| 145 | |
| 146 | leaveLocalValueArea(SaveInsertPt); |
| 147 | |
| 148 | return Reg; |
Dan Gohman | 1fdc614 | 2010-05-03 23:36:34 +0000 | [diff] [blame] | 149 | } |
| 150 | |
Eric Christopher | 44a2c34 | 2010-08-17 01:30:33 +0000 | [diff] [blame] | 151 | /// materializeRegForValue - Helper for getRegForValue. This function is |
Dan Gohman | 1fdc614 | 2010-05-03 23:36:34 +0000 | [diff] [blame] | 152 | /// called when the value isn't already available in a register and must |
| 153 | /// be materialized with new instructions. |
| 154 | unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) { |
| 155 | unsigned Reg = 0; |
| 156 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 157 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 158 | if (CI->getValue().getActiveBits() <= 64) |
| 159 | Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue()); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 160 | } else if (isa<AllocaInst>(V)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 161 | Reg = TargetMaterializeAlloca(cast<AllocaInst>(V)); |
Dan Gohman | 205d925 | 2008-08-28 21:19:07 +0000 | [diff] [blame] | 162 | } else if (isa<ConstantPointerNull>(V)) { |
Dan Gohman | 1e9e8c3 | 2008-10-07 22:03:27 +0000 | [diff] [blame] | 163 | // Translate this as an integer zero so that it can be |
| 164 | // local-CSE'd with actual integer zeros. |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 165 | Reg = |
| 166 | getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext()))); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 167 | } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) { |
Eli Friedman | bd12538 | 2011-04-28 00:42:03 +0000 | [diff] [blame] | 168 | if (CF->isNullValue()) { |
Eli Friedman | 2790ba8 | 2011-04-27 22:41:55 +0000 | [diff] [blame] | 169 | Reg = TargetMaterializeFloatZero(CF); |
| 170 | } else { |
| 171 | // Try to emit the constant directly. |
| 172 | Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF); |
| 173 | } |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 174 | |
| 175 | if (!Reg) { |
Dan Gohman | 4183e31 | 2010-04-13 17:07:06 +0000 | [diff] [blame] | 176 | // Try to emit the constant by using an integer constant with a cast. |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 177 | const APFloat &Flt = CF->getValueAPF(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 178 | EVT IntVT = TLI.getPointerTy(); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 179 | |
| 180 | uint64_t x[2]; |
| 181 | uint32_t IntBitWidth = IntVT.getSizeInBits(); |
Dale Johannesen | 23a9855 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 182 | bool isExact; |
| 183 | (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true, |
| 184 | APFloat::rmTowardZero, &isExact); |
| 185 | if (isExact) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 186 | APInt IntVal(IntBitWidth, 2, x); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 187 | |
Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 188 | unsigned IntegerReg = |
Owen Anderson | eed707b | 2009-07-24 23:12:02 +0000 | [diff] [blame] | 189 | getRegForValue(ConstantInt::get(V->getContext(), IntVal)); |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 190 | if (IntegerReg != 0) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 191 | Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, |
| 192 | IntegerReg, /*Kill=*/false); |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 193 | } |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 194 | } |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 195 | } else if (const Operator *Op = dyn_cast<Operator>(V)) { |
Dan Gohman | 20d4be1 | 2010-07-01 02:58:57 +0000 | [diff] [blame] | 196 | if (!SelectOperator(Op, Op->getOpcode())) |
| 197 | if (!isa<Instruction>(Op) || |
| 198 | !TargetSelectInstruction(cast<Instruction>(Op))) |
| 199 | return 0; |
Dan Gohman | 37db6cd | 2010-06-21 14:17:46 +0000 | [diff] [blame] | 200 | Reg = lookUpRegForValue(Op); |
Dan Gohman | 205d925 | 2008-08-28 21:19:07 +0000 | [diff] [blame] | 201 | } else if (isa<UndefValue>(V)) { |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 202 | Reg = createResultReg(TLI.getRegClassFor(VT)); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 203 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 204 | TII.get(TargetOpcode::IMPLICIT_DEF), Reg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 205 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 206 | |
Dan Gohman | dceffe6 | 2008-09-25 01:28:51 +0000 | [diff] [blame] | 207 | // If target-independent code couldn't handle the value, give target-specific |
| 208 | // code a try. |
Owen Anderson | 6e60745 | 2008-09-05 23:36:01 +0000 | [diff] [blame] | 209 | if (!Reg && isa<Constant>(V)) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 210 | Reg = TargetMaterializeConstant(cast<Constant>(V)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 211 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 212 | // Don't cache constant materializations in the general ValueMap. |
| 213 | // To do so would require tracking what uses they dominate. |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 214 | if (Reg != 0) { |
Dan Gohman | dceffe6 | 2008-09-25 01:28:51 +0000 | [diff] [blame] | 215 | LocalValueMap[V] = Reg; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 216 | LastLocalValue = MRI.getVRegDef(Reg); |
| 217 | } |
Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 218 | return Reg; |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 219 | } |
| 220 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 221 | unsigned FastISel::lookUpRegForValue(const Value *V) { |
Evan Cheng | 59fbc80 | 2008-09-09 01:26:59 +0000 | [diff] [blame] | 222 | // Look up the value to see if we already have a register for it. We |
| 223 | // cache values defined by Instructions across blocks, and other values |
| 224 | // only locally. This is because Instructions already have the SSA |
Dan Gohman | 1fdc614 | 2010-05-03 23:36:34 +0000 | [diff] [blame] | 225 | // def-dominates-use requirement enforced. |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 226 | DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V); |
| 227 | if (I != FuncInfo.ValueMap.end()) |
Dan Gohman | 3193a68 | 2010-06-21 14:21:47 +0000 | [diff] [blame] | 228 | return I->second; |
Evan Cheng | 59fbc80 | 2008-09-09 01:26:59 +0000 | [diff] [blame] | 229 | return LocalValueMap[V]; |
| 230 | } |
| 231 | |
Owen Anderson | cc54e76 | 2008-08-30 00:38:46 +0000 | [diff] [blame] | 232 | /// UpdateValueMap - Update the value map to include the new mapping for this |
| 233 | /// instruction, or insert an extra copy to get the result in a previous |
| 234 | /// determined register. |
| 235 | /// NOTE: This is only necessary because we might select a block that uses |
| 236 | /// a value before we select the block that defines the value. It might be |
| 237 | /// possible to fix this by selecting blocks in reverse postorder. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 238 | unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) { |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 239 | if (!isa<Instruction>(I)) { |
| 240 | LocalValueMap[I] = Reg; |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 241 | return Reg; |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 242 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 243 | |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 244 | unsigned &AssignedReg = FuncInfo.ValueMap[I]; |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 245 | if (AssignedReg == 0) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 246 | // Use the new register. |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 247 | AssignedReg = Reg; |
Chris Lattner | 36e3946 | 2009-04-12 07:46:30 +0000 | [diff] [blame] | 248 | else if (Reg != AssignedReg) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 249 | // Arrange for uses of AssignedReg to be replaced by uses of Reg. |
| 250 | FuncInfo.RegFixups[AssignedReg] = Reg; |
| 251 | |
| 252 | AssignedReg = Reg; |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 253 | } |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 254 | |
Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 255 | return AssignedReg; |
Owen Anderson | cc54e76 | 2008-08-30 00:38:46 +0000 | [diff] [blame] | 256 | } |
| 257 | |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 258 | std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) { |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 259 | unsigned IdxN = getRegForValue(Idx); |
| 260 | if (IdxN == 0) |
| 261 | // Unhandled operand. Halt "fast" selection and bail. |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 262 | return std::pair<unsigned, bool>(0, false); |
| 263 | |
| 264 | bool IdxNIsKill = hasTrivialKill(Idx); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 265 | |
| 266 | // If the index is smaller or larger than intptr_t, truncate or extend it. |
Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 267 | MVT PtrVT = TLI.getPointerTy(); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 268 | EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false); |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 269 | if (IdxVT.bitsLT(PtrVT)) { |
| 270 | IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, |
| 271 | IdxN, IdxNIsKill); |
| 272 | IdxNIsKill = true; |
| 273 | } |
| 274 | else if (IdxVT.bitsGT(PtrVT)) { |
| 275 | IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, |
| 276 | IdxN, IdxNIsKill); |
| 277 | IdxNIsKill = true; |
| 278 | } |
| 279 | return std::pair<unsigned, bool>(IdxN, IdxNIsKill); |
Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 280 | } |
| 281 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 282 | void FastISel::recomputeInsertPt() { |
| 283 | if (getLastLocalValue()) { |
| 284 | FuncInfo.InsertPt = getLastLocalValue(); |
Dan Gohman | c6e59b7 | 2010-07-19 22:48:56 +0000 | [diff] [blame] | 285 | FuncInfo.MBB = FuncInfo.InsertPt->getParent(); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 286 | ++FuncInfo.InsertPt; |
| 287 | } else |
| 288 | FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI(); |
| 289 | |
| 290 | // Now skip past any EH_LABELs, which must remain at the beginning. |
| 291 | while (FuncInfo.InsertPt != FuncInfo.MBB->end() && |
| 292 | FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL) |
| 293 | ++FuncInfo.InsertPt; |
| 294 | } |
| 295 | |
Dan Gohman | a10b849 | 2010-07-14 01:07:44 +0000 | [diff] [blame] | 296 | FastISel::SavePoint FastISel::enterLocalValueArea() { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 297 | MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt; |
Dan Gohman | 163f78e | 2010-07-14 22:01:31 +0000 | [diff] [blame] | 298 | DebugLoc OldDL = DL; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 299 | recomputeInsertPt(); |
Dan Gohman | a10b849 | 2010-07-14 01:07:44 +0000 | [diff] [blame] | 300 | DL = DebugLoc(); |
Dan Gohman | 163f78e | 2010-07-14 22:01:31 +0000 | [diff] [blame] | 301 | SavePoint SP = { OldInsertPt, OldDL }; |
Dan Gohman | a10b849 | 2010-07-14 01:07:44 +0000 | [diff] [blame] | 302 | return SP; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 303 | } |
| 304 | |
Dan Gohman | a10b849 | 2010-07-14 01:07:44 +0000 | [diff] [blame] | 305 | void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 306 | if (FuncInfo.InsertPt != FuncInfo.MBB->begin()) |
| 307 | LastLocalValue = llvm::prior(FuncInfo.InsertPt); |
| 308 | |
| 309 | // Restore the previous insert position. |
Dan Gohman | a10b849 | 2010-07-14 01:07:44 +0000 | [diff] [blame] | 310 | FuncInfo.InsertPt = OldInsertPt.InsertPt; |
| 311 | DL = OldInsertPt.DL; |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 312 | } |
| 313 | |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 314 | /// SelectBinaryOp - Select and emit code for a binary operator instruction, |
| 315 | /// which has an opcode which directly corresponds to the given ISD opcode. |
| 316 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 317 | bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 318 | EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 319 | if (VT == MVT::Other || !VT.isSimple()) |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 320 | // Unhandled type. Halt "fast" selection and bail. |
| 321 | return false; |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 322 | |
Dan Gohman | b71fea2 | 2008-08-26 20:52:40 +0000 | [diff] [blame] | 323 | // We only handle legal types. For example, on x86-32 the instruction |
| 324 | // selector contains all of the 64-bit instructions from x86-64, |
| 325 | // under the assumption that i64 won't be used if the target doesn't |
| 326 | // support it. |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 327 | if (!TLI.isTypeLegal(VT)) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 328 | // MVT::i1 is special. Allow AND, OR, or XOR because they |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 329 | // don't require additional zeroing, which makes them easy. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 330 | if (VT == MVT::i1 && |
Dan Gohman | 5dd9c2e | 2008-09-25 17:22:52 +0000 | [diff] [blame] | 331 | (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR || |
| 332 | ISDOpcode == ISD::XOR)) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 333 | VT = TLI.getTypeToTransformTo(I->getContext(), VT); |
Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 334 | else |
| 335 | return false; |
| 336 | } |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 337 | |
Chris Lattner | fff65b3 | 2011-04-17 01:16:47 +0000 | [diff] [blame] | 338 | // Check if the first operand is a constant, and handle it as "ri". At -O0, |
| 339 | // we don't have anything that canonicalizes operand order. |
| 340 | if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0))) |
| 341 | if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) { |
| 342 | unsigned Op1 = getRegForValue(I->getOperand(1)); |
| 343 | if (Op1 == 0) return false; |
| 344 | |
| 345 | bool Op1IsKill = hasTrivialKill(I->getOperand(1)); |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 346 | |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 347 | unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1, |
| 348 | Op1IsKill, CI->getZExtValue(), |
| 349 | VT.getSimpleVT()); |
| 350 | if (ResultReg == 0) return false; |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 351 | |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 352 | // We successfully emitted code for the given LLVM Instruction. |
| 353 | UpdateValueMap(I, ResultReg); |
| 354 | return true; |
Chris Lattner | fff65b3 | 2011-04-17 01:16:47 +0000 | [diff] [blame] | 355 | } |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 356 | |
| 357 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 358 | unsigned Op0 = getRegForValue(I->getOperand(0)); |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 359 | if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail. |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 360 | return false; |
| 361 | |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 362 | bool Op0IsKill = hasTrivialKill(I->getOperand(0)); |
| 363 | |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 364 | // Check if the second operand is a constant and handle it appropriately. |
| 365 | if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 366 | uint64_t Imm = CI->getZExtValue(); |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 367 | |
Chris Lattner | f051c1a | 2011-04-18 07:00:40 +0000 | [diff] [blame] | 368 | // Transform "sdiv exact X, 8" -> "sra X, 3". |
| 369 | if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) && |
| 370 | cast<BinaryOperator>(I)->isExact() && |
| 371 | isPowerOf2_64(Imm)) { |
| 372 | Imm = Log2_64(Imm); |
| 373 | ISDOpcode = ISD::SRA; |
| 374 | } |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 375 | |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 376 | unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0, |
| 377 | Op0IsKill, Imm, VT.getSimpleVT()); |
| 378 | if (ResultReg == 0) return false; |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 379 | |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 380 | // We successfully emitted code for the given LLVM Instruction. |
| 381 | UpdateValueMap(I, ResultReg); |
| 382 | return true; |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 383 | } |
| 384 | |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 385 | // Check if the second operand is a constant float. |
| 386 | if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) { |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 387 | unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(), |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 388 | ISDOpcode, Op0, Op0IsKill, CF); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 389 | if (ResultReg != 0) { |
| 390 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 391 | UpdateValueMap(I, ResultReg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 392 | return true; |
| 393 | } |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 394 | } |
| 395 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 396 | unsigned Op1 = getRegForValue(I->getOperand(1)); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 397 | if (Op1 == 0) |
| 398 | // Unhandled operand. Halt "fast" selection and bail. |
| 399 | return false; |
| 400 | |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 401 | bool Op1IsKill = hasTrivialKill(I->getOperand(1)); |
| 402 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 403 | // Now we have both operands in registers. Emit the instruction. |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 404 | unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(), |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 405 | ISDOpcode, |
| 406 | Op0, Op0IsKill, |
| 407 | Op1, Op1IsKill); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 408 | if (ResultReg == 0) |
| 409 | // Target-specific code wasn't able to find a machine opcode for |
| 410 | // the given ISD opcode and type. Halt "fast" selection and bail. |
| 411 | return false; |
| 412 | |
Dan Gohman | 8014e86 | 2008-08-20 00:23:20 +0000 | [diff] [blame] | 413 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 414 | UpdateValueMap(I, ResultReg); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 415 | return true; |
| 416 | } |
| 417 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 418 | bool FastISel::SelectGetElementPtr(const User *I) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 419 | unsigned N = getRegForValue(I->getOperand(0)); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 420 | if (N == 0) |
| 421 | // Unhandled operand. Halt "fast" selection and bail. |
| 422 | return false; |
| 423 | |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 424 | bool NIsKill = hasTrivialKill(I->getOperand(0)); |
| 425 | |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 426 | const Type *Ty = I->getOperand(0)->getType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 427 | MVT VT = TLI.getPointerTy(); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 428 | for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1, |
| 429 | E = I->op_end(); OI != E; ++OI) { |
| 430 | const Value *Idx = *OI; |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 431 | if (const StructType *StTy = dyn_cast<StructType>(Ty)) { |
| 432 | unsigned Field = cast<ConstantInt>(Idx)->getZExtValue(); |
| 433 | if (Field) { |
| 434 | // N = N + Offset |
| 435 | uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field); |
| 436 | // FIXME: This can be optimized by combining the add with a |
| 437 | // subsequent one. |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 438 | N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 439 | if (N == 0) |
| 440 | // Unhandled operand. Halt "fast" selection and bail. |
| 441 | return false; |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 442 | NIsKill = true; |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 443 | } |
| 444 | Ty = StTy->getElementType(Field); |
| 445 | } else { |
| 446 | Ty = cast<SequentialType>(Ty)->getElementType(); |
| 447 | |
| 448 | // If this is a constant subscript, handle it quickly. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 449 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) { |
Dan Gohman | e368b46 | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 450 | if (CI->isZero()) continue; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 451 | uint64_t Offs = |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 452 | TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue(); |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 453 | N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 454 | if (N == 0) |
| 455 | // Unhandled operand. Halt "fast" selection and bail. |
| 456 | return false; |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 457 | NIsKill = true; |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 458 | continue; |
| 459 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 460 | |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 461 | // N = N + Idx * ElementSize; |
Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 462 | uint64_t ElementSize = TD.getTypeAllocSize(Ty); |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 463 | std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx); |
| 464 | unsigned IdxN = Pair.first; |
| 465 | bool IdxNIsKill = Pair.second; |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 466 | if (IdxN == 0) |
| 467 | // Unhandled operand. Halt "fast" selection and bail. |
| 468 | return false; |
| 469 | |
Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 470 | if (ElementSize != 1) { |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 471 | IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT); |
Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 472 | if (IdxN == 0) |
| 473 | // Unhandled operand. Halt "fast" selection and bail. |
| 474 | return false; |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 475 | IdxNIsKill = true; |
Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 476 | } |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 477 | N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 478 | if (N == 0) |
| 479 | // Unhandled operand. Halt "fast" selection and bail. |
| 480 | return false; |
| 481 | } |
| 482 | } |
| 483 | |
| 484 | // We successfully emitted code for the given LLVM Instruction. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 485 | UpdateValueMap(I, N); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 486 | return true; |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 489 | bool FastISel::SelectCall(const User *I) { |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 490 | const CallInst *Call = cast<CallInst>(I); |
| 491 | |
| 492 | // Handle simple inline asms. |
| 493 | if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getArgOperand(0))) { |
| 494 | // Don't attempt to handle constraints. |
| 495 | if (!IA->getConstraintString().empty()) |
| 496 | return false; |
| 497 | |
| 498 | unsigned ExtraInfo = 0; |
| 499 | if (IA->hasSideEffects()) |
| 500 | ExtraInfo |= InlineAsm::Extra_HasSideEffects; |
| 501 | if (IA->isAlignStack()) |
| 502 | ExtraInfo |= InlineAsm::Extra_IsAlignStack; |
| 503 | |
| 504 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 505 | TII.get(TargetOpcode::INLINEASM)) |
| 506 | .addExternalSymbol(IA->getAsmString().c_str()) |
| 507 | .addImm(ExtraInfo); |
| 508 | return true; |
| 509 | } |
| 510 | |
| 511 | const Function *F = Call->getCalledFunction(); |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 512 | if (!F) return false; |
| 513 | |
Dan Gohman | 4183e31 | 2010-04-13 17:07:06 +0000 | [diff] [blame] | 514 | // Handle selected intrinsic function calls. |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 515 | switch (F->getIntrinsicID()) { |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 516 | default: break; |
Bill Wendling | 92c1e12 | 2009-02-13 02:16:35 +0000 | [diff] [blame] | 517 | case Intrinsic::dbg_declare: { |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 518 | const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call); |
Devang Patel | 02f0dbd | 2010-05-07 22:04:20 +0000 | [diff] [blame] | 519 | if (!DIVariable(DI->getVariable()).Verify() || |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 520 | !FuncInfo.MF->getMMI().hasDebugInfo()) |
Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 521 | return true; |
| 522 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 523 | const Value *Address = DI->getAddress(); |
Devang Patel | 6fe75aa | 2010-09-14 20:29:31 +0000 | [diff] [blame] | 524 | if (!Address || isa<UndefValue>(Address) || isa<AllocaInst>(Address)) |
Dale Johannesen | dc91856 | 2010-02-06 02:26:02 +0000 | [diff] [blame] | 525 | return true; |
Devang Patel | 6fe75aa | 2010-09-14 20:29:31 +0000 | [diff] [blame] | 526 | |
| 527 | unsigned Reg = 0; |
| 528 | unsigned Offset = 0; |
| 529 | if (const Argument *Arg = dyn_cast<Argument>(Address)) { |
| 530 | if (Arg->hasByValAttr()) { |
| 531 | // Byval arguments' frame index is recorded during argument lowering. |
| 532 | // Use this info directly. |
| 533 | Offset = FuncInfo.getByValArgumentFrameIndex(Arg); |
| 534 | if (Offset) |
| 535 | Reg = TRI.getFrameRegister(*FuncInfo.MF); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 536 | } |
Devang Patel | 4bafda9 | 2010-09-10 20:32:09 +0000 | [diff] [blame] | 537 | } |
Devang Patel | 6fe75aa | 2010-09-14 20:29:31 +0000 | [diff] [blame] | 538 | if (!Reg) |
| 539 | Reg = getRegForValue(Address); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 540 | |
Devang Patel | 6fe75aa | 2010-09-14 20:29:31 +0000 | [diff] [blame] | 541 | if (Reg) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 542 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Devang Patel | 6fe75aa | 2010-09-14 20:29:31 +0000 | [diff] [blame] | 543 | TII.get(TargetOpcode::DBG_VALUE)) |
| 544 | .addReg(Reg, RegState::Debug).addImm(Offset) |
| 545 | .addMetadata(DI->getVariable()); |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 546 | return true; |
Bill Wendling | 92c1e12 | 2009-02-13 02:16:35 +0000 | [diff] [blame] | 547 | } |
Dale Johannesen | 45df761 | 2010-02-26 20:01:55 +0000 | [diff] [blame] | 548 | case Intrinsic::dbg_value: { |
Dale Johannesen | 343b42e | 2010-04-07 01:15:14 +0000 | [diff] [blame] | 549 | // This form of DBG_VALUE is target-independent. |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 550 | const DbgValueInst *DI = cast<DbgValueInst>(Call); |
Dale Johannesen | 45df761 | 2010-02-26 20:01:55 +0000 | [diff] [blame] | 551 | const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 552 | const Value *V = DI->getValue(); |
Dale Johannesen | 45df761 | 2010-02-26 20:01:55 +0000 | [diff] [blame] | 553 | if (!V) { |
| 554 | // Currently the optimizer can produce this; insert an undef to |
| 555 | // help debugging. Probably the optimizer should not do this. |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 556 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 557 | .addReg(0U).addImm(DI->getOffset()) |
| 558 | .addMetadata(DI->getVariable()); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 559 | } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 560 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 561 | .addImm(CI->getZExtValue()).addImm(DI->getOffset()) |
| 562 | .addMetadata(DI->getVariable()); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 563 | } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 564 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 565 | .addFPImm(CF).addImm(DI->getOffset()) |
| 566 | .addMetadata(DI->getVariable()); |
Dale Johannesen | 45df761 | 2010-02-26 20:01:55 +0000 | [diff] [blame] | 567 | } else if (unsigned Reg = lookUpRegForValue(V)) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 568 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 569 | .addReg(Reg, RegState::Debug).addImm(DI->getOffset()) |
| 570 | .addMetadata(DI->getVariable()); |
Dale Johannesen | 45df761 | 2010-02-26 20:01:55 +0000 | [diff] [blame] | 571 | } else { |
| 572 | // We can't yet handle anything else here because it would require |
| 573 | // generating code, thus altering codegen because of debug info. |
Devang Patel | afeaae7 | 2010-12-06 22:39:26 +0000 | [diff] [blame] | 574 | DEBUG(dbgs() << "Dropping debug info for " << DI); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 575 | } |
Dale Johannesen | 45df761 | 2010-02-26 20:01:55 +0000 | [diff] [blame] | 576 | return true; |
| 577 | } |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 578 | case Intrinsic::eh_exception: { |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 579 | EVT VT = TLI.getValueType(Call->getType()); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 580 | if (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)!=TargetLowering::Expand) |
| 581 | break; |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 582 | |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 583 | assert(FuncInfo.MBB->isLandingPad() && |
| 584 | "Call to eh.exception not in landing pad!"); |
| 585 | unsigned Reg = TLI.getExceptionAddressRegister(); |
| 586 | const TargetRegisterClass *RC = TLI.getRegClassFor(VT); |
| 587 | unsigned ResultReg = createResultReg(RC); |
| 588 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 589 | ResultReg).addReg(Reg); |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 590 | UpdateValueMap(Call, ResultReg); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 591 | return true; |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 592 | } |
Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 593 | case Intrinsic::eh_selector: { |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 594 | EVT VT = TLI.getValueType(Call->getType()); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 595 | if (TLI.getOperationAction(ISD::EHSELECTION, VT) != TargetLowering::Expand) |
| 596 | break; |
| 597 | if (FuncInfo.MBB->isLandingPad()) |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 598 | AddCatchInfo(*Call, &FuncInfo.MF->getMMI(), FuncInfo.MBB); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 599 | else { |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 600 | #ifndef NDEBUG |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 601 | FuncInfo.CatchInfoLost.insert(Call); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 602 | #endif |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 603 | // FIXME: Mark exception selector register as live in. Hack for PR1508. |
Chris Lattner | ed3a806 | 2010-04-05 06:05:26 +0000 | [diff] [blame] | 604 | unsigned Reg = TLI.getExceptionSelectorRegister(); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 605 | if (Reg) FuncInfo.MBB->addLiveIn(Reg); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 606 | } |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 607 | |
| 608 | unsigned Reg = TLI.getExceptionSelectorRegister(); |
| 609 | EVT SrcVT = TLI.getPointerTy(); |
| 610 | const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT); |
| 611 | unsigned ResultReg = createResultReg(RC); |
| 612 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 613 | ResultReg).addReg(Reg); |
| 614 | |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 615 | bool ResultRegIsKill = hasTrivialKill(Call); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 616 | |
| 617 | // Cast the register to the type of the selector. |
| 618 | if (SrcVT.bitsGT(MVT::i32)) |
| 619 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE, |
| 620 | ResultReg, ResultRegIsKill); |
| 621 | else if (SrcVT.bitsLT(MVT::i32)) |
| 622 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, |
| 623 | ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill); |
| 624 | if (ResultReg == 0) |
| 625 | // Unhandled operand. Halt "fast" selection and bail. |
| 626 | return false; |
| 627 | |
Dan Gohman | a61e73b | 2011-04-26 17:18:34 +0000 | [diff] [blame] | 628 | UpdateValueMap(Call, ResultReg); |
Chris Lattner | 832e494 | 2011-04-19 05:52:03 +0000 | [diff] [blame] | 629 | |
| 630 | return true; |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 631 | } |
Eli Friedman | d0118a2 | 2011-05-14 00:47:51 +0000 | [diff] [blame] | 632 | case Intrinsic::objectsize: { |
| 633 | ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1)); |
| 634 | unsigned long long Res = CI->isZero() ? -1ULL : 0; |
| 635 | Constant *ResCI = ConstantInt::get(Call->getType(), Res); |
| 636 | unsigned ResultReg = getRegForValue(ResCI); |
| 637 | if (ResultReg == 0) |
| 638 | return false; |
| 639 | UpdateValueMap(Call, ResultReg); |
| 640 | return true; |
| 641 | } |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 642 | } |
Dan Gohman | 4183e31 | 2010-04-13 17:07:06 +0000 | [diff] [blame] | 643 | |
| 644 | // An arbitrary call. Bail. |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 645 | return false; |
| 646 | } |
| 647 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 648 | bool FastISel::SelectCast(const User *I, unsigned Opcode) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 649 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 650 | EVT DstVT = TLI.getValueType(I->getType()); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 651 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 652 | if (SrcVT == MVT::Other || !SrcVT.isSimple() || |
| 653 | DstVT == MVT::Other || !DstVT.isSimple()) |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 654 | // Unhandled type. Halt "fast" selection and bail. |
| 655 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 656 | |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 657 | // Check if the destination type is legal. Or as a special case, |
| 658 | // it may be i1 if we're doing a truncate because that's |
| 659 | // easy and somewhat common. |
| 660 | if (!TLI.isTypeLegal(DstVT)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 661 | if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE) |
Dan Gohman | 91b6f97 | 2008-10-03 01:28:47 +0000 | [diff] [blame] | 662 | // Unhandled type. Halt "fast" selection and bail. |
| 663 | return false; |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 664 | |
| 665 | // Check if the source operand is legal. Or as a special case, |
| 666 | // it may be i1 if we're doing zero-extension because that's |
| 667 | // easy and somewhat common. |
| 668 | if (!TLI.isTypeLegal(SrcVT)) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 669 | if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND) |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 670 | // Unhandled type. Halt "fast" selection and bail. |
| 671 | return false; |
| 672 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 673 | unsigned InputReg = getRegForValue(I->getOperand(0)); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 674 | if (!InputReg) |
| 675 | // Unhandled operand. Halt "fast" selection and bail. |
| 676 | return false; |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 677 | |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 678 | bool InputRegIsKill = hasTrivialKill(I->getOperand(0)); |
| 679 | |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 680 | // If the operand is i1, arrange for the high bits in the register to be zero. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 681 | if (SrcVT == MVT::i1) { |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 682 | SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT); |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 683 | InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg, InputRegIsKill); |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 684 | if (!InputReg) |
| 685 | return false; |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 686 | InputRegIsKill = true; |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 687 | } |
Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 688 | // If the result is i1, truncate to the target's type for i1 first. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 689 | if (DstVT == MVT::i1) |
Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 690 | DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT); |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 691 | |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 692 | unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(), |
| 693 | DstVT.getSimpleVT(), |
| 694 | Opcode, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 695 | InputReg, InputRegIsKill); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 696 | if (!ResultReg) |
| 697 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 698 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 699 | UpdateValueMap(I, ResultReg); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 700 | return true; |
| 701 | } |
| 702 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 703 | bool FastISel::SelectBitCast(const User *I) { |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 704 | // If the bitcast doesn't change the type, just use the operand value. |
| 705 | if (I->getType() == I->getOperand(0)->getType()) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 706 | unsigned Reg = getRegForValue(I->getOperand(0)); |
Dan Gohman | a318dab | 2008-08-27 20:41:38 +0000 | [diff] [blame] | 707 | if (Reg == 0) |
| 708 | return false; |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 709 | UpdateValueMap(I, Reg); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 710 | return true; |
| 711 | } |
| 712 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 713 | // Bitcasts of other values become reg-reg copies or BITCAST operators. |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 714 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 715 | EVT DstVT = TLI.getValueType(I->getType()); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 716 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 717 | if (SrcVT == MVT::Other || !SrcVT.isSimple() || |
| 718 | DstVT == MVT::Other || !DstVT.isSimple() || |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 719 | !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT)) |
| 720 | // Unhandled type. Halt "fast" selection and bail. |
| 721 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 722 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 723 | unsigned Op0 = getRegForValue(I->getOperand(0)); |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 724 | if (Op0 == 0) |
| 725 | // Unhandled operand. Halt "fast" selection and bail. |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 726 | return false; |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 727 | |
| 728 | bool Op0IsKill = hasTrivialKill(I->getOperand(0)); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 729 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 730 | // First, try to perform the bitcast by inserting a reg-reg copy. |
| 731 | unsigned ResultReg = 0; |
| 732 | if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) { |
| 733 | TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT); |
| 734 | TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT); |
Jakob Stoklund Olesen | e7917bb | 2010-07-11 05:16:54 +0000 | [diff] [blame] | 735 | // Don't attempt a cross-class copy. It will likely fail. |
| 736 | if (SrcClass == DstClass) { |
| 737 | ResultReg = createResultReg(DstClass); |
| 738 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 739 | ResultReg).addReg(Op0); |
| 740 | } |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 741 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 742 | |
| 743 | // If the reg-reg copy failed, select a BITCAST opcode. |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 744 | if (!ResultReg) |
| 745 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 746 | ISD::BITCAST, Op0, Op0IsKill); |
| 747 | |
Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 748 | if (!ResultReg) |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 749 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 750 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 751 | UpdateValueMap(I, ResultReg); |
Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 752 | return true; |
| 753 | } |
| 754 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 755 | bool |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 756 | FastISel::SelectInstruction(const Instruction *I) { |
Dan Gohman | e8c92dd | 2010-04-23 15:29:50 +0000 | [diff] [blame] | 757 | // Just before the terminator instruction, insert instructions to |
| 758 | // feed PHI nodes in successor blocks. |
| 759 | if (isa<TerminatorInst>(I)) |
| 760 | if (!HandlePHINodesInSuccessorBlocks(I->getParent())) |
| 761 | return false; |
| 762 | |
Dan Gohman | 8ba3aa7 | 2010-04-20 00:48:35 +0000 | [diff] [blame] | 763 | DL = I->getDebugLoc(); |
| 764 | |
Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 765 | // First, try doing target-independent selection. |
Dan Gohman | 8ba3aa7 | 2010-04-20 00:48:35 +0000 | [diff] [blame] | 766 | if (SelectOperator(I, I->getOpcode())) { |
| 767 | DL = DebugLoc(); |
Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 768 | return true; |
Dan Gohman | 8ba3aa7 | 2010-04-20 00:48:35 +0000 | [diff] [blame] | 769 | } |
Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 770 | |
| 771 | // Next, try calling the target to attempt to handle the instruction. |
Dan Gohman | 8ba3aa7 | 2010-04-20 00:48:35 +0000 | [diff] [blame] | 772 | if (TargetSelectInstruction(I)) { |
| 773 | DL = DebugLoc(); |
Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 774 | return true; |
Dan Gohman | 8ba3aa7 | 2010-04-20 00:48:35 +0000 | [diff] [blame] | 775 | } |
Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 776 | |
Dan Gohman | 8ba3aa7 | 2010-04-20 00:48:35 +0000 | [diff] [blame] | 777 | DL = DebugLoc(); |
Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 778 | return false; |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 779 | } |
| 780 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 781 | /// FastEmitBranch - Emit an unconditional branch to the given block, |
| 782 | /// unless it is the immediate (fall-through) successor, and update |
| 783 | /// the CFG. |
| 784 | void |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 785 | FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 786 | if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) { |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 787 | // The unconditional fall-through case, which needs no instructions. |
| 788 | } else { |
| 789 | // The unconditional branch case. |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 790 | TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL, |
| 791 | SmallVector<MachineOperand, 0>(), DL); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 792 | } |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 793 | FuncInfo.MBB->addSuccessor(MSucc); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 794 | } |
| 795 | |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 796 | /// SelectFNeg - Emit an FNeg operation. |
| 797 | /// |
| 798 | bool |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 799 | FastISel::SelectFNeg(const User *I) { |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 800 | unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I)); |
| 801 | if (OpReg == 0) return false; |
| 802 | |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 803 | bool OpRegIsKill = hasTrivialKill(I); |
| 804 | |
Dan Gohman | 4a215a1 | 2009-09-11 00:36:43 +0000 | [diff] [blame] | 805 | // If the target has ISD::FNEG, use it. |
| 806 | EVT VT = TLI.getValueType(I->getType()); |
| 807 | unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(), |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 808 | ISD::FNEG, OpReg, OpRegIsKill); |
Dan Gohman | 4a215a1 | 2009-09-11 00:36:43 +0000 | [diff] [blame] | 809 | if (ResultReg != 0) { |
| 810 | UpdateValueMap(I, ResultReg); |
| 811 | return true; |
| 812 | } |
| 813 | |
Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 814 | // Bitcast the value to integer, twiddle the sign bit with xor, |
| 815 | // and then bitcast it back to floating-point. |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 816 | if (VT.getSizeInBits() > 64) return false; |
Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 817 | EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits()); |
| 818 | if (!TLI.isTypeLegal(IntVT)) |
| 819 | return false; |
| 820 | |
| 821 | unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(), |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 822 | ISD::BITCAST, OpReg, OpRegIsKill); |
Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 823 | if (IntReg == 0) |
| 824 | return false; |
| 825 | |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 826 | unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, |
| 827 | IntReg, /*Kill=*/true, |
Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 828 | UINT64_C(1) << (VT.getSizeInBits()-1), |
| 829 | IntVT.getSimpleVT()); |
| 830 | if (IntResultReg == 0) |
| 831 | return false; |
| 832 | |
| 833 | ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(), |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 834 | ISD::BITCAST, IntResultReg, /*Kill=*/true); |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 835 | if (ResultReg == 0) |
| 836 | return false; |
| 837 | |
| 838 | UpdateValueMap(I, ResultReg); |
| 839 | return true; |
| 840 | } |
| 841 | |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 842 | bool |
Eli Friedman | 2586b8f | 2011-05-16 20:27:46 +0000 | [diff] [blame^] | 843 | FastISel::SelectExtractValue(const User *U) { |
| 844 | const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U); |
| 845 | if (!U) |
| 846 | return false; |
| 847 | |
| 848 | // Make sure we only try to handle extracts with a legal result. |
| 849 | EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true); |
| 850 | if (!RealVT.isSimple()) |
| 851 | return false; |
| 852 | MVT VT = RealVT.getSimpleVT(); |
| 853 | if (!TLI.isTypeLegal(VT)) |
| 854 | return false; |
| 855 | |
| 856 | const Value *Op0 = EVI->getOperand(0); |
| 857 | const Type *AggTy = Op0->getType(); |
| 858 | |
| 859 | // Get the base result register. |
| 860 | unsigned ResultReg; |
| 861 | DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0); |
| 862 | if (I != FuncInfo.ValueMap.end()) |
| 863 | ResultReg = I->second; |
| 864 | else |
| 865 | ResultReg = FuncInfo.InitializeRegForValue(Op0); |
| 866 | |
| 867 | // Get the actual result register, which is an offset from the base register. |
| 868 | unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->idx_begin(), EVI->idx_end()); |
| 869 | |
| 870 | SmallVector<EVT, 4> AggValueVTs; |
| 871 | ComputeValueVTs(TLI, AggTy, AggValueVTs); |
| 872 | |
| 873 | for (unsigned i = 0; i < VTIndex; i++) |
| 874 | ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]); |
| 875 | |
| 876 | UpdateValueMap(EVI, ResultReg); |
| 877 | return true; |
| 878 | } |
| 879 | |
| 880 | bool |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 881 | FastISel::SelectOperator(const User *I, unsigned Opcode) { |
Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 882 | switch (Opcode) { |
Dan Gohman | ae3a0be | 2009-06-04 22:49:04 +0000 | [diff] [blame] | 883 | case Instruction::Add: |
| 884 | return SelectBinaryOp(I, ISD::ADD); |
| 885 | case Instruction::FAdd: |
| 886 | return SelectBinaryOp(I, ISD::FADD); |
| 887 | case Instruction::Sub: |
| 888 | return SelectBinaryOp(I, ISD::SUB); |
| 889 | case Instruction::FSub: |
Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 890 | // FNeg is currently represented in LLVM IR as a special case of FSub. |
| 891 | if (BinaryOperator::isFNeg(I)) |
| 892 | return SelectFNeg(I); |
Dan Gohman | ae3a0be | 2009-06-04 22:49:04 +0000 | [diff] [blame] | 893 | return SelectBinaryOp(I, ISD::FSUB); |
| 894 | case Instruction::Mul: |
| 895 | return SelectBinaryOp(I, ISD::MUL); |
| 896 | case Instruction::FMul: |
| 897 | return SelectBinaryOp(I, ISD::FMUL); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 898 | case Instruction::SDiv: |
| 899 | return SelectBinaryOp(I, ISD::SDIV); |
| 900 | case Instruction::UDiv: |
| 901 | return SelectBinaryOp(I, ISD::UDIV); |
| 902 | case Instruction::FDiv: |
| 903 | return SelectBinaryOp(I, ISD::FDIV); |
| 904 | case Instruction::SRem: |
| 905 | return SelectBinaryOp(I, ISD::SREM); |
| 906 | case Instruction::URem: |
| 907 | return SelectBinaryOp(I, ISD::UREM); |
| 908 | case Instruction::FRem: |
| 909 | return SelectBinaryOp(I, ISD::FREM); |
| 910 | case Instruction::Shl: |
| 911 | return SelectBinaryOp(I, ISD::SHL); |
| 912 | case Instruction::LShr: |
| 913 | return SelectBinaryOp(I, ISD::SRL); |
| 914 | case Instruction::AShr: |
| 915 | return SelectBinaryOp(I, ISD::SRA); |
| 916 | case Instruction::And: |
| 917 | return SelectBinaryOp(I, ISD::AND); |
| 918 | case Instruction::Or: |
| 919 | return SelectBinaryOp(I, ISD::OR); |
| 920 | case Instruction::Xor: |
| 921 | return SelectBinaryOp(I, ISD::XOR); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 922 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 923 | case Instruction::GetElementPtr: |
| 924 | return SelectGetElementPtr(I); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 925 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 926 | case Instruction::Br: { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 927 | const BranchInst *BI = cast<BranchInst>(I); |
Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 928 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 929 | if (BI->isUnconditional()) { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 930 | const BasicBlock *LLVMSucc = BI->getSuccessor(0); |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 931 | MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc]; |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 932 | FastEmitBranch(MSucc, BI->getDebugLoc()); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 933 | return true; |
Owen Anderson | 9d5b416 | 2008-08-27 00:31:01 +0000 | [diff] [blame] | 934 | } |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 935 | |
| 936 | // Conditional branches are not handed yet. |
| 937 | // Halt "fast" selection and bail. |
| 938 | return false; |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 939 | } |
| 940 | |
Dan Gohman | 087c850 | 2008-09-05 01:08:41 +0000 | [diff] [blame] | 941 | case Instruction::Unreachable: |
| 942 | // Nothing to emit. |
| 943 | return true; |
| 944 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 945 | case Instruction::Alloca: |
| 946 | // FunctionLowering has the static-sized case covered. |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 947 | if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I))) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 948 | return true; |
| 949 | |
| 950 | // Dynamic-sized alloca is not handled yet. |
| 951 | return false; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 952 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 953 | case Instruction::Call: |
| 954 | return SelectCall(I); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 955 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 956 | case Instruction::BitCast: |
| 957 | return SelectBitCast(I); |
| 958 | |
| 959 | case Instruction::FPToSI: |
| 960 | return SelectCast(I, ISD::FP_TO_SINT); |
| 961 | case Instruction::ZExt: |
| 962 | return SelectCast(I, ISD::ZERO_EXTEND); |
| 963 | case Instruction::SExt: |
| 964 | return SelectCast(I, ISD::SIGN_EXTEND); |
| 965 | case Instruction::Trunc: |
| 966 | return SelectCast(I, ISD::TRUNCATE); |
| 967 | case Instruction::SIToFP: |
| 968 | return SelectCast(I, ISD::SINT_TO_FP); |
| 969 | |
| 970 | case Instruction::IntToPtr: // Deliberate fall-through. |
| 971 | case Instruction::PtrToInt: { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 972 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 973 | EVT DstVT = TLI.getValueType(I->getType()); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 974 | if (DstVT.bitsGT(SrcVT)) |
| 975 | return SelectCast(I, ISD::ZERO_EXTEND); |
| 976 | if (DstVT.bitsLT(SrcVT)) |
| 977 | return SelectCast(I, ISD::TRUNCATE); |
| 978 | unsigned Reg = getRegForValue(I->getOperand(0)); |
| 979 | if (Reg == 0) return false; |
| 980 | UpdateValueMap(I, Reg); |
| 981 | return true; |
| 982 | } |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 983 | |
Eli Friedman | 2586b8f | 2011-05-16 20:27:46 +0000 | [diff] [blame^] | 984 | case Instruction::ExtractValue: |
| 985 | return SelectExtractValue(I); |
| 986 | |
Dan Gohman | ba5be5c | 2010-04-20 15:00:41 +0000 | [diff] [blame] | 987 | case Instruction::PHI: |
| 988 | llvm_unreachable("FastISel shouldn't visit PHI nodes!"); |
| 989 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 990 | default: |
| 991 | // Unhandled instruction. Halt "fast" selection and bail. |
| 992 | return false; |
| 993 | } |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 994 | } |
| 995 | |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 996 | FastISel::FastISel(FunctionLoweringInfo &funcInfo) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 997 | : FuncInfo(funcInfo), |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 998 | MRI(FuncInfo.MF->getRegInfo()), |
| 999 | MFI(*FuncInfo.MF->getFrameInfo()), |
| 1000 | MCP(*FuncInfo.MF->getConstantPool()), |
| 1001 | TM(FuncInfo.MF->getTarget()), |
Dan Gohman | 22bb311 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 1002 | TD(*TM.getTargetData()), |
| 1003 | TII(*TM.getInstrInfo()), |
Dan Gohman | a7a0ed7 | 2010-05-05 23:58:35 +0000 | [diff] [blame] | 1004 | TLI(*TM.getTargetLowering()), |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1005 | TRI(*TM.getRegisterInfo()) { |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 1006 | } |
| 1007 | |
Dan Gohman | e285a74 | 2008-08-14 21:51:29 +0000 | [diff] [blame] | 1008 | FastISel::~FastISel() {} |
| 1009 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1010 | unsigned FastISel::FastEmit_(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 1011 | unsigned) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1012 | return 0; |
| 1013 | } |
| 1014 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1015 | unsigned FastISel::FastEmit_r(MVT, MVT, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1016 | unsigned, |
| 1017 | unsigned /*Op0*/, bool /*Op0IsKill*/) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1018 | return 0; |
| 1019 | } |
| 1020 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1021 | unsigned FastISel::FastEmit_rr(MVT, MVT, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1022 | unsigned, |
| 1023 | unsigned /*Op0*/, bool /*Op0IsKill*/, |
| 1024 | unsigned /*Op1*/, bool /*Op1IsKill*/) { |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1025 | return 0; |
| 1026 | } |
| 1027 | |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 1028 | unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) { |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 1029 | return 0; |
| 1030 | } |
| 1031 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1032 | unsigned FastISel::FastEmit_f(MVT, MVT, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1033 | unsigned, const ConstantFP * /*FPImm*/) { |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 1034 | return 0; |
| 1035 | } |
| 1036 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1037 | unsigned FastISel::FastEmit_ri(MVT, MVT, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1038 | unsigned, |
| 1039 | unsigned /*Op0*/, bool /*Op0IsKill*/, |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 1040 | uint64_t /*Imm*/) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1041 | return 0; |
| 1042 | } |
| 1043 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1044 | unsigned FastISel::FastEmit_rf(MVT, MVT, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1045 | unsigned, |
| 1046 | unsigned /*Op0*/, bool /*Op0IsKill*/, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 1047 | const ConstantFP * /*FPImm*/) { |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 1048 | return 0; |
| 1049 | } |
| 1050 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1051 | unsigned FastISel::FastEmit_rri(MVT, MVT, |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 1052 | unsigned, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1053 | unsigned /*Op0*/, bool /*Op0IsKill*/, |
| 1054 | unsigned /*Op1*/, bool /*Op1IsKill*/, |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1055 | uint64_t /*Imm*/) { |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 1056 | return 0; |
| 1057 | } |
| 1058 | |
| 1059 | /// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries |
| 1060 | /// to emit an instruction with an immediate operand using FastEmit_ri. |
| 1061 | /// If that fails, it materializes the immediate into a register and try |
| 1062 | /// FastEmit_rr instead. |
Dan Gohman | 7c3ecb6 | 2010-01-05 22:26:32 +0000 | [diff] [blame] | 1063 | unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1064 | unsigned Op0, bool Op0IsKill, |
| 1065 | uint64_t Imm, MVT ImmType) { |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1066 | // If this is a multiply by a power of two, emit this as a shift left. |
| 1067 | if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) { |
| 1068 | Opcode = ISD::SHL; |
| 1069 | Imm = Log2_64(Imm); |
Chris Lattner | 090ca91 | 2011-04-18 06:55:51 +0000 | [diff] [blame] | 1070 | } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) { |
| 1071 | // div x, 8 -> srl x, 3 |
| 1072 | Opcode = ISD::SRL; |
| 1073 | Imm = Log2_64(Imm); |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1074 | } |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 1075 | |
Chris Lattner | 602fc06 | 2011-04-17 20:23:29 +0000 | [diff] [blame] | 1076 | // Horrible hack (to be removed), check to make sure shift amounts are |
| 1077 | // in-range. |
| 1078 | if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) && |
| 1079 | Imm >= VT.getSizeInBits()) |
| 1080 | return 0; |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 1081 | |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 1082 | // First check if immediate type is legal. If not, we can't use the ri form. |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1083 | unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 1084 | if (ResultReg != 0) |
| 1085 | return ResultReg; |
Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 1086 | unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm); |
Eli Friedman | b2b03fc | 2011-04-29 23:34:52 +0000 | [diff] [blame] | 1087 | if (MaterialReg == 0) { |
| 1088 | // This is a bit ugly/slow, but failing here means falling out of |
| 1089 | // fast-isel, which would be very slow. |
| 1090 | const IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(), |
| 1091 | VT.getSizeInBits()); |
| 1092 | MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm)); |
| 1093 | } |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1094 | return FastEmit_rr(VT, VT, Opcode, |
| 1095 | Op0, Op0IsKill, |
| 1096 | MaterialReg, /*Kill=*/true); |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1097 | } |
| 1098 | |
| 1099 | unsigned FastISel::createResultReg(const TargetRegisterClass* RC) { |
| 1100 | return MRI.createVirtualRegister(RC); |
Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 1101 | } |
| 1102 | |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1103 | unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode, |
Dan Gohman | 77ad796 | 2008-08-20 18:09:38 +0000 | [diff] [blame] | 1104 | const TargetRegisterClass* RC) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1105 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 1106 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1107 | |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1108 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1109 | return ResultReg; |
| 1110 | } |
| 1111 | |
| 1112 | unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode, |
| 1113 | const TargetRegisterClass *RC, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1114 | unsigned Op0, bool Op0IsKill) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1115 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 1116 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1117 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1118 | if (II.getNumDefs() >= 1) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1119 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
| 1120 | .addReg(Op0, Op0IsKill * RegState::Kill); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1121 | else { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1122 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 1123 | .addReg(Op0, Op0IsKill * RegState::Kill); |
Jakob Stoklund Olesen | e797e0c | 2010-07-11 03:31:05 +0000 | [diff] [blame] | 1124 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1125 | ResultReg).addReg(II.ImplicitDefs[0]); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1126 | } |
| 1127 | |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1128 | return ResultReg; |
| 1129 | } |
| 1130 | |
| 1131 | unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode, |
| 1132 | const TargetRegisterClass *RC, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1133 | unsigned Op0, bool Op0IsKill, |
| 1134 | unsigned Op1, bool Op1IsKill) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1135 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 1136 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1137 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1138 | if (II.getNumDefs() >= 1) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1139 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1140 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1141 | .addReg(Op1, Op1IsKill * RegState::Kill); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1142 | else { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1143 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1144 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1145 | .addReg(Op1, Op1IsKill * RegState::Kill); |
Jakob Stoklund Olesen | e797e0c | 2010-07-11 03:31:05 +0000 | [diff] [blame] | 1146 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1147 | ResultReg).addReg(II.ImplicitDefs[0]); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1148 | } |
Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1149 | return ResultReg; |
| 1150 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1151 | |
Owen Anderson | d71867a | 2011-05-05 17:59:04 +0000 | [diff] [blame] | 1152 | unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode, |
| 1153 | const TargetRegisterClass *RC, |
| 1154 | unsigned Op0, bool Op0IsKill, |
| 1155 | unsigned Op1, bool Op1IsKill, |
| 1156 | unsigned Op2, bool Op2IsKill) { |
| 1157 | unsigned ResultReg = createResultReg(RC); |
| 1158 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 1159 | |
| 1160 | if (II.getNumDefs() >= 1) |
| 1161 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
| 1162 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1163 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 1164 | .addReg(Op2, Op2IsKill * RegState::Kill); |
| 1165 | else { |
| 1166 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 1167 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1168 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 1169 | .addReg(Op2, Op2IsKill * RegState::Kill); |
| 1170 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1171 | ResultReg).addReg(II.ImplicitDefs[0]); |
| 1172 | } |
| 1173 | return ResultReg; |
| 1174 | } |
| 1175 | |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1176 | unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode, |
| 1177 | const TargetRegisterClass *RC, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1178 | unsigned Op0, bool Op0IsKill, |
| 1179 | uint64_t Imm) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1180 | unsigned ResultReg = createResultReg(RC); |
| 1181 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 1182 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1183 | if (II.getNumDefs() >= 1) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1184 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1185 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1186 | .addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1187 | else { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1188 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1189 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1190 | .addImm(Imm); |
Jakob Stoklund Olesen | e797e0c | 2010-07-11 03:31:05 +0000 | [diff] [blame] | 1191 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1192 | ResultReg).addReg(II.ImplicitDefs[0]); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1193 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1194 | return ResultReg; |
| 1195 | } |
| 1196 | |
Owen Anderson | 2ce5bf1 | 2011-03-11 21:33:55 +0000 | [diff] [blame] | 1197 | unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode, |
| 1198 | const TargetRegisterClass *RC, |
| 1199 | unsigned Op0, bool Op0IsKill, |
| 1200 | uint64_t Imm1, uint64_t Imm2) { |
| 1201 | unsigned ResultReg = createResultReg(RC); |
| 1202 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 1203 | |
| 1204 | if (II.getNumDefs() >= 1) |
| 1205 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
| 1206 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1207 | .addImm(Imm1) |
| 1208 | .addImm(Imm2); |
| 1209 | else { |
| 1210 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 1211 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1212 | .addImm(Imm1) |
| 1213 | .addImm(Imm2); |
| 1214 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1215 | ResultReg).addReg(II.ImplicitDefs[0]); |
| 1216 | } |
| 1217 | return ResultReg; |
| 1218 | } |
| 1219 | |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 1220 | unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode, |
| 1221 | const TargetRegisterClass *RC, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1222 | unsigned Op0, bool Op0IsKill, |
| 1223 | const ConstantFP *FPImm) { |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 1224 | unsigned ResultReg = createResultReg(RC); |
| 1225 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 1226 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1227 | if (II.getNumDefs() >= 1) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1228 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1229 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1230 | .addFPImm(FPImm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1231 | else { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1232 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1233 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1234 | .addFPImm(FPImm); |
Jakob Stoklund Olesen | e797e0c | 2010-07-11 03:31:05 +0000 | [diff] [blame] | 1235 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1236 | ResultReg).addReg(II.ImplicitDefs[0]); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1237 | } |
Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 1238 | return ResultReg; |
| 1239 | } |
| 1240 | |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1241 | unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode, |
| 1242 | const TargetRegisterClass *RC, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1243 | unsigned Op0, bool Op0IsKill, |
| 1244 | unsigned Op1, bool Op1IsKill, |
| 1245 | uint64_t Imm) { |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1246 | unsigned ResultReg = createResultReg(RC); |
| 1247 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 1248 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1249 | if (II.getNumDefs() >= 1) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1250 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1251 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1252 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 1253 | .addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1254 | else { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1255 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1256 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 1257 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 1258 | .addImm(Imm); |
Jakob Stoklund Olesen | e797e0c | 2010-07-11 03:31:05 +0000 | [diff] [blame] | 1259 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1260 | ResultReg).addReg(II.ImplicitDefs[0]); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1261 | } |
Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 1262 | return ResultReg; |
| 1263 | } |
Owen Anderson | 6d0c25e | 2008-08-25 20:20:32 +0000 | [diff] [blame] | 1264 | |
| 1265 | unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode, |
| 1266 | const TargetRegisterClass *RC, |
| 1267 | uint64_t Imm) { |
| 1268 | unsigned ResultReg = createResultReg(RC); |
| 1269 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1270 | |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1271 | if (II.getNumDefs() >= 1) |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1272 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1273 | else { |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1274 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm); |
Jakob Stoklund Olesen | e797e0c | 2010-07-11 03:31:05 +0000 | [diff] [blame] | 1275 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1276 | ResultReg).addReg(II.ImplicitDefs[0]); |
Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 1277 | } |
Owen Anderson | 6d0c25e | 2008-08-25 20:20:32 +0000 | [diff] [blame] | 1278 | return ResultReg; |
Evan Cheng | b41aec5 | 2008-08-25 22:20:39 +0000 | [diff] [blame] | 1279 | } |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 1280 | |
Owen Anderson | d74ea77 | 2011-04-22 23:38:06 +0000 | [diff] [blame] | 1281 | unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode, |
| 1282 | const TargetRegisterClass *RC, |
| 1283 | uint64_t Imm1, uint64_t Imm2) { |
| 1284 | unsigned ResultReg = createResultReg(RC); |
| 1285 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); |
| 1286 | |
| 1287 | if (II.getNumDefs() >= 1) |
| 1288 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
| 1289 | .addImm(Imm1).addImm(Imm2); |
| 1290 | else { |
| 1291 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2); |
| 1292 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 1293 | ResultReg).addReg(II.ImplicitDefs[0]); |
| 1294 | } |
| 1295 | return ResultReg; |
| 1296 | } |
| 1297 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1298 | unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT, |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1299 | unsigned Op0, bool Op0IsKill, |
| 1300 | uint32_t Idx) { |
Evan Cheng | 536ab13 | 2009-01-22 09:10:11 +0000 | [diff] [blame] | 1301 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT)); |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1302 | assert(TargetRegisterInfo::isVirtualRegister(Op0) && |
| 1303 | "Cannot yet extract from physregs"); |
Dan Gohman | 84023e0 | 2010-07-10 09:00:22 +0000 | [diff] [blame] | 1304 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 1305 | DL, TII.get(TargetOpcode::COPY), ResultReg) |
Jakob Stoklund Olesen | 0bc25f4 | 2010-07-08 16:40:22 +0000 | [diff] [blame] | 1306 | .addReg(Op0, getKillRegState(Op0IsKill), Idx); |
Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 1307 | return ResultReg; |
| 1308 | } |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 1309 | |
| 1310 | /// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op |
| 1311 | /// with all but the least significant bit set to zero. |
Dan Gohman | a6cb641 | 2010-05-11 23:54:07 +0000 | [diff] [blame] | 1312 | unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) { |
| 1313 | return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1); |
Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 1314 | } |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1315 | |
| 1316 | /// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks. |
| 1317 | /// Emit code to ensure constants are copied into registers when needed. |
| 1318 | /// Remember the virtual registers that need to be added to the Machine PHI |
| 1319 | /// nodes as input. We cannot just directly add them, because expansion |
| 1320 | /// might result in multiple MBB's for one BB. As such, the start of the |
| 1321 | /// BB might correspond to a different MBB than the end. |
| 1322 | bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { |
| 1323 | const TerminatorInst *TI = LLVMBB->getTerminator(); |
| 1324 | |
| 1325 | SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1326 | unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size(); |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1327 | |
| 1328 | // Check successor nodes' PHI nodes that expect a constant to be available |
| 1329 | // from this block. |
| 1330 | for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { |
| 1331 | const BasicBlock *SuccBB = TI->getSuccessor(succ); |
| 1332 | if (!isa<PHINode>(SuccBB->begin())) continue; |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1333 | MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1334 | |
| 1335 | // If this terminator has multiple identical successors (common for |
| 1336 | // switches), only handle each succ once. |
| 1337 | if (!SuccsHandled.insert(SuccMBB)) continue; |
| 1338 | |
| 1339 | MachineBasicBlock::iterator MBBI = SuccMBB->begin(); |
| 1340 | |
| 1341 | // At this point we know that there is a 1-1 correspondence between LLVM PHI |
| 1342 | // nodes and Machine PHI nodes, but the incoming operands have not been |
| 1343 | // emitted yet. |
| 1344 | for (BasicBlock::const_iterator I = SuccBB->begin(); |
| 1345 | const PHINode *PN = dyn_cast<PHINode>(I); ++I) { |
Dan Gohman | fb95f89 | 2010-05-07 01:10:20 +0000 | [diff] [blame] | 1346 | |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1347 | // Ignore dead phi's. |
| 1348 | if (PN->use_empty()) continue; |
| 1349 | |
| 1350 | // Only handle legal types. Two interesting things to note here. First, |
| 1351 | // by bailing out early, we may leave behind some dead instructions, |
| 1352 | // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1353 | // own moves. Second, this check is necessary because FastISel doesn't |
Dan Gohman | 89496d0 | 2010-07-02 00:10:16 +0000 | [diff] [blame] | 1354 | // use CreateRegs to create registers, so it always creates |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1355 | // exactly one register for each non-void instruction. |
| 1356 | EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true); |
| 1357 | if (VT == MVT::Other || !TLI.isTypeLegal(VT)) { |
| 1358 | // Promote MVT::i1. |
| 1359 | if (VT == MVT::i1) |
| 1360 | VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT); |
| 1361 | else { |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1362 | FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate); |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1363 | return false; |
| 1364 | } |
| 1365 | } |
| 1366 | |
| 1367 | const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); |
| 1368 | |
Dan Gohman | fb95f89 | 2010-05-07 01:10:20 +0000 | [diff] [blame] | 1369 | // Set the DebugLoc for the copy. Prefer the location of the operand |
| 1370 | // if there is one; use the location of the PHI otherwise. |
| 1371 | DL = PN->getDebugLoc(); |
| 1372 | if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp)) |
| 1373 | DL = Inst->getDebugLoc(); |
| 1374 | |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1375 | unsigned Reg = getRegForValue(PHIOp); |
| 1376 | if (Reg == 0) { |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1377 | FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate); |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1378 | return false; |
| 1379 | } |
Dan Gohman | a4160c3 | 2010-07-07 16:29:44 +0000 | [diff] [blame] | 1380 | FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg)); |
Dan Gohman | fb95f89 | 2010-05-07 01:10:20 +0000 | [diff] [blame] | 1381 | DL = DebugLoc(); |
Dan Gohman | f81eca0 | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 1382 | } |
| 1383 | } |
| 1384 | |
| 1385 | return true; |
| 1386 | } |