blob: 8ea6dba51927f51064df671d3cc10bc4a54e86cd [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LLVMTargetMachine class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetMachine.h"
15#include "llvm/PassManager.h"
16#include "llvm/Pass.h"
17#include "llvm/Assembly/PrintModulePass.h"
Daniel Dunbar4cb63652009-08-13 23:48:47 +000018#include "llvm/CodeGen/AsmPrinter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/CodeGen/Passes.h"
Gordon Henriksenf194af22008-08-17 12:56:54 +000020#include "llvm/CodeGen/GCStrategy.h"
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000021#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000023#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbarf87b6fe2009-07-15 23:48:37 +000024#include "llvm/Target/TargetRegistry.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/Transforms/Scalar.h"
26#include "llvm/Support/CommandLine.h"
David Greene98ab2e62010-01-04 22:33:16 +000027#include "llvm/Support/Debug.h"
David Greene302008d2009-07-14 20:18:05 +000028#include "llvm/Support/FormattedStream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029using namespace llvm;
30
Dan Gohman6a9b05f2008-09-25 01:14:49 +000031namespace llvm {
32 bool EnableFastISel;
33}
34
Eric Christopher4fc72f02009-11-04 19:57:50 +000035static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
36 cl::desc("Disable Post Regalloc"));
37static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
38 cl::desc("Disable branch folding"));
Bob Wilson810ced72009-11-26 00:32:21 +000039static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
40 cl::desc("Disable tail duplication"));
Eric Christopher4fc72f02009-11-04 19:57:50 +000041static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
42 cl::desc("Disable code placement"));
43static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
44 cl::desc("Disable Stack Slot Coloring"));
45static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
46 cl::desc("Disable Machine LICM"));
47static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
48 cl::desc("Disable Machine Sinking"));
49static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
50 cl::desc("Disable Loop Strength Reduction Pass"));
51static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
52 cl::desc("Disable Codegen Prepare"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
54 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
55static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
56 cl::desc("Print LLVM IR input to isel pass"));
Evan Cheng77547212007-07-20 21:56:13 +000057static cl::opt<bool> PrintEmittedAsm("print-emitted-asm", cl::Hidden,
58 cl::desc("Dump emitter generated instructions as assembly"));
Gordon Henriksen36464772008-01-07 01:33:09 +000059static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
60 cl::desc("Dump garbage collector data"));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +000061static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
62 cl::desc("Verify generated machine code"),
63 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064
Evan Chengeb485c92010-01-13 00:30:23 +000065
Dan Gohmane3769ef2008-10-01 20:39:19 +000066// Enable or disable FastISel. Both options are needed, because
67// FastISel is enabled by default with -fast, and we wish to be
Dan Gohman32b17ff2009-08-26 15:57:57 +000068// able to enable or disable fast-isel independently from -O0.
Dan Gohman6d7ee012008-10-07 23:00:56 +000069static cl::opt<cl::boolOrDefault>
Dan Gohmane3769ef2008-10-01 20:39:19 +000070EnableFastISelOption("fast-isel", cl::Hidden,
Dan Gohman32b17ff2009-08-26 15:57:57 +000071 cl::desc("Enable the \"fast\" instruction selector"));
Dan Gohman6a9b05f2008-09-25 01:14:49 +000072
Dan Gohmanc0bb0ae2009-11-20 02:03:44 +000073// Enable or disable an experimental optimization to split GEPs
74// and run a special GVN pass which does not examine loads, in
75// an effort to factor out redundancy implicit in complex GEPs.
76static cl::opt<bool> EnableSplitGEPGVN("split-gep-gvn", cl::Hidden,
77 cl::desc("Split GEPs and run no-load GVN"));
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000078
Evan Cheng371fcef2009-12-04 09:42:45 +000079static cl::opt<bool> PreAllocTailDup("pre-regalloc-taildup", cl::Hidden,
80 cl::desc("Pre-register allocation tail duplication"));
81
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000082LLVMTargetMachine::LLVMTargetMachine(const Target &T,
83 const std::string &TargetTriple)
84 : TargetMachine(T) {
85 AsmInfo = T.createAsmInfo(TargetTriple);
86}
87
Eric Christopher7669c972009-12-21 08:15:29 +000088// Set the default code model for the JIT for a generic target.
89// FIXME: Is small right here? or .is64Bit() ? Large : Small?
90void
91LLVMTargetMachine::setCodeModelForJIT() {
92 setCodeModel(CodeModel::Small);
93}
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000094
Eric Christopher7669c972009-12-21 08:15:29 +000095// Set the default code model for static compilation for a generic target.
96void
97LLVMTargetMachine::setCodeModelForStatic() {
98 setCodeModel(CodeModel::Small);
99}
Chris Lattnerd88f9fd2009-08-12 07:22:17 +0000100
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101FileModel::Model
Dan Gohmane34aa772008-03-11 22:29:46 +0000102LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
David Greene302008d2009-07-14 20:18:05 +0000103 formatted_raw_ostream &Out,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 CodeGenFileType FileType,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000105 CodeGenOpt::Level OptLevel) {
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000106 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000107 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 return FileModel::Error;
109
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110 switch (FileType) {
111 default:
112 break;
113 case TargetMachine::AssemblyFile:
Bill Wendling58ed5d22009-04-29 00:15:41 +0000114 if (addAssemblyEmitter(PM, OptLevel, getAsmVerbosityDefault(), Out))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 return FileModel::Error;
116 return FileModel::AsmFile;
117 case TargetMachine::ObjectFile:
118 if (getMachOWriterInfo())
119 return FileModel::MachOFile;
120 else if (getELFWriterInfo())
121 return FileModel::ElfFile;
122 }
123
124 return FileModel::Error;
125}
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000126
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000127bool LLVMTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
128 CodeGenOpt::Level OptLevel,
129 bool Verbose,
130 formatted_raw_ostream &Out) {
Daniel Dunbaref5abb42009-08-13 19:38:51 +0000131 FunctionPass *Printer =
Chris Lattner621c44d2009-08-22 20:48:53 +0000132 getTarget().createAsmPrinter(Out, *this, getMCAsmInfo(), Verbose);
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000133 if (!Printer)
Daniel Dunbar83b8c0e2009-07-15 23:54:01 +0000134 return true;
135
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000136 PM.add(Printer);
137 return false;
138}
139
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
141/// be split up (e.g., to add an object writer pass), this method can be used to
142/// finish up adding passes to emit the file, if necessary.
Dan Gohmane34aa772008-03-11 22:29:46 +0000143bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 MachineCodeEmitter *MCE,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000145 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000146 // Make sure the code model is set.
147 setCodeModelForStatic();
148
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 if (MCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000150 addSimpleCodeEmitter(PM, OptLevel, *MCE);
151 if (PrintEmittedAsm)
152 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000153
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000154 PM.add(createGCInfoDeleter());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 return false; // success!
157}
158
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000159/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
160/// be split up (e.g., to add an object writer pass), this method can be used to
161/// finish up adding passes to emit the file, if necessary.
162bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
163 JITCodeEmitter *JCE,
164 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000165 // Make sure the code model is set.
166 setCodeModelForJIT();
167
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000168 if (JCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000169 addSimpleCodeEmitter(PM, OptLevel, *JCE);
170 if (PrintEmittedAsm)
171 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000172
173 PM.add(createGCInfoDeleter());
174
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000175 return false; // success!
176}
177
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000178/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
179/// be split up (e.g., to add an object writer pass), this method can be used to
180/// finish up adding passes to emit the file, if necessary.
181bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
182 ObjectCodeEmitter *OCE,
183 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000184 // Make sure the code model is set.
185 setCodeModelForStatic();
186
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000187 if (OCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000188 addSimpleCodeEmitter(PM, OptLevel, *OCE);
189 if (PrintEmittedAsm)
190 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000191
192 PM.add(createGCInfoDeleter());
193
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000194 return false; // success!
195}
196
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
198/// get machine code emitted. This uses a MachineCodeEmitter object to handle
199/// actually outputting the machine code and resolving things like the address
200/// of functions. This method should returns true if machine code emission is
201/// not supported.
202///
Dan Gohmane34aa772008-03-11 22:29:46 +0000203bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 MachineCodeEmitter &MCE,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000205 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000206 // Make sure the code model is set.
207 setCodeModelForJIT();
208
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000209 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000210 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000211 return true;
212
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000213 addCodeEmitter(PM, OptLevel, MCE);
214 if (PrintEmittedAsm)
215 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000216
217 PM.add(createGCInfoDeleter());
218
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000219 return false; // success!
220}
221
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000222/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
223/// get machine code emitted. This uses a MachineCodeEmitter object to handle
224/// actually outputting the machine code and resolving things like the address
225/// of functions. This method should returns true if machine code emission is
226/// not supported.
227///
228bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
229 JITCodeEmitter &JCE,
230 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000231 // Make sure the code model is set.
232 setCodeModelForJIT();
233
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000234 // Add common CodeGen passes.
235 if (addCommonCodeGenPasses(PM, OptLevel))
236 return true;
237
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000238 addCodeEmitter(PM, OptLevel, JCE);
239 if (PrintEmittedAsm)
240 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000241
242 PM.add(createGCInfoDeleter());
243
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000244 return false; // success!
245}
246
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000247static void printAndVerify(PassManagerBase &PM,
Dan Gohmande4f1502009-10-31 20:17:39 +0000248 const char *Banner,
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000249 bool allowDoubleDefs = false) {
250 if (PrintMachineCode)
David Greene98ab2e62010-01-04 22:33:16 +0000251 PM.add(createMachineFunctionPrinterPass(dbgs(), Banner));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000252
253 if (VerifyMachineCode)
254 PM.add(createMachineVerifierPass(allowDoubleDefs));
255}
256
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000257/// addCommonCodeGenPasses - Add standard LLVM codegen passes used for both
258/// emitting to assembly files or machine code output.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000259///
Bill Wendling58ed5d22009-04-29 00:15:41 +0000260bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000261 CodeGenOpt::Level OptLevel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 // Standard LLVM-Level Passes.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000263
Dan Gohmanc0bb0ae2009-11-20 02:03:44 +0000264 // Optionally, tun split-GEPs and no-load GVN.
265 if (EnableSplitGEPGVN) {
266 PM.add(createGEPSplitterPass());
267 PM.add(createGVNPass(/*NoPRE=*/false, /*NoLoads=*/true));
268 }
269
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 // Run loop strength reduction before anything else.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000271 if (OptLevel != CodeGenOpt::None && !DisableLSR) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 PM.add(createLoopStrengthReducePass(getTargetLowering()));
273 if (PrintLSR)
David Greene98ab2e62010-01-04 22:33:16 +0000274 PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000276
Duncan Sandsf325c482009-05-22 20:36:31 +0000277 // Turn exception handling constructs into something the code generators can
278 // handle.
Chris Lattner621c44d2009-08-22 20:48:53 +0000279 switch (getMCAsmInfo()->getExceptionHandlingType())
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000280 {
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000281 case ExceptionHandling::SjLj:
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000282 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000283 PM.add(createSjLjEHPass(getTargetLowering()));
Jim Grosbach663cf2c2010-01-14 21:22:16 +0000284 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000285 break;
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000286 case ExceptionHandling::Dwarf:
Bill Wendlingef486b12009-10-29 00:37:35 +0000287 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000288 break;
289 case ExceptionHandling::None:
290 PM.add(createLowerInvokePass(getTargetLowering()));
291 break;
292 }
Duncan Sandsf325c482009-05-22 20:36:31 +0000293
294 PM.add(createGCLoweringPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000295
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 // Make sure that no unreachable blocks are instruction selected.
297 PM.add(createUnreachableBlockEliminationPass());
298
Eric Christopher4fc72f02009-11-04 19:57:50 +0000299 if (OptLevel != CodeGenOpt::None && !DisableCGP)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300 PM.add(createCodeGenPreparePass(getTargetLowering()));
301
Bill Wendling3e13ce52008-11-13 01:02:14 +0000302 PM.add(createStackProtectorPass(getTargetLowering()));
Bill Wendlingdac9f712008-11-04 02:10:20 +0000303
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 if (PrintISelInput)
Daniel Dunbar1363a6d2008-10-21 23:33:38 +0000305 PM.add(createPrintFunctionPass("\n\n"
306 "*** Final LLVM Code input to ISel ***\n",
David Greene98ab2e62010-01-04 22:33:16 +0000307 &dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000309 // Standard Lower-Level Passes.
310
Dan Gohmanfdf9ee22009-07-31 18:16:33 +0000311 // Set up a MachineFunction for the rest of CodeGen to work on.
312 PM.add(new MachineFunctionAnalysis(*this, OptLevel));
313
Dan Gohmane3769ef2008-10-01 20:39:19 +0000314 // Enable FastISel with -fast, but allow that to be overridden.
Dan Gohman6d7ee012008-10-07 23:00:56 +0000315 if (EnableFastISelOption == cl::BOU_TRUE ||
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000316 (OptLevel == CodeGenOpt::None && EnableFastISelOption != cl::BOU_FALSE))
Dan Gohmane3769ef2008-10-01 20:39:19 +0000317 EnableFastISel = true;
318
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 // Ask the target for an isel.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000320 if (addInstSelector(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 return true;
322
323 // Print the instruction selected machine code...
Dan Gohmande4f1502009-10-31 20:17:39 +0000324 printAndVerify(PM, "After Instruction Selection",
325 /* allowDoubleDefs= */ true);
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000326
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000327 if (OptLevel != CodeGenOpt::None) {
Evan Cheng074e5ee2010-01-13 08:45:40 +0000328 PM.add(createOptimizeExtsPass());
Eric Christopher4fc72f02009-11-04 19:57:50 +0000329 if (!DisableMachineLICM)
330 PM.add(createMachineLICMPass());
331 if (!DisableMachineSink)
332 PM.add(createMachineSinkingPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000333 printAndVerify(PM, "After MachineLICM and MachineSinking",
334 /* allowDoubleDefs= */ true);
Evan Cheng23cf3d12009-02-09 08:45:39 +0000335 }
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000336
Evan Cheng371fcef2009-12-04 09:42:45 +0000337 // Pre-ra tail duplication.
338 if (OptLevel != CodeGenOpt::None &&
339 !DisableTailDuplicate && PreAllocTailDup) {
340 PM.add(createTailDuplicatePass(true));
Jakob Stoklund Olesenfb68188d02010-01-06 23:52:46 +0000341 printAndVerify(PM, "After Pre-RegAlloc TailDuplicate",
342 /* allowDoubleDefs= */ true);
Evan Cheng371fcef2009-12-04 09:42:45 +0000343 }
344
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000345 // Run pre-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000346 if (addPreRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000347 printAndVerify(PM, "After PreRegAlloc passes",
348 /* allowDoubleDefs= */ true);
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000349
Evan Cheng14f8a502008-06-04 09:18:41 +0000350 // Perform register allocation.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 PM.add(createRegisterAllocator());
Dan Gohmande4f1502009-10-31 20:17:39 +0000352 printAndVerify(PM, "After Register Allocation");
Evan Cheng14f8a502008-06-04 09:18:41 +0000353
354 // Perform stack slot coloring.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000355 if (OptLevel != CodeGenOpt::None && !DisableSSC) {
Evan Cheng06f57402009-08-05 07:26:17 +0000356 // FIXME: Re-enable coloring with register when it's capable of adding
357 // kill markers.
358 PM.add(createStackSlotColoringPass(false));
Dan Gohmande4f1502009-10-31 20:17:39 +0000359 printAndVerify(PM, "After StackSlotColoring");
360 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000361
Evan Cheng14f8a502008-06-04 09:18:41 +0000362 // Run post-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000363 if (addPostRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000364 printAndVerify(PM, "After PostRegAlloc passes");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000365
Christopher Lambed379732007-07-27 07:36:14 +0000366 PM.add(createLowerSubregsPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000367 printAndVerify(PM, "After LowerSubregs");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 // Insert prolog/epilog code. Eliminate abstract frame index references...
370 PM.add(createPrologEpilogCodeInserter());
Dan Gohmande4f1502009-10-31 20:17:39 +0000371 printAndVerify(PM, "After PrologEpilogCodeInserter");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000372
Evan Chengcaa65412009-09-30 08:49:50 +0000373 // Run pre-sched2 passes.
374 if (addPreSched2(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000375 printAndVerify(PM, "After PreSched2 passes");
Evan Chengcaa65412009-09-30 08:49:50 +0000376
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 // Second pass scheduler.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000378 if (OptLevel != CodeGenOpt::None && !DisablePostRA) {
Evan Cheng86e24b02009-10-16 21:06:15 +0000379 PM.add(createPostRAScheduler(OptLevel));
Dan Gohmande4f1502009-10-31 20:17:39 +0000380 printAndVerify(PM, "After PostRAScheduler");
Dan Gohmana2fa48e2008-11-20 19:54:21 +0000381 }
382
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000383 // Branch folding must be run after regalloc and prolog/epilog insertion.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000384 if (OptLevel != CodeGenOpt::None && !DisableBranchFold) {
Bob Wilson93ab5612009-10-28 20:46:46 +0000385 PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
Dan Gohmande4f1502009-10-31 20:17:39 +0000386 printAndVerify(PM, "After BranchFolding");
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000387 }
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000388
Bob Wilson810ced72009-11-26 00:32:21 +0000389 // Tail duplication.
390 if (OptLevel != CodeGenOpt::None && !DisableTailDuplicate) {
Evan Cheng371fcef2009-12-04 09:42:45 +0000391 PM.add(createTailDuplicatePass(false));
Bob Wilson2204a602009-11-26 21:38:41 +0000392 printAndVerify(PM, "After TailDuplicate");
Bob Wilson810ced72009-11-26 00:32:21 +0000393 }
394
Gordon Henriksen36464772008-01-07 01:33:09 +0000395 PM.add(createGCMachineCodeAnalysisPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000396
Gordon Henriksen36464772008-01-07 01:33:09 +0000397 if (PrintGCInfo)
David Greene98ab2e62010-01-04 22:33:16 +0000398 PM.add(createGCInfoPrinter(dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399
Eric Christopher4fc72f02009-11-04 19:57:50 +0000400 if (OptLevel != CodeGenOpt::None && !DisableCodePlace) {
Dan Gohmande4f1502009-10-31 20:17:39 +0000401 PM.add(createCodePlacementOptPass());
402 printAndVerify(PM, "After CodePlacementOpt");
403 }
404
Evan Chenga192bc02009-11-05 01:16:59 +0000405 if (addPreEmitPass(PM, OptLevel))
406 printAndVerify(PM, "After PreEmit passes");
407
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000408 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409}