blob: c3175989d12a8c26ab98f4b0e60582b0dd44fc24 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000157 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000163 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
Evan Cheng93912732008-09-01 01:27:33 +0000420// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000421
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000422// LDR/LDRB/STR/STRB
423class AIldst1<bits<3> op, bit opc22, bit isLd, dag oops, dag iops, AddrMode am,
424 Format f, InstrItinClass itin, string opc, string asm,
425 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
427 "", pattern> {
428 let Inst{27-25} = op;
429 let Inst{24} = 1; // 24 == P
430 // 23 == U
431 let Inst{22} = opc22;
432 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000434}
435// LDRH/LDRSB/LDRSH/LDRD
436class AIldr2<bits<4> op, bit opc22, bit opc20, dag oops, dag iops, AddrMode am,
437 Format f, InstrItinClass itin, string opc, string asm,
438 list<dag> pattern>
439 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
440 "", pattern> {
441 let Inst{27-25} = 0b000;
442 let Inst{24} = 1; // 24 == P
443 // 23 == U
444 let Inst{22} = opc22;
445 let Inst{21} = 0; // 21 == W
446 let Inst{20} = opc20;
447
448 let Inst{7-4} = op;
449}
450
Bob Wilson01135592010-03-23 17:23:59 +0000451class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000452 string asm, list<dag> pattern>
453 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000454 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000455 let Inst{20} = 1; // L bit
456 let Inst{21} = 0; // W bit
457 let Inst{22} = 0; // B bit
458 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000459 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000460}
Bob Wilson01135592010-03-23 17:23:59 +0000461class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000462 string asm, list<dag> pattern>
463 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000464 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000465 let Inst{20} = 1; // L bit
466 let Inst{21} = 0; // W bit
467 let Inst{22} = 1; // B bit
468 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000469 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000470}
Evan Cheng17222df2008-08-31 19:02:21 +0000471
Evan Cheng93912732008-09-01 01:27:33 +0000472// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000473class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
474 string asm, list<dag> pattern>
475 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000476 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000477 let Inst{20} = 0; // L bit
478 let Inst{21} = 0; // W bit
479 let Inst{22} = 0; // B bit
480 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000481 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000482}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000483class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
484 string asm, list<dag> pattern>
485 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000486 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000487 let Inst{20} = 0; // L bit
488 let Inst{21} = 0; // W bit
489 let Inst{22} = 1; // B bit
490 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000491 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000492}
Evan Cheng93912732008-09-01 01:27:33 +0000493
Evan Cheng840917b2008-09-01 07:00:14 +0000494// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000495class AI2ldwpr<dag oops, dag iops, Format f, InstrItinClass itin,
496 string opc, string asm, string cstr, list<dag> pattern>
497 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
498 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000499 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000500 let Inst{21} = 1; // W bit
501 let Inst{22} = 0; // B bit
502 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000503 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000504}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000505class AI2ldbpr<dag oops, dag iops, Format f, InstrItinClass itin,
506 string opc, string asm, string cstr, list<dag> pattern>
507 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
508 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000509 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000510 let Inst{21} = 1; // W bit
511 let Inst{22} = 1; // B bit
512 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000513 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000514}
515
Evan Cheng840917b2008-09-01 07:00:14 +0000516// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000517class AI2stwpr<dag oops, dag iops, Format f, InstrItinClass itin,
518 string opc, string asm, string cstr, list<dag> pattern>
519 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
520 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000521 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000522 let Inst{21} = 1; // W bit
523 let Inst{22} = 0; // B bit
524 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000525 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000526}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000527class AI2stbpr<dag oops, dag iops, Format f, InstrItinClass itin,
528 string opc, string asm, string cstr, list<dag> pattern>
529 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
530 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000531 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000532 let Inst{21} = 1; // W bit
533 let Inst{22} = 1; // B bit
534 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000535 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000536}
537
Evan Cheng840917b2008-09-01 07:00:14 +0000538// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000539class AI2ldwpo<dag oops, dag iops, Format f, InstrItinClass itin,
540 string opc, string asm, string cstr, list<dag> pattern>
541 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
542 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000543 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000544 let Inst{21} = 0; // W bit
545 let Inst{22} = 0; // B bit
546 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000547 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000548}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000549class AI2ldbpo<dag oops, dag iops, Format f, InstrItinClass itin,
550 string opc, string asm, string cstr, list<dag> pattern>
551 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
552 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000553 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000554 let Inst{21} = 0; // W bit
555 let Inst{22} = 1; // B bit
556 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000557 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000558}
559
Evan Cheng840917b2008-09-01 07:00:14 +0000560// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000561class AI2stwpo<dag oops, dag iops, Format f, InstrItinClass itin,
562 string opc, string asm, string cstr, list<dag> pattern>
563 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
564 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000565 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000566 let Inst{21} = 0; // W bit
567 let Inst{22} = 0; // B bit
568 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000569 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000570}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000571class AI2stbpo<dag oops, dag iops, Format f, InstrItinClass itin,
572 string opc, string asm, string cstr, list<dag> pattern>
573 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
574 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000575 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000576 let Inst{21} = 0; // W bit
577 let Inst{22} = 1; // B bit
578 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000579 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000580}
581
Evan Cheng0d14fc82008-09-01 01:51:14 +0000582// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000583class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000584 string opc, string asm, list<dag> pattern>
585 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
586 opc, asm, "", pattern>;
587class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
588 string asm, list<dag> pattern>
589 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
590 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000591
Evan Cheng840917b2008-09-01 07:00:14 +0000592// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000593class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
594 string opc, string asm, list<dag> pattern>
595 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
596 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000597 let Inst{4} = 1;
598 let Inst{5} = 1; // H bit
599 let Inst{6} = 0; // S bit
600 let Inst{7} = 1;
601 let Inst{20} = 1; // L bit
602 let Inst{21} = 0; // W bit
603 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000604 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000605}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000606class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
607 string asm, list<dag> pattern>
608 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000609 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000610 let Inst{4} = 1;
611 let Inst{5} = 1; // H bit
612 let Inst{6} = 0; // S bit
613 let Inst{7} = 1;
614 let Inst{20} = 1; // L bit
615 let Inst{21} = 0; // W bit
616 let Inst{24} = 1; // P bit
617}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000618class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
619 string opc, string asm, list<dag> pattern>
620 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
621 opc, asm, "", pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000622 bits<14> addr;
623 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000624 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000625 let Inst{24} = 1; // P bit
626 let Inst{23} = addr{8}; // U bit
627 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
628 let Inst{21} = 0; // W bit
629 let Inst{20} = 1; // L bit
630 let Inst{19-16} = addr{12-9}; // Rn
631 let Inst{15-12} = Rt; // Rt
632 let Inst{11-8} = addr{7-4}; // imm7_4/zero
633 let Inst{7-4} = 0b1111;
634 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000635}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000636class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
637 string asm, list<dag> pattern>
638 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000639 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000640 let Inst{4} = 1;
641 let Inst{5} = 1; // H bit
642 let Inst{6} = 1; // S bit
643 let Inst{7} = 1;
644 let Inst{20} = 1; // L bit
645 let Inst{21} = 0; // W bit
646 let Inst{24} = 1; // P bit
647}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000648class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
649 string opc, string asm, list<dag> pattern>
650 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
651 opc, asm, "", pattern> {
Jim Grosbach80f9e672010-11-12 17:52:59 +0000652 bits<14> addr;
653 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000654 let Inst{27-25} = 0b000;
Jim Grosbach80f9e672010-11-12 17:52:59 +0000655 let Inst{24} = 1; // P bit
656 let Inst{23} = addr{8}; // U bit
657 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
658 let Inst{21} = 0; // W bit
659 let Inst{20} = 1; // L bit
660 let Inst{19-16} = addr{12-9}; // Rn
661 let Inst{15-12} = Rt; // Rt
662 let Inst{11-8} = addr{7-4}; // imm7_4/zero
663 let Inst{7-4} = 0b1101;
664 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000665}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000666class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
667 string asm, list<dag> pattern>
668 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000669 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000670 let Inst{4} = 1;
671 let Inst{5} = 0; // H bit
672 let Inst{6} = 1; // S bit
673 let Inst{7} = 1;
674 let Inst{20} = 1; // L bit
675 let Inst{21} = 0; // W bit
676 let Inst{24} = 1; // P bit
677}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000678class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
679 string opc, string asm, list<dag> pattern>
680 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
681 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000682 let Inst{4} = 1;
683 let Inst{5} = 0; // H bit
684 let Inst{6} = 1; // S bit
685 let Inst{7} = 1;
686 let Inst{20} = 0; // L bit
687 let Inst{21} = 0; // W bit
688 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000689 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000690}
691
692// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000693class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
694 string opc, string asm, list<dag> pattern>
695 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
696 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000697 bits<14> addr;
698 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000699 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000700 let Inst{24} = 1; // P bit
701 let Inst{23} = addr{8}; // U bit
702 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
703 let Inst{21} = 0; // W bit
704 let Inst{20} = 0; // L bit
705 let Inst{19-16} = addr{12-9}; // Rn
706 let Inst{15-12} = Rt; // Rt
707 let Inst{11-8} = addr{7-4}; // imm7_4/zero
708 let Inst{7-4} = 0b1011;
709 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000710}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000711class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
712 string asm, list<dag> pattern>
713 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000714 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000715 let Inst{4} = 1;
716 let Inst{5} = 1; // H bit
717 let Inst{6} = 0; // S bit
718 let Inst{7} = 1;
719 let Inst{20} = 0; // L bit
720 let Inst{21} = 0; // W bit
721 let Inst{24} = 1; // P bit
722}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000723class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
724 string opc, string asm, list<dag> pattern>
725 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
726 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000727 let Inst{4} = 1;
728 let Inst{5} = 1; // H bit
729 let Inst{6} = 1; // S bit
730 let Inst{7} = 1;
731 let Inst{20} = 0; // L bit
732 let Inst{21} = 0; // W bit
733 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000734 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000735}
736
737// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000738class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
739 string opc, string asm, string cstr, list<dag> pattern>
740 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
741 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000742 let Inst{4} = 1;
743 let Inst{5} = 1; // H bit
744 let Inst{6} = 0; // S bit
745 let Inst{7} = 1;
746 let Inst{20} = 1; // L bit
747 let Inst{21} = 1; // W bit
748 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000749 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000750}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000751class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
752 string opc, string asm, string cstr, list<dag> pattern>
753 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
754 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000755 bits<14> addr;
756 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000757 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000758 let Inst{24} = 1; // P bit
759 let Inst{23} = addr{8}; // U bit
760 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
761 let Inst{21} = 1; // W bit
762 let Inst{20} = 1; // L bit
763 let Inst{19-16} = addr{12-9}; // Rn
764 let Inst{15-12} = Rt; // Rt
765 let Inst{11-8} = addr{7-4}; // imm7_4/zero
766 let Inst{7-4} = 0b1111;
767 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000768}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000769class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
770 string opc, string asm, string cstr, list<dag> pattern>
771 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
772 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000773 let Inst{4} = 1;
774 let Inst{5} = 0; // H bit
775 let Inst{6} = 1; // S bit
776 let Inst{7} = 1;
777 let Inst{20} = 1; // L bit
778 let Inst{21} = 1; // W bit
779 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000780 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000781}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000782class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
783 string opc, string asm, string cstr, list<dag> pattern>
784 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
785 opc, asm, cstr, pattern> {
786 let Inst{4} = 1;
787 let Inst{5} = 0; // H bit
788 let Inst{6} = 1; // S bit
789 let Inst{7} = 1;
790 let Inst{20} = 0; // L bit
791 let Inst{21} = 1; // W bit
792 let Inst{24} = 1; // P bit
793 let Inst{27-25} = 0b000;
794}
795
Evan Cheng840917b2008-09-01 07:00:14 +0000796
797// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000798class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
799 string opc, string asm, string cstr, list<dag> pattern>
800 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
801 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000802 let Inst{4} = 1;
803 let Inst{5} = 1; // H bit
804 let Inst{6} = 0; // S bit
805 let Inst{7} = 1;
806 let Inst{20} = 0; // L bit
807 let Inst{21} = 1; // W bit
808 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000809 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000810}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000811class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
812 string opc, string asm, string cstr, list<dag> pattern>
813 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
814 opc, asm, cstr, pattern> {
815 let Inst{4} = 1;
816 let Inst{5} = 1; // H bit
817 let Inst{6} = 1; // S bit
818 let Inst{7} = 1;
819 let Inst{20} = 0; // L bit
820 let Inst{21} = 1; // W bit
821 let Inst{24} = 1; // P bit
822 let Inst{27-25} = 0b000;
823}
Evan Cheng840917b2008-09-01 07:00:14 +0000824
825// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000826class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
827 string opc, string asm, string cstr, list<dag> pattern>
828 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
829 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000830 let Inst{4} = 1;
831 let Inst{5} = 1; // H bit
832 let Inst{6} = 0; // S bit
833 let Inst{7} = 1;
834 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000835 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000836 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000837 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000838}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000839class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
840 string opc, string asm, string cstr, list<dag> pattern>
841 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
842 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000843 bits<10> offset;
844 bits<4> Rt;
845 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000846 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000847 let Inst{24} = 0; // P bit
848 let Inst{23} = offset{8}; // U bit
849 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
850 let Inst{21} = 0; // W bit
851 let Inst{20} = 1; // L bit
852 let Inst{19-16} = Rn; // Rn
853 let Inst{15-12} = Rt; // Rt
854 let Inst{11-8} = offset{7-4}; // imm7_4/zero
855 let Inst{7-4} = 0b1111;
856 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000857}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000858class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
859 string opc, string asm, string cstr, list<dag> pattern>
860 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
861 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000862 let Inst{4} = 1;
863 let Inst{5} = 0; // H bit
864 let Inst{6} = 1; // S bit
865 let Inst{7} = 1;
866 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000867 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000868 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000869 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000870}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000871class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
872 string opc, string asm, string cstr, list<dag> pattern>
873 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
874 opc, asm, cstr, pattern> {
875 let Inst{4} = 1;
876 let Inst{5} = 0; // H bit
877 let Inst{6} = 1; // S bit
878 let Inst{7} = 1;
879 let Inst{20} = 0; // L bit
880 let Inst{21} = 0; // W bit
881 let Inst{24} = 0; // P bit
882 let Inst{27-25} = 0b000;
883}
Evan Cheng840917b2008-09-01 07:00:14 +0000884
885// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000886class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
887 string opc, string asm, string cstr, list<dag> pattern>
888 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
889 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000890 let Inst{4} = 1;
891 let Inst{5} = 1; // H bit
892 let Inst{6} = 0; // S bit
893 let Inst{7} = 1;
894 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000895 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000896 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000897 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000898}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000899class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
900 string opc, string asm, string cstr, list<dag> pattern>
901 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
902 opc, asm, cstr, pattern> {
903 let Inst{4} = 1;
904 let Inst{5} = 1; // H bit
905 let Inst{6} = 1; // S bit
906 let Inst{7} = 1;
907 let Inst{20} = 0; // L bit
908 let Inst{21} = 0; // W bit
909 let Inst{24} = 0; // P bit
910 let Inst{27-25} = 0b000;
911}
Evan Cheng840917b2008-09-01 07:00:14 +0000912
Evan Cheng0d14fc82008-09-01 01:51:14 +0000913// addrmode4 instructions
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000914class AXI4ld<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000915 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000916 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000917 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000918 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000919 bits<16> dsts;
Jim Grosbach866aa392010-11-10 23:12:48 +0000920 bits<4> Rn;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000921 bits<2> amode;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000922 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000923 let Inst{27-25} = 0b100;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000924 let Inst{24-23} = amode;
925 let Inst{22} = 0; // S bit
Jim Grosbach866aa392010-11-10 23:12:48 +0000926 let Inst{20} = 1; // L bit
927 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000928 let Inst{15-0} = dsts;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000929}
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000930class AXI4st<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000931 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000932 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000933 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000934 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000935 bits<16> srcs;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000936 bits<4> Rn;
937 bits<2> amode;
938 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000939 let Inst{27-25} = 0b100;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000940 let Inst{24-23} = amode;
941 let Inst{22} = 0; // S bit
942 let Inst{20} = 0; // L bit
943 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000944 let Inst{15-0} = srcs;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000945}
Evan Cheng37f25d92008-08-28 23:39:26 +0000946
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000947// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000948class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
949 string opc, string asm, list<dag> pattern>
950 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
951 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000952 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000953 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000954 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000955}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000956class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
957 string opc, string asm, list<dag> pattern>
958 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
959 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000960 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000961 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000962}
963
964// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000965class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
966 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000967 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
968 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000969 bits<4> Rd;
970 bits<4> Rn;
971 bits<4> Rm;
972 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000973 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000974 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000975 let Inst{19-16} = Rd;
976 let Inst{11-8} = Rm;
977 let Inst{3-0} = Rn;
978}
979// MSW multiple w/ Ra operand
980class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
981 InstrItinClass itin, string opc, string asm, list<dag> pattern>
982 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
983 bits<4> Ra;
984 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000985}
Evan Cheng37f25d92008-08-28 23:39:26 +0000986
Evan Chengeb4f52e2008-11-06 03:35:07 +0000987// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000988class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000989 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000990 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
991 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000992 bits<4> Rn;
993 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000994 let Inst{4} = 0;
995 let Inst{7} = 1;
996 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000997 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000998 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000999 let Inst{11-8} = Rm;
1000 let Inst{3-0} = Rn;
1001}
1002class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1003 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1004 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1005 bits<4> Rd;
1006 let Inst{19-16} = Rd;
1007}
1008
1009// AMulxyI with Ra operand
1010class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1011 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1012 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1013 bits<4> Ra;
1014 let Inst{15-12} = Ra;
1015}
1016// SMLAL*
1017class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1018 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1019 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1020 bits<4> RdLo;
1021 bits<4> RdHi;
1022 let Inst{19-16} = RdHi;
1023 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +00001024}
1025
Evan Cheng97f48c32008-11-06 22:15:19 +00001026// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001027class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
1028 string opc, string asm, list<dag> pattern>
1029 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
1030 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001031 // All AExtI instructions have Rd and Rm register operands.
1032 bits<4> Rd;
1033 bits<4> Rm;
1034 let Inst{15-12} = Rd;
1035 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +00001036 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001037 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +00001038 let Inst{27-20} = opcod;
1039}
1040
Evan Cheng8b59db32008-11-07 01:41:35 +00001041// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001042class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
1043 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001044 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
1045 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001046 bits<4> Rd;
1047 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +00001048 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001049 let Inst{19-16} = 0b1111;
1050 let Inst{15-12} = Rd;
1051 let Inst{11-8} = 0b1111;
1052 let Inst{7-4} = opc7_4;
1053 let Inst{3-0} = Rm;
1054}
1055
1056// PKH instructions
1057class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
1058 string opc, string asm, list<dag> pattern>
1059 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
1060 opc, asm, "", pattern> {
1061 bits<4> Rd;
1062 bits<4> Rn;
1063 bits<4> Rm;
1064 bits<8> sh;
1065 let Inst{27-20} = opcod;
1066 let Inst{19-16} = Rn;
1067 let Inst{15-12} = Rd;
1068 let Inst{11-7} = sh{7-3};
1069 let Inst{6} = tb;
1070 let Inst{5-4} = 0b01;
1071 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +00001072}
1073
Evan Cheng37f25d92008-08-28 23:39:26 +00001074//===----------------------------------------------------------------------===//
1075
1076// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
1077class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
1078 list<Predicate> Predicates = [IsARM];
1079}
1080class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
1081 list<Predicate> Predicates = [IsARM, HasV5TE];
1082}
1083class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
1084 list<Predicate> Predicates = [IsARM, HasV6];
1085}
Evan Cheng13096642008-08-29 06:41:12 +00001086
1087//===----------------------------------------------------------------------===//
1088//
1089// Thumb Instruction Format Definitions.
1090//
1091
Evan Cheng13096642008-08-29 06:41:12 +00001092// TI - Thumb instruction.
1093
Evan Cheng446c4282009-07-11 06:43:01 +00001094class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001095 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001096 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001097 let OutOperandList = oops;
1098 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001099 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +00001100 let Pattern = pattern;
1101 list<Predicate> Predicates = [IsThumb];
1102}
1103
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001104class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
1105 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001106
Evan Cheng35d6c412009-08-04 23:47:55 +00001107// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +00001108class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1109 list<dag> pattern>
1110 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1111 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +00001112
Johnny Chend68e1192009-12-15 17:24:14 +00001113// tBL, tBX 32-bit instructions
1114class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +00001115 dag oops, dag iops, InstrItinClass itin, string asm,
1116 list<dag> pattern>
1117 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1118 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +00001119 let Inst{31-27} = opcod1;
1120 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001121 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +00001122}
Evan Cheng13096642008-08-29 06:41:12 +00001123
1124// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +00001125class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1126 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001127 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001128
Evan Cheng09c39fc2009-06-23 19:38:13 +00001129// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +00001130class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001131 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001132 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001133 let OutOperandList = oops;
1134 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001135 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001136 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001137 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +00001138}
1139
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001140class T1I<dag oops, dag iops, InstrItinClass itin,
1141 string asm, list<dag> pattern>
1142 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1143class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1144 string asm, list<dag> pattern>
1145 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1146class T1JTI<dag oops, dag iops, InstrItinClass itin,
1147 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +00001148 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001149
1150// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001151class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001152 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001153 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001154 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001155
1156// Thumb1 instruction that can either be predicated or set CPSR.
1157class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001158 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001159 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001160 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001161 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1162 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001163 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001164 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001165 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001166}
1167
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001168class T1sI<dag oops, dag iops, InstrItinClass itin,
1169 string opc, string asm, list<dag> pattern>
1170 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001171
1172// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001173class T1sIt<dag oops, dag iops, InstrItinClass itin,
1174 string opc, string asm, list<dag> pattern>
1175 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001176 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001177
1178// Thumb1 instruction that can be predicated.
1179class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001180 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001181 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001182 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001183 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001184 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001185 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001186 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001187 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001188}
1189
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001190class T1pI<dag oops, dag iops, InstrItinClass itin,
1191 string opc, string asm, list<dag> pattern>
1192 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001193
1194// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001195class T1pIt<dag oops, dag iops, InstrItinClass itin,
1196 string opc, string asm, list<dag> pattern>
1197 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001198 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001199
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001200class T1pI1<dag oops, dag iops, InstrItinClass itin,
1201 string opc, string asm, list<dag> pattern>
1202 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1203class T1pI2<dag oops, dag iops, InstrItinClass itin,
1204 string opc, string asm, list<dag> pattern>
1205 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1206class T1pI4<dag oops, dag iops, InstrItinClass itin,
1207 string opc, string asm, list<dag> pattern>
1208 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001209class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001210 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1211 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001212
Johnny Chenbbc71b22009-12-16 02:32:54 +00001213class Encoding16 : Encoding {
1214 let Inst{31-16} = 0x0000;
1215}
1216
Johnny Chend68e1192009-12-15 17:24:14 +00001217// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001218class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001219 let Inst{15-10} = opcode;
1220}
1221
1222// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001223class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001224 let Inst{15-14} = 0b00;
1225 let Inst{13-9} = opcode;
1226}
1227
1228// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001229class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001230 let Inst{15-10} = 0b010000;
1231 let Inst{9-6} = opcode;
1232}
1233
1234// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001235class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001236 let Inst{15-10} = 0b010001;
1237 let Inst{9-6} = opcode;
1238}
1239
1240// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001241class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001242 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001243 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001244}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001245class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001246class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1247class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1248class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001249class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001250
1251// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001252class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001253 let Inst{15-12} = 0b1011;
1254 let Inst{11-5} = opcode;
1255}
1256
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001257// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1258class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001259 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001260 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001261 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001262 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001263 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001264 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001265 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001266 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001267}
1268
Bill Wendlingda2ae632010-08-31 07:50:46 +00001269// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1270// input operand since by default it's a zero register. It will become an
1271// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001272//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001273// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1274// more consistent.
1275class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001276 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001277 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001278 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001279 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001280 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001281 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001282 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001283 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001284}
1285
1286// Special cases
1287class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001288 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001289 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001290 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001291 let OutOperandList = oops;
1292 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001293 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001294 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001295 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001296}
1297
Jim Grosbachd1228742009-12-01 18:10:36 +00001298class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001299 InstrItinClass itin,
1300 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001301 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1302 let OutOperandList = oops;
1303 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001304 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001305 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001306 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001307}
1308
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001309class T2I<dag oops, dag iops, InstrItinClass itin,
1310 string opc, string asm, list<dag> pattern>
1311 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1312class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1313 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001314 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001315class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1316 string opc, string asm, list<dag> pattern>
1317 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1318class T2Iso<dag oops, dag iops, InstrItinClass itin,
1319 string opc, string asm, list<dag> pattern>
1320 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1321class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1322 string opc, string asm, list<dag> pattern>
1323 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001324class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001325 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001326 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1327 pattern> {
1328 let Inst{31-27} = 0b11101;
1329 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001330 let Inst{24} = P;
1331 let Inst{23} = ?; // The U bit.
1332 let Inst{22} = 1;
1333 let Inst{21} = W;
1334 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001335}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001336
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001337class T2sI<dag oops, dag iops, InstrItinClass itin,
1338 string opc, string asm, list<dag> pattern>
1339 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001340
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001341class T2XI<dag oops, dag iops, InstrItinClass itin,
1342 string asm, list<dag> pattern>
1343 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1344class T2JTI<dag oops, dag iops, InstrItinClass itin,
1345 string asm, list<dag> pattern>
1346 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001347
Evan Cheng5adb66a2009-09-28 09:14:39 +00001348class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001349 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001350 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1351
Bob Wilson815baeb2010-03-13 01:08:20 +00001352// Two-address instructions
1353class T2XIt<dag oops, dag iops, InstrItinClass itin,
1354 string asm, string cstr, list<dag> pattern>
1355 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001356
Evan Chenge88d5ce2009-07-02 07:28:31 +00001357// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001358class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1359 dag oops, dag iops,
1360 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001361 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001362 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001363 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001364 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001365 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001366 let Pattern = pattern;
1367 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001368 let Inst{31-27} = 0b11111;
1369 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001370 let Inst{24} = signed;
1371 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001372 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001373 let Inst{20} = load;
1374 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001375 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001376 let Inst{10} = pre; // The P bit.
1377 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001378}
1379
Johnny Chenadc77332010-02-26 22:04:29 +00001380// Helper class for disassembly only
1381// A6.3.16 & A6.3.17
1382// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1383class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1384 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1385 : T2I<oops, iops, itin, opc, asm, pattern> {
1386 let Inst{31-27} = 0b11111;
1387 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001388 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001389 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001390 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001391}
1392
David Goodwinc9d138f2009-07-27 19:59:26 +00001393// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1394class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001395 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001396}
1397
1398// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1399class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001400 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001401}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001402
Evan Cheng9cb9e672009-06-27 02:26:13 +00001403// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1404class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001405 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001406}
1407
Evan Cheng13096642008-08-29 06:41:12 +00001408//===----------------------------------------------------------------------===//
1409
Evan Cheng96581d32008-11-11 02:11:05 +00001410//===----------------------------------------------------------------------===//
1411// ARM VFP Instruction templates.
1412//
1413
David Goodwin3ca524e2009-07-10 17:03:29 +00001414// Almost all VFP instructions are predicable.
1415class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001416 IndexMode im, Format f, InstrItinClass itin,
1417 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001418 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001419 bits<4> p;
1420 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001421 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001422 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001423 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001424 let Pattern = pattern;
1425 list<Predicate> Predicates = [HasVFP2];
1426}
1427
1428// Special cases
1429class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001430 IndexMode im, Format f, InstrItinClass itin,
1431 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001432 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
David Goodwin3ca524e2009-07-10 17:03:29 +00001433 let OutOperandList = oops;
1434 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001435 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001436 let Pattern = pattern;
1437 list<Predicate> Predicates = [HasVFP2];
1438}
1439
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001440class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1441 string opc, string asm, list<dag> pattern>
1442 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1443 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001444
Evan Chengcd8e66a2008-11-11 21:48:44 +00001445// ARM VFP addrmode5 loads and stores
1446class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001447 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001448 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001449 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001450 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001451 // Instruction operands.
1452 bits<5> Dd;
1453 bits<13> addr;
1454
1455 // Encode instruction operands.
1456 let Inst{23} = addr{8}; // U (add = (U == '1'))
1457 let Inst{22} = Dd{4};
1458 let Inst{19-16} = addr{12-9}; // Rn
1459 let Inst{15-12} = Dd{3-0};
1460 let Inst{7-0} = addr{7-0}; // imm8
1461
Evan Cheng96581d32008-11-11 02:11:05 +00001462 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001463 let Inst{27-24} = opcod1;
1464 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001465 let Inst{11-9} = 0b101;
1466 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001467
1468 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001469 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001470}
1471
Evan Chengcd8e66a2008-11-11 21:48:44 +00001472class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001473 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001474 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001475 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001476 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001477 // Instruction operands.
1478 bits<5> Sd;
1479 bits<13> addr;
1480
1481 // Encode instruction operands.
1482 let Inst{23} = addr{8}; // U (add = (U == '1'))
1483 let Inst{22} = Sd{0};
1484 let Inst{19-16} = addr{12-9}; // Rn
1485 let Inst{15-12} = Sd{4-1};
1486 let Inst{7-0} = addr{7-0}; // imm8
1487
Evan Cheng96581d32008-11-11 02:11:05 +00001488 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001489 let Inst{27-24} = opcod1;
1490 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001491 let Inst{11-9} = 0b101;
1492 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001493}
1494
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001495// VFP Load / store multiple pseudo instructions.
1496class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1497 list<dag> pattern>
1498 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1499 cstr, itin> {
1500 let OutOperandList = oops;
1501 let InOperandList = !con(iops, (ins pred:$p));
1502 let Pattern = pattern;
1503 list<Predicate> Predicates = [HasVFP2];
1504}
1505
Evan Chengcd8e66a2008-11-11 21:48:44 +00001506// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001507class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001508 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001509 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001510 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001511 // TODO: Mark the instructions with the appropriate subtarget info.
1512 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001513 let Inst{11-9} = 0b101;
1514 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001515
1516 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001517 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001518}
1519
Jim Grosbach72db1822010-09-08 00:25:50 +00001520class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001521 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001522 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001523 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001524 // TODO: Mark the instructions with the appropriate subtarget info.
1525 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001526 let Inst{11-9} = 0b101;
1527 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001528}
1529
Evan Cheng96581d32008-11-11 02:11:05 +00001530// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001531class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1532 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1533 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001534 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001535 // Instruction operands.
1536 bits<5> Dd;
1537 bits<5> Dm;
1538
1539 // Encode instruction operands.
1540 let Inst{3-0} = Dm{3-0};
1541 let Inst{5} = Dm{4};
1542 let Inst{15-12} = Dd{3-0};
1543 let Inst{22} = Dd{4};
1544
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001545 let Inst{27-23} = opcod1;
1546 let Inst{21-20} = opcod2;
1547 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001548 let Inst{11-9} = 0b101;
1549 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001550 let Inst{7-6} = opcod4;
1551 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001552}
1553
1554// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001555class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001556 dag iops, InstrItinClass itin, string opc, string asm,
1557 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001558 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001559 // Instruction operands.
1560 bits<5> Dd;
1561 bits<5> Dn;
1562 bits<5> Dm;
1563
1564 // Encode instruction operands.
1565 let Inst{3-0} = Dm{3-0};
1566 let Inst{5} = Dm{4};
1567 let Inst{19-16} = Dn{3-0};
1568 let Inst{7} = Dn{4};
1569 let Inst{15-12} = Dd{3-0};
1570 let Inst{22} = Dd{4};
1571
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001572 let Inst{27-23} = opcod1;
1573 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001574 let Inst{11-9} = 0b101;
1575 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001576 let Inst{6} = op6;
1577 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001578}
1579
1580// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001581class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1582 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1583 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001584 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001585 // Instruction operands.
1586 bits<5> Sd;
1587 bits<5> Sm;
1588
1589 // Encode instruction operands.
1590 let Inst{3-0} = Sm{4-1};
1591 let Inst{5} = Sm{0};
1592 let Inst{15-12} = Sd{4-1};
1593 let Inst{22} = Sd{0};
1594
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001595 let Inst{27-23} = opcod1;
1596 let Inst{21-20} = opcod2;
1597 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001598 let Inst{11-9} = 0b101;
1599 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001600 let Inst{7-6} = opcod4;
1601 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001602}
1603
David Goodwin338268c2009-08-10 22:17:39 +00001604// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001605// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001606class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1607 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1608 string asm, list<dag> pattern>
1609 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1610 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001611 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1612}
1613
Evan Cheng96581d32008-11-11 02:11:05 +00001614// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001615class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1616 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001617 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001618 // Instruction operands.
1619 bits<5> Sd;
1620 bits<5> Sn;
1621 bits<5> Sm;
1622
1623 // Encode instruction operands.
1624 let Inst{3-0} = Sm{4-1};
1625 let Inst{5} = Sm{0};
1626 let Inst{19-16} = Sn{4-1};
1627 let Inst{7} = Sn{0};
1628 let Inst{15-12} = Sd{4-1};
1629 let Inst{22} = Sd{0};
1630
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001631 let Inst{27-23} = opcod1;
1632 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001633 let Inst{11-9} = 0b101;
1634 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001635 let Inst{6} = op6;
1636 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001637}
1638
David Goodwin338268c2009-08-10 22:17:39 +00001639// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001640// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001641class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001642 dag iops, InstrItinClass itin, string opc, string asm,
1643 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001644 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001645 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001646
1647 // Instruction operands.
1648 bits<5> Sd;
1649 bits<5> Sn;
1650 bits<5> Sm;
1651
1652 // Encode instruction operands.
1653 let Inst{3-0} = Sm{4-1};
1654 let Inst{5} = Sm{0};
1655 let Inst{19-16} = Sn{4-1};
1656 let Inst{7} = Sn{0};
1657 let Inst{15-12} = Sd{4-1};
1658 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001659}
1660
Evan Cheng80a11982008-11-12 06:41:41 +00001661// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001662class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1663 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1664 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001665 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001666 let Inst{27-23} = opcod1;
1667 let Inst{21-20} = opcod2;
1668 let Inst{19-16} = opcod3;
1669 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001670 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001671 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001672}
1673
Johnny Chen811663f2010-02-11 18:47:03 +00001674// VFP conversion between floating-point and fixed-point
1675class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001676 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1677 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001678 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1679 // size (fixed-point number): sx == 0 ? 16 : 32
1680 let Inst{7} = op5; // sx
1681}
1682
David Goodwin338268c2009-08-10 22:17:39 +00001683// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001684class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001685 dag oops, dag iops, InstrItinClass itin,
1686 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001687 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1688 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001689 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1690}
1691
Evan Cheng80a11982008-11-12 06:41:41 +00001692class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001693 InstrItinClass itin,
1694 string opc, string asm, list<dag> pattern>
1695 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001696 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001697 let Inst{11-8} = opcod2;
1698 let Inst{4} = 1;
1699}
1700
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001701class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1702 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1703 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001704
Bob Wilson01135592010-03-23 17:23:59 +00001705class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001706 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1707 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001708
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001709class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1710 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1711 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001712
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001713class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1714 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1715 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001716
Evan Cheng96581d32008-11-11 02:11:05 +00001717//===----------------------------------------------------------------------===//
1718
Bob Wilson5bafff32009-06-22 23:27:02 +00001719//===----------------------------------------------------------------------===//
1720// ARM NEON Instruction templates.
1721//
Evan Cheng13096642008-08-29 06:41:12 +00001722
Johnny Chencaa608e2010-03-20 00:17:00 +00001723class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1724 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1725 list<dag> pattern>
1726 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001727 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001728 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001729 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001730 let Pattern = pattern;
1731 list<Predicate> Predicates = [HasNEON];
1732}
1733
1734// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001735class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1736 InstrItinClass itin, string opc, string asm, string cstr,
1737 list<dag> pattern>
1738 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001739 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001740 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001741 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001742 let Pattern = pattern;
1743 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001744}
1745
Bob Wilsonb07c1712009-10-07 21:53:04 +00001746class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1747 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001749 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1750 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001751 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001752 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001753 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001754 let Inst{11-8} = op11_8;
1755 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001756
Owen Anderson57dac882010-11-11 21:36:43 +00001757 string PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
1758
Owen Andersond9aa7d32010-11-02 00:05:05 +00001759 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001760 bits<6> Rn;
1761 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001762
1763 let Inst{22} = Vd{4};
1764 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001765 let Inst{19-16} = Rn{3-0};
1766 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001767}
1768
Owen Andersond138d702010-11-02 20:47:39 +00001769class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1770 dag oops, dag iops, InstrItinClass itin,
1771 string opc, string dt, string asm, string cstr, list<dag> pattern>
1772 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1773 dt, asm, cstr, pattern> {
1774 bits<3> lane;
1775}
1776
Bob Wilson709d5922010-08-25 23:27:42 +00001777class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1778 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1779 itin> {
1780 let OutOperandList = oops;
1781 let InOperandList = !con(iops, (ins pred:$p));
1782 list<Predicate> Predicates = [HasNEON];
1783}
1784
Jim Grosbach7cd27292010-10-06 20:36:55 +00001785class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1786 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001787 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1788 itin> {
1789 let OutOperandList = oops;
1790 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001791 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001792 list<Predicate> Predicates = [HasNEON];
1793}
1794
Johnny Chen785516a2010-03-23 16:43:47 +00001795class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001796 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001797 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1798 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001799 let Inst{31-25} = 0b1111001;
Owen Andersonc7139a62010-11-11 19:07:48 +00001800 string PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001801}
1802
Johnny Chen927b88f2010-03-23 20:40:44 +00001803class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001804 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001805 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001806 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001807 let Inst{31-25} = 0b1111001;
1808}
1809
1810// NEON "one register and a modified immediate" format.
1811class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1812 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001813 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001814 string opc, string dt, string asm, string cstr,
1815 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001816 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001817 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001818 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001819 let Inst{11-8} = op11_8;
1820 let Inst{7} = op7;
1821 let Inst{6} = op6;
1822 let Inst{5} = op5;
1823 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001824
1825 // Instruction operands.
1826 bits<5> Vd;
1827 bits<13> SIMM;
1828
1829 let Inst{15-12} = Vd{3-0};
1830 let Inst{22} = Vd{4};
1831 let Inst{24} = SIMM{7};
1832 let Inst{18-16} = SIMM{6-4};
1833 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001834}
1835
1836// NEON 2 vector register format.
1837class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1838 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001839 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001840 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001841 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001842 let Inst{24-23} = op24_23;
1843 let Inst{21-20} = op21_20;
1844 let Inst{19-18} = op19_18;
1845 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001846 let Inst{11-7} = op11_7;
1847 let Inst{6} = op6;
1848 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001849
1850 // Instruction operands.
1851 bits<5> Vd;
1852 bits<5> Vm;
1853
1854 let Inst{15-12} = Vd{3-0};
1855 let Inst{22} = Vd{4};
1856 let Inst{3-0} = Vm{3-0};
1857 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001858}
1859
1860// Same as N2V except it doesn't have a datatype suffix.
1861class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001862 bits<5> op11_7, bit op6, bit op4,
1863 dag oops, dag iops, InstrItinClass itin,
1864 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001865 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001866 let Inst{24-23} = op24_23;
1867 let Inst{21-20} = op21_20;
1868 let Inst{19-18} = op19_18;
1869 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001870 let Inst{11-7} = op11_7;
1871 let Inst{6} = op6;
1872 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001873
1874 // Instruction operands.
1875 bits<5> Vd;
1876 bits<5> Vm;
1877
1878 let Inst{15-12} = Vd{3-0};
1879 let Inst{22} = Vd{4};
1880 let Inst{3-0} = Vm{3-0};
1881 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001882}
1883
1884// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001885class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001886 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001887 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001888 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001889 let Inst{24} = op24;
1890 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001891 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001892 let Inst{7} = op7;
1893 let Inst{6} = op6;
1894 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001895
1896 // Instruction operands.
1897 bits<5> Vd;
1898 bits<5> Vm;
1899 bits<6> SIMM;
1900
1901 let Inst{15-12} = Vd{3-0};
1902 let Inst{22} = Vd{4};
1903 let Inst{3-0} = Vm{3-0};
1904 let Inst{5} = Vm{4};
1905 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001906}
1907
Bob Wilson10bc69c2010-03-27 03:56:52 +00001908// NEON 3 vector register format.
1909class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1910 dag oops, dag iops, Format f, InstrItinClass itin,
1911 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001912 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001913 let Inst{24} = op24;
1914 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001915 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001916 let Inst{11-8} = op11_8;
1917 let Inst{6} = op6;
1918 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001919
1920 // Instruction operands.
1921 bits<5> Vd;
1922 bits<5> Vn;
1923 bits<5> Vm;
1924
1925 let Inst{15-12} = Vd{3-0};
1926 let Inst{22} = Vd{4};
1927 let Inst{19-16} = Vn{3-0};
1928 let Inst{7} = Vn{4};
1929 let Inst{3-0} = Vm{3-0};
1930 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001931}
1932
Johnny Chen841e8282010-03-23 21:35:03 +00001933// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001934class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1935 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001936 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001937 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001938 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001939 let Inst{24} = op24;
1940 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001941 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001942 let Inst{11-8} = op11_8;
1943 let Inst{6} = op6;
1944 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001945
1946 // Instruction operands.
1947 bits<5> Vd;
1948 bits<5> Vn;
1949 bits<5> Vm;
1950
1951 let Inst{15-12} = Vd{3-0};
1952 let Inst{22} = Vd{4};
1953 let Inst{19-16} = Vn{3-0};
1954 let Inst{7} = Vn{4};
1955 let Inst{3-0} = Vm{3-0};
1956 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001957}
1958
1959// NEON VMOVs between scalar and core registers.
1960class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001961 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001962 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001963 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001964 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001965 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001966 let Inst{11-8} = opcod2;
1967 let Inst{6-5} = opcod3;
1968 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001969
1970 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001971 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001972 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001973 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001974 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001975
Owen Anderson8f143912010-11-11 23:12:55 +00001976 string PostEncoderMethod = "NEONThumb2DupPostEncoder";
1977
Owen Andersond2fbdb72010-10-27 21:28:09 +00001978 bits<5> V;
1979 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001980 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001981 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001982
1983 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001984 let Inst{7} = V{4};
1985 let Inst{19-16} = V{3-0};
1986 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001987}
1988class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001989 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001990 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001991 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001992 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001993class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001994 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001995 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001996 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001997 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001998class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001999 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002000 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00002001 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002002 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00002003
Johnny Chene4614f72010-03-25 17:01:27 +00002004// Vector Duplicate Lane (from scalar to all elements)
2005class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
2006 InstrItinClass itin, string opc, string dt, string asm,
2007 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00002008 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00002009 let Inst{24-23} = 0b11;
2010 let Inst{21-20} = 0b11;
2011 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00002012 let Inst{11-7} = 0b11000;
2013 let Inst{6} = op6;
2014 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00002015
2016 bits<5> Vd;
2017 bits<5> Vm;
2018 bits<4> lane;
2019
2020 let Inst{22} = Vd{4};
2021 let Inst{15-12} = Vd{3-0};
2022 let Inst{5} = Vm{4};
2023 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00002024}
2025
David Goodwin42a83f22009-08-04 17:53:06 +00002026// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
2027// for single-precision FP.
2028class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
2029 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
2030}