blob: 6883fcbe2e3586348514e263335b83c632b317d1 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000011#include "ARMBaseRegisterInfo.h"
Daniel Dunbar3483aca2010-08-11 05:24:50 +000012#include "ARMSubtarget.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
14#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000015#include "llvm/MC/MCParser/MCAsmLexer.h"
16#include "llvm/MC/MCParser/MCAsmParser.h"
17#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000018#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000019#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000020#include "llvm/MC/MCStreamer.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Chenga7cfc082011-07-23 00:45:41 +000024#include "llvm/MC/TargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000025#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000027#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000028#include "llvm/ADT/OwningPtr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000040class ARMAsmParser : public TargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Chris Lattnere5658fa2010-10-30 04:09:10 +000050 int TryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +000051 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Bill Wendling50d0f582010-11-18 23:43:05 +000052 bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach19906722011-07-13 18:49:30 +000053 int TryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Bill Wendling50d0f582010-11-18 23:43:05 +000054 bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
56 ARMII::AddrMode AddrMode);
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +000057 bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
Evan Cheng75972122011-01-13 07:58:56 +000058 bool ParsePrefix(ARMMCExpr::VariantKind &RefKind);
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 const MCExpr *ApplyPrefixToExpr(const MCExpr *E,
60 MCSymbolRefExpr::VariantKind Variant);
61
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000062
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool ParseMemoryOffsetReg(bool &Negative,
64 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000065 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000066 const MCExpr *&ShiftAmount,
67 const MCExpr *&Offset,
68 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000069 int &OffsetRegNum,
70 SMLoc &E);
Owen Anderson00828302011-03-18 22:50:18 +000071 bool ParseShift(enum ARM_AM::ShiftOpc &St,
72 const MCExpr *&ShiftAmount, SMLoc &E);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000073 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000074 bool ParseDirectiveThumb(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000075 bool ParseDirectiveThumbFunc(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000076 bool ParseDirectiveCode(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077 bool ParseDirectiveSyntax(SMLoc L);
78
Chris Lattner7036f8b2010-09-29 01:42:58 +000079 bool MatchAndEmitInstruction(SMLoc IDLoc,
Chris Lattner7c51a312010-09-29 01:50:45 +000080 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chris Lattnerfa42fad2010-10-28 21:28:01 +000081 MCStreamer &Out);
Jim Grosbach5f160572011-07-19 20:10:31 +000082 StringRef SplitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
83 bool &CarrySetting, unsigned &ProcessorIMod);
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000084 void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
85 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000086
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumb() const {
88 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000089 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000092 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000093 }
Evan Cheng32869202011-07-08 22:36:29 +000094 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000095 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
96 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000097 }
Evan Chengebdeeab2011-07-08 01:53:10 +000098
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000099 /// @name Auto-generated Match Functions
100 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000101
Chris Lattner0692ee62010-09-06 19:11:01 +0000102#define GET_ASSEMBLER_HEADER
103#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000104
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000105 /// }
106
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000115 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000117 OperandMatchResultTy parseMemMode2Operand(
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000118 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000119 OperandMatchResultTy parseMemMode3Operand(
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000120 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000121 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
122 StringRef Op, int Low, int High);
123 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
124 return parsePKHImm(O, "lsl", 0, 31);
125 }
126 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
127 return parsePKHImm(O, "asr", 1, 32);
128 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000129 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000130
131 // Asm Match Converter Methods
132 bool CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
134 bool CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000136 bool CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000140
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000141public:
Evan Chengffc0e732011-07-09 05:47:46 +0000142 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
143 : TargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000144 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000145
Evan Chengebdeeab2011-07-08 01:53:10 +0000146 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000147 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000148 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000149
Benjamin Kramer38e59892010-07-14 22:38:02 +0000150 virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000151 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000152 virtual bool ParseDirective(AsmToken DirectiveID);
153};
Jim Grosbach16c74252010-10-29 14:46:02 +0000154} // end anonymous namespace
155
Evan Cheng275944a2011-07-25 21:32:49 +0000156namespace llvm {
157 // FIXME: TableGen this?
158 extern MCRegisterClass ARMMCRegisterClasses[]; // In ARMGenRegisterInfo.inc.
159}
160
Chris Lattner3a697562010-10-28 17:20:03 +0000161namespace {
162
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000163/// ARMOperand - Instances of this class represent a parsed ARM machine
164/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000165class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000166 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000167 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000168 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000169 CoprocNum,
170 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000171 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000172 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000173 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000174 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000175 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000176 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000177 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000178 DPRRegisterList,
179 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000180 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000181 ShiftedImmediate,
Owen Anderson00828302011-03-18 22:50:18 +0000182 Shifter,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000183 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000184 } Kind;
185
Sean Callanan76264762010-04-02 22:27:05 +0000186 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000187 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000188
189 union {
190 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000191 ARMCC::CondCodes Val;
192 } CC;
193
194 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000195 ARM_MB::MemBOpt Val;
196 } MBOpt;
197
198 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000199 unsigned Val;
200 } Cop;
201
202 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000203 ARM_PROC::IFlags Val;
204 } IFlags;
205
206 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000207 unsigned Val;
208 } MMask;
209
210 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000211 const char *Data;
212 unsigned Length;
213 } Tok;
214
215 struct {
216 unsigned RegNum;
217 } Reg;
218
Bill Wendling8155e5b2010-11-06 22:19:43 +0000219 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000220 const MCExpr *Val;
221 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000222
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000223 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000224 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000225 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000226 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000227 union {
228 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
229 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
230 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000231 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000232 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000233 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000234 unsigned Preindexed : 1;
235 unsigned Postindexed : 1;
236 unsigned OffsetIsReg : 1;
237 unsigned Negative : 1; // only used when OffsetIsReg is true
238 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000239 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000240
241 struct {
242 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000243 unsigned Imm;
Owen Anderson00828302011-03-18 22:50:18 +0000244 } Shift;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000245 struct {
246 ARM_AM::ShiftOpc ShiftTy;
247 unsigned SrcReg;
248 unsigned ShiftReg;
249 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000250 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000251 struct {
252 ARM_AM::ShiftOpc ShiftTy;
253 unsigned SrcReg;
254 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000255 } RegShiftedImm;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000256 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000257
Bill Wendling146018f2010-11-06 21:42:12 +0000258 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
259public:
Sean Callanan76264762010-04-02 22:27:05 +0000260 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
261 Kind = o.Kind;
262 StartLoc = o.StartLoc;
263 EndLoc = o.EndLoc;
264 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000265 case CondCode:
266 CC = o.CC;
267 break;
Sean Callanan76264762010-04-02 22:27:05 +0000268 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000269 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000270 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000271 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000272 case Register:
273 Reg = o.Reg;
274 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000275 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000276 case DPRRegisterList:
277 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000278 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000279 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000280 case CoprocNum:
281 case CoprocReg:
282 Cop = o.Cop;
283 break;
Sean Callanan76264762010-04-02 22:27:05 +0000284 case Immediate:
285 Imm = o.Imm;
286 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000287 case MemBarrierOpt:
288 MBOpt = o.MBOpt;
289 break;
Sean Callanan76264762010-04-02 22:27:05 +0000290 case Memory:
291 Mem = o.Mem;
292 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000293 case MSRMask:
294 MMask = o.MMask;
295 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000296 case ProcIFlags:
297 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000298 break;
299 case Shifter:
300 Shift = o.Shift;
301 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000302 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000303 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000304 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000305 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000306 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000307 break;
Sean Callanan76264762010-04-02 22:27:05 +0000308 }
309 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000310
Sean Callanan76264762010-04-02 22:27:05 +0000311 /// getStartLoc - Get the location of the first token of this operand.
312 SMLoc getStartLoc() const { return StartLoc; }
313 /// getEndLoc - Get the location of the last token of this operand.
314 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000315
Daniel Dunbar8462b302010-08-11 06:36:53 +0000316 ARMCC::CondCodes getCondCode() const {
317 assert(Kind == CondCode && "Invalid access!");
318 return CC.Val;
319 }
320
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000321 unsigned getCoproc() const {
322 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
323 return Cop.Val;
324 }
325
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000326 StringRef getToken() const {
327 assert(Kind == Token && "Invalid access!");
328 return StringRef(Tok.Data, Tok.Length);
329 }
330
331 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000332 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000333 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000334 }
335
Bill Wendling5fa22a12010-11-09 23:28:44 +0000336 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000337 assert((Kind == RegisterList || Kind == DPRRegisterList ||
338 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000339 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000340 }
341
Kevin Enderbycfe07242009-10-13 22:19:02 +0000342 const MCExpr *getImm() const {
343 assert(Kind == Immediate && "Invalid access!");
344 return Imm.Val;
345 }
346
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000347 ARM_MB::MemBOpt getMemBarrierOpt() const {
348 assert(Kind == MemBarrierOpt && "Invalid access!");
349 return MBOpt.Val;
350 }
351
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000352 ARM_PROC::IFlags getProcIFlags() const {
353 assert(Kind == ProcIFlags && "Invalid access!");
354 return IFlags.Val;
355 }
356
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000357 unsigned getMSRMask() const {
358 assert(Kind == MSRMask && "Invalid access!");
359 return MMask.Val;
360 }
361
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000362 /// @name Memory Operand Accessors
363 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000364 ARMII::AddrMode getMemAddrMode() const {
365 return Mem.AddrMode;
366 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000367 unsigned getMemBaseRegNum() const {
368 return Mem.BaseRegNum;
369 }
370 unsigned getMemOffsetRegNum() const {
371 assert(Mem.OffsetIsReg && "Invalid access!");
372 return Mem.Offset.RegNum;
373 }
374 const MCExpr *getMemOffset() const {
375 assert(!Mem.OffsetIsReg && "Invalid access!");
376 return Mem.Offset.Value;
377 }
378 unsigned getMemOffsetRegShifted() const {
379 assert(Mem.OffsetIsReg && "Invalid access!");
380 return Mem.OffsetRegShifted;
381 }
382 const MCExpr *getMemShiftAmount() const {
383 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
384 return Mem.ShiftAmount;
385 }
Owen Anderson00828302011-03-18 22:50:18 +0000386 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000387 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
388 return Mem.ShiftType;
389 }
390 bool getMemPreindexed() const { return Mem.Preindexed; }
391 bool getMemPostindexed() const { return Mem.Postindexed; }
392 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
393 bool getMemNegative() const { return Mem.Negative; }
394 bool getMemWriteback() const { return Mem.Writeback; }
395
396 /// @}
397
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000398 bool isCoprocNum() const { return Kind == CoprocNum; }
399 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000400 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000401 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000402 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000403 bool isImm0_255() const {
404 if (Kind != Immediate)
405 return false;
406 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
407 if (!CE) return false;
408 int64_t Value = CE->getValue();
409 return Value >= 0 && Value < 256;
410 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000411 bool isImm0_7() const {
412 if (Kind != Immediate)
413 return false;
414 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
415 if (!CE) return false;
416 int64_t Value = CE->getValue();
417 return Value >= 0 && Value < 8;
418 }
419 bool isImm0_15() const {
420 if (Kind != Immediate)
421 return false;
422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
423 if (!CE) return false;
424 int64_t Value = CE->getValue();
425 return Value >= 0 && Value < 16;
426 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000427 bool isImm0_31() const {
428 if (Kind != Immediate)
429 return false;
430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
431 if (!CE) return false;
432 int64_t Value = CE->getValue();
433 return Value >= 0 && Value < 32;
434 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000435 bool isImm1_32() const {
436 if (Kind != Immediate)
437 return false;
438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
439 if (!CE) return false;
440 int64_t Value = CE->getValue();
441 return Value > 0 && Value < 33;
442 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000443 bool isImm0_65535() const {
444 if (Kind != Immediate)
445 return false;
446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
447 if (!CE) return false;
448 int64_t Value = CE->getValue();
449 return Value >= 0 && Value < 65536;
450 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000451 bool isImm0_65535Expr() const {
452 if (Kind != Immediate)
453 return false;
454 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
455 // If it's not a constant expression, it'll generate a fixup and be
456 // handled later.
457 if (!CE) return true;
458 int64_t Value = CE->getValue();
459 return Value >= 0 && Value < 65536;
460 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000461 bool isPKHLSLImm() const {
462 if (Kind != Immediate)
463 return false;
464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
465 if (!CE) return false;
466 int64_t Value = CE->getValue();
467 return Value >= 0 && Value < 32;
468 }
469 bool isPKHASRImm() const {
470 if (Kind != Immediate)
471 return false;
472 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
473 if (!CE) return false;
474 int64_t Value = CE->getValue();
475 return Value > 0 && Value <= 32;
476 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000477 bool isARMSOImm() const {
478 if (Kind != Immediate)
479 return false;
480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
481 if (!CE) return false;
482 int64_t Value = CE->getValue();
483 return ARM_AM::getSOImmVal(Value) != -1;
484 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000485 bool isT2SOImm() const {
486 if (Kind != Immediate)
487 return false;
488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
489 if (!CE) return false;
490 int64_t Value = CE->getValue();
491 return ARM_AM::getT2SOImmVal(Value) != -1;
492 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000493 bool isSetEndImm() const {
494 if (Kind != Immediate)
495 return false;
496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
497 if (!CE) return false;
498 int64_t Value = CE->getValue();
499 return Value == 1 || Value == 0;
500 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000501 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000502 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000503 bool isDPRRegList() const { return Kind == DPRRegisterList; }
504 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000505 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000506 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000507 bool isMemory() const { return Kind == Memory; }
Owen Anderson00828302011-03-18 22:50:18 +0000508 bool isShifter() const { return Kind == Shifter; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000509 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
510 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000511 bool isMemMode2() const {
512 if (getMemAddrMode() != ARMII::AddrMode2)
513 return false;
514
515 if (getMemOffsetIsReg())
516 return true;
517
518 if (getMemNegative() &&
519 !(getMemPostindexed() || getMemPreindexed()))
520 return false;
521
522 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
523 if (!CE) return false;
524 int64_t Value = CE->getValue();
525
526 // The offset must be in the range 0-4095 (imm12).
527 if (Value > 4095 || Value < -4095)
528 return false;
529
530 return true;
531 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000532 bool isMemMode3() const {
533 if (getMemAddrMode() != ARMII::AddrMode3)
534 return false;
535
536 if (getMemOffsetIsReg()) {
537 if (getMemOffsetRegShifted())
538 return false; // No shift with offset reg allowed
539 return true;
540 }
541
542 if (getMemNegative() &&
543 !(getMemPostindexed() || getMemPreindexed()))
544 return false;
545
546 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
547 if (!CE) return false;
548 int64_t Value = CE->getValue();
549
550 // The offset must be in the range 0-255 (imm8).
551 if (Value > 255 || Value < -255)
552 return false;
553
554 return true;
555 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000556 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000557 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
558 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000559 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000560
Daniel Dunbar4b462672011-01-18 05:55:27 +0000561 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000562 if (!CE) return false;
563
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000564 // The offset must be a multiple of 4 in the range 0-1020.
565 int64_t Value = CE->getValue();
566 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
567 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000568 bool isMemMode7() const {
569 if (!isMemory() ||
570 getMemPreindexed() ||
571 getMemPostindexed() ||
572 getMemOffsetIsReg() ||
573 getMemNegative() ||
574 getMemWriteback())
575 return false;
576
577 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
578 if (!CE) return false;
579
580 if (CE->getValue())
581 return false;
582
583 return true;
584 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000585 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000586 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000587 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000588 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000589 }
590 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000591 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000592 return false;
593
Daniel Dunbar4b462672011-01-18 05:55:27 +0000594 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000595 if (!CE) return false;
596
597 // The offset must be a multiple of 4 in the range 0-124.
598 uint64_t Value = CE->getValue();
599 return ((Value & 0x3) == 0 && Value <= 124);
600 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000601 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000602 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000603
604 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000605 // Add as immediates when possible. Null MCExpr = 0.
606 if (Expr == 0)
607 Inst.addOperand(MCOperand::CreateImm(0));
608 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000609 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
610 else
611 Inst.addOperand(MCOperand::CreateExpr(Expr));
612 }
613
Daniel Dunbar8462b302010-08-11 06:36:53 +0000614 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000615 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000616 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000617 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
618 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000619 }
620
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000621 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
622 assert(N == 1 && "Invalid number of operands!");
623 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
624 }
625
626 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
627 assert(N == 1 && "Invalid number of operands!");
628 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
629 }
630
Jim Grosbachd67641b2010-12-06 18:21:12 +0000631 void addCCOutOperands(MCInst &Inst, unsigned N) const {
632 assert(N == 1 && "Invalid number of operands!");
633 Inst.addOperand(MCOperand::CreateReg(getReg()));
634 }
635
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000636 void addRegOperands(MCInst &Inst, unsigned N) const {
637 assert(N == 1 && "Invalid number of operands!");
638 Inst.addOperand(MCOperand::CreateReg(getReg()));
639 }
640
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000641 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000642 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000643 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
644 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
645 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000646 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000647 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000648 }
649
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000650 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000651 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000652 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
653 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000654 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000655 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000656 }
657
658
Owen Anderson00828302011-03-18 22:50:18 +0000659 void addShifterOperands(MCInst &Inst, unsigned N) const {
660 assert(N == 1 && "Invalid number of operands!");
661 Inst.addOperand(MCOperand::CreateImm(
662 ARM_AM::getSORegOpc(Shift.ShiftTy, 0)));
663 }
664
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000665 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000666 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000667 const SmallVectorImpl<unsigned> &RegList = getRegList();
668 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000669 I = RegList.begin(), E = RegList.end(); I != E; ++I)
670 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000671 }
672
Bill Wendling0f630752010-11-17 04:32:08 +0000673 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
674 addRegListOperands(Inst, N);
675 }
676
677 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
678 addRegListOperands(Inst, N);
679 }
680
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000681 void addImmOperands(MCInst &Inst, unsigned N) const {
682 assert(N == 1 && "Invalid number of operands!");
683 addExpr(Inst, getImm());
684 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000685
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000686 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
687 assert(N == 1 && "Invalid number of operands!");
688 addExpr(Inst, getImm());
689 }
690
Jim Grosbach83ab0702011-07-13 22:01:08 +0000691 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
692 assert(N == 1 && "Invalid number of operands!");
693 addExpr(Inst, getImm());
694 }
695
696 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
697 assert(N == 1 && "Invalid number of operands!");
698 addExpr(Inst, getImm());
699 }
700
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000701 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
702 assert(N == 1 && "Invalid number of operands!");
703 addExpr(Inst, getImm());
704 }
705
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000706 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
707 assert(N == 1 && "Invalid number of operands!");
708 // The constant encodes as the immediate-1, and we store in the instruction
709 // the bits as encoded, so subtract off one here.
710 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
711 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
712 }
713
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000714 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
715 assert(N == 1 && "Invalid number of operands!");
716 addExpr(Inst, getImm());
717 }
718
Jim Grosbachffa32252011-07-19 19:13:28 +0000719 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
720 assert(N == 1 && "Invalid number of operands!");
721 addExpr(Inst, getImm());
722 }
723
Jim Grosbachf6c05252011-07-21 17:23:04 +0000724 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
725 assert(N == 1 && "Invalid number of operands!");
726 addExpr(Inst, getImm());
727 }
728
729 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
730 assert(N == 1 && "Invalid number of operands!");
731 // An ASR value of 32 encodes as 0, so that's how we want to add it to
732 // the instruction as well.
733 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
734 int Val = CE->getValue();
735 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
736 }
737
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000738 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
739 assert(N == 1 && "Invalid number of operands!");
740 addExpr(Inst, getImm());
741 }
742
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000743 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
744 assert(N == 1 && "Invalid number of operands!");
745 addExpr(Inst, getImm());
746 }
747
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000748 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
749 assert(N == 1 && "Invalid number of operands!");
750 addExpr(Inst, getImm());
751 }
752
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000753 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
754 assert(N == 1 && "Invalid number of operands!");
755 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
756 }
757
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000758 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
759 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
760 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
761
762 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000763 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000764 assert((CE || CE->getValue() == 0) &&
765 "No offset operand support in mode 7");
766 }
767
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000768 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
769 assert(isMemMode2() && "Invalid mode or number of operands!");
770 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
771 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
772
773 if (getMemOffsetIsReg()) {
774 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
775
776 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
777 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
778 int64_t ShiftAmount = 0;
779
780 if (getMemOffsetRegShifted()) {
781 ShOpc = getMemShiftType();
782 const MCConstantExpr *CE =
783 dyn_cast<MCConstantExpr>(getMemShiftAmount());
784 ShiftAmount = CE->getValue();
785 }
786
787 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
788 ShOpc, IdxMode)));
789 return;
790 }
791
792 // Create a operand placeholder to always yield the same number of operands.
793 Inst.addOperand(MCOperand::CreateReg(0));
794
795 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
796 // the difference?
797 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
798 assert(CE && "Non-constant mode 2 offset operand!");
799 int64_t Offset = CE->getValue();
800
801 if (Offset >= 0)
802 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
803 Offset, ARM_AM::no_shift, IdxMode)));
804 else
805 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
806 -Offset, ARM_AM::no_shift, IdxMode)));
807 }
808
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000809 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
810 assert(isMemMode3() && "Invalid mode or number of operands!");
811 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
812 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
813
814 if (getMemOffsetIsReg()) {
815 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
816
817 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
818 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
819 IdxMode)));
820 return;
821 }
822
823 // Create a operand placeholder to always yield the same number of operands.
824 Inst.addOperand(MCOperand::CreateReg(0));
825
826 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
827 // the difference?
828 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
829 assert(CE && "Non-constant mode 3 offset operand!");
830 int64_t Offset = CE->getValue();
831
832 if (Offset >= 0)
833 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
834 Offset, IdxMode)));
835 else
836 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
837 -Offset, IdxMode)));
838 }
839
Chris Lattner14b93852010-10-29 00:27:31 +0000840 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
841 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000842
Daniel Dunbar4b462672011-01-18 05:55:27 +0000843 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
844 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000845
Jim Grosbach80eb2332010-10-29 17:41:25 +0000846 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
847 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000849 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000850
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000851 // The MCInst offset operand doesn't include the low two bits (like
852 // the instruction encoding).
853 int64_t Offset = CE->getValue() / 4;
854 if (Offset >= 0)
855 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
856 Offset)));
857 else
858 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
859 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000860 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000861
Bill Wendlingf4caf692010-12-14 03:36:38 +0000862 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
863 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000864 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
865 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000866 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000867
Bill Wendlingf4caf692010-12-14 03:36:38 +0000868 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
869 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000870 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
871 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000872 assert(CE && "Non-constant mode offset operand!");
873 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000874 }
875
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000876 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
877 assert(N == 1 && "Invalid number of operands!");
878 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
879 }
880
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000881 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
882 assert(N == 1 && "Invalid number of operands!");
883 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
884 }
885
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000886 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000887
Chris Lattner3a697562010-10-28 17:20:03 +0000888 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
889 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000890 Op->CC.Val = CC;
891 Op->StartLoc = S;
892 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000893 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000894 }
895
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000896 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
897 ARMOperand *Op = new ARMOperand(CoprocNum);
898 Op->Cop.Val = CopVal;
899 Op->StartLoc = S;
900 Op->EndLoc = S;
901 return Op;
902 }
903
904 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
905 ARMOperand *Op = new ARMOperand(CoprocReg);
906 Op->Cop.Val = CopVal;
907 Op->StartLoc = S;
908 Op->EndLoc = S;
909 return Op;
910 }
911
Jim Grosbachd67641b2010-12-06 18:21:12 +0000912 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
913 ARMOperand *Op = new ARMOperand(CCOut);
914 Op->Reg.RegNum = RegNum;
915 Op->StartLoc = S;
916 Op->EndLoc = S;
917 return Op;
918 }
919
Chris Lattner3a697562010-10-28 17:20:03 +0000920 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
921 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000922 Op->Tok.Data = Str.data();
923 Op->Tok.Length = Str.size();
924 Op->StartLoc = S;
925 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000926 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000927 }
928
Bill Wendling50d0f582010-11-18 23:43:05 +0000929 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000930 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000931 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000932 Op->StartLoc = S;
933 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000934 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000935 }
936
Jim Grosbache8606dc2011-07-13 17:50:29 +0000937 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
938 unsigned SrcReg,
939 unsigned ShiftReg,
940 unsigned ShiftImm,
941 SMLoc S, SMLoc E) {
942 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000943 Op->RegShiftedReg.ShiftTy = ShTy;
944 Op->RegShiftedReg.SrcReg = SrcReg;
945 Op->RegShiftedReg.ShiftReg = ShiftReg;
946 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000947 Op->StartLoc = S;
948 Op->EndLoc = E;
949 return Op;
950 }
951
Owen Anderson92a20222011-07-21 18:54:16 +0000952 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
953 unsigned SrcReg,
954 unsigned ShiftImm,
955 SMLoc S, SMLoc E) {
956 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000957 Op->RegShiftedImm.ShiftTy = ShTy;
958 Op->RegShiftedImm.SrcReg = SrcReg;
959 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000960 Op->StartLoc = S;
961 Op->EndLoc = E;
962 return Op;
963 }
964
Owen Anderson00828302011-03-18 22:50:18 +0000965 static ARMOperand *CreateShifter(ARM_AM::ShiftOpc ShTy,
966 SMLoc S, SMLoc E) {
967 ARMOperand *Op = new ARMOperand(Shifter);
968 Op->Shift.ShiftTy = ShTy;
969 Op->StartLoc = S;
970 Op->EndLoc = E;
971 return Op;
972 }
973
Bill Wendling7729e062010-11-09 22:44:22 +0000974 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +0000975 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000976 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +0000977 KindTy Kind = RegisterList;
978
Evan Cheng275944a2011-07-25 21:32:49 +0000979 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
980 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +0000981 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +0000982 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
983 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +0000984 Kind = SPRRegisterList;
985
986 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +0000987 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000988 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +0000989 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +0000990 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000991 Op->StartLoc = StartLoc;
992 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000993 return Op;
994 }
995
Chris Lattner3a697562010-10-28 17:20:03 +0000996 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
997 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +0000998 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +0000999 Op->StartLoc = S;
1000 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001001 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001002 }
1003
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001004 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
1005 bool OffsetIsReg, const MCExpr *Offset,
1006 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001007 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +00001008 const MCExpr *ShiftAmount, bool Preindexed,
1009 bool Postindexed, bool Negative, bool Writeback,
1010 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +00001011 assert((OffsetRegNum == -1 || OffsetIsReg) &&
1012 "OffsetRegNum must imply OffsetIsReg!");
1013 assert((!OffsetRegShifted || OffsetIsReg) &&
1014 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +00001015 assert((Offset || OffsetIsReg) &&
1016 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +00001017 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
1018 "Cannot have shift amount without shifted register offset!");
1019 assert((!Offset || !OffsetIsReg) &&
1020 "Cannot have expression offset and register offset!");
1021
Chris Lattner3a697562010-10-28 17:20:03 +00001022 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001023 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +00001024 Op->Mem.BaseRegNum = BaseRegNum;
1025 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +00001026 if (OffsetIsReg)
1027 Op->Mem.Offset.RegNum = OffsetRegNum;
1028 else
1029 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +00001030 Op->Mem.OffsetRegShifted = OffsetRegShifted;
1031 Op->Mem.ShiftType = ShiftType;
1032 Op->Mem.ShiftAmount = ShiftAmount;
1033 Op->Mem.Preindexed = Preindexed;
1034 Op->Mem.Postindexed = Postindexed;
1035 Op->Mem.Negative = Negative;
1036 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +00001037
Sean Callanan76264762010-04-02 22:27:05 +00001038 Op->StartLoc = S;
1039 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001040 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001041 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001042
1043 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1044 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1045 Op->MBOpt.Val = Opt;
1046 Op->StartLoc = S;
1047 Op->EndLoc = S;
1048 return Op;
1049 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001050
1051 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1052 ARMOperand *Op = new ARMOperand(ProcIFlags);
1053 Op->IFlags.Val = IFlags;
1054 Op->StartLoc = S;
1055 Op->EndLoc = S;
1056 return Op;
1057 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001058
1059 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1060 ARMOperand *Op = new ARMOperand(MSRMask);
1061 Op->MMask.Val = MMask;
1062 Op->StartLoc = S;
1063 Op->EndLoc = S;
1064 return Op;
1065 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001066};
1067
1068} // end anonymous namespace.
1069
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001070void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001071 switch (Kind) {
1072 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001073 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001074 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001075 case CCOut:
1076 OS << "<ccout " << getReg() << ">";
1077 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001078 case CoprocNum:
1079 OS << "<coprocessor number: " << getCoproc() << ">";
1080 break;
1081 case CoprocReg:
1082 OS << "<coprocessor register: " << getCoproc() << ">";
1083 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001084 case MSRMask:
1085 OS << "<mask: " << getMSRMask() << ">";
1086 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001087 case Immediate:
1088 getImm()->print(OS);
1089 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001090 case MemBarrierOpt:
1091 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1092 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001093 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001094 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001095 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1096 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001097 if (getMemOffsetIsReg()) {
1098 OS << " offset:<register " << getMemOffsetRegNum();
1099 if (getMemOffsetRegShifted()) {
1100 OS << " offset-shift-type:" << getMemShiftType();
1101 OS << " offset-shift-amount:" << *getMemShiftAmount();
1102 }
1103 } else {
1104 OS << " offset:" << *getMemOffset();
1105 }
1106 if (getMemOffsetIsReg())
1107 OS << " (offset-is-reg)";
1108 if (getMemPreindexed())
1109 OS << " (pre-indexed)";
1110 if (getMemPostindexed())
1111 OS << " (post-indexed)";
1112 if (getMemNegative())
1113 OS << " (negative)";
1114 if (getMemWriteback())
1115 OS << " (writeback)";
1116 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001117 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001118 case ProcIFlags: {
1119 OS << "<ARM_PROC::";
1120 unsigned IFlags = getProcIFlags();
1121 for (int i=2; i >= 0; --i)
1122 if (IFlags & (1 << i))
1123 OS << ARM_PROC::IFlagsToString(1 << i);
1124 OS << ">";
1125 break;
1126 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001127 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001128 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001129 break;
Owen Anderson00828302011-03-18 22:50:18 +00001130 case Shifter:
Jim Grosbache8606dc2011-07-13 17:50:29 +00001131 OS << "<shifter " << ARM_AM::getShiftOpcStr(Shift.ShiftTy) << ">";
1132 break;
1133 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001134 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001135 << RegShiftedReg.SrcReg
1136 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1137 << ", " << RegShiftedReg.ShiftReg << ", "
1138 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001139 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001140 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001141 case ShiftedImmediate:
1142 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001143 << RegShiftedImm.SrcReg
1144 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1145 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001146 << ">";
1147 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001148 case RegisterList:
1149 case DPRRegisterList:
1150 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001151 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001152
Bill Wendling5fa22a12010-11-09 23:28:44 +00001153 const SmallVectorImpl<unsigned> &RegList = getRegList();
1154 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001155 I = RegList.begin(), E = RegList.end(); I != E; ) {
1156 OS << *I;
1157 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001158 }
1159
1160 OS << ">";
1161 break;
1162 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001163 case Token:
1164 OS << "'" << getToken() << "'";
1165 break;
1166 }
1167}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001168
1169/// @name Auto-generated Match Functions
1170/// {
1171
1172static unsigned MatchRegisterName(StringRef Name);
1173
1174/// }
1175
Bob Wilson69df7232011-02-03 21:46:10 +00001176bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1177 SMLoc &StartLoc, SMLoc &EndLoc) {
Roman Divackybf755322011-01-27 17:14:22 +00001178 RegNo = TryParseRegister();
1179
1180 return (RegNo == (unsigned)-1);
1181}
1182
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001183/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001184/// and if it is a register name the token is eaten and the register number is
1185/// returned. Otherwise return -1.
1186///
1187int ARMAsmParser::TryParseRegister() {
1188 const AsmToken &Tok = Parser.getTok();
1189 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001190
Chris Lattnere5658fa2010-10-30 04:09:10 +00001191 // FIXME: Validate register for the current architecture; we have to do
1192 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001193 std::string upperCase = Tok.getString().str();
1194 std::string lowerCase = LowercaseString(upperCase);
1195 unsigned RegNum = MatchRegisterName(lowerCase);
1196 if (!RegNum) {
1197 RegNum = StringSwitch<unsigned>(lowerCase)
1198 .Case("r13", ARM::SP)
1199 .Case("r14", ARM::LR)
1200 .Case("r15", ARM::PC)
1201 .Case("ip", ARM::R12)
1202 .Default(0);
1203 }
1204 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001205
Chris Lattnere5658fa2010-10-30 04:09:10 +00001206 Parser.Lex(); // Eat identifier token.
1207 return RegNum;
1208}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001209
Jim Grosbach19906722011-07-13 18:49:30 +00001210// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1211// If a recoverable error occurs, return 1. If an irrecoverable error
1212// occurs, return -1. An irrecoverable error is one where tokens have been
1213// consumed in the process of trying to parse the shifter (i.e., when it is
1214// indeed a shifter operand, but malformed).
1215int ARMAsmParser::TryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001216 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1217 SMLoc S = Parser.getTok().getLoc();
1218 const AsmToken &Tok = Parser.getTok();
1219 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1220
1221 std::string upperCase = Tok.getString().str();
1222 std::string lowerCase = LowercaseString(upperCase);
1223 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1224 .Case("lsl", ARM_AM::lsl)
1225 .Case("lsr", ARM_AM::lsr)
1226 .Case("asr", ARM_AM::asr)
1227 .Case("ror", ARM_AM::ror)
1228 .Case("rrx", ARM_AM::rrx)
1229 .Default(ARM_AM::no_shift);
1230
1231 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001232 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001233
Jim Grosbache8606dc2011-07-13 17:50:29 +00001234 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001235
Jim Grosbache8606dc2011-07-13 17:50:29 +00001236 // The source register for the shift has already been added to the
1237 // operand list, so we need to pop it off and combine it into the shifted
1238 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001239 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001240 if (!PrevOp->isReg())
1241 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1242 int SrcReg = PrevOp->getReg();
1243 int64_t Imm = 0;
1244 int ShiftReg = 0;
1245 if (ShiftTy == ARM_AM::rrx) {
1246 // RRX Doesn't have an explicit shift amount. The encoder expects
1247 // the shift register to be the same as the source register. Seems odd,
1248 // but OK.
1249 ShiftReg = SrcReg;
1250 } else {
1251 // Figure out if this is shifted by a constant or a register (for non-RRX).
1252 if (Parser.getTok().is(AsmToken::Hash)) {
1253 Parser.Lex(); // Eat hash.
1254 SMLoc ImmLoc = Parser.getTok().getLoc();
1255 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001256 if (getParser().ParseExpression(ShiftExpr)) {
1257 Error(ImmLoc, "invalid immediate shift value");
1258 return -1;
1259 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001260 // The expression must be evaluatable as an immediate.
1261 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001262 if (!CE) {
1263 Error(ImmLoc, "invalid immediate shift value");
1264 return -1;
1265 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001266 // Range check the immediate.
1267 // lsl, ror: 0 <= imm <= 31
1268 // lsr, asr: 0 <= imm <= 32
1269 Imm = CE->getValue();
1270 if (Imm < 0 ||
1271 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1272 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001273 Error(ImmLoc, "immediate shift value out of range");
1274 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001275 }
1276 } else if (Parser.getTok().is(AsmToken::Identifier)) {
1277 ShiftReg = TryParseRegister();
1278 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001279 if (ShiftReg == -1) {
1280 Error (L, "expected immediate or register in shift operand");
1281 return -1;
1282 }
1283 } else {
1284 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001285 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001286 return -1;
1287 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001288 }
1289
Owen Anderson92a20222011-07-21 18:54:16 +00001290 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1291 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001292 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001293 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001294 else
1295 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1296 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001297
Jim Grosbach19906722011-07-13 18:49:30 +00001298 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001299}
1300
1301
Bill Wendling50d0f582010-11-18 23:43:05 +00001302/// Try to parse a register name. The token must be an Identifier when called.
1303/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1304/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001305///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001306/// TODO this is likely to change to allow different register types and or to
1307/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001308bool ARMAsmParser::
1309TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001310 SMLoc S = Parser.getTok().getLoc();
1311 int RegNo = TryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001312 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001313 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001314
Bill Wendling50d0f582010-11-18 23:43:05 +00001315 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001316
Chris Lattnere5658fa2010-10-30 04:09:10 +00001317 const AsmToken &ExclaimTok = Parser.getTok();
1318 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001319 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1320 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001321 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001322 }
1323
Bill Wendling50d0f582010-11-18 23:43:05 +00001324 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001325}
1326
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001327/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1328/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1329/// "c5", ...
1330static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001331 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1332 // but efficient.
1333 switch (Name.size()) {
1334 default: break;
1335 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001336 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001337 return -1;
1338 switch (Name[1]) {
1339 default: return -1;
1340 case '0': return 0;
1341 case '1': return 1;
1342 case '2': return 2;
1343 case '3': return 3;
1344 case '4': return 4;
1345 case '5': return 5;
1346 case '6': return 6;
1347 case '7': return 7;
1348 case '8': return 8;
1349 case '9': return 9;
1350 }
1351 break;
1352 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001353 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001354 return -1;
1355 switch (Name[2]) {
1356 default: return -1;
1357 case '0': return 10;
1358 case '1': return 11;
1359 case '2': return 12;
1360 case '3': return 13;
1361 case '4': return 14;
1362 case '5': return 15;
1363 }
1364 break;
1365 }
1366
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001367 return -1;
1368}
1369
Jim Grosbach43904292011-07-25 20:14:50 +00001370/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001371/// token must be an Identifier when called, and if it is a coprocessor
1372/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001373ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001374parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001375 SMLoc S = Parser.getTok().getLoc();
1376 const AsmToken &Tok = Parser.getTok();
1377 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1378
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001379 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001380 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001381 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001382
1383 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001384 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001385 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001386}
1387
Jim Grosbach43904292011-07-25 20:14:50 +00001388/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001389/// token must be an Identifier when called, and if it is a coprocessor
1390/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001391ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001392parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001393 SMLoc S = Parser.getTok().getLoc();
1394 const AsmToken &Tok = Parser.getTok();
1395 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1396
1397 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1398 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001399 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001400
1401 Parser.Lex(); // Eat identifier token.
1402 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001403 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001404}
1405
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001406/// Parse a register list, return it if successful else return null. The first
1407/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001408bool ARMAsmParser::
1409ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001410 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001411 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001412 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001413
Bill Wendling7729e062010-11-09 22:44:22 +00001414 // Read the rest of the registers in the list.
1415 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001416 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001417
Bill Wendling7729e062010-11-09 22:44:22 +00001418 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001419 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001420 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001421
Sean Callanan18b83232010-01-19 21:44:56 +00001422 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001423 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001424 if (RegTok.isNot(AsmToken::Identifier)) {
1425 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001426 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001427 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001428
Bill Wendling1d6a2652010-11-06 10:40:24 +00001429 int RegNum = TryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001430 if (RegNum == -1) {
1431 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001432 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001433 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001434
Bill Wendlinge7176102010-11-06 22:36:58 +00001435 if (IsRange) {
1436 int Reg = PrevRegNum;
1437 do {
1438 ++Reg;
1439 Registers.push_back(std::make_pair(Reg, RegLoc));
1440 } while (Reg != RegNum);
1441 } else {
1442 Registers.push_back(std::make_pair(RegNum, RegLoc));
1443 }
1444
1445 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001446 } while (Parser.getTok().is(AsmToken::Comma) ||
1447 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001448
1449 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001450 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001451 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1452 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001453 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001454 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001455
Bill Wendlinge7176102010-11-06 22:36:58 +00001456 SMLoc E = RCurlyTok.getLoc();
1457 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001458
Bill Wendlinge7176102010-11-06 22:36:58 +00001459 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001460 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001461 RI = Registers.begin(), RE = Registers.end();
1462
Bill Wendling7caebff2011-01-12 21:20:59 +00001463 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001464 bool EmittedWarning = false;
1465
Bill Wendling7caebff2011-01-12 21:20:59 +00001466 DenseMap<unsigned, bool> RegMap;
1467 RegMap[HighRegNum] = true;
1468
Bill Wendlinge7176102010-11-06 22:36:58 +00001469 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001470 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001471 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001472
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001473 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001474 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001475 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001476 }
1477
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001478 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001479 Warning(RegInfo.second,
1480 "register not in ascending order in register list");
1481
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001482 RegMap[Reg] = true;
1483 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001484 }
1485
Bill Wendling50d0f582010-11-18 23:43:05 +00001486 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1487 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001488}
1489
Jim Grosbach43904292011-07-25 20:14:50 +00001490/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001491ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001492parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001493 SMLoc S = Parser.getTok().getLoc();
1494 const AsmToken &Tok = Parser.getTok();
1495 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1496 StringRef OptStr = Tok.getString();
1497
1498 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1499 .Case("sy", ARM_MB::SY)
1500 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001501 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001502 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001503 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001504 .Case("ishst", ARM_MB::ISHST)
1505 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001506 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001507 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001508 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001509 .Case("osh", ARM_MB::OSH)
1510 .Case("oshst", ARM_MB::OSHST)
1511 .Default(~0U);
1512
1513 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001514 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001515
1516 Parser.Lex(); // Eat identifier token.
1517 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001518 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001519}
1520
Jim Grosbach43904292011-07-25 20:14:50 +00001521/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001522ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001523parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001524 SMLoc S = Parser.getTok().getLoc();
1525 const AsmToken &Tok = Parser.getTok();
1526 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1527 StringRef IFlagsStr = Tok.getString();
1528
1529 unsigned IFlags = 0;
1530 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1531 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1532 .Case("a", ARM_PROC::A)
1533 .Case("i", ARM_PROC::I)
1534 .Case("f", ARM_PROC::F)
1535 .Default(~0U);
1536
1537 // If some specific iflag is already set, it means that some letter is
1538 // present more than once, this is not acceptable.
1539 if (Flag == ~0U || (IFlags & Flag))
1540 return MatchOperand_NoMatch;
1541
1542 IFlags |= Flag;
1543 }
1544
1545 Parser.Lex(); // Eat identifier token.
1546 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1547 return MatchOperand_Success;
1548}
1549
Jim Grosbach43904292011-07-25 20:14:50 +00001550/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001551ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001552parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001553 SMLoc S = Parser.getTok().getLoc();
1554 const AsmToken &Tok = Parser.getTok();
1555 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1556 StringRef Mask = Tok.getString();
1557
1558 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1559 size_t Start = 0, Next = Mask.find('_');
1560 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001561 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001562 if (Next != StringRef::npos)
1563 Flags = Mask.slice(Next+1, Mask.size());
1564
1565 // FlagsVal contains the complete mask:
1566 // 3-0: Mask
1567 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1568 unsigned FlagsVal = 0;
1569
1570 if (SpecReg == "apsr") {
1571 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001572 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001573 .Case("g", 0x4) // same as CPSR_s
1574 .Case("nzcvqg", 0xc) // same as CPSR_fs
1575 .Default(~0U);
1576
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001577 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001578 if (!Flags.empty())
1579 return MatchOperand_NoMatch;
1580 else
1581 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001582 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001583 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001584 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1585 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001586 for (int i = 0, e = Flags.size(); i != e; ++i) {
1587 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1588 .Case("c", 1)
1589 .Case("x", 2)
1590 .Case("s", 4)
1591 .Case("f", 8)
1592 .Default(~0U);
1593
1594 // If some specific flag is already set, it means that some letter is
1595 // present more than once, this is not acceptable.
1596 if (FlagsVal == ~0U || (FlagsVal & Flag))
1597 return MatchOperand_NoMatch;
1598 FlagsVal |= Flag;
1599 }
1600 } else // No match for special register.
1601 return MatchOperand_NoMatch;
1602
1603 // Special register without flags are equivalent to "fc" flags.
1604 if (!FlagsVal)
1605 FlagsVal = 0x9;
1606
1607 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1608 if (SpecReg == "spsr")
1609 FlagsVal |= 16;
1610
1611 Parser.Lex(); // Eat identifier token.
1612 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1613 return MatchOperand_Success;
1614}
1615
Jim Grosbach43904292011-07-25 20:14:50 +00001616/// parseMemMode2Operand - Try to parse memory addressing mode 2 operand.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001617ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001618parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001619 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001620
1621 if (ParseMemory(Operands, ARMII::AddrMode2))
1622 return MatchOperand_NoMatch;
1623
1624 return MatchOperand_Success;
1625}
1626
Jim Grosbach43904292011-07-25 20:14:50 +00001627/// parseMemMode3Operand - Try to parse memory addressing mode 3 operand.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001628ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001629parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001630 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1631
1632 if (ParseMemory(Operands, ARMII::AddrMode3))
1633 return MatchOperand_NoMatch;
1634
1635 return MatchOperand_Success;
1636}
1637
Jim Grosbachf6c05252011-07-21 17:23:04 +00001638ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1639parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1640 int Low, int High) {
1641 const AsmToken &Tok = Parser.getTok();
1642 if (Tok.isNot(AsmToken::Identifier)) {
1643 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1644 return MatchOperand_ParseFail;
1645 }
1646 StringRef ShiftName = Tok.getString();
1647 std::string LowerOp = LowercaseString(Op);
1648 std::string UpperOp = UppercaseString(Op);
1649 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1650 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1651 return MatchOperand_ParseFail;
1652 }
1653 Parser.Lex(); // Eat shift type token.
1654
1655 // There must be a '#' and a shift amount.
1656 if (Parser.getTok().isNot(AsmToken::Hash)) {
1657 Error(Parser.getTok().getLoc(), "'#' expected");
1658 return MatchOperand_ParseFail;
1659 }
1660 Parser.Lex(); // Eat hash token.
1661
1662 const MCExpr *ShiftAmount;
1663 SMLoc Loc = Parser.getTok().getLoc();
1664 if (getParser().ParseExpression(ShiftAmount)) {
1665 Error(Loc, "illegal expression");
1666 return MatchOperand_ParseFail;
1667 }
1668 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1669 if (!CE) {
1670 Error(Loc, "constant expression expected");
1671 return MatchOperand_ParseFail;
1672 }
1673 int Val = CE->getValue();
1674 if (Val < Low || Val > High) {
1675 Error(Loc, "immediate value out of range");
1676 return MatchOperand_ParseFail;
1677 }
1678
1679 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1680
1681 return MatchOperand_Success;
1682}
1683
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001684ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1685parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1686 const AsmToken &Tok = Parser.getTok();
1687 SMLoc S = Tok.getLoc();
1688 if (Tok.isNot(AsmToken::Identifier)) {
1689 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1690 return MatchOperand_ParseFail;
1691 }
1692 int Val = StringSwitch<int>(Tok.getString())
1693 .Case("be", 1)
1694 .Case("le", 0)
1695 .Default(-1);
1696 Parser.Lex(); // Eat the token.
1697
1698 if (Val == -1) {
1699 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1700 return MatchOperand_ParseFail;
1701 }
1702 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1703 getContext()),
1704 S, Parser.getTok().getLoc()));
1705 return MatchOperand_Success;
1706}
1707
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001708/// CvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
1709/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1710/// when they refer multiple MIOperands inside a single one.
1711bool ARMAsmParser::
1712CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
1713 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1714 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1715
1716 // Create a writeback register dummy placeholder.
1717 Inst.addOperand(MCOperand::CreateImm(0));
1718
1719 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1720 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1721 return true;
1722}
1723
1724/// CvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
1725/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1726/// when they refer multiple MIOperands inside a single one.
1727bool ARMAsmParser::
1728CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
1729 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1730 // Create a writeback register dummy placeholder.
1731 Inst.addOperand(MCOperand::CreateImm(0));
1732 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1733 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1734 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1735 return true;
1736}
1737
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001738/// CvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
1739/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1740/// when they refer multiple MIOperands inside a single one.
1741bool ARMAsmParser::
1742CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
1743 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1744 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1745
1746 // Create a writeback register dummy placeholder.
1747 Inst.addOperand(MCOperand::CreateImm(0));
1748
1749 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1750 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1751 return true;
1752}
1753
1754/// CvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
1755/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1756/// when they refer multiple MIOperands inside a single one.
1757bool ARMAsmParser::
1758CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
1759 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1760 // Create a writeback register dummy placeholder.
1761 Inst.addOperand(MCOperand::CreateImm(0));
1762 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1763 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1764 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1765 return true;
1766}
1767
Bill Wendlinge7176102010-11-06 22:36:58 +00001768/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001769/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001770///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001771/// TODO Only preindexing and postindexing addressing are started, unindexed
1772/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00001773bool ARMAsmParser::
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001774ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
1775 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00001776 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001777 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001778 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001779 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001780 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001781
Sean Callanan18b83232010-01-19 21:44:56 +00001782 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001783 if (BaseRegTok.isNot(AsmToken::Identifier)) {
1784 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001785 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001786 }
Chris Lattnere5658fa2010-10-30 04:09:10 +00001787 int BaseRegNum = TryParseRegister();
1788 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001789 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001790 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001791 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001792
Daniel Dunbar05710932011-01-18 05:34:17 +00001793 // The next token must either be a comma or a closing bracket.
1794 const AsmToken &Tok = Parser.getTok();
1795 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
1796 return true;
1797
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001798 bool Preindexed = false;
1799 bool Postindexed = false;
1800 bool OffsetIsReg = false;
1801 bool Negative = false;
1802 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001803 ARMOperand *WBOp = 0;
1804 int OffsetRegNum = -1;
1805 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00001806 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001807 const MCExpr *ShiftAmount = 0;
1808 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001809
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001810 // First look for preindexed address forms, that is after the "[Rn" we now
1811 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001812 if (Tok.is(AsmToken::Comma)) {
1813 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001814 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001815
Chris Lattner550276e2010-10-28 20:52:15 +00001816 if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
1817 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001818 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00001819 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001820 if (RBracTok.isNot(AsmToken::RBrac)) {
1821 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001822 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001823 }
Sean Callanan76264762010-04-02 22:27:05 +00001824 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001825 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001826
Sean Callanan18b83232010-01-19 21:44:56 +00001827 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001828 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001829 // None of addrmode3 instruction uses "!"
1830 if (AddrMode == ARMII::AddrMode3)
1831 return true;
1832
Bill Wendling50d0f582010-11-18 23:43:05 +00001833 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
1834 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001835 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001836 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001837 } else { // In addressing mode 2, pre-indexed mode always end with "!"
1838 if (AddrMode == ARMII::AddrMode2)
1839 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001840 }
Daniel Dunbar05710932011-01-18 05:34:17 +00001841 } else {
1842 // The "[Rn" we have so far was not followed by a comma.
1843
Jim Grosbach80eb2332010-10-29 17:41:25 +00001844 // If there's anything other than the right brace, this is a post indexing
1845 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00001846 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001847 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001848
Sean Callanan18b83232010-01-19 21:44:56 +00001849 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00001850
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00001851 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00001852 Postindexed = true;
1853 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00001854
Chris Lattner550276e2010-10-28 20:52:15 +00001855 if (NextTok.isNot(AsmToken::Comma)) {
1856 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001857 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001858 }
Bill Wendling50d0f582010-11-18 23:43:05 +00001859
Sean Callananb9a25b72010-01-19 20:27:46 +00001860 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00001861
Chris Lattner550276e2010-10-28 20:52:15 +00001862 if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00001863 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00001864 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001865 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001866 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001867 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001868
1869 // Force Offset to exist if used.
1870 if (!OffsetIsReg) {
1871 if (!Offset)
1872 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001873 } else {
1874 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
1875 Error(E, "shift amount not supported");
1876 return true;
1877 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001878 }
1879
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001880 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
1881 Offset, OffsetRegNum, OffsetRegShifted,
1882 ShiftType, ShiftAmount, Preindexed,
1883 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001884 if (WBOp)
1885 Operands.push_back(WBOp);
1886
1887 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001888}
1889
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001890/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
1891/// we will parse the following (were +/- means that a plus or minus is
1892/// optional):
1893/// +/-Rm
1894/// +/-Rm, shift
1895/// #offset
1896/// we return false on success or an error otherwise.
1897bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00001898 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001899 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001900 const MCExpr *&ShiftAmount,
1901 const MCExpr *&Offset,
1902 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00001903 int &OffsetRegNum,
1904 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001905 Negative = false;
1906 OffsetRegShifted = false;
1907 OffsetIsReg = false;
1908 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00001909 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00001910 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001911 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00001912 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001913 else if (NextTok.is(AsmToken::Minus)) {
1914 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001915 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001916 }
1917 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00001918 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001919 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001920 SMLoc CurLoc = OffsetRegTok.getLoc();
1921 OffsetRegNum = TryParseRegister();
1922 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001923 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00001924 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00001925 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001926 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00001927
Bill Wendling12f40e92010-11-06 10:51:53 +00001928 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001929 if (OffsetRegNum != -1) {
1930 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00001931 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001932 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00001933 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001934
Sean Callanan18b83232010-01-19 21:44:56 +00001935 const AsmToken &Tok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00001936 if (ParseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00001937 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001938 OffsetRegShifted = true;
1939 }
1940 }
1941 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
1942 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00001943 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001944 if (HashTok.isNot(AsmToken::Hash))
1945 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00001946
Sean Callananb9a25b72010-01-19 20:27:46 +00001947 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001948
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001949 if (getParser().ParseExpression(Offset))
1950 return true;
Sean Callanan76264762010-04-02 22:27:05 +00001951 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001952 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001953 return false;
1954}
1955
1956/// ParseShift as one of these two:
1957/// ( lsl | lsr | asr | ror ) , # shift_amount
1958/// rrx
1959/// and returns true if it parses a shift otherwise it returns false.
Owen Anderson00828302011-03-18 22:50:18 +00001960bool ARMAsmParser::ParseShift(ARM_AM::ShiftOpc &St,
1961 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00001962 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001963 if (Tok.isNot(AsmToken::Identifier))
1964 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00001965 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001966 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00001967 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001968 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00001969 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001970 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00001971 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001972 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00001973 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001974 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00001975 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001976 else
1977 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001978 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001979
1980 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00001981 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001982 return false;
1983
1984 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00001985 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001986 if (HashTok.isNot(AsmToken::Hash))
1987 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00001988 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001989
1990 if (getParser().ParseExpression(ShiftAmount))
1991 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001992
1993 return false;
1994}
1995
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001996/// Parse a arm instruction operand. For now this parses the operand regardless
1997/// of the mnemonic.
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001998bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001999 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002000 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002001
2002 // Check if the current operand has a custom associated parser, if so, try to
2003 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002004 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2005 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002006 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002007 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2008 // there was a match, but an error occurred, in which case, just return that
2009 // the operand parsing failed.
2010 if (ResTy == MatchOperand_ParseFail)
2011 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002012
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002013 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002014 default:
2015 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002016 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002017 case AsmToken::Identifier: {
Bill Wendling50d0f582010-11-18 23:43:05 +00002018 if (!TryParseRegisterWithWriteBack(Operands))
2019 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002020 int Res = TryParseShiftRegister(Operands);
2021 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002022 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002023 else if (Res == -1) // irrecoverable error
2024 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002025
2026 // Fall though for the Identifier case that is not a register or a
2027 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002028 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002029 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2030 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002031 // This was not a register so parse other operands that start with an
2032 // identifier (like labels) as expressions and create them as immediates.
2033 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002034 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002035 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002036 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002037 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002038 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2039 return false;
2040 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002041 case AsmToken::LBrac:
Bill Wendling50d0f582010-11-18 23:43:05 +00002042 return ParseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002043 case AsmToken::LCurly:
Bill Wendling50d0f582010-11-18 23:43:05 +00002044 return ParseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002045 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002046 // #42 -> immediate.
2047 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002048 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002049 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002050 const MCExpr *ImmVal;
2051 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002052 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002053 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002054 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2055 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002056 case AsmToken::Colon: {
2057 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002058 // FIXME: Check it's an expression prefix,
2059 // e.g. (FOO - :lower16:BAR) isn't legal.
2060 ARMMCExpr::VariantKind RefKind;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002061 if (ParsePrefix(RefKind))
2062 return true;
2063
Evan Cheng75972122011-01-13 07:58:56 +00002064 const MCExpr *SubExprVal;
2065 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002066 return true;
2067
Evan Cheng75972122011-01-13 07:58:56 +00002068 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2069 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002070 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002071 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002072 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002073 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002074 }
2075}
2076
Evan Cheng75972122011-01-13 07:58:56 +00002077// ParsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
2078// :lower16: and :upper16:.
2079bool ARMAsmParser::ParsePrefix(ARMMCExpr::VariantKind &RefKind) {
2080 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002081
2082 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002083 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002084 Parser.Lex(); // Eat ':'
2085
2086 if (getLexer().isNot(AsmToken::Identifier)) {
2087 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2088 return true;
2089 }
2090
2091 StringRef IDVal = Parser.getTok().getIdentifier();
2092 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002093 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002094 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002095 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002096 } else {
2097 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2098 return true;
2099 }
2100 Parser.Lex();
2101
2102 if (getLexer().isNot(AsmToken::Colon)) {
2103 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2104 return true;
2105 }
2106 Parser.Lex(); // Eat the last ':'
2107 return false;
2108}
2109
2110const MCExpr *
2111ARMAsmParser::ApplyPrefixToExpr(const MCExpr *E,
2112 MCSymbolRefExpr::VariantKind Variant) {
2113 // Recurse over the given expression, rebuilding it to apply the given variant
2114 // to the leftmost symbol.
2115 if (Variant == MCSymbolRefExpr::VK_None)
2116 return E;
2117
2118 switch (E->getKind()) {
2119 case MCExpr::Target:
2120 llvm_unreachable("Can't handle target expr yet");
2121 case MCExpr::Constant:
2122 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2123
2124 case MCExpr::SymbolRef: {
2125 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2126
2127 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2128 return 0;
2129
2130 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2131 }
2132
2133 case MCExpr::Unary:
2134 llvm_unreachable("Can't handle unary expressions yet");
2135
2136 case MCExpr::Binary: {
2137 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
2138 const MCExpr *LHS = ApplyPrefixToExpr(BE->getLHS(), Variant);
2139 const MCExpr *RHS = BE->getRHS();
2140 if (!LHS)
2141 return 0;
2142
2143 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2144 }
2145 }
2146
2147 assert(0 && "Invalid expression kind!");
2148 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002149}
2150
Daniel Dunbar352e1482011-01-11 15:59:50 +00002151/// \brief Given a mnemonic, split out possible predication code and carry
2152/// setting letters to form a canonical mnemonic and flags.
2153//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002154// FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002155StringRef ARMAsmParser::SplitMnemonic(StringRef Mnemonic,
2156 unsigned &PredicationCode,
2157 bool &CarrySetting,
2158 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002159 PredicationCode = ARMCC::AL;
2160 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002161 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002162
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002163 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002164 //
2165 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002166 if ((Mnemonic == "movs" && isThumb()) ||
2167 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2168 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2169 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2170 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2171 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2172 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2173 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002174 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002175
Jim Grosbach3f00e312011-07-11 17:09:57 +00002176 // First, split out any predication code. Ignore mnemonics we know aren't
2177 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002178 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbachbf2845c2011-07-22 22:06:05 +00002179 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002180 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2181 .Case("eq", ARMCC::EQ)
2182 .Case("ne", ARMCC::NE)
2183 .Case("hs", ARMCC::HS)
2184 .Case("cs", ARMCC::HS)
2185 .Case("lo", ARMCC::LO)
2186 .Case("cc", ARMCC::LO)
2187 .Case("mi", ARMCC::MI)
2188 .Case("pl", ARMCC::PL)
2189 .Case("vs", ARMCC::VS)
2190 .Case("vc", ARMCC::VC)
2191 .Case("hi", ARMCC::HI)
2192 .Case("ls", ARMCC::LS)
2193 .Case("ge", ARMCC::GE)
2194 .Case("lt", ARMCC::LT)
2195 .Case("gt", ARMCC::GT)
2196 .Case("le", ARMCC::LE)
2197 .Case("al", ARMCC::AL)
2198 .Default(~0U);
2199 if (CC != ~0U) {
2200 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2201 PredicationCode = CC;
2202 }
Bill Wendling52925b62010-10-29 23:50:21 +00002203 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002204
Daniel Dunbar352e1482011-01-11 15:59:50 +00002205 // Next, determine if we have a carry setting bit. We explicitly ignore all
2206 // the instructions we know end in 's'.
2207 if (Mnemonic.endswith("s") &&
2208 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002209 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2210 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2211 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2212 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002213 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2214 CarrySetting = true;
2215 }
2216
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002217 // The "cps" instruction can have a interrupt mode operand which is glued into
2218 // the mnemonic. Check if this is the case, split it and parse the imod op
2219 if (Mnemonic.startswith("cps")) {
2220 // Split out any imod code.
2221 unsigned IMod =
2222 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2223 .Case("ie", ARM_PROC::IE)
2224 .Case("id", ARM_PROC::ID)
2225 .Default(~0U);
2226 if (IMod != ~0U) {
2227 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2228 ProcessorIMod = IMod;
2229 }
2230 }
2231
Daniel Dunbar352e1482011-01-11 15:59:50 +00002232 return Mnemonic;
2233}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002234
2235/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2236/// inclusion of carry set or predication code operands.
2237//
2238// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002239void ARMAsmParser::
2240GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
2241 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002242 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2243 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2244 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2245 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002246 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002247 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2248 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002249 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002250 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002251 CanAcceptCarrySet = true;
2252 } else {
2253 CanAcceptCarrySet = false;
2254 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002255
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002256 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2257 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2258 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2259 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002260 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002261 Mnemonic == "setend" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002262 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002263 CanAcceptPredicationCode = false;
2264 } else {
2265 CanAcceptPredicationCode = true;
2266 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002267
Evan Chengebdeeab2011-07-08 01:53:10 +00002268 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002269 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002270 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002271 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002272}
2273
2274/// Parse an arm instruction mnemonic followed by its operands.
2275bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2276 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2277 // Create the leading tokens for the mnemonic, split by '.' characters.
2278 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002279 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002280
Daniel Dunbar352e1482011-01-11 15:59:50 +00002281 // Split out the predication code and carry setting flag from the mnemonic.
2282 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002283 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002284 bool CarrySetting;
Jim Grosbachffa32252011-07-19 19:13:28 +00002285 Mnemonic = SplitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002286 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002287
Jim Grosbachffa32252011-07-19 19:13:28 +00002288 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2289
2290 // FIXME: This is all a pretty gross hack. We should automatically handle
2291 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002292
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002293 // Next, add the CCOut and ConditionCode operands, if needed.
2294 //
2295 // For mnemonics which can ever incorporate a carry setting bit or predication
2296 // code, our matching model involves us always generating CCOut and
2297 // ConditionCode operands to match the mnemonic "as written" and then we let
2298 // the matcher deal with finding the right instruction or generating an
2299 // appropriate error.
2300 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbachffa32252011-07-19 19:13:28 +00002301 GetMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002302
Jim Grosbach33c16a22011-07-14 22:04:21 +00002303 // If we had a carry-set on an instruction that can't do that, issue an
2304 // error.
2305 if (!CanAcceptCarrySet && CarrySetting) {
2306 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002307 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002308 "' can not set flags, but 's' suffix specified");
2309 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002310 // If we had a predication code on an instruction that can't do that, issue an
2311 // error.
2312 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2313 Parser.EatToEndOfStatement();
2314 return Error(NameLoc, "instruction '" + Mnemonic +
2315 "' is not predicable, but condition code specified");
2316 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002317
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002318 // Add the carry setting operand, if necessary.
2319 //
2320 // FIXME: It would be awesome if we could somehow invent a location such that
2321 // match errors on this operand would print a nice diagnostic about how the
2322 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002323 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002324 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2325 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002326
2327 // Add the predication code operand, if necessary.
2328 if (CanAcceptPredicationCode) {
2329 Operands.push_back(ARMOperand::CreateCondCode(
2330 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002331 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002332
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002333 // Add the processor imod operand, if necessary.
2334 if (ProcessorIMod) {
2335 Operands.push_back(ARMOperand::CreateImm(
2336 MCConstantExpr::Create(ProcessorIMod, getContext()),
2337 NameLoc, NameLoc));
2338 } else {
2339 // This mnemonic can't ever accept a imod, but the user wrote
2340 // one (or misspelled another mnemonic).
2341
2342 // FIXME: Issue a nice error.
2343 }
2344
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002345 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002346 while (Next != StringRef::npos) {
2347 Start = Next;
2348 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002349 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002350
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002351 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002352 }
2353
2354 // Read the remaining operands.
2355 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002356 // Read the first operand.
Jim Grosbachffa32252011-07-19 19:13:28 +00002357 if (ParseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002358 Parser.EatToEndOfStatement();
2359 return true;
2360 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002361
2362 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002363 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002364
2365 // Parse and remember the operand.
Jim Grosbachffa32252011-07-19 19:13:28 +00002366 if (ParseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002367 Parser.EatToEndOfStatement();
2368 return true;
2369 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002370 }
2371 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002372
Chris Lattnercbf8a982010-09-11 16:18:25 +00002373 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2374 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002375 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002376 }
Bill Wendling146018f2010-11-06 21:42:12 +00002377
Chris Lattner34e53142010-09-08 05:10:46 +00002378 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002379
2380
2381 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2382 // another does not. Specifically, the MOVW instruction does not. So we
2383 // special case it here and remove the defaulted (non-setting) cc_out
2384 // operand if that's the instruction we're trying to match.
2385 //
2386 // We do this post-processing of the explicit operands rather than just
2387 // conditionally adding the cc_out in the first place because we need
2388 // to check the type of the parsed immediate operand.
2389 if (Mnemonic == "mov" && Operands.size() > 4 &&
2390 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002391 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2392 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002393 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2394 Operands.erase(Operands.begin() + 1);
2395 delete Op;
2396 }
2397
Chris Lattner98986712010-01-14 22:21:20 +00002398 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002399}
2400
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002401bool ARMAsmParser::
2402MatchAndEmitInstruction(SMLoc IDLoc,
2403 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2404 MCStreamer &Out) {
2405 MCInst Inst;
2406 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002407 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002408 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002409 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002410 case Match_Success:
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002411 Out.EmitInstruction(Inst);
2412 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002413 case Match_MissingFeature:
2414 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2415 return true;
2416 case Match_InvalidOperand: {
2417 SMLoc ErrorLoc = IDLoc;
2418 if (ErrorInfo != ~0U) {
2419 if (ErrorInfo >= Operands.size())
2420 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002421
Chris Lattnere73d4f82010-10-28 21:41:58 +00002422 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2423 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2424 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002425
Chris Lattnere73d4f82010-10-28 21:41:58 +00002426 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002427 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002428 case Match_MnemonicFail:
2429 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002430 case Match_ConversionFail:
2431 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002432 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002433
Eric Christopherc223e2b2010-10-29 09:26:59 +00002434 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002435 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002436}
2437
Kevin Enderby515d5092009-10-15 20:48:48 +00002438/// ParseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002439bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2440 StringRef IDVal = DirectiveID.getIdentifier();
2441 if (IDVal == ".word")
2442 return ParseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002443 else if (IDVal == ".thumb")
2444 return ParseDirectiveThumb(DirectiveID.getLoc());
2445 else if (IDVal == ".thumb_func")
2446 return ParseDirectiveThumbFunc(DirectiveID.getLoc());
2447 else if (IDVal == ".code")
2448 return ParseDirectiveCode(DirectiveID.getLoc());
2449 else if (IDVal == ".syntax")
2450 return ParseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002451 return true;
2452}
2453
2454/// ParseDirectiveWord
2455/// ::= .word [ expression (, expression)* ]
2456bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
2457 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2458 for (;;) {
2459 const MCExpr *Value;
2460 if (getParser().ParseExpression(Value))
2461 return true;
2462
Chris Lattneraaec2052010-01-19 19:46:13 +00002463 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002464
2465 if (getLexer().is(AsmToken::EndOfStatement))
2466 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002467
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002468 // FIXME: Improve diagnostic.
2469 if (getLexer().isNot(AsmToken::Comma))
2470 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002471 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002472 }
2473 }
2474
Sean Callananb9a25b72010-01-19 20:27:46 +00002475 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002476 return false;
2477}
2478
Kevin Enderby515d5092009-10-15 20:48:48 +00002479/// ParseDirectiveThumb
2480/// ::= .thumb
2481bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) {
2482 if (getLexer().isNot(AsmToken::EndOfStatement))
2483 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002484 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002485
2486 // TODO: set thumb mode
2487 // TODO: tell the MC streamer the mode
2488 // getParser().getStreamer().Emit???();
2489 return false;
2490}
2491
2492/// ParseDirectiveThumbFunc
2493/// ::= .thumbfunc symbol_name
2494bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002495 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2496 bool isMachO = MAI.hasSubsectionsViaSymbols();
2497 StringRef Name;
2498
2499 // Darwin asm has function name after .thumb_func direction
2500 // ELF doesn't
2501 if (isMachO) {
2502 const AsmToken &Tok = Parser.getTok();
2503 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2504 return Error(L, "unexpected token in .thumb_func directive");
2505 Name = Tok.getString();
2506 Parser.Lex(); // Consume the identifier token.
2507 }
2508
Kevin Enderby515d5092009-10-15 20:48:48 +00002509 if (getLexer().isNot(AsmToken::EndOfStatement))
2510 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002511 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002512
Rafael Espindola64695402011-05-16 16:17:21 +00002513 // FIXME: assuming function name will be the line following .thumb_func
2514 if (!isMachO) {
2515 Name = Parser.getTok().getString();
2516 }
2517
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002518 // Mark symbol as a thumb symbol.
2519 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2520 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002521 return false;
2522}
2523
2524/// ParseDirectiveSyntax
2525/// ::= .syntax unified | divided
2526bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002527 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002528 if (Tok.isNot(AsmToken::Identifier))
2529 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002530 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002531 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002532 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002533 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002534 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002535 else
2536 return Error(L, "unrecognized syntax mode in .syntax directive");
2537
2538 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002539 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002540 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002541
2542 // TODO tell the MC streamer the mode
2543 // getParser().getStreamer().Emit???();
2544 return false;
2545}
2546
2547/// ParseDirectiveCode
2548/// ::= .code 16 | 32
2549bool ARMAsmParser::ParseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002550 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002551 if (Tok.isNot(AsmToken::Integer))
2552 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002553 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002554 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002555 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002556 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002557 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002558 else
2559 return Error(L, "invalid operand to .code directive");
2560
2561 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002562 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002563 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002564
Evan Cheng32869202011-07-08 22:36:29 +00002565 if (Val == 16) {
Evan Chengffc0e732011-07-09 05:47:46 +00002566 if (!isThumb())
2567 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002568 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00002569 } else {
Evan Chengffc0e732011-07-09 05:47:46 +00002570 if (isThumb())
2571 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002572 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00002573 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002574
Kevin Enderby515d5092009-10-15 20:48:48 +00002575 return false;
2576}
2577
Sean Callanan90b70972010-04-07 20:29:34 +00002578extern "C" void LLVMInitializeARMAsmLexer();
2579
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002580/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002581extern "C" void LLVMInitializeARMAsmParser() {
2582 RegisterAsmParser<ARMAsmParser> X(TheARMTarget);
2583 RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002584 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002585}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002586
Chris Lattner0692ee62010-09-06 19:11:01 +00002587#define GET_REGISTER_MATCHER
2588#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002589#include "ARMGenAsmMatcher.inc"