blob: 6ea2692d6f80eb3500416b852dada95774c07f3d [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000084 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000085 }
86}
87
88MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000089MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000090 : TargetLowering(TM, new MipsTargetObjectFile()),
91 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000092 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
93 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000094
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000095 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000096 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000097 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000098 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000099
100 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000101 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000102
Akira Hatanaka95934842011-09-24 01:34:44 +0000103 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000104 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000105
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000106 if (Subtarget->inMips16Mode()) {
107 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
108 addRegisterClass(MVT::i32, &Mips::CPURARegRegClass);
109 }
110
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000111 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000112 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000113
114 // When dealing with single precision only, use libcalls
115 if (!Subtarget->isSingleFloat()) {
116 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000117 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000118 else
Craig Topper420761a2012-04-20 07:30:17 +0000119 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000120 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000121 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000122
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000123 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
125 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000127
Eli Friedman6055a6a2009-07-17 04:07:24 +0000128 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
130 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000131
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000132 // Used by legalize types to correctly generate the setcc result.
133 // Without this, every float setcc comes with a AND/OR with the result,
134 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000135 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000137
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000138 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000140 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
142 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
143 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
144 setOperationAction(ISD::SELECT, MVT::f32, Custom);
145 setOperationAction(ISD::SELECT, MVT::f64, Custom);
146 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000147 setOperationAction(ISD::SETCC, MVT::f32, Custom);
148 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
150 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000151 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
154 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
155 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
156
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000157 if (!TM.Options.NoNaNsFPMath) {
158 setOperationAction(ISD::FABS, MVT::f32, Custom);
159 setOperationAction(ISD::FABS, MVT::f64, Custom);
160 }
161
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000162 if (HasMips64) {
163 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
164 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
165 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
166 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
167 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
168 setOperationAction(ISD::SELECT, MVT::i64, Custom);
169 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
170 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000171
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000172 if (!HasMips64) {
173 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
174 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
175 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
176 }
177
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000178 setOperationAction(ISD::SDIV, MVT::i32, Expand);
179 setOperationAction(ISD::SREM, MVT::i32, Expand);
180 setOperationAction(ISD::UDIV, MVT::i32, Expand);
181 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000182 setOperationAction(ISD::SDIV, MVT::i64, Expand);
183 setOperationAction(ISD::SREM, MVT::i64, Expand);
184 setOperationAction(ISD::UDIV, MVT::i64, Expand);
185 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000186
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000187 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
189 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
190 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
191 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000192 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000194 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
196 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000197 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000199 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000200 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
201 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
202 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
203 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000205 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000206
Akira Hatanaka56633442011-09-20 23:53:09 +0000207 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000208 setOperationAction(ISD::ROTR, MVT::i32, Expand);
209
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000210 if (!Subtarget->hasMips64r2())
211 setOperationAction(ISD::ROTR, MVT::i64, Expand);
212
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000214 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000216 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
218 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000219 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FLOG, MVT::f32, Expand);
221 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
222 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
223 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000224 setOperationAction(ISD::FMA, MVT::f32, Expand);
225 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000226 setOperationAction(ISD::FREM, MVT::f32, Expand);
227 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000228
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000229 if (!TM.Options.NoNaNsFPMath) {
230 setOperationAction(ISD::FNEG, MVT::f32, Expand);
231 setOperationAction(ISD::FNEG, MVT::f64, Expand);
232 }
233
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000234 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000235 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000236 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000237 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000238
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000239 setOperationAction(ISD::VAARG, MVT::Other, Expand);
240 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
241 setOperationAction(ISD::VAEND, MVT::Other, Expand);
242
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000243 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
245 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000246
Jia Liubb481f82012-02-28 07:46:26 +0000247 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
248 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
249 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
250 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000251
Eli Friedman26689ac2011-08-03 21:06:02 +0000252 setInsertFencesForAtomic(true);
253
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000254 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000257 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
259 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000260 }
261
Akira Hatanakac79507a2011-12-21 00:20:27 +0000262 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000264 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
265 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000266
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000267 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000269 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
270 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000271
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000272 setTargetDAGCombine(ISD::ADDE);
273 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000274 setTargetDAGCombine(ISD::SDIVREM);
275 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000276 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000277 setTargetDAGCombine(ISD::AND);
278 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000280 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000281
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000282 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000283 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000284
Akira Hatanaka590baca2012-02-02 03:13:40 +0000285 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
286 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287}
288
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000289bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000290 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000291
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000292 switch (SVT) {
293 case MVT::i64:
294 case MVT::i32:
295 case MVT::i16:
296 return true;
297 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000298 return Subtarget->hasMips32r2Or64();
299 default:
300 return false;
301 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000302}
303
Duncan Sands28b77e92011-09-06 19:07:46 +0000304EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000306}
307
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000308// SelectMadd -
309// Transforms a subgraph in CurDAG if the following pattern is found:
310// (addc multLo, Lo0), (adde multHi, Hi0),
311// where,
312// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000313// Lo0: initial value of Lo register
314// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000315// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000316static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000317 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000318 // for the matching to be successful.
319 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
320
321 if (ADDCNode->getOpcode() != ISD::ADDC)
322 return false;
323
324 SDValue MultHi = ADDENode->getOperand(0);
325 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000326 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000327 unsigned MultOpc = MultHi.getOpcode();
328
329 // MultHi and MultLo must be generated by the same node,
330 if (MultLo.getNode() != MultNode)
331 return false;
332
333 // and it must be a multiplication.
334 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
335 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000336
337 // MultLo amd MultHi must be the first and second output of MultNode
338 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000339 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
340 return false;
341
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000342 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000343 // of the values of MultNode, in which case MultNode will be removed in later
344 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000345 // If there exist users other than ADDENode or ADDCNode, this function returns
346 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000347 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000348 // produced.
349 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
350 return false;
351
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000352 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000353 DebugLoc dl = ADDENode->getDebugLoc();
354
355 // create MipsMAdd(u) node
356 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000357
Akira Hatanaka82099682011-12-19 19:52:25 +0000358 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000359 MultNode->getOperand(0),// Factor 0
360 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000361 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000362 ADDENode->getOperand(1));// Hi0
363
364 // create CopyFromReg nodes
365 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
366 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000367 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000368 Mips::HI, MVT::i32,
369 CopyFromLo.getValue(2));
370
371 // replace uses of adde and addc here
372 if (!SDValue(ADDCNode, 0).use_empty())
373 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
374
375 if (!SDValue(ADDENode, 0).use_empty())
376 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
377
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000378 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000379}
380
381// SelectMsub -
382// Transforms a subgraph in CurDAG if the following pattern is found:
383// (addc Lo0, multLo), (sube Hi0, multHi),
384// where,
385// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000386// Lo0: initial value of Lo register
387// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000388// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000389static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000390 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000391 // for the matching to be successful.
392 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
393
394 if (SUBCNode->getOpcode() != ISD::SUBC)
395 return false;
396
397 SDValue MultHi = SUBENode->getOperand(1);
398 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000399 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000400 unsigned MultOpc = MultHi.getOpcode();
401
402 // MultHi and MultLo must be generated by the same node,
403 if (MultLo.getNode() != MultNode)
404 return false;
405
406 // and it must be a multiplication.
407 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
408 return false;
409
410 // MultLo amd MultHi must be the first and second output of MultNode
411 // respectively.
412 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
413 return false;
414
415 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
416 // of the values of MultNode, in which case MultNode will be removed in later
417 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000418 // If there exist users other than SUBENode or SUBCNode, this function returns
419 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000420 // instruction node rather than a pair of MULT and MSUB instructions being
421 // produced.
422 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
423 return false;
424
425 SDValue Chain = CurDAG->getEntryNode();
426 DebugLoc dl = SUBENode->getDebugLoc();
427
428 // create MipsSub(u) node
429 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
430
Akira Hatanaka82099682011-12-19 19:52:25 +0000431 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000432 MultNode->getOperand(0),// Factor 0
433 MultNode->getOperand(1),// Factor 1
434 SUBCNode->getOperand(0),// Lo0
435 SUBENode->getOperand(0));// Hi0
436
437 // create CopyFromReg nodes
438 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
439 MSub);
440 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
441 Mips::HI, MVT::i32,
442 CopyFromLo.getValue(2));
443
444 // replace uses of sube and subc here
445 if (!SDValue(SUBCNode, 0).use_empty())
446 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
447
448 if (!SDValue(SUBENode, 0).use_empty())
449 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
450
451 return true;
452}
453
454static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
455 TargetLowering::DAGCombinerInfo &DCI,
456 const MipsSubtarget* Subtarget) {
457 if (DCI.isBeforeLegalize())
458 return SDValue();
459
Akira Hatanakae184fec2011-11-11 04:18:21 +0000460 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
461 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000462 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000463
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000464 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000465}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000466
467static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
468 TargetLowering::DAGCombinerInfo &DCI,
469 const MipsSubtarget* Subtarget) {
470 if (DCI.isBeforeLegalize())
471 return SDValue();
472
Akira Hatanakae184fec2011-11-11 04:18:21 +0000473 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
474 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000475 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000476
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000477 return SDValue();
478}
479
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000480static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
481 TargetLowering::DAGCombinerInfo &DCI,
482 const MipsSubtarget* Subtarget) {
483 if (DCI.isBeforeLegalizeOps())
484 return SDValue();
485
Akira Hatanakadda4a072011-10-03 21:06:13 +0000486 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000487 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
488 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000489 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
490 MipsISD::DivRemU;
491 DebugLoc dl = N->getDebugLoc();
492
493 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
494 N->getOperand(0), N->getOperand(1));
495 SDValue InChain = DAG.getEntryNode();
496 SDValue InGlue = DivRem;
497
498 // insert MFLO
499 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000500 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000501 InGlue);
502 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
503 InChain = CopyFromLo.getValue(1);
504 InGlue = CopyFromLo.getValue(2);
505 }
506
507 // insert MFHI
508 if (N->hasAnyUseOfValue(1)) {
509 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000510 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000511 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
512 }
513
514 return SDValue();
515}
516
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000517static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
518 switch (CC) {
519 default: llvm_unreachable("Unknown fp condition code!");
520 case ISD::SETEQ:
521 case ISD::SETOEQ: return Mips::FCOND_OEQ;
522 case ISD::SETUNE: return Mips::FCOND_UNE;
523 case ISD::SETLT:
524 case ISD::SETOLT: return Mips::FCOND_OLT;
525 case ISD::SETGT:
526 case ISD::SETOGT: return Mips::FCOND_OGT;
527 case ISD::SETLE:
528 case ISD::SETOLE: return Mips::FCOND_OLE;
529 case ISD::SETGE:
530 case ISD::SETOGE: return Mips::FCOND_OGE;
531 case ISD::SETULT: return Mips::FCOND_ULT;
532 case ISD::SETULE: return Mips::FCOND_ULE;
533 case ISD::SETUGT: return Mips::FCOND_UGT;
534 case ISD::SETUGE: return Mips::FCOND_UGE;
535 case ISD::SETUO: return Mips::FCOND_UN;
536 case ISD::SETO: return Mips::FCOND_OR;
537 case ISD::SETNE:
538 case ISD::SETONE: return Mips::FCOND_ONE;
539 case ISD::SETUEQ: return Mips::FCOND_UEQ;
540 }
541}
542
543
544// Returns true if condition code has to be inverted.
545static bool InvertFPCondCode(Mips::CondCode CC) {
546 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
547 return false;
548
Akira Hatanaka82099682011-12-19 19:52:25 +0000549 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
550 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000551
Akira Hatanaka82099682011-12-19 19:52:25 +0000552 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000553}
554
555// Creates and returns an FPCmp node from a setcc node.
556// Returns Op if setcc is not a floating point comparison.
557static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
558 // must be a SETCC node
559 if (Op.getOpcode() != ISD::SETCC)
560 return Op;
561
562 SDValue LHS = Op.getOperand(0);
563
564 if (!LHS.getValueType().isFloatingPoint())
565 return Op;
566
567 SDValue RHS = Op.getOperand(1);
568 DebugLoc dl = Op.getDebugLoc();
569
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000570 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
571 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000572 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
573
574 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
575 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
576}
577
578// Creates and returns a CMovFPT/F node.
579static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
580 SDValue False, DebugLoc DL) {
581 bool invert = InvertFPCondCode((Mips::CondCode)
582 cast<ConstantSDNode>(Cond.getOperand(2))
583 ->getSExtValue());
584
585 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
586 True.getValueType(), True, False, Cond);
587}
588
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000589static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
590 TargetLowering::DAGCombinerInfo &DCI,
591 const MipsSubtarget* Subtarget) {
592 if (DCI.isBeforeLegalizeOps())
593 return SDValue();
594
595 SDValue SetCC = N->getOperand(0);
596
597 if ((SetCC.getOpcode() != ISD::SETCC) ||
598 !SetCC.getOperand(0).getValueType().isInteger())
599 return SDValue();
600
601 SDValue False = N->getOperand(2);
602 EVT FalseTy = False.getValueType();
603
604 if (!FalseTy.isInteger())
605 return SDValue();
606
607 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
608
609 if (!CN || CN->getZExtValue())
610 return SDValue();
611
612 const DebugLoc DL = N->getDebugLoc();
613 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
614 SDValue True = N->getOperand(1);
615
616 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
617 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
618
619 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
620}
621
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000622static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
623 TargetLowering::DAGCombinerInfo &DCI,
624 const MipsSubtarget* Subtarget) {
625 // Pattern match EXT.
626 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
627 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000628 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000629 return SDValue();
630
631 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000632 unsigned ShiftRightOpc = ShiftRight.getOpcode();
633
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000634 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000635 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000636 return SDValue();
637
638 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000639 ConstantSDNode *CN;
640 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
641 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000642
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000643 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000644 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000645
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 // Op's second operand must be a shifted mask.
647 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000648 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000649 return SDValue();
650
651 // Return if the shifted mask does not start at bit 0 or the sum of its size
652 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000653 EVT ValTy = N->getValueType(0);
654 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000655 return SDValue();
656
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000657 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000658 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000659 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000660}
Jia Liubb481f82012-02-28 07:46:26 +0000661
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000662static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
663 TargetLowering::DAGCombinerInfo &DCI,
664 const MipsSubtarget* Subtarget) {
665 // Pattern match INS.
666 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000667 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000668 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000669 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000670 return SDValue();
671
672 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
673 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
674 ConstantSDNode *CN;
675
676 // See if Op's first operand matches (and $src1 , mask0).
677 if (And0.getOpcode() != ISD::AND)
678 return SDValue();
679
680 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000681 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000682 return SDValue();
683
684 // See if Op's second operand matches (and (shl $src, pos), mask1).
685 if (And1.getOpcode() != ISD::AND)
686 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000687
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000688 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000689 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000690 return SDValue();
691
692 // The shift masks must have the same position and size.
693 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
694 return SDValue();
695
696 SDValue Shl = And1.getOperand(0);
697 if (Shl.getOpcode() != ISD::SHL)
698 return SDValue();
699
700 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
701 return SDValue();
702
703 unsigned Shamt = CN->getZExtValue();
704
705 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000706 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000707 EVT ValTy = N->getValueType(0);
708 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000709 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000710
Akira Hatanaka82099682011-12-19 19:52:25 +0000711 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000712 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000713 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000714}
Jia Liubb481f82012-02-28 07:46:26 +0000715
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000716SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000717 const {
718 SelectionDAG &DAG = DCI.DAG;
719 unsigned opc = N->getOpcode();
720
721 switch (opc) {
722 default: break;
723 case ISD::ADDE:
724 return PerformADDECombine(N, DAG, DCI, Subtarget);
725 case ISD::SUBE:
726 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000727 case ISD::SDIVREM:
728 case ISD::UDIVREM:
729 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000730 case ISD::SELECT:
731 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000732 case ISD::AND:
733 return PerformANDCombine(N, DAG, DCI, Subtarget);
734 case ISD::OR:
735 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000736 }
737
738 return SDValue();
739}
740
Dan Gohman475871a2008-07-27 21:46:04 +0000741SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000742LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000743{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000744 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000745 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000746 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000747 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
748 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000749 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000750 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000751 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
752 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000753 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000754 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000755 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000756 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000757 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000758 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000759 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000760 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000761 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
762 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
763 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000764 }
Dan Gohman475871a2008-07-27 21:46:04 +0000765 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766}
767
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000768//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000769// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000770//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000771
772// AddLiveIn - This helper function adds the specified physical register to the
773// MachineFunction as a live in value. It also creates a corresponding
774// virtual register for it.
775static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000776AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000777{
778 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000779 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
780 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000781 return VReg;
782}
783
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000784// Get fp branch code (not opcode) from condition code.
785static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
786 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
787 return Mips::BRANCH_T;
788
Akira Hatanaka82099682011-12-19 19:52:25 +0000789 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
790 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000791
Akira Hatanaka82099682011-12-19 19:52:25 +0000792 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000793}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000794
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000795/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000796static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
797 DebugLoc dl,
798 const MipsSubtarget* Subtarget,
799 const TargetInstrInfo *TII,
800 bool isFPCmp, unsigned Opc) {
801 // There is no need to expand CMov instructions if target has
802 // conditional moves.
803 if (Subtarget->hasCondMov())
804 return BB;
805
806 // To "insert" a SELECT_CC instruction, we actually have to insert the
807 // diamond control-flow pattern. The incoming instruction knows the
808 // destination vreg to set, the condition code register to branch on, the
809 // true/false values to select between, and a branch opcode to use.
810 const BasicBlock *LLVM_BB = BB->getBasicBlock();
811 MachineFunction::iterator It = BB;
812 ++It;
813
814 // thisMBB:
815 // ...
816 // TrueVal = ...
817 // setcc r1, r2, r3
818 // bNE r1, r0, copy1MBB
819 // fallthrough --> copy0MBB
820 MachineBasicBlock *thisMBB = BB;
821 MachineFunction *F = BB->getParent();
822 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
823 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
824 F->insert(It, copy0MBB);
825 F->insert(It, sinkMBB);
826
827 // Transfer the remainder of BB and its successor edges to sinkMBB.
828 sinkMBB->splice(sinkMBB->begin(), BB,
829 llvm::next(MachineBasicBlock::iterator(MI)),
830 BB->end());
831 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
832
833 // Next, add the true and fallthrough blocks as its successors.
834 BB->addSuccessor(copy0MBB);
835 BB->addSuccessor(sinkMBB);
836
837 // Emit the right instruction according to the type of the operands compared
838 if (isFPCmp)
839 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
840 else
841 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
842 .addReg(Mips::ZERO).addMBB(sinkMBB);
843
844 // copy0MBB:
845 // %FalseValue = ...
846 // # fallthrough to sinkMBB
847 BB = copy0MBB;
848
849 // Update machine-CFG edges
850 BB->addSuccessor(sinkMBB);
851
852 // sinkMBB:
853 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
854 // ...
855 BB = sinkMBB;
856
857 if (isFPCmp)
858 BuildMI(*BB, BB->begin(), dl,
859 TII->get(Mips::PHI), MI->getOperand(0).getReg())
860 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
861 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
862 else
863 BuildMI(*BB, BB->begin(), dl,
864 TII->get(Mips::PHI), MI->getOperand(0).getReg())
865 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
866 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
867
868 MI->eraseFromParent(); // The pseudo instruction is gone now.
869 return BB;
870}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000871*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000872MachineBasicBlock *
873MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000874 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000875 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000876 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
880 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000882 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
883 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000884 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000885 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 case Mips::ATOMIC_LOAD_ADD_I64:
887 case Mips::ATOMIC_LOAD_ADD_I64_P8:
888 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889
890 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
893 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000895 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
896 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000897 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000898 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 case Mips::ATOMIC_LOAD_AND_I64:
900 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000901 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902
903 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000904 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000905 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
906 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000907 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000908 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
909 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000910 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000912 case Mips::ATOMIC_LOAD_OR_I64:
913 case Mips::ATOMIC_LOAD_OR_I64_P8:
914 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915
916 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
919 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000920 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000921 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
922 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000923 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000925 case Mips::ATOMIC_LOAD_XOR_I64:
926 case Mips::ATOMIC_LOAD_XOR_I64_P8:
927 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928
929 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
932 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000933 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000934 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
935 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000936 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000938 case Mips::ATOMIC_LOAD_NAND_I64:
939 case Mips::ATOMIC_LOAD_NAND_I64_P8:
940 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941
942 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000943 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
945 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000946 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
948 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000949 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000951 case Mips::ATOMIC_LOAD_SUB_I64:
952 case Mips::ATOMIC_LOAD_SUB_I64_P8:
953 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954
955 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000956 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000957 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
958 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000959 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000960 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
961 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000962 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000964 case Mips::ATOMIC_SWAP_I64:
965 case Mips::ATOMIC_SWAP_I64_P8:
966 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967
968 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000969 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970 return EmitAtomicCmpSwapPartword(MI, BB, 1);
971 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000972 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000973 return EmitAtomicCmpSwapPartword(MI, BB, 2);
974 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000975 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000977 case Mips::ATOMIC_CMP_SWAP_I64:
978 case Mips::ATOMIC_CMP_SWAP_I64_P8:
979 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000980 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000981}
982
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000983// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
984// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
985MachineBasicBlock *
986MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000987 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000988 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000989 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990
991 MachineFunction *MF = BB->getParent();
992 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000993 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
995 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000996 unsigned LL, SC, AND, NOR, ZERO, BEQ;
997
998 if (Size == 4) {
999 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1000 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1001 AND = Mips::AND;
1002 NOR = Mips::NOR;
1003 ZERO = Mips::ZERO;
1004 BEQ = Mips::BEQ;
1005 }
1006 else {
1007 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1008 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1009 AND = Mips::AND64;
1010 NOR = Mips::NOR64;
1011 ZERO = Mips::ZERO_64;
1012 BEQ = Mips::BEQ64;
1013 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014
Akira Hatanaka4061da12011-07-19 20:11:17 +00001015 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016 unsigned Ptr = MI->getOperand(1).getReg();
1017 unsigned Incr = MI->getOperand(2).getReg();
1018
Akira Hatanaka4061da12011-07-19 20:11:17 +00001019 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1020 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1021 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022
1023 // insert new blocks after the current block
1024 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1025 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1026 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1027 MachineFunction::iterator It = BB;
1028 ++It;
1029 MF->insert(It, loopMBB);
1030 MF->insert(It, exitMBB);
1031
1032 // Transfer the remainder of BB and its successor edges to exitMBB.
1033 exitMBB->splice(exitMBB->begin(), BB,
1034 llvm::next(MachineBasicBlock::iterator(MI)),
1035 BB->end());
1036 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1037
1038 // thisMBB:
1039 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001040 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001041 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001042 loopMBB->addSuccessor(loopMBB);
1043 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044
1045 // loopMBB:
1046 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001047 // <binop> storeval, oldval, incr
1048 // sc success, storeval, 0(ptr)
1049 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001051 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001052 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001053 // and andres, oldval, incr
1054 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001055 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1056 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001058 // <binop> storeval, oldval, incr
1059 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001060 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001061 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001062 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001063 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1064 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001065
1066 MI->eraseFromParent(); // The instruction is gone now.
1067
Akira Hatanaka939ece12011-07-19 03:42:13 +00001068 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069}
1070
1071MachineBasicBlock *
1072MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001073 MachineBasicBlock *BB,
1074 unsigned Size, unsigned BinOpcode,
1075 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001076 assert((Size == 1 || Size == 2) &&
1077 "Unsupported size for EmitAtomicBinaryPartial.");
1078
1079 MachineFunction *MF = BB->getParent();
1080 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1081 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1082 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1083 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001084 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1085 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001086
1087 unsigned Dest = MI->getOperand(0).getReg();
1088 unsigned Ptr = MI->getOperand(1).getReg();
1089 unsigned Incr = MI->getOperand(2).getReg();
1090
Akira Hatanaka4061da12011-07-19 20:11:17 +00001091 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1092 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001093 unsigned Mask = RegInfo.createVirtualRegister(RC);
1094 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001095 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1096 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1099 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1100 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1101 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1102 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001103 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001104 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1105 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1106 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1107 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1108 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001109
1110 // insert new blocks after the current block
1111 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1112 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001113 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1115 MachineFunction::iterator It = BB;
1116 ++It;
1117 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001118 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001119 MF->insert(It, exitMBB);
1120
1121 // Transfer the remainder of BB and its successor edges to exitMBB.
1122 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001123 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001124 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1125
Akira Hatanaka81b44112011-07-19 17:09:53 +00001126 BB->addSuccessor(loopMBB);
1127 loopMBB->addSuccessor(loopMBB);
1128 loopMBB->addSuccessor(sinkMBB);
1129 sinkMBB->addSuccessor(exitMBB);
1130
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001131 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001132 // addiu masklsb2,$0,-4 # 0xfffffffc
1133 // and alignedaddr,ptr,masklsb2
1134 // andi ptrlsb2,ptr,3
1135 // sll shiftamt,ptrlsb2,3
1136 // ori maskupper,$0,255 # 0xff
1137 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001139 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140
1141 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001142 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1143 .addReg(Mips::ZERO).addImm(-4);
1144 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1145 .addReg(Ptr).addReg(MaskLSB2);
1146 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1147 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1148 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1149 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001150 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1151 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001152 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001153 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001154
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001155 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001156 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001157 // ll oldval,0(alignedaddr)
1158 // binop binopres,oldval,incr2
1159 // and newval,binopres,mask
1160 // and maskedoldval0,oldval,mask2
1161 // or storeval,maskedoldval0,newval
1162 // sc success,storeval,0(alignedaddr)
1163 // beq success,$0,loopMBB
1164
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001165 // atomic.swap
1166 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001167 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001168 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001169 // and maskedoldval0,oldval,mask2
1170 // or storeval,maskedoldval0,newval
1171 // sc success,storeval,0(alignedaddr)
1172 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001173
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001174 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001175 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001177 // and andres, oldval, incr2
1178 // nor binopres, $0, andres
1179 // and newval, binopres, mask
1180 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1181 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1182 .addReg(Mips::ZERO).addReg(AndRes);
1183 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001184 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001185 // <binop> binopres, oldval, incr2
1186 // and newval, binopres, mask
1187 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1188 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001189 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001190 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001191 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001192 }
Jia Liubb481f82012-02-28 07:46:26 +00001193
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001194 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001195 .addReg(OldVal).addReg(Mask2);
1196 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001197 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001198 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001199 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001200 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001201 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001202
Akira Hatanaka939ece12011-07-19 03:42:13 +00001203 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001204 // and maskedoldval1,oldval,mask
1205 // srl srlres,maskedoldval1,shiftamt
1206 // sll sllres,srlres,24
1207 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001208 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001210
Akira Hatanaka4061da12011-07-19 20:11:17 +00001211 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1212 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001213 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1214 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001215 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1216 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001217 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001218 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001219
1220 MI->eraseFromParent(); // The instruction is gone now.
1221
Akira Hatanaka939ece12011-07-19 03:42:13 +00001222 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223}
1224
1225MachineBasicBlock *
1226MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001227 MachineBasicBlock *BB,
1228 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001229 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001230
1231 MachineFunction *MF = BB->getParent();
1232 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001233 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001234 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1235 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001236 unsigned LL, SC, ZERO, BNE, BEQ;
1237
1238 if (Size == 4) {
1239 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1240 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1241 ZERO = Mips::ZERO;
1242 BNE = Mips::BNE;
1243 BEQ = Mips::BEQ;
1244 }
1245 else {
1246 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1247 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1248 ZERO = Mips::ZERO_64;
1249 BNE = Mips::BNE64;
1250 BEQ = Mips::BEQ64;
1251 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252
1253 unsigned Dest = MI->getOperand(0).getReg();
1254 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001255 unsigned OldVal = MI->getOperand(2).getReg();
1256 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001257
Akira Hatanaka4061da12011-07-19 20:11:17 +00001258 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259
1260 // insert new blocks after the current block
1261 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1262 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1263 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1264 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1265 MachineFunction::iterator It = BB;
1266 ++It;
1267 MF->insert(It, loop1MBB);
1268 MF->insert(It, loop2MBB);
1269 MF->insert(It, exitMBB);
1270
1271 // Transfer the remainder of BB and its successor edges to exitMBB.
1272 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001273 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001274 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1275
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276 // thisMBB:
1277 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001280 loop1MBB->addSuccessor(exitMBB);
1281 loop1MBB->addSuccessor(loop2MBB);
1282 loop2MBB->addSuccessor(loop1MBB);
1283 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001284
1285 // loop1MBB:
1286 // ll dest, 0(ptr)
1287 // bne dest, oldval, exitMBB
1288 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001289 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1290 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001291 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001292
1293 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001294 // sc success, newval, 0(ptr)
1295 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001296 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001297 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001298 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001299 BuildMI(BB, dl, TII->get(BEQ))
1300 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301
1302 MI->eraseFromParent(); // The instruction is gone now.
1303
Akira Hatanaka939ece12011-07-19 03:42:13 +00001304 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001305}
1306
1307MachineBasicBlock *
1308MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001309 MachineBasicBlock *BB,
1310 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311 assert((Size == 1 || Size == 2) &&
1312 "Unsupported size for EmitAtomicCmpSwapPartial.");
1313
1314 MachineFunction *MF = BB->getParent();
1315 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1316 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1317 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1318 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001319 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1320 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321
1322 unsigned Dest = MI->getOperand(0).getReg();
1323 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001324 unsigned CmpVal = MI->getOperand(2).getReg();
1325 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001326
Akira Hatanaka4061da12011-07-19 20:11:17 +00001327 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1328 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001329 unsigned Mask = RegInfo.createVirtualRegister(RC);
1330 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001331 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1332 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1333 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1334 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1335 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1336 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1337 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1338 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1339 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1340 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1341 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1342 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1343 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1344 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345
1346 // insert new blocks after the current block
1347 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1348 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1349 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001350 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001351 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1352 MachineFunction::iterator It = BB;
1353 ++It;
1354 MF->insert(It, loop1MBB);
1355 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001356 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001357 MF->insert(It, exitMBB);
1358
1359 // Transfer the remainder of BB and its successor edges to exitMBB.
1360 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001361 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001362 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1363
Akira Hatanaka81b44112011-07-19 17:09:53 +00001364 BB->addSuccessor(loop1MBB);
1365 loop1MBB->addSuccessor(sinkMBB);
1366 loop1MBB->addSuccessor(loop2MBB);
1367 loop2MBB->addSuccessor(loop1MBB);
1368 loop2MBB->addSuccessor(sinkMBB);
1369 sinkMBB->addSuccessor(exitMBB);
1370
Akira Hatanaka70564a92011-07-19 18:14:26 +00001371 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001372 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001373 // addiu masklsb2,$0,-4 # 0xfffffffc
1374 // and alignedaddr,ptr,masklsb2
1375 // andi ptrlsb2,ptr,3
1376 // sll shiftamt,ptrlsb2,3
1377 // ori maskupper,$0,255 # 0xff
1378 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001379 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 // andi maskedcmpval,cmpval,255
1381 // sll shiftedcmpval,maskedcmpval,shiftamt
1382 // andi maskednewval,newval,255
1383 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001384 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001385 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1386 .addReg(Mips::ZERO).addImm(-4);
1387 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1388 .addReg(Ptr).addReg(MaskLSB2);
1389 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1390 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1391 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1392 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001393 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1394 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001395 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001396 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1397 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001398 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1399 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001400 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1401 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001402 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1403 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404
1405 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001406 // ll oldval,0(alginedaddr)
1407 // and maskedoldval0,oldval,mask
1408 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001409 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001410 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001411 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1412 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001413 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001414 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001415
1416 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001417 // and maskedoldval1,oldval,mask2
1418 // or storeval,maskedoldval1,shiftednewval
1419 // sc success,storeval,0(alignedaddr)
1420 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001421 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001422 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1423 .addReg(OldVal).addReg(Mask2);
1424 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1425 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001426 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001427 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001429 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001430
Akira Hatanaka939ece12011-07-19 03:42:13 +00001431 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001432 // srl srlres,maskedoldval0,shiftamt
1433 // sll sllres,srlres,24
1434 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001435 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001436 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001437
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001438 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1439 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001440 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1441 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001442 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001443 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001444
1445 MI->eraseFromParent(); // The instruction is gone now.
1446
Akira Hatanaka939ece12011-07-19 03:42:13 +00001447 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001448}
1449
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001450//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001451// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001452//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001453SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001454LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001455{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001456 MachineFunction &MF = DAG.getMachineFunction();
1457 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001458 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001459
1460 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001461 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1462 "Cannot lower if the alignment of the allocated space is larger than \
1463 that of the stack.");
1464
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001465 SDValue Chain = Op.getOperand(0);
1466 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001467 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001468
1469 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001470 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001471
1472 // Subtract the dynamic size from the actual stack size to
1473 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001474 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001475
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001476 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001477 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001478 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001479
1480 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001481 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001482 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001483 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1484 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1485
1486 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001487}
1488
1489SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001490LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001491{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001492 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001493 // the block to branch to if the condition is true.
1494 SDValue Chain = Op.getOperand(0);
1495 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001496 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001497
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001498 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1499
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001500 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001501 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001502 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001503
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001504 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001505 Mips::CondCode CC =
1506 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001507 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001508
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001509 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001510 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001511}
1512
1513SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001514LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001515{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001516 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001517
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001518 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001519 if (Cond.getOpcode() != MipsISD::FPCmp)
1520 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001521
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001522 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1523 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001524}
1525
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001526SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1527 SDValue Cond = CreateFPCmp(DAG, Op);
1528
1529 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1530 "Floating point operand expected.");
1531
1532 SDValue True = DAG.getConstant(1, MVT::i32);
1533 SDValue False = DAG.getConstant(0, MVT::i32);
1534
1535 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1536}
1537
Dan Gohmand858e902010-04-17 15:26:15 +00001538SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1539 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001540 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001541 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001542 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001543
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001544 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001545 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001546
Chris Lattnerb71b9092009-08-13 06:28:06 +00001547 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001548
Chris Lattnere3736f82009-08-13 05:41:27 +00001549 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001550 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1551 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001552 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001553 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1554 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001555 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001556 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001557 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001558 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1559 MipsII::MO_ABS_HI);
1560 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1561 MipsII::MO_ABS_LO);
1562 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1563 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001565 }
1566
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001567 EVT ValTy = Op.getValueType();
1568 bool HasGotOfst = (GV->hasInternalLinkage() ||
1569 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001570 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001571 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001572 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001573 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001574 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001575 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1576 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001577 // On functions and global targets not internal linked only
1578 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001579 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001580 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001581 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001582 HasMips64 ? MipsII::MO_GOT_OFST :
1583 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001584 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1585 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001586}
1587
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001588SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1589 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001590 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1591 // FIXME there isn't actually debug info here
1592 DebugLoc dl = Op.getDebugLoc();
1593
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001594 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001595 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001596 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1597 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001598 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1599 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1600 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001601 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001602
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001603 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001604 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1605 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001606 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001607 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1608 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001609 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001610 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001611 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001612 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1613 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001614}
1615
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001616SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001617LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001618{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001619 // If the relocation model is PIC, use the General Dynamic TLS Model or
1620 // Local Dynamic TLS model, otherwise use the Initial Exec or
1621 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001622
1623 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1624 DebugLoc dl = GA->getDebugLoc();
1625 const GlobalValue *GV = GA->getGlobal();
1626 EVT PtrVT = getPointerTy();
1627
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001628 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1629
1630 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001631 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001632 bool LocalDynamic = GV->hasInternalLinkage();
1633 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1634 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001635 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1636 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001637 unsigned PtrSize = PtrVT.getSizeInBits();
1638 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1639
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001640 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001641
1642 ArgListTy Args;
1643 ArgListEntry Entry;
1644 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001645 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001646 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001647
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001648 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001649 false, false, false, false, 0, CallingConv::C,
1650 /*isTailCall=*/false, /*doesNotRet=*/false,
1651 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001652 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001653 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001654
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001655 SDValue Ret = CallResult.first;
1656
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001657 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001658 return Ret;
1659
1660 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1661 MipsII::MO_DTPREL_HI);
1662 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1663 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1664 MipsII::MO_DTPREL_LO);
1665 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1666 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1667 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001668 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001669
1670 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001671 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001672 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001673 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001674 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001675 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1676 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001677 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001678 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001679 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001680 } else {
1681 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001682 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001683 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001684 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001685 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001686 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001687 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1688 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1689 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001690 }
1691
1692 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1693 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001694}
1695
1696SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001697LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001698{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001699 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001700 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001701 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001702 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001704 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001705
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001706 if (!IsPIC && !IsN64) {
1707 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1708 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1709 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001710 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001711 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1712 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001713 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001714 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1715 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001716 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1717 MachinePointerInfo(), false, false, false, 0);
1718 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001719 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001720
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001721 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1722 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001723}
1724
Dan Gohman475871a2008-07-27 21:46:04 +00001725SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001726LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001727{
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001729 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001730 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001731 // FIXME there isn't actually debug info here
1732 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001733
1734 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001735 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001736 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001737 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001738 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001739 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1741 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001742 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001743
Akira Hatanaka13daee32012-03-27 02:55:31 +00001744 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001745 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001746 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001747 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001748 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001749 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1750 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001752 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001753 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001754 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1755 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001756 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1757 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001758 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001759 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1760 MachinePointerInfo::getConstantPool(), false,
1761 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001762 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1763 N->getOffset(), OFSTFlag);
1764 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1765 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001766 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001767
1768 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001769}
1770
Dan Gohmand858e902010-04-17 15:26:15 +00001771SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001772 MachineFunction &MF = DAG.getMachineFunction();
1773 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1774
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001775 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1777 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001778
1779 // vastart just stores the address of the VarArgsFrameIndex slot into the
1780 // memory location argument.
1781 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001782 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001783 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001784}
Jia Liubb481f82012-02-28 07:46:26 +00001785
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001786static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1787 EVT TyX = Op.getOperand(0).getValueType();
1788 EVT TyY = Op.getOperand(1).getValueType();
1789 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1790 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1791 DebugLoc DL = Op.getDebugLoc();
1792 SDValue Res;
1793
1794 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1795 // to i32.
1796 SDValue X = (TyX == MVT::f32) ?
1797 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1798 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1799 Const1);
1800 SDValue Y = (TyY == MVT::f32) ?
1801 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1802 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1803 Const1);
1804
1805 if (HasR2) {
1806 // ext E, Y, 31, 1 ; extract bit31 of Y
1807 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1808 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1809 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1810 } else {
1811 // sll SllX, X, 1
1812 // srl SrlX, SllX, 1
1813 // srl SrlY, Y, 31
1814 // sll SllY, SrlX, 31
1815 // or Or, SrlX, SllY
1816 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1817 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1818 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1819 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1820 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1821 }
1822
1823 if (TyX == MVT::f32)
1824 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1825
1826 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1827 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1828 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001829}
1830
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001831static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1832 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1833 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1834 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1835 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1836 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001837
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001838 // Bitcast to integer nodes.
1839 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1840 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001841
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001842 if (HasR2) {
1843 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1844 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1845 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1846 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001847
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001848 if (WidthX > WidthY)
1849 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1850 else if (WidthY > WidthX)
1851 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001852
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001853 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1854 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1855 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1856 }
1857
1858 // (d)sll SllX, X, 1
1859 // (d)srl SrlX, SllX, 1
1860 // (d)srl SrlY, Y, width(Y)-1
1861 // (d)sll SllY, SrlX, width(Y)-1
1862 // or Or, SrlX, SllY
1863 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1864 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1865 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1866 DAG.getConstant(WidthY - 1, MVT::i32));
1867
1868 if (WidthX > WidthY)
1869 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1870 else if (WidthY > WidthX)
1871 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1872
1873 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1874 DAG.getConstant(WidthX - 1, MVT::i32));
1875 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1876 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001877}
1878
Akira Hatanaka82099682011-12-19 19:52:25 +00001879SDValue
1880MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001881 if (Subtarget->hasMips64())
1882 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001883
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001884 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001885}
1886
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001887static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1888 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1889 DebugLoc DL = Op.getDebugLoc();
1890
1891 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1892 // to i32.
1893 SDValue X = (Op.getValueType() == MVT::f32) ?
1894 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1895 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1896 Const1);
1897
1898 // Clear MSB.
1899 if (HasR2)
1900 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1901 DAG.getRegister(Mips::ZERO, MVT::i32),
1902 DAG.getConstant(31, MVT::i32), Const1, X);
1903 else {
1904 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1905 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1906 }
1907
1908 if (Op.getValueType() == MVT::f32)
1909 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1910
1911 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1912 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1913 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1914}
1915
1916static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1917 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1918 DebugLoc DL = Op.getDebugLoc();
1919
1920 // Bitcast to integer node.
1921 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1922
1923 // Clear MSB.
1924 if (HasR2)
1925 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1926 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1927 DAG.getConstant(63, MVT::i32), Const1, X);
1928 else {
1929 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1930 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1931 }
1932
1933 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1934}
1935
1936SDValue
1937MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
1938 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
1939 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
1940
1941 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
1942}
1943
Akira Hatanaka2e591472011-06-02 00:24:44 +00001944SDValue MipsTargetLowering::
1945LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001946 // check the depth
1947 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001948 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001949
1950 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1951 MFI->setFrameAddressIsTaken(true);
1952 EVT VT = Op.getValueType();
1953 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001954 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1955 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001956 return FrameAddr;
1957}
1958
Akira Hatanakadb548262011-07-19 23:30:50 +00001959// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001960SDValue
1961MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001962 unsigned SType = 0;
1963 DebugLoc dl = Op.getDebugLoc();
1964 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1965 DAG.getConstant(SType, MVT::i32));
1966}
1967
Eli Friedman14648462011-07-27 22:21:52 +00001968SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1969 SelectionDAG& DAG) const {
1970 // FIXME: Need pseudo-fence for 'singlethread' fences
1971 // FIXME: Set SType for weaker fences where supported/appropriate.
1972 unsigned SType = 0;
1973 DebugLoc dl = Op.getDebugLoc();
1974 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1975 DAG.getConstant(SType, MVT::i32));
1976}
1977
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001978SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
1979 SelectionDAG& DAG) const {
1980 DebugLoc DL = Op.getDebugLoc();
1981 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1982 SDValue Shamt = Op.getOperand(2);
1983
1984 // if shamt < 32:
1985 // lo = (shl lo, shamt)
1986 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1987 // else:
1988 // lo = 0
1989 // hi = (shl lo, shamt[4:0])
1990 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1991 DAG.getConstant(-1, MVT::i32));
1992 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1993 DAG.getConstant(1, MVT::i32));
1994 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1995 Not);
1996 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1997 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1998 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1999 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2000 DAG.getConstant(0x20, MVT::i32));
2001 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, DAG.getConstant(0, MVT::i32),
2002 ShiftLeftLo);
2003 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2004
2005 SDValue Ops[2] = {Lo, Hi};
2006 return DAG.getMergeValues(Ops, 2, DL);
2007}
2008
2009SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
2010 bool IsSRA) const {
2011 DebugLoc DL = Op.getDebugLoc();
2012 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2013 SDValue Shamt = Op.getOperand(2);
2014
2015 // if shamt < 32:
2016 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2017 // if isSRA:
2018 // hi = (sra hi, shamt)
2019 // else:
2020 // hi = (srl hi, shamt)
2021 // else:
2022 // if isSRA:
2023 // lo = (sra hi, shamt[4:0])
2024 // hi = (sra hi, 31)
2025 // else:
2026 // lo = (srl hi, shamt[4:0])
2027 // hi = 0
2028 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2029 DAG.getConstant(-1, MVT::i32));
2030 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2031 DAG.getConstant(1, MVT::i32));
2032 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2033 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2034 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2035 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2036 Hi, Shamt);
2037 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2038 DAG.getConstant(0x20, MVT::i32));
2039 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2040 DAG.getConstant(31, MVT::i32));
2041 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2042 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2043 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2044 ShiftRightHi);
2045
2046 SDValue Ops[2] = {Lo, Hi};
2047 return DAG.getMergeValues(Ops, 2, DL);
2048}
2049
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002050//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002051// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002052//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002053
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002054//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002055// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002056// Mips O32 ABI rules:
2057// ---
2058// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002059// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002060// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002061// f64 - Only passed in two aliased f32 registers if no int reg has been used
2062// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002063// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2064// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002065//
2066// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002067//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002068
Duncan Sands1e96bab2010-11-04 10:49:57 +00002069static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002070 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002071 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2072
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002073 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002074
Craig Topperc5eaae42012-03-11 07:57:25 +00002075 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002076 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2077 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002078 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002079 Mips::F12, Mips::F14
2080 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002081 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002082 Mips::D6, Mips::D7
2083 };
2084
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002085 // ByVal Args
2086 if (ArgFlags.isByVal()) {
2087 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2088 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2089 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2090 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2091 r < std::min(IntRegsSize, NextReg); ++r)
2092 State.AllocateReg(IntRegs[r]);
2093 return false;
2094 }
2095
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002096 // Promote i8 and i16
2097 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2098 LocVT = MVT::i32;
2099 if (ArgFlags.isSExt())
2100 LocInfo = CCValAssign::SExt;
2101 else if (ArgFlags.isZExt())
2102 LocInfo = CCValAssign::ZExt;
2103 else
2104 LocInfo = CCValAssign::AExt;
2105 }
2106
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002107 unsigned Reg;
2108
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002109 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2110 // is true: function is vararg, argument is 3rd or higher, there is previous
2111 // argument which is not f32 or f64.
2112 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2113 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002114 unsigned OrigAlign = ArgFlags.getOrigAlign();
2115 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002116
2117 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002118 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002119 // If this is the first part of an i64 arg,
2120 // the allocated register must be either A0 or A2.
2121 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2122 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002123 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002124 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2125 // Allocate int register and shadow next int register. If first
2126 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002127 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2128 if (Reg == Mips::A1 || Reg == Mips::A3)
2129 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2130 State.AllocateReg(IntRegs, IntRegsSize);
2131 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002132 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2133 // we are guaranteed to find an available float register
2134 if (ValVT == MVT::f32) {
2135 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2136 // Shadow int register
2137 State.AllocateReg(IntRegs, IntRegsSize);
2138 } else {
2139 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2140 // Shadow int registers
2141 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2142 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2143 State.AllocateReg(IntRegs, IntRegsSize);
2144 State.AllocateReg(IntRegs, IntRegsSize);
2145 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002146 } else
2147 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002148
Akira Hatanakad37776d2011-05-20 21:39:54 +00002149 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2150 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2151
2152 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002153 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002154 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002155 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002156
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002157 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002158}
2159
Craig Topperc5eaae42012-03-11 07:57:25 +00002160static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002161 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2162 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002163static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002164 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2165 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2166
2167static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2168 CCValAssign::LocInfo LocInfo,
2169 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2170 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2171 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2172 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2173
2174 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2175
Jia Liubb481f82012-02-28 07:46:26 +00002176 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002177 if ((Align == 16) && (FirstIdx % 2)) {
2178 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2179 ++FirstIdx;
2180 }
2181
2182 // Mark the registers allocated.
2183 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2184 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2185
2186 // Allocate space on caller's stack.
2187 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002188
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002189 if (FirstIdx < 8)
2190 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002191 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002192 else
2193 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2194
2195 return true;
2196}
2197
2198#include "MipsGenCallingConv.inc"
2199
Akira Hatanaka49617092011-11-14 19:02:54 +00002200static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002201AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002202 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2203 unsigned NumOps = Outs.size();
2204 for (unsigned i = 0; i != NumOps; ++i) {
2205 MVT ArgVT = Outs[i].VT;
2206 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2207 bool R;
2208
2209 if (Outs[i].IsFixed)
2210 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2211 else
2212 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002213
Akira Hatanaka49617092011-11-14 19:02:54 +00002214 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002215#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002216 dbgs() << "Call operand #" << i << " has unhandled type "
2217 << EVT(ArgVT).getEVTString();
2218#endif
2219 llvm_unreachable(0);
2220 }
2221 }
2222}
2223
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002224//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002225// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002226//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002227
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002228static const unsigned O32IntRegsSize = 4;
2229
Craig Topperc5eaae42012-03-11 07:57:25 +00002230static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002231 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2232};
2233
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002234// Return next O32 integer argument register.
2235static unsigned getNextIntArgReg(unsigned Reg) {
2236 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2237 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2238}
2239
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002240// Write ByVal Arg to arg registers and stack.
2241static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002242WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002243 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2244 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2245 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002246 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002247 MVT PtrType, bool isLittle) {
2248 unsigned LocMemOffset = VA.getLocMemOffset();
2249 unsigned Offset = 0;
2250 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002251 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002252
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002253 // Copy the first 4 words of byval arg to registers A0 - A3.
2254 // FIXME: Use a stricter alignment if it enables better optimization in passes
2255 // run later.
2256 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2257 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002258 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002259 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002260 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002261 MachinePointerInfo(), false, false, false,
2262 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002263 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002264 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002265 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2266 }
2267
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002268 if (RemainingSize == 0)
2269 return;
2270
2271 // If there still is a register available for argument passing, write the
2272 // remaining part of the structure to it using subword loads and shifts.
2273 if (LocMemOffset < 4 * 4) {
2274 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2275 "There must be one to three bytes remaining.");
2276 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2277 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2278 DAG.getConstant(Offset, MVT::i32));
2279 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2280 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2281 LoadPtr, MachinePointerInfo(),
2282 MVT::getIntegerVT(LoadSize * 8), false,
2283 false, Alignment);
2284 MemOpChains.push_back(LoadVal.getValue(1));
2285
2286 // If target is big endian, shift it to the most significant half-word or
2287 // byte.
2288 if (!isLittle)
2289 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2290 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2291
2292 Offset += LoadSize;
2293 RemainingSize -= LoadSize;
2294
2295 // Read second subword if necessary.
2296 if (RemainingSize != 0) {
2297 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002298 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002299 DAG.getConstant(Offset, MVT::i32));
2300 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2301 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2302 LoadPtr, MachinePointerInfo(),
2303 MVT::i8, false, false, Alignment);
2304 MemOpChains.push_back(Subword.getValue(1));
2305 // Insert the loaded byte to LoadVal.
2306 // FIXME: Use INS if supported by target.
2307 unsigned ShiftAmt = isLittle ? 16 : 8;
2308 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2309 DAG.getConstant(ShiftAmt, MVT::i32));
2310 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2311 }
2312
2313 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2314 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2315 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002316 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002317
2318 // Create a fixed object on stack at offset LocMemOffset and copy
2319 // remaining part of byval arg to it using memcpy.
2320 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2321 DAG.getConstant(Offset, MVT::i32));
2322 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2323 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002324 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2325 DAG.getConstant(RemainingSize, MVT::i32),
2326 std::min(ByValAlign, (unsigned)4),
2327 /*isVolatile=*/false, /*AlwaysInline=*/false,
2328 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002329}
2330
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002331// Copy Mips64 byVal arg to registers and stack.
2332void static
2333PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2334 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2335 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2336 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2337 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2338 EVT PtrTy, bool isLittle) {
2339 unsigned ByValSize = Flags.getByValSize();
2340 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2341 bool IsRegLoc = VA.isRegLoc();
2342 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2343 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002344 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002345
2346 if (!IsRegLoc)
2347 LocMemOffset = VA.getLocMemOffset();
2348 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002349 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002350 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002351 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002352
2353 // Copy double words to registers.
2354 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2355 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2356 DAG.getConstant(Offset, PtrTy));
2357 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2358 MachinePointerInfo(), false, false, false,
2359 Alignment);
2360 MemOpChains.push_back(LoadVal.getValue(1));
2361 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2362 }
2363
Jia Liubb481f82012-02-28 07:46:26 +00002364 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002365 if (!(MemCpySize = ByValSize - Offset))
2366 return;
2367
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002368 // If there is an argument register available, copy the remainder of the
2369 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002370 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002371 assert((ByValSize < Offset + 8) &&
2372 "Size of the remainder should be smaller than 8-byte.");
2373 SDValue Val;
2374 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2375 unsigned RemSize = ByValSize - Offset;
2376
2377 if (RemSize < LoadSize)
2378 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002379
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002380 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2381 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002382 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002383 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2384 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2385 false, false, Alignment);
2386 MemOpChains.push_back(LoadVal.getValue(1));
2387
2388 // Offset in number of bits from double word boundary.
2389 unsigned OffsetDW = (Offset % 8) * 8;
2390 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2391 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2392 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002393
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002394 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2395 Shift;
2396 Offset += LoadSize;
2397 Alignment = std::min(Alignment, LoadSize);
2398 }
Jia Liubb481f82012-02-28 07:46:26 +00002399
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002400 RegsToPass.push_back(std::make_pair(*Reg, Val));
2401 return;
2402 }
2403 }
2404
Akira Hatanaka16040852011-11-15 18:42:25 +00002405 assert(MemCpySize && "MemCpySize must not be zero.");
2406
2407 // Create a fixed object on stack at offset LocMemOffset and copy
2408 // remainder of byval arg to it with memcpy.
2409 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2410 DAG.getConstant(Offset, PtrTy));
2411 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2412 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2413 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2414 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2415 /*isVolatile=*/false, /*AlwaysInline=*/false,
2416 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002417}
2418
Dan Gohman98ca4f22009-08-05 01:29:28 +00002419/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002420/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002421/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002422SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002423MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002424 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002425 SelectionDAG &DAG = CLI.DAG;
2426 DebugLoc &dl = CLI.DL;
2427 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2428 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2429 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2430 SDValue InChain = CLI.Chain;
2431 SDValue Callee = CLI.Callee;
2432 bool &isTailCall = CLI.IsTailCall;
2433 CallingConv::ID CallConv = CLI.CallConv;
2434 bool isVarArg = CLI.IsVarArg;
2435
Evan Cheng0c439eb2010-01-27 00:07:07 +00002436 // MIPs target does not yet support tail call optimization.
2437 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002438
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002439 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002440 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002441 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002442 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002443 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002444
2445 // Analyze operands of the call, assigning locations to each operand.
2446 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002447 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002448 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002449
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002450 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002451 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002452 else if (HasMips64)
2453 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002454 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002455 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002456
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002457 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002458 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2459
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002460 // Chain is the output chain of the last Load/Store or CopyToReg node.
2461 // ByValChain is the output chain of the last Memcpy node created for copying
2462 // byval arguments to the stack.
2463 SDValue Chain, CallSeqStart, ByValChain;
2464 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2465 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2466 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002467
Akira Hatanaka21afc632011-06-21 00:40:49 +00002468 // Get the frame index of the stack frame object that points to the location
2469 // of dynamically allocated area on the stack.
2470 int DynAllocFI = MipsFI->getDynAllocFI();
2471
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002472 // Update size of the maximum argument space.
2473 // For O32, a minimum of four words (16 bytes) of argument space is
2474 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002475 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002476 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2477
2478 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2479
2480 if (MaxCallFrameSize < NextStackOffset) {
2481 MipsFI->setMaxCallFrameSize(NextStackOffset);
2482
Akira Hatanaka21afc632011-06-21 00:40:49 +00002483 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2484 // allocated stack space. These offsets must be aligned to a boundary
2485 // determined by the stack alignment of the ABI.
2486 unsigned StackAlignment = TFL->getStackAlignment();
2487 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2488 StackAlignment * StackAlignment;
2489
Akira Hatanaka21afc632011-06-21 00:40:49 +00002490 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002491 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002492
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002493 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002494 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2495 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002496
Eric Christopher471e4222011-06-08 23:55:35 +00002497 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002498
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002499 // Walk the register/memloc assignments, inserting copies/loads.
2500 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002501 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002502 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002503 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002504 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2505
2506 // ByVal Arg.
2507 if (Flags.isByVal()) {
2508 assert(Flags.getByValSize() &&
2509 "ByVal args of size 0 should have been ignored by front-end.");
2510 if (IsO32)
2511 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2512 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2513 Subtarget->isLittle());
2514 else
2515 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002516 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002517 Subtarget->isLittle());
2518 continue;
2519 }
Jia Liubb481f82012-02-28 07:46:26 +00002520
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002521 // Promote the value if needed.
2522 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002523 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002524 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002525 if (VA.isRegLoc()) {
2526 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2527 (ValVT == MVT::f64 && LocVT == MVT::i64))
2528 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2529 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002530 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2531 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002532 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2533 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002534 if (!Subtarget->isLittle())
2535 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002536 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002537 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2538 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2539 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002540 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002541 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002542 }
2543 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002544 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002545 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002546 break;
2547 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002548 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002549 break;
2550 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002551 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002552 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002553 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002554
2555 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002556 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002557 if (VA.isRegLoc()) {
2558 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002559 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002560 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002561
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002562 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002563 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002564
Chris Lattnere0b12152008-03-17 06:57:02 +00002565 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002566 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002567 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002568 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002569
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002570 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002571 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002572 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002573 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002574 }
2575
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002576 // Extend range of indices of frame objects for outgoing arguments that were
2577 // created during this function call. Skip this step if no such objects were
2578 // created.
2579 if (LastFI)
2580 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2581
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002582 // If a memcpy has been created to copy a byval arg to a stack, replace the
2583 // chain input of CallSeqStart with ByValChain.
2584 if (InChain != ByValChain)
2585 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2586 NextStackOffsetVal);
2587
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002588 // Transform all store nodes into one single node because all store
2589 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002590 if (!MemOpChains.empty())
2591 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002592 &MemOpChains[0], MemOpChains.size());
2593
Bill Wendling056292f2008-09-16 21:48:12 +00002594 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002595 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2596 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002597 unsigned char OpFlag;
2598 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002599 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002600 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002601
2602 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002603 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2604 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2605 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2606 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2607 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002608 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002609 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002610 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002611 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002612 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2613 getPointerTy(), 0, OpFlag);
2614 }
2615
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002616 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002617 }
2618 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002619 if (IsN64 || (!IsO32 && IsPIC))
2620 OpFlag = MipsII::MO_GOT_DISP;
2621 else if (!IsPIC) // !N64 && static
2622 OpFlag = MipsII::MO_NO_FLAG;
2623 else // O32 & PIC
2624 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002625 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2626 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002627 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002628 }
2629
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002630 SDValue InFlag;
2631
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002632 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002633 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002634 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002635 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002636 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2637 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002638 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2639 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002640 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002641
2642 // Use GOT+LO if callee has internal linkage.
2643 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002644 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2645 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002646 } else
2647 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002648 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002649 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002650
Jia Liubb481f82012-02-28 07:46:26 +00002651 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002652 // -reloction-model=pic or it is an indirect call.
2653 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002654 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002655 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2656 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002657 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002658 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002659 }
Bill Wendling056292f2008-09-16 21:48:12 +00002660
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002661 // Insert node "GP copy globalreg" before call to function.
2662 // Lazy-binding stubs require GP to point to the GOT.
2663 if (IsPICCall) {
2664 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2665 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2666 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2667 }
2668
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002669 // Build a sequence of copy-to-reg nodes chained together with token
2670 // chain and flag operands which copy the outgoing args into registers.
2671 // The InFlag in necessary since all emitted instructions must be
2672 // stuck together.
2673 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2674 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2675 RegsToPass[i].second, InFlag);
2676 InFlag = Chain.getValue(1);
2677 }
2678
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002679 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002680 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002681 //
2682 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002683 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002684 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002685 Ops.push_back(Chain);
2686 Ops.push_back(Callee);
2687
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002688 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002689 // known live into the call.
2690 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2691 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2692 RegsToPass[i].second.getValueType()));
2693
Akira Hatanakab2930b92012-03-01 22:27:29 +00002694 // Add a register mask operand representing the call-preserved registers.
2695 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2696 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2697 assert(Mask && "Missing call preserved mask for calling convention");
2698 Ops.push_back(DAG.getRegisterMask(Mask));
2699
Gabor Greifba36cb52008-08-28 21:40:38 +00002700 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002701 Ops.push_back(InFlag);
2702
Dale Johannesen33c960f2009-02-04 20:06:27 +00002703 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002704 InFlag = Chain.getValue(1);
2705
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002706 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002707 Chain = DAG.getCALLSEQ_END(Chain,
2708 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002709 DAG.getIntPtrConstant(0, true), InFlag);
2710 InFlag = Chain.getValue(1);
2711
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002712 // Handle result values, copying them out of physregs into vregs that we
2713 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2715 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002716}
2717
Dan Gohman98ca4f22009-08-05 01:29:28 +00002718/// LowerCallResult - Lower the result values of a call into the
2719/// appropriate copies out of appropriate physical registers.
2720SDValue
2721MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002722 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 const SmallVectorImpl<ISD::InputArg> &Ins,
2724 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002725 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002726 // Assign locations to each value returned by this call.
2727 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002728 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2729 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002730
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002732
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002733 // Copy all of the result registers out of their specified physreg.
2734 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002735 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002736 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002737 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002739 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002740
Dan Gohman98ca4f22009-08-05 01:29:28 +00002741 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002742}
2743
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002744//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002746//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002747static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2748 std::vector<SDValue>& OutChains,
2749 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002750 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2751 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002752 unsigned LocMem = VA.getLocMemOffset();
2753 unsigned FirstWord = LocMem / 4;
2754
2755 // copy register A0 - A3 to frame object
2756 for (unsigned i = 0; i < NumWords; ++i) {
2757 unsigned CurWord = FirstWord + i;
2758 if (CurWord >= O32IntRegsSize)
2759 break;
2760
2761 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002762 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002763 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2764 DAG.getConstant(i * 4, MVT::i32));
2765 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002766 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2767 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002768 OutChains.push_back(Store);
2769 }
2770}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002771
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002772// Create frame object on stack and copy registers used for byval passing to it.
2773static unsigned
2774CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2775 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2776 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2777 MachineFrameInfo *MFI, bool IsRegLoc,
2778 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002779 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002780 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002781 int FOOffset; // Frame object offset from virtual frame pointer.
2782
2783 if (IsRegLoc) {
2784 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2785 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002786 }
2787 else
2788 FOOffset = VA.getLocMemOffset();
2789
2790 // Create frame object.
2791 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2792 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2793 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2794 InVals.push_back(FIN);
2795
2796 // Copy arg registers.
2797 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2798 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00002799 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002800 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2801 DAG.getConstant(I * 8, PtrTy));
2802 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002803 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2804 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002805 OutChains.push_back(Store);
2806 }
Jia Liubb481f82012-02-28 07:46:26 +00002807
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002808 return LastFI;
2809}
2810
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002811/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002812/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813SDValue
2814MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002815 CallingConv::ID CallConv,
2816 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002817 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002818 DebugLoc dl, SelectionDAG &DAG,
2819 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002820 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002821 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002822 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002823 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002824
Dan Gohman1e93df62010-04-17 14:41:14 +00002825 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002826
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002827 // Used with vargs to acumulate store chains.
2828 std::vector<SDValue> OutChains;
2829
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002830 // Assign locations to all of the incoming arguments.
2831 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002832 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002833 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002834
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002835 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002836 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002837 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002838 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002839
Akira Hatanakab4549e12012-03-27 03:13:56 +00002840 Function::const_arg_iterator FuncArg =
2841 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00002842 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002843
Akira Hatanakab4549e12012-03-27 03:13:56 +00002844 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002845 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002846 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002847 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2848 bool IsRegLoc = VA.isRegLoc();
2849
2850 if (Flags.isByVal()) {
2851 assert(Flags.getByValSize() &&
2852 "ByVal args of size 0 should have been ignored by front-end.");
2853 if (IsO32) {
2854 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2855 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2856 true);
2857 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2858 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00002859 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
2860 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002861 } else // N32/64
2862 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2863 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002864 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002865 continue;
2866 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002867
2868 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002869 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002870 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002871 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002872 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002873
Owen Anderson825b72b2009-08-11 20:47:22 +00002874 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00002875 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002876 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002877 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002878 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002879 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002880 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002881 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002882 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002883 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002884
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002885 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002886 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002887 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002889
2890 // If this is an 8 or 16-bit value, it has been passed promoted
2891 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002892 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002893 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002894 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002895 if (VA.getLocInfo() == CCValAssign::SExt)
2896 Opcode = ISD::AssertSext;
2897 else if (VA.getLocInfo() == CCValAssign::ZExt)
2898 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002899 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002900 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002901 DAG.getValueType(ValVT));
2902 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002903 }
2904
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002905 // Handle floating point arguments passed in integer registers.
2906 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2907 (RegVT == MVT::i64 && ValVT == MVT::f64))
2908 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2909 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2910 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2911 getNextIntArgReg(ArgReg), RC);
2912 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2913 if (!Subtarget->isLittle())
2914 std::swap(ArgValue, ArgValue2);
2915 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2916 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002917 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002918
Dan Gohman98ca4f22009-08-05 01:29:28 +00002919 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002920 } else { // VA.isRegLoc()
2921
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002922 // sanity check
2923 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002924
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002925 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002926 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002927 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002928
2929 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002930 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002931 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002932 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002933 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002934 }
2935 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002936
2937 // The mips ABIs for returning structs by value requires that we copy
2938 // the sret argument into $v0 for the return. Save the argument into
2939 // a virtual register so that we can access it from the return points.
2940 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2941 unsigned Reg = MipsFI->getSRetReturnReg();
2942 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002943 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002944 MipsFI->setSRetReturnReg(Reg);
2945 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002946 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002947 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002948 }
2949
Akira Hatanakabad53f42011-11-14 19:01:09 +00002950 if (isVarArg) {
2951 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00002952 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002953 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2954 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00002955 const TargetRegisterClass *RC = IsO32 ?
2956 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
2957 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002958 unsigned RegSize = RC->getSize();
2959 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2960
2961 // Offset of the first variable argument from stack pointer.
2962 int FirstVaArgOffset;
2963
2964 if (IsO32 || (Idx == NumOfRegs)) {
2965 FirstVaArgOffset =
2966 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2967 } else
2968 FirstVaArgOffset = RegSlotOffset;
2969
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002970 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002971 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002972 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002973 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002974
Akira Hatanakabad53f42011-11-14 19:01:09 +00002975 // Copy the integer registers that have not been used for argument passing
2976 // to the argument register save area. For O32, the save area is allocated
2977 // in the caller's stack frame, while for N32/64, it is allocated in the
2978 // callee's stack frame.
2979 for (int StackOffset = RegSlotOffset;
2980 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2981 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2982 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2983 MVT::getIntegerVT(RegSize * 8));
2984 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002985 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2986 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002987 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002988 }
2989 }
2990
Akira Hatanaka43299772011-05-20 23:22:14 +00002991 MipsFI->setLastInArgFI(LastFI);
2992
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002993 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002994 // the size of Ins and InVals. This only happens when on varg functions
2995 if (!OutChains.empty()) {
2996 OutChains.push_back(Chain);
2997 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2998 &OutChains[0], OutChains.size());
2999 }
3000
Dan Gohman98ca4f22009-08-05 01:29:28 +00003001 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003002}
3003
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003004//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003005// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003006//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003007
Dan Gohman98ca4f22009-08-05 01:29:28 +00003008SDValue
3009MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003010 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003011 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003012 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003013 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003014
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003015 // CCValAssign - represent the assignment of
3016 // the return value to a location
3017 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003018
3019 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003020 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3021 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003022
Dan Gohman98ca4f22009-08-05 01:29:28 +00003023 // Analize return values.
3024 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003025
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003026 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003027 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003028 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003029 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003030 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003031 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003032 }
3033
Dan Gohman475871a2008-07-27 21:46:04 +00003034 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003035
3036 // Copy the result values into the output registers.
3037 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3038 CCValAssign &VA = RVLocs[i];
3039 assert(VA.isRegLoc() && "Can only return in registers!");
3040
Akira Hatanaka82099682011-12-19 19:52:25 +00003041 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003042
3043 // guarantee that all emitted copies are
3044 // stuck together, avoiding something bad
3045 Flag = Chain.getValue(1);
3046 }
3047
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003048 // The mips ABIs for returning structs by value requires that we copy
3049 // the sret argument into $v0 for the return. We saved the argument into
3050 // a virtual register in the entry block, so now we copy the value out
3051 // and into $v0.
3052 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3053 MachineFunction &MF = DAG.getMachineFunction();
3054 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3055 unsigned Reg = MipsFI->getSRetReturnReg();
3056
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003057 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003058 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003059 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003060
Dale Johannesena05dca42009-02-04 23:02:30 +00003061 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003062 Flag = Chain.getValue(1);
3063 }
3064
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003065 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003066 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003067 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003069 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003070 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003072}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003073
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003074//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003075// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003076//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003077
3078/// getConstraintType - Given a constraint letter, return the type of
3079/// constraint it is for this target.
3080MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003081getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003082{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003083 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003084 // GCC config/mips/constraints.md
3085 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003086 // 'd' : An address register. Equivalent to r
3087 // unless generating MIPS16 code.
3088 // 'y' : Equivalent to r; retained for
3089 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003090 // 'c' : A register suitable for use in an indirect
3091 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003092 // 'l' : The lo register. 1 word storage.
3093 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003094 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003095 switch (Constraint[0]) {
3096 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003097 case 'd':
3098 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003099 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003100 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003101 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003102 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003103 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003104 }
3105 }
3106 return TargetLowering::getConstraintType(Constraint);
3107}
3108
John Thompson44ab89e2010-10-29 17:29:13 +00003109/// Examine constraint type and operand type and determine a weight value.
3110/// This object must already have been set up with the operand type
3111/// and the current alternative constraint selected.
3112TargetLowering::ConstraintWeight
3113MipsTargetLowering::getSingleConstraintMatchWeight(
3114 AsmOperandInfo &info, const char *constraint) const {
3115 ConstraintWeight weight = CW_Invalid;
3116 Value *CallOperandVal = info.CallOperandVal;
3117 // If we don't have a value, we can't do a match,
3118 // but allow it at the lowest weight.
3119 if (CallOperandVal == NULL)
3120 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003121 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003122 // Look at the constraint type.
3123 switch (*constraint) {
3124 default:
3125 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3126 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003127 case 'd':
3128 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003129 if (type->isIntegerTy())
3130 weight = CW_Register;
3131 break;
3132 case 'f':
3133 if (type->isFloatTy())
3134 weight = CW_Register;
3135 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003136 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003137 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003138 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003139 if (type->isIntegerTy())
3140 weight = CW_SpecificReg;
3141 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003142 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003143 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003144 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003145 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003146 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003147 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003148 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003149 if (isa<ConstantInt>(CallOperandVal))
3150 weight = CW_Constant;
3151 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003152 }
3153 return weight;
3154}
3155
Eric Christopher38d64262011-06-29 19:33:04 +00003156/// Given a register class constraint, like 'r', if this corresponds directly
3157/// to an LLVM register class, return a register of 0 and the register class
3158/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003159std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003160getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003161{
3162 if (Constraint.size() == 1) {
3163 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003164 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3165 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003166 case 'r':
Eric Christopher3ccbd472012-05-07 03:13:16 +00003167 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8)
Craig Topper420761a2012-04-20 07:30:17 +00003168 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003169 if (VT == MVT::i64 && HasMips64)
3170 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3171 // This will generate an error message
3172 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003173 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003175 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003176 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3177 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003178 return std::make_pair(0U, &Mips::FGR64RegClass);
3179 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003180 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003181 break;
3182 case 'c': // register suitable for indirect jump
3183 if (VT == MVT::i32)
3184 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3185 assert(VT == MVT::i64 && "Unexpected type.");
3186 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003187 case 'l': // register suitable for indirect jump
3188 if (VT == MVT::i32)
3189 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3190 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003191 case 'x': // register suitable for indirect jump
3192 // Fixme: Not triggering the use of both hi and low
3193 // This will generate an error message
3194 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003195 }
3196 }
3197 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3198}
3199
Eric Christopher50ab0392012-05-07 03:13:32 +00003200/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3201/// vector. If it is invalid, don't add anything to Ops.
3202void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3203 std::string &Constraint,
3204 std::vector<SDValue>&Ops,
3205 SelectionDAG &DAG) const {
3206 SDValue Result(0, 0);
3207
3208 // Only support length 1 constraints for now.
3209 if (Constraint.length() > 1) return;
3210
3211 char ConstraintLetter = Constraint[0];
3212 switch (ConstraintLetter) {
3213 default: break; // This will fall through to the generic implementation
3214 case 'I': // Signed 16 bit constant
3215 // If this fails, the parent routine will give an error
3216 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3217 EVT Type = Op.getValueType();
3218 int64_t Val = C->getSExtValue();
3219 if (isInt<16>(Val)) {
3220 Result = DAG.getTargetConstant(Val, Type);
3221 break;
3222 }
3223 }
3224 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003225 case 'J': // integer zero
3226 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3227 EVT Type = Op.getValueType();
3228 int64_t Val = C->getZExtValue();
3229 if (Val == 0) {
3230 Result = DAG.getTargetConstant(0, Type);
3231 break;
3232 }
3233 }
3234 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003235 case 'K': // unsigned 16 bit immediate
3236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3237 EVT Type = Op.getValueType();
3238 uint64_t Val = (uint64_t)C->getZExtValue();
3239 if (isUInt<16>(Val)) {
3240 Result = DAG.getTargetConstant(Val, Type);
3241 break;
3242 }
3243 }
3244 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003245 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3246 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3247 EVT Type = Op.getValueType();
3248 int64_t Val = C->getSExtValue();
3249 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3250 Result = DAG.getTargetConstant(Val, Type);
3251 break;
3252 }
3253 }
3254 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003255 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3257 EVT Type = Op.getValueType();
3258 int64_t Val = C->getSExtValue();
3259 if ((Val >= -65535) && (Val <= -1)) {
3260 Result = DAG.getTargetConstant(Val, Type);
3261 break;
3262 }
3263 }
3264 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003265 case 'O': // signed 15 bit immediate
3266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3267 EVT Type = Op.getValueType();
3268 int64_t Val = C->getSExtValue();
3269 if ((isInt<15>(Val))) {
3270 Result = DAG.getTargetConstant(Val, Type);
3271 break;
3272 }
3273 }
3274 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003275 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3276 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3277 EVT Type = Op.getValueType();
3278 int64_t Val = C->getSExtValue();
3279 if ((Val <= 65535) && (Val >= 1)) {
3280 Result = DAG.getTargetConstant(Val, Type);
3281 break;
3282 }
3283 }
3284 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003285 }
3286
3287 if (Result.getNode()) {
3288 Ops.push_back(Result);
3289 return;
3290 }
3291
3292 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3293}
3294
Dan Gohman6520e202008-10-18 02:06:02 +00003295bool
3296MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3297 // The Mips target isn't yet aware of offsets.
3298 return false;
3299}
Evan Chengeb2f9692009-10-27 19:56:55 +00003300
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003301bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3302 if (VT != MVT::f32 && VT != MVT::f64)
3303 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003304 if (Imm.isNegZero())
3305 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003306 return Imm.isZero();
3307}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003308
3309unsigned MipsTargetLowering::getJumpTableEncoding() const {
3310 if (IsN64)
3311 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003312
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003313 return TargetLowering::getJumpTableEncoding();
3314}